]>
Commit | Line | Data |
---|---|---|
02d74341 | 1 | /* |
2 | * TI OMAP processors UART emulation. | |
3 | * | |
4 | * Copyright (C) 2006-2008 Andrzej Zaborowski <[email protected]> | |
5 | * Copyright (C) 2007-2009 Nokia Corporation | |
6 | * | |
7 | * This program is free software; you can redistribute it and/or | |
8 | * modify it under the terms of the GNU General Public License as | |
9 | * published by the Free Software Foundation; either version 2 or | |
10 | * (at your option) version 3 of the License. | |
11 | * | |
12 | * This program is distributed in the hope that it will be useful, | |
13 | * but WITHOUT ANY WARRANTY; without even the implied warranty of | |
14 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the | |
15 | * GNU General Public License for more details. | |
16 | * | |
17 | * You should have received a copy of the GNU General Public License along | |
18 | * with this program; if not, see <http://www.gnu.org/licenses/>. | |
19 | */ | |
20 | #include "qemu-char.h" | |
21 | #include "hw.h" | |
22 | #include "omap.h" | |
23 | /* We use pc-style serial ports. */ | |
24 | #include "pc.h" | |
25 | ||
26 | /* UARTs */ | |
27 | struct omap_uart_s { | |
28 | target_phys_addr_t base; | |
29 | SerialState *serial; /* TODO */ | |
30 | struct omap_target_agent_s *ta; | |
31 | omap_clk fclk; | |
32 | qemu_irq irq; | |
33 | ||
34 | uint8_t eblr; | |
35 | uint8_t syscontrol; | |
36 | uint8_t wkup; | |
37 | uint8_t cfps; | |
38 | uint8_t mdr[2]; | |
39 | uint8_t scr; | |
40 | uint8_t clksel; | |
41 | }; | |
42 | ||
43 | void omap_uart_reset(struct omap_uart_s *s) | |
44 | { | |
45 | s->eblr = 0x00; | |
46 | s->syscontrol = 0; | |
47 | s->wkup = 0x3f; | |
48 | s->cfps = 0x69; | |
49 | s->clksel = 0; | |
50 | } | |
51 | ||
52 | struct omap_uart_s *omap_uart_init(target_phys_addr_t base, | |
53 | qemu_irq irq, omap_clk fclk, omap_clk iclk, | |
6a8aabd3 SW |
54 | qemu_irq txdma, qemu_irq rxdma, |
55 | const char *label, CharDriverState *chr) | |
02d74341 | 56 | { |
57 | struct omap_uart_s *s = (struct omap_uart_s *) | |
7267c094 | 58 | g_malloc0(sizeof(struct omap_uart_s)); |
02d74341 | 59 | |
60 | s->base = base; | |
61 | s->fclk = fclk; | |
62 | s->irq = irq; | |
02d74341 | 63 | s->serial = serial_mm_init(base, 2, irq, omap_clk_getrate(fclk)/16, |
2ff0c7c3 | 64 | chr ?: qemu_chr_new(label, "null", NULL), |
fb50cfe4 | 65 | DEVICE_NATIVE_ENDIAN); |
02d74341 | 66 | return s; |
67 | } | |
68 | ||
69 | static uint32_t omap_uart_read(void *opaque, target_phys_addr_t addr) | |
70 | { | |
71 | struct omap_uart_s *s = (struct omap_uart_s *) opaque; | |
72 | ||
73 | addr &= 0xff; | |
74 | switch (addr) { | |
75 | case 0x20: /* MDR1 */ | |
76 | return s->mdr[0]; | |
77 | case 0x24: /* MDR2 */ | |
78 | return s->mdr[1]; | |
79 | case 0x40: /* SCR */ | |
80 | return s->scr; | |
81 | case 0x44: /* SSR */ | |
82 | return 0x0; | |
83 | case 0x48: /* EBLR (OMAP2) */ | |
84 | return s->eblr; | |
85 | case 0x4C: /* OSC_12M_SEL (OMAP1) */ | |
86 | return s->clksel; | |
87 | case 0x50: /* MVR */ | |
88 | return 0x30; | |
89 | case 0x54: /* SYSC (OMAP2) */ | |
90 | return s->syscontrol; | |
91 | case 0x58: /* SYSS (OMAP2) */ | |
92 | return 1; | |
93 | case 0x5c: /* WER (OMAP2) */ | |
94 | return s->wkup; | |
95 | case 0x60: /* CFPS (OMAP2) */ | |
96 | return s->cfps; | |
97 | } | |
98 | ||
99 | OMAP_BAD_REG(addr); | |
100 | return 0; | |
101 | } | |
102 | ||
103 | static void omap_uart_write(void *opaque, target_phys_addr_t addr, | |
104 | uint32_t value) | |
105 | { | |
106 | struct omap_uart_s *s = (struct omap_uart_s *) opaque; | |
107 | ||
108 | addr &= 0xff; | |
109 | switch (addr) { | |
110 | case 0x20: /* MDR1 */ | |
111 | s->mdr[0] = value & 0x7f; | |
112 | break; | |
113 | case 0x24: /* MDR2 */ | |
114 | s->mdr[1] = value & 0xff; | |
115 | break; | |
116 | case 0x40: /* SCR */ | |
117 | s->scr = value & 0xff; | |
118 | break; | |
119 | case 0x48: /* EBLR (OMAP2) */ | |
120 | s->eblr = value & 0xff; | |
121 | break; | |
122 | case 0x4C: /* OSC_12M_SEL (OMAP1) */ | |
123 | s->clksel = value & 1; | |
124 | break; | |
125 | case 0x44: /* SSR */ | |
126 | case 0x50: /* MVR */ | |
127 | case 0x58: /* SYSS (OMAP2) */ | |
128 | OMAP_RO_REG(addr); | |
129 | break; | |
130 | case 0x54: /* SYSC (OMAP2) */ | |
131 | s->syscontrol = value & 0x1d; | |
132 | if (value & 2) | |
133 | omap_uart_reset(s); | |
134 | break; | |
135 | case 0x5c: /* WER (OMAP2) */ | |
136 | s->wkup = value & 0x7f; | |
137 | break; | |
138 | case 0x60: /* CFPS (OMAP2) */ | |
139 | s->cfps = value & 0xff; | |
140 | break; | |
141 | default: | |
142 | OMAP_BAD_REG(addr); | |
143 | } | |
144 | } | |
145 | ||
146 | static CPUReadMemoryFunc * const omap_uart_readfn[] = { | |
147 | omap_uart_read, | |
148 | omap_uart_read, | |
149 | omap_badwidth_read8, | |
150 | }; | |
151 | ||
152 | static CPUWriteMemoryFunc * const omap_uart_writefn[] = { | |
153 | omap_uart_write, | |
154 | omap_uart_write, | |
155 | omap_badwidth_write8, | |
156 | }; | |
157 | ||
158 | struct omap_uart_s *omap2_uart_init(struct omap_target_agent_s *ta, | |
159 | qemu_irq irq, omap_clk fclk, omap_clk iclk, | |
6a8aabd3 SW |
160 | qemu_irq txdma, qemu_irq rxdma, |
161 | const char *label, CharDriverState *chr) | |
02d74341 | 162 | { |
163 | target_phys_addr_t base = omap_l4_attach(ta, 0, 0); | |
164 | struct omap_uart_s *s = omap_uart_init(base, irq, | |
6a8aabd3 | 165 | fclk, iclk, txdma, rxdma, label, chr); |
02d74341 | 166 | int iomemtype = cpu_register_io_memory(omap_uart_readfn, |
2507c12a | 167 | omap_uart_writefn, s, DEVICE_NATIVE_ENDIAN); |
02d74341 | 168 | |
169 | s->ta = ta; | |
170 | ||
171 | cpu_register_physical_memory(base + 0x20, 0x100, iomemtype); | |
172 | ||
173 | return s; | |
174 | } | |
175 | ||
176 | void omap_uart_attach(struct omap_uart_s *s, CharDriverState *chr) | |
177 | { | |
178 | /* TODO: Should reuse or destroy current s->serial */ | |
02d74341 | 179 | s->serial = serial_mm_init(s->base, 2, s->irq, |
180 | omap_clk_getrate(s->fclk) / 16, | |
2ff0c7c3 | 181 | chr ?: qemu_chr_new("null", "null", NULL), |
fb50cfe4 | 182 | DEVICE_NATIVE_ENDIAN); |
02d74341 | 183 | } |