]>
Commit | Line | Data |
---|---|---|
4d8fde11 AG |
1 | /* |
2 | * QEMU Generic PCI Express Bridge Emulation | |
3 | * | |
4 | * Copyright (C) 2015 Alexander Graf <[email protected]> | |
5 | * | |
6 | * Code loosely based on q35.c. | |
7 | * | |
8 | * Permission is hereby granted, free of charge, to any person obtaining a copy | |
9 | * of this software and associated documentation files (the "Software"), to deal | |
10 | * in the Software without restriction, including without limitation the rights | |
11 | * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell | |
12 | * copies of the Software, and to permit persons to whom the Software is | |
13 | * furnished to do so, subject to the following conditions: | |
14 | * | |
15 | * The above copyright notice and this permission notice shall be included in | |
16 | * all copies or substantial portions of the Software. | |
17 | * | |
18 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR | |
19 | * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, | |
20 | * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL | |
21 | * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER | |
22 | * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, | |
23 | * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN | |
24 | * THE SOFTWARE. | |
25 | * | |
26 | * Check out these documents for more information on the device: | |
27 | * | |
28 | * http://www.kernel.org/doc/Documentation/devicetree/bindings/pci/host-generic-pci.txt | |
29 | * http://www.firmware.org/1275/practice/imap/imap0_9d.pdf | |
30 | */ | |
0b8fa32f | 31 | |
97d5408f | 32 | #include "qemu/osdep.h" |
aff39be0 | 33 | #include "qapi/error.h" |
64552b6b | 34 | #include "hw/irq.h" |
4d8fde11 | 35 | #include "hw/pci-host/gpex.h" |
a27bd6c7 | 36 | #include "hw/qdev-properties.h" |
d6454270 | 37 | #include "migration/vmstate.h" |
0b8fa32f | 38 | #include "qemu/module.h" |
4d8fde11 AG |
39 | |
40 | /**************************************************************************** | |
41 | * GPEX host | |
42 | */ | |
43 | ||
44 | static void gpex_set_irq(void *opaque, int irq_num, int level) | |
45 | { | |
46 | GPEXHost *s = opaque; | |
47 | ||
48 | qemu_set_irq(s->irq[irq_num], level); | |
49 | } | |
50 | ||
70bfdce6 PS |
51 | int gpex_set_irq_num(GPEXHost *s, int index, int gsi) |
52 | { | |
53 | if (index >= GPEX_NUM_IRQS) { | |
54 | return -EINVAL; | |
55 | } | |
56 | ||
57 | s->irq_num[index] = gsi; | |
58 | return 0; | |
59 | } | |
60 | ||
d464814a PS |
61 | static PCIINTxRoute gpex_route_intx_pin_to_irq(void *opaque, int pin) |
62 | { | |
63 | PCIINTxRoute route; | |
64 | GPEXHost *s = opaque; | |
168df2de | 65 | int gsi = s->irq_num[pin]; |
d464814a | 66 | |
168df2de EA |
67 | route.irq = gsi; |
68 | if (gsi < 0) { | |
69 | route.mode = PCI_INTX_DISABLED; | |
70 | } else { | |
71 | route.mode = PCI_INTX_ENABLED; | |
72 | } | |
d464814a PS |
73 | |
74 | return route; | |
75 | } | |
76 | ||
4d8fde11 AG |
77 | static void gpex_host_realize(DeviceState *dev, Error **errp) |
78 | { | |
79 | PCIHostState *pci = PCI_HOST_BRIDGE(dev); | |
80 | GPEXHost *s = GPEX_HOST(dev); | |
81 | SysBusDevice *sbd = SYS_BUS_DEVICE(dev); | |
82 | PCIExpressHost *pex = PCIE_HOST_BRIDGE(dev); | |
83 | int i; | |
84 | ||
85 | pcie_host_mmcfg_init(pex, PCIE_MMCFG_SIZE_MAX); | |
86 | memory_region_init(&s->io_mmio, OBJECT(s), "gpex_mmio", UINT64_MAX); | |
87 | memory_region_init(&s->io_ioport, OBJECT(s), "gpex_ioport", 64 * 1024); | |
88 | ||
89 | sysbus_init_mmio(sbd, &pex->mmio); | |
90 | sysbus_init_mmio(sbd, &s->io_mmio); | |
91 | sysbus_init_mmio(sbd, &s->io_ioport); | |
92 | for (i = 0; i < GPEX_NUM_IRQS; i++) { | |
93 | sysbus_init_irq(sbd, &s->irq[i]); | |
168df2de | 94 | s->irq_num[i] = -1; |
4d8fde11 AG |
95 | } |
96 | ||
1115ff6d DG |
97 | pci->bus = pci_register_root_bus(dev, "pcie.0", gpex_set_irq, |
98 | pci_swizzle_map_irq_fn, s, &s->io_mmio, | |
99 | &s->io_ioport, 0, 4, TYPE_PCIE_BUS); | |
4d8fde11 AG |
100 | |
101 | qdev_set_parent_bus(DEVICE(&s->gpex_root), BUS(pci->bus)); | |
d464814a | 102 | pci_bus_set_route_irq_fn(pci->bus, gpex_route_intx_pin_to_irq); |
4d8fde11 AG |
103 | qdev_init_nofail(DEVICE(&s->gpex_root)); |
104 | } | |
105 | ||
106 | static const char *gpex_host_root_bus_path(PCIHostState *host_bridge, | |
107 | PCIBus *rootbus) | |
108 | { | |
109 | return "0000:00"; | |
110 | } | |
111 | ||
112 | static void gpex_host_class_init(ObjectClass *klass, void *data) | |
113 | { | |
114 | DeviceClass *dc = DEVICE_CLASS(klass); | |
115 | PCIHostBridgeClass *hc = PCI_HOST_BRIDGE_CLASS(klass); | |
116 | ||
117 | hc->root_bus_path = gpex_host_root_bus_path; | |
118 | dc->realize = gpex_host_realize; | |
119 | set_bit(DEVICE_CATEGORY_BRIDGE, dc->categories); | |
120 | dc->fw_name = "pci"; | |
121 | } | |
122 | ||
123 | static void gpex_host_initfn(Object *obj) | |
124 | { | |
125 | GPEXHost *s = GPEX_HOST(obj); | |
126 | GPEXRootState *root = &s->gpex_root; | |
127 | ||
aff39be0 TH |
128 | object_initialize_child(obj, "gpex_root", root, sizeof(*root), |
129 | TYPE_GPEX_ROOT_DEVICE, &error_abort, NULL); | |
446de8b6 | 130 | qdev_prop_set_int32(DEVICE(root), "addr", PCI_DEVFN(0, 0)); |
4d8fde11 AG |
131 | qdev_prop_set_bit(DEVICE(root), "multifunction", false); |
132 | } | |
133 | ||
134 | static const TypeInfo gpex_host_info = { | |
135 | .name = TYPE_GPEX_HOST, | |
136 | .parent = TYPE_PCIE_HOST_BRIDGE, | |
137 | .instance_size = sizeof(GPEXHost), | |
138 | .instance_init = gpex_host_initfn, | |
139 | .class_init = gpex_host_class_init, | |
140 | }; | |
141 | ||
142 | /**************************************************************************** | |
143 | * GPEX Root D0:F0 | |
144 | */ | |
145 | ||
146 | static const VMStateDescription vmstate_gpex_root = { | |
147 | .name = "gpex_root", | |
148 | .version_id = 1, | |
149 | .minimum_version_id = 1, | |
150 | .fields = (VMStateField[]) { | |
151 | VMSTATE_PCI_DEVICE(parent_obj, GPEXRootState), | |
152 | VMSTATE_END_OF_LIST() | |
153 | } | |
154 | }; | |
155 | ||
156 | static void gpex_root_class_init(ObjectClass *klass, void *data) | |
157 | { | |
158 | PCIDeviceClass *k = PCI_DEVICE_CLASS(klass); | |
159 | DeviceClass *dc = DEVICE_CLASS(klass); | |
160 | ||
161 | set_bit(DEVICE_CATEGORY_BRIDGE, dc->categories); | |
162 | dc->desc = "QEMU generic PCIe host bridge"; | |
163 | dc->vmsd = &vmstate_gpex_root; | |
164 | k->vendor_id = PCI_VENDOR_ID_REDHAT; | |
165 | k->device_id = PCI_DEVICE_ID_REDHAT_PCIE_HOST; | |
166 | k->revision = 0; | |
167 | k->class_id = PCI_CLASS_BRIDGE_HOST; | |
168 | /* | |
169 | * PCI-facing part of the host bridge, not usable without the | |
170 | * host-facing part, which can't be device_add'ed, yet. | |
171 | */ | |
e90f2a8c | 172 | dc->user_creatable = false; |
4d8fde11 AG |
173 | } |
174 | ||
175 | static const TypeInfo gpex_root_info = { | |
176 | .name = TYPE_GPEX_ROOT_DEVICE, | |
177 | .parent = TYPE_PCI_DEVICE, | |
178 | .instance_size = sizeof(GPEXRootState), | |
179 | .class_init = gpex_root_class_init, | |
fd3b02c8 EH |
180 | .interfaces = (InterfaceInfo[]) { |
181 | { INTERFACE_CONVENTIONAL_PCI_DEVICE }, | |
182 | { }, | |
183 | }, | |
4d8fde11 AG |
184 | }; |
185 | ||
186 | static void gpex_register(void) | |
187 | { | |
188 | type_register_static(&gpex_root_info); | |
189 | type_register_static(&gpex_host_info); | |
190 | } | |
191 | ||
192 | type_init(gpex_register) |