]>
Commit | Line | Data |
---|---|---|
1db09b84 AJ |
1 | /* |
2 | * Qemu PowerPC MPC8544DS board emualtion | |
3 | * | |
4 | * Copyright (C) 2009 Freescale Semiconductor, Inc. All rights reserved. | |
5 | * | |
6 | * Author: Yu Liu, <[email protected]> | |
7 | * | |
8 | * This file is derived from hw/ppc440_bamboo.c, | |
9 | * the copyright for that material belongs to the original owners. | |
10 | * | |
11 | * This is free software; you can redistribute it and/or modify | |
12 | * it under the terms of the GNU General Public License as published by | |
13 | * the Free Software Foundation; either version 2 of the License, or | |
14 | * (at your option) any later version. | |
15 | */ | |
16 | ||
17 | #include <dirent.h> | |
18 | ||
19 | #include "config.h" | |
20 | #include "qemu-common.h" | |
21 | #include "net.h" | |
22 | #include "hw.h" | |
23 | #include "pc.h" | |
24 | #include "pci.h" | |
1db09b84 AJ |
25 | #include "boards.h" |
26 | #include "sysemu.h" | |
27 | #include "kvm.h" | |
28 | #include "kvm_ppc.h" | |
29 | #include "device_tree.h" | |
30 | #include "openpic.h" | |
3b989d49 | 31 | #include "ppc.h" |
ca20cf32 BS |
32 | #include "loader.h" |
33 | #include "elf.h" | |
be13cc7a | 34 | #include "sysbus.h" |
1db09b84 AJ |
35 | |
36 | #define BINARY_DEVICE_TREE_FILE "mpc8544ds.dtb" | |
37 | #define UIMAGE_LOAD_BASE 0 | |
75bb6589 LY |
38 | #define DTC_LOAD_PAD 0x500000 |
39 | #define DTC_PAD_MASK 0xFFFFF | |
40 | #define INITRD_LOAD_PAD 0x2000000 | |
41 | #define INITRD_PAD_MASK 0xFFFFFF | |
1db09b84 AJ |
42 | |
43 | #define RAM_SIZES_ALIGN (64UL << 20) | |
44 | ||
45 | #define MPC8544_CCSRBAR_BASE 0xE0000000 | |
46 | #define MPC8544_MPIC_REGS_BASE (MPC8544_CCSRBAR_BASE + 0x40000) | |
47 | #define MPC8544_SERIAL0_REGS_BASE (MPC8544_CCSRBAR_BASE + 0x4500) | |
48 | #define MPC8544_SERIAL1_REGS_BASE (MPC8544_CCSRBAR_BASE + 0x4600) | |
49 | #define MPC8544_PCI_REGS_BASE (MPC8544_CCSRBAR_BASE + 0x8000) | |
50 | #define MPC8544_PCI_REGS_SIZE 0x1000 | |
51 | #define MPC8544_PCI_IO 0xE1000000 | |
52 | #define MPC8544_PCI_IOLEN 0x10000 | |
b0fb8423 | 53 | #define MPC8544_UTIL_BASE (MPC8544_CCSRBAR_BASE + 0xe0000) |
1db09b84 | 54 | |
3b989d49 AG |
55 | struct boot_info |
56 | { | |
57 | uint32_t dt_base; | |
58 | uint32_t entry; | |
59 | }; | |
60 | ||
3f0855b1 | 61 | #ifdef CONFIG_FDT |
1db09b84 AJ |
62 | static int mpc8544_copy_soc_cell(void *fdt, const char *node, const char *prop) |
63 | { | |
64 | uint32_t cell; | |
65 | int ret; | |
66 | ||
67 | ret = kvmppc_read_host_property(node, prop, &cell, sizeof(cell)); | |
68 | if (ret < 0) { | |
69 | fprintf(stderr, "couldn't read host %s/%s\n", node, prop); | |
70 | goto out; | |
71 | } | |
72 | ||
73 | ret = qemu_devtree_setprop_cell(fdt, "/cpus/PowerPC,8544@0", | |
74 | prop, cell); | |
75 | if (ret < 0) { | |
76 | fprintf(stderr, "couldn't set guest /cpus/PowerPC,8544@0/%s\n", prop); | |
77 | goto out; | |
78 | } | |
79 | ||
80 | out: | |
81 | return ret; | |
82 | } | |
511d2b14 | 83 | #endif |
1db09b84 | 84 | |
5de6b46d AG |
85 | static int mpc8544_load_device_tree(CPUState *env, |
86 | target_phys_addr_t addr, | |
87 | uint32_t ramsize, | |
88 | target_phys_addr_t initrd_base, | |
89 | target_phys_addr_t initrd_size, | |
90 | const char *kernel_cmdline) | |
1db09b84 | 91 | { |
dbf916d8 | 92 | int ret = -1; |
3f0855b1 | 93 | #ifdef CONFIG_FDT |
3b989d49 | 94 | uint32_t mem_reg_property[] = {0, cpu_to_be32(ramsize)}; |
5cea8590 | 95 | char *filename; |
7ec632b4 | 96 | int fdt_size; |
dbf916d8 | 97 | void *fdt; |
5de6b46d | 98 | uint8_t hypercall[16]; |
1db09b84 | 99 | |
5cea8590 PB |
100 | filename = qemu_find_file(QEMU_FILE_TYPE_BIOS, BINARY_DEVICE_TREE_FILE); |
101 | if (!filename) { | |
1db09b84 | 102 | goto out; |
5cea8590 PB |
103 | } |
104 | fdt = load_device_tree(filename, &fdt_size); | |
7267c094 | 105 | g_free(filename); |
5cea8590 PB |
106 | if (fdt == NULL) { |
107 | goto out; | |
108 | } | |
1db09b84 AJ |
109 | |
110 | /* Manipulate device tree in memory. */ | |
111 | ret = qemu_devtree_setprop(fdt, "/memory", "reg", mem_reg_property, | |
112 | sizeof(mem_reg_property)); | |
113 | if (ret < 0) | |
114 | fprintf(stderr, "couldn't set /memory/reg\n"); | |
115 | ||
3b989d49 AG |
116 | if (initrd_size) { |
117 | ret = qemu_devtree_setprop_cell(fdt, "/chosen", "linux,initrd-start", | |
118 | initrd_base); | |
119 | if (ret < 0) { | |
120 | fprintf(stderr, "couldn't set /chosen/linux,initrd-start\n"); | |
121 | } | |
1db09b84 | 122 | |
3b989d49 AG |
123 | ret = qemu_devtree_setprop_cell(fdt, "/chosen", "linux,initrd-end", |
124 | (initrd_base + initrd_size)); | |
125 | if (ret < 0) { | |
126 | fprintf(stderr, "couldn't set /chosen/linux,initrd-end\n"); | |
127 | } | |
128 | } | |
1db09b84 AJ |
129 | |
130 | ret = qemu_devtree_setprop_string(fdt, "/chosen", "bootargs", | |
131 | kernel_cmdline); | |
132 | if (ret < 0) | |
133 | fprintf(stderr, "couldn't set /chosen/bootargs\n"); | |
134 | ||
135 | if (kvm_enabled()) { | |
136 | struct dirent *dirp; | |
137 | DIR *dp; | |
138 | char buf[128]; | |
139 | ||
140 | if ((dp = opendir("/proc/device-tree/cpus/")) == NULL) { | |
141 | printf("Can't open directory /proc/device-tree/cpus/\n"); | |
04088adb | 142 | ret = -1; |
1db09b84 AJ |
143 | goto out; |
144 | } | |
145 | ||
146 | buf[0] = '\0'; | |
147 | while ((dirp = readdir(dp)) != NULL) { | |
148 | if (strncmp(dirp->d_name, "PowerPC", 7) == 0) { | |
149 | snprintf(buf, 128, "/cpus/%s", dirp->d_name); | |
150 | break; | |
151 | } | |
152 | } | |
153 | closedir(dp); | |
154 | if (buf[0] == '\0') { | |
155 | printf("Unknow host!\n"); | |
04088adb | 156 | ret = -1; |
1db09b84 AJ |
157 | goto out; |
158 | } | |
159 | ||
160 | mpc8544_copy_soc_cell(fdt, buf, "clock-frequency"); | |
161 | mpc8544_copy_soc_cell(fdt, buf, "timebase-frequency"); | |
5de6b46d AG |
162 | |
163 | /* indicate KVM hypercall interface */ | |
164 | qemu_devtree_setprop_string(fdt, "/hypervisor", "compatible", | |
165 | "linux,kvm"); | |
166 | kvmppc_get_hypercall(env, hypercall, sizeof(hypercall)); | |
167 | qemu_devtree_setprop(fdt, "/hypervisor", "hcall-instructions", | |
168 | hypercall, sizeof(hypercall)); | |
3b989d49 AG |
169 | } else { |
170 | const uint32_t freq = 400000000; | |
171 | ||
172 | qemu_devtree_setprop_cell(fdt, "/cpus/PowerPC,8544@0", | |
173 | "clock-frequency", freq); | |
174 | qemu_devtree_setprop_cell(fdt, "/cpus/PowerPC,8544@0", | |
175 | "timebase-frequency", freq); | |
1db09b84 AJ |
176 | } |
177 | ||
04088adb | 178 | ret = rom_add_blob_fixed(BINARY_DEVICE_TREE_FILE, fdt, fdt_size, addr); |
7267c094 | 179 | g_free(fdt); |
7ec632b4 | 180 | |
1db09b84 AJ |
181 | out: |
182 | #endif | |
183 | ||
04088adb | 184 | return ret; |
1db09b84 AJ |
185 | } |
186 | ||
3b989d49 | 187 | /* Create -kernel TLB entries for BookE, linearly spanning 256MB. */ |
d1e256fe AG |
188 | static inline target_phys_addr_t booke206_page_size_to_tlb(uint64_t size) |
189 | { | |
190 | return (ffs(size >> 10) - 1) >> 1; | |
191 | } | |
192 | ||
3b989d49 AG |
193 | static void mmubooke_create_initial_mapping(CPUState *env, |
194 | target_ulong va, | |
195 | target_phys_addr_t pa) | |
196 | { | |
d1e256fe AG |
197 | ppcmas_tlb_t *tlb = booke206_get_tlbm(env, 1, 0, 0); |
198 | target_phys_addr_t size; | |
199 | ||
200 | size = (booke206_page_size_to_tlb(256 * 1024 * 1024) << MAS1_TSIZE_SHIFT); | |
201 | tlb->mas1 = MAS1_VALID | size; | |
202 | tlb->mas2 = va & TARGET_PAGE_MASK; | |
203 | tlb->mas7_3 = pa & TARGET_PAGE_MASK; | |
204 | tlb->mas7_3 |= MAS3_UR | MAS3_UW | MAS3_UX | MAS3_SR | MAS3_SW | MAS3_SX; | |
3b989d49 AG |
205 | } |
206 | ||
207 | static void mpc8544ds_cpu_reset(void *opaque) | |
208 | { | |
209 | CPUState *env = opaque; | |
210 | struct boot_info *bi = env->load_info; | |
211 | ||
212 | cpu_reset(env); | |
213 | ||
214 | /* Set initial guest state. */ | |
215 | env->gpr[1] = (16<<20) - 8; | |
216 | env->gpr[3] = bi->dt_base; | |
217 | env->nip = bi->entry; | |
218 | mmubooke_create_initial_mapping(env, 0, 0); | |
219 | } | |
220 | ||
c227f099 | 221 | static void mpc8544ds_init(ram_addr_t ram_size, |
1db09b84 AJ |
222 | const char *boot_device, |
223 | const char *kernel_filename, | |
224 | const char *kernel_cmdline, | |
225 | const char *initrd_filename, | |
226 | const char *cpu_model) | |
227 | { | |
228 | PCIBus *pci_bus; | |
229 | CPUState *env; | |
230 | uint64_t elf_entry; | |
231 | uint64_t elf_lowaddr; | |
c227f099 AL |
232 | target_phys_addr_t entry=0; |
233 | target_phys_addr_t loadaddr=UIMAGE_LOAD_BASE; | |
1db09b84 | 234 | target_long kernel_size=0; |
75bb6589 LY |
235 | target_ulong dt_base = 0; |
236 | target_ulong initrd_base = 0; | |
1db09b84 | 237 | target_long initrd_size=0; |
1db09b84 AJ |
238 | int i=0; |
239 | unsigned int pci_irq_nrs[4] = {1, 2, 3, 4}; | |
be13cc7a AG |
240 | qemu_irq *irqs, *mpic; |
241 | DeviceState *dev; | |
3b989d49 | 242 | struct boot_info *boot_info; |
1db09b84 AJ |
243 | |
244 | /* Setup CPU */ | |
ef250db6 AG |
245 | if (cpu_model == NULL) { |
246 | cpu_model = "e500v2_v30"; | |
247 | } | |
248 | ||
249 | env = cpu_ppc_init(cpu_model); | |
1db09b84 AJ |
250 | if (!env) { |
251 | fprintf(stderr, "Unable to initialize CPU!\n"); | |
252 | exit(1); | |
253 | } | |
254 | ||
3b989d49 AG |
255 | /* XXX register timer? */ |
256 | ppc_emb_timers_init(env, 400000000, PPC_INTERRUPT_DECR); | |
257 | ppc_dcr_init(env, NULL, NULL); | |
258 | ||
259 | /* Register reset handler */ | |
260 | qemu_register_reset(mpc8544ds_cpu_reset, env); | |
261 | ||
1db09b84 AJ |
262 | /* Fixup Memory size on a alignment boundary */ |
263 | ram_size &= ~(RAM_SIZES_ALIGN - 1); | |
264 | ||
265 | /* Register Memory */ | |
1724f049 AW |
266 | cpu_register_physical_memory(0, ram_size, qemu_ram_alloc(NULL, |
267 | "mpc8544ds.ram", ram_size)); | |
1db09b84 AJ |
268 | |
269 | /* MPIC */ | |
7267c094 | 270 | irqs = g_malloc0(sizeof(qemu_irq) * OPENPIC_OUTPUT_NB); |
1db09b84 AJ |
271 | irqs[OPENPIC_OUTPUT_INT] = ((qemu_irq *)env->irq_inputs)[PPCE500_INPUT_INT]; |
272 | irqs[OPENPIC_OUTPUT_CINT] = ((qemu_irq *)env->irq_inputs)[PPCE500_INPUT_CINT]; | |
273 | mpic = mpic_init(MPC8544_MPIC_REGS_BASE, 1, &irqs, NULL); | |
274 | ||
275 | /* Serial */ | |
2d48377a | 276 | if (serial_hds[0]) { |
49a2942d BS |
277 | serial_mm_init(MPC8544_SERIAL0_REGS_BASE, |
278 | 0, mpic[12+26], 399193, | |
279 | serial_hds[0], 1, 1); | |
2d48377a | 280 | } |
1db09b84 | 281 | |
2d48377a | 282 | if (serial_hds[1]) { |
49a2942d BS |
283 | serial_mm_init(MPC8544_SERIAL1_REGS_BASE, |
284 | 0, mpic[12+26], 399193, | |
285 | serial_hds[0], 1, 1); | |
2d48377a | 286 | } |
1db09b84 | 287 | |
b0fb8423 AG |
288 | /* General Utility device */ |
289 | sysbus_create_simple("mpc8544-guts", MPC8544_UTIL_BASE, NULL); | |
290 | ||
1db09b84 | 291 | /* PCI */ |
be13cc7a AG |
292 | dev = sysbus_create_varargs("e500-pcihost", MPC8544_PCI_REGS_BASE, |
293 | mpic[pci_irq_nrs[0]], mpic[pci_irq_nrs[1]], | |
294 | mpic[pci_irq_nrs[2]], mpic[pci_irq_nrs[3]], | |
295 | NULL); | |
d461e3b9 | 296 | pci_bus = (PCIBus *)qdev_get_child_bus(dev, "pci.0"); |
1db09b84 AJ |
297 | if (!pci_bus) |
298 | printf("couldn't create PCI controller!\n"); | |
299 | ||
968d683c | 300 | isa_mmio_init(MPC8544_PCI_IO, MPC8544_PCI_IOLEN); |
1db09b84 AJ |
301 | |
302 | if (pci_bus) { | |
1db09b84 AJ |
303 | /* Register network interfaces. */ |
304 | for (i = 0; i < nb_nics; i++) { | |
07caea31 | 305 | pci_nic_init_nofail(&nd_table[i], "virtio", NULL); |
1db09b84 AJ |
306 | } |
307 | } | |
308 | ||
309 | /* Load kernel. */ | |
310 | if (kernel_filename) { | |
311 | kernel_size = load_uimage(kernel_filename, &entry, &loadaddr, NULL); | |
312 | if (kernel_size < 0) { | |
409dbce5 AJ |
313 | kernel_size = load_elf(kernel_filename, NULL, NULL, &elf_entry, |
314 | &elf_lowaddr, NULL, 1, ELF_MACHINE, 0); | |
1db09b84 AJ |
315 | entry = elf_entry; |
316 | loadaddr = elf_lowaddr; | |
317 | } | |
318 | /* XXX try again as binary */ | |
319 | if (kernel_size < 0) { | |
320 | fprintf(stderr, "qemu: could not load kernel '%s'\n", | |
321 | kernel_filename); | |
322 | exit(1); | |
323 | } | |
324 | } | |
325 | ||
326 | /* Load initrd. */ | |
327 | if (initrd_filename) { | |
75bb6589 | 328 | initrd_base = (kernel_size + INITRD_LOAD_PAD) & ~INITRD_PAD_MASK; |
d7585251 PB |
329 | initrd_size = load_image_targphys(initrd_filename, initrd_base, |
330 | ram_size - initrd_base); | |
1db09b84 AJ |
331 | |
332 | if (initrd_size < 0) { | |
333 | fprintf(stderr, "qemu: could not load initial ram disk '%s'\n", | |
334 | initrd_filename); | |
335 | exit(1); | |
336 | } | |
337 | } | |
338 | ||
7267c094 | 339 | boot_info = g_malloc0(sizeof(struct boot_info)); |
3b989d49 | 340 | |
1db09b84 AJ |
341 | /* If we're loading a kernel directly, we must load the device tree too. */ |
342 | if (kernel_filename) { | |
3b989d49 AG |
343 | #ifndef CONFIG_FDT |
344 | cpu_abort(env, "Compiled without FDT support - can't load kernel\n"); | |
345 | #endif | |
75bb6589 | 346 | dt_base = (kernel_size + DTC_LOAD_PAD) & ~DTC_PAD_MASK; |
5de6b46d | 347 | if (mpc8544_load_device_tree(env, dt_base, ram_size, |
04088adb | 348 | initrd_base, initrd_size, kernel_cmdline) < 0) { |
1db09b84 AJ |
349 | fprintf(stderr, "couldn't load device tree\n"); |
350 | exit(1); | |
351 | } | |
352 | ||
3b989d49 AG |
353 | boot_info->entry = entry; |
354 | boot_info->dt_base = dt_base; | |
1db09b84 | 355 | } |
3b989d49 | 356 | env->load_info = boot_info; |
1db09b84 | 357 | |
3b989d49 | 358 | if (kvm_enabled()) { |
1db09b84 | 359 | kvmppc_init(); |
3b989d49 | 360 | } |
1db09b84 AJ |
361 | } |
362 | ||
f80f9ec9 | 363 | static QEMUMachine mpc8544ds_machine = { |
1db09b84 AJ |
364 | .name = "mpc8544ds", |
365 | .desc = "mpc8544ds", | |
366 | .init = mpc8544ds_init, | |
1db09b84 | 367 | }; |
f80f9ec9 AL |
368 | |
369 | static void mpc8544ds_machine_init(void) | |
370 | { | |
371 | qemu_register_machine(&mpc8544ds_machine); | |
372 | } | |
373 | ||
374 | machine_init(mpc8544ds_machine_init); |