]>
Commit | Line | Data |
---|---|---|
f6ad2e32 AG |
1 | /* |
2 | * QEMU AHCI Emulation | |
3 | * | |
4 | * Copyright (c) 2010 [email protected] | |
5 | * Copyright (c) 2010 Roland Elek <[email protected]> | |
6 | * Copyright (c) 2010 Sebastian Herbszt <[email protected]> | |
7 | * Copyright (c) 2010 Alexander Graf <[email protected]> | |
8 | * | |
9 | * This library is free software; you can redistribute it and/or | |
10 | * modify it under the terms of the GNU Lesser General Public | |
11 | * License as published by the Free Software Foundation; either | |
12 | * version 2 of the License, or (at your option) any later version. | |
13 | * | |
14 | * This library is distributed in the hope that it will be useful, | |
15 | * but WITHOUT ANY WARRANTY; without even the implied warranty of | |
16 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU | |
17 | * Lesser General Public License for more details. | |
18 | * | |
19 | * You should have received a copy of the GNU Lesser General Public | |
20 | * License along with this library; if not, see <http://www.gnu.org/licenses/>. | |
21 | * | |
f6ad2e32 AG |
22 | */ |
23 | ||
24 | #include <hw/hw.h> | |
a2cb15b0 | 25 | #include <hw/pci/msi.h> |
0d09e41a | 26 | #include <hw/i386/pc.h> |
a2cb15b0 | 27 | #include <hw/pci/pci.h> |
d9fa31a3 | 28 | #include <hw/sysbus.h> |
f6ad2e32 | 29 | |
83c9089e | 30 | #include "monitor/monitor.h" |
9c17d615 | 31 | #include "sysemu/dma.h" |
f6ad2e32 AG |
32 | #include "internal.h" |
33 | #include <hw/ide/pci.h> | |
03c7a6a8 | 34 | #include <hw/ide/ahci.h> |
f6ad2e32 AG |
35 | |
36 | /* #define DEBUG_AHCI */ | |
37 | ||
38 | #ifdef DEBUG_AHCI | |
39 | #define DPRINTF(port, fmt, ...) \ | |
40 | do { fprintf(stderr, "ahci: %s: [%d] ", __FUNCTION__, port); \ | |
41 | fprintf(stderr, fmt, ## __VA_ARGS__); } while (0) | |
42 | #else | |
43 | #define DPRINTF(port, fmt, ...) do {} while(0) | |
44 | #endif | |
45 | ||
f6ad2e32 AG |
46 | static void check_cmd(AHCIState *s, int port); |
47 | static int handle_cmd(AHCIState *s,int port,int slot); | |
48 | static void ahci_reset_port(AHCIState *s, int port); | |
49 | static void ahci_write_fis_d2h(AHCIDevice *ad, uint8_t *cmd_fis); | |
87e62065 | 50 | static void ahci_init_d2h(AHCIDevice *ad); |
f6ad2e32 AG |
51 | |
52 | static uint32_t ahci_port_read(AHCIState *s, int port, int offset) | |
53 | { | |
54 | uint32_t val; | |
55 | AHCIPortRegs *pr; | |
56 | pr = &s->dev[port].port_regs; | |
57 | ||
58 | switch (offset) { | |
59 | case PORT_LST_ADDR: | |
60 | val = pr->lst_addr; | |
61 | break; | |
62 | case PORT_LST_ADDR_HI: | |
63 | val = pr->lst_addr_hi; | |
64 | break; | |
65 | case PORT_FIS_ADDR: | |
66 | val = pr->fis_addr; | |
67 | break; | |
68 | case PORT_FIS_ADDR_HI: | |
69 | val = pr->fis_addr_hi; | |
70 | break; | |
71 | case PORT_IRQ_STAT: | |
72 | val = pr->irq_stat; | |
73 | break; | |
74 | case PORT_IRQ_MASK: | |
75 | val = pr->irq_mask; | |
76 | break; | |
77 | case PORT_CMD: | |
78 | val = pr->cmd; | |
79 | break; | |
80 | case PORT_TFDATA: | |
81 | val = ((uint16_t)s->dev[port].port.ifs[0].error << 8) | | |
82 | s->dev[port].port.ifs[0].status; | |
83 | break; | |
84 | case PORT_SIG: | |
85 | val = pr->sig; | |
86 | break; | |
87 | case PORT_SCR_STAT: | |
88 | if (s->dev[port].port.ifs[0].bs) { | |
89 | val = SATA_SCR_SSTATUS_DET_DEV_PRESENT_PHY_UP | | |
90 | SATA_SCR_SSTATUS_SPD_GEN1 | SATA_SCR_SSTATUS_IPM_ACTIVE; | |
91 | } else { | |
92 | val = SATA_SCR_SSTATUS_DET_NODEV; | |
93 | } | |
94 | break; | |
95 | case PORT_SCR_CTL: | |
96 | val = pr->scr_ctl; | |
97 | break; | |
98 | case PORT_SCR_ERR: | |
99 | val = pr->scr_err; | |
100 | break; | |
101 | case PORT_SCR_ACT: | |
102 | pr->scr_act &= ~s->dev[port].finished; | |
103 | s->dev[port].finished = 0; | |
104 | val = pr->scr_act; | |
105 | break; | |
106 | case PORT_CMD_ISSUE: | |
107 | val = pr->cmd_issue; | |
108 | break; | |
109 | case PORT_RESERVED: | |
110 | default: | |
111 | val = 0; | |
112 | } | |
113 | DPRINTF(port, "offset: 0x%x val: 0x%x\n", offset, val); | |
114 | return val; | |
115 | ||
116 | } | |
117 | ||
118 | static void ahci_irq_raise(AHCIState *s, AHCIDevice *dev) | |
119 | { | |
120 | struct AHCIPCIState *d = container_of(s, AHCIPCIState, ahci); | |
121 | ||
122 | DPRINTF(0, "raise irq\n"); | |
123 | ||
124 | if (msi_enabled(&d->card)) { | |
125 | msi_notify(&d->card, 0); | |
126 | } else { | |
127 | qemu_irq_raise(s->irq); | |
128 | } | |
129 | } | |
130 | ||
131 | static void ahci_irq_lower(AHCIState *s, AHCIDevice *dev) | |
132 | { | |
133 | struct AHCIPCIState *d = container_of(s, AHCIPCIState, ahci); | |
134 | ||
135 | DPRINTF(0, "lower irq\n"); | |
136 | ||
137 | if (!msi_enabled(&d->card)) { | |
138 | qemu_irq_lower(s->irq); | |
139 | } | |
140 | } | |
141 | ||
142 | static void ahci_check_irq(AHCIState *s) | |
143 | { | |
144 | int i; | |
145 | ||
146 | DPRINTF(-1, "check irq %#x\n", s->control_regs.irqstatus); | |
147 | ||
b8676728 | 148 | s->control_regs.irqstatus = 0; |
2c4b9d0e | 149 | for (i = 0; i < s->ports; i++) { |
f6ad2e32 AG |
150 | AHCIPortRegs *pr = &s->dev[i].port_regs; |
151 | if (pr->irq_stat & pr->irq_mask) { | |
152 | s->control_regs.irqstatus |= (1 << i); | |
153 | } | |
154 | } | |
155 | ||
156 | if (s->control_regs.irqstatus && | |
157 | (s->control_regs.ghc & HOST_CTL_IRQ_EN)) { | |
158 | ahci_irq_raise(s, NULL); | |
159 | } else { | |
160 | ahci_irq_lower(s, NULL); | |
161 | } | |
162 | } | |
163 | ||
164 | static void ahci_trigger_irq(AHCIState *s, AHCIDevice *d, | |
165 | int irq_type) | |
166 | { | |
167 | DPRINTF(d->port_no, "trigger irq %#x -> %x\n", | |
168 | irq_type, d->port_regs.irq_mask & irq_type); | |
169 | ||
170 | d->port_regs.irq_stat |= irq_type; | |
171 | ahci_check_irq(s); | |
172 | } | |
173 | ||
174 | static void map_page(uint8_t **ptr, uint64_t addr, uint32_t wanted) | |
175 | { | |
a8170e5e | 176 | hwaddr len = wanted; |
f6ad2e32 AG |
177 | |
178 | if (*ptr) { | |
fe6ceac8 | 179 | cpu_physical_memory_unmap(*ptr, len, 1, len); |
f6ad2e32 AG |
180 | } |
181 | ||
182 | *ptr = cpu_physical_memory_map(addr, &len, 1); | |
183 | if (len < wanted) { | |
fe6ceac8 | 184 | cpu_physical_memory_unmap(*ptr, len, 1, len); |
f6ad2e32 AG |
185 | *ptr = NULL; |
186 | } | |
187 | } | |
188 | ||
189 | static void ahci_port_write(AHCIState *s, int port, int offset, uint32_t val) | |
190 | { | |
191 | AHCIPortRegs *pr = &s->dev[port].port_regs; | |
192 | ||
193 | DPRINTF(port, "offset: 0x%x val: 0x%x\n", offset, val); | |
194 | switch (offset) { | |
195 | case PORT_LST_ADDR: | |
196 | pr->lst_addr = val; | |
197 | map_page(&s->dev[port].lst, | |
198 | ((uint64_t)pr->lst_addr_hi << 32) | pr->lst_addr, 1024); | |
199 | s->dev[port].cur_cmd = NULL; | |
200 | break; | |
201 | case PORT_LST_ADDR_HI: | |
202 | pr->lst_addr_hi = val; | |
203 | map_page(&s->dev[port].lst, | |
204 | ((uint64_t)pr->lst_addr_hi << 32) | pr->lst_addr, 1024); | |
205 | s->dev[port].cur_cmd = NULL; | |
206 | break; | |
207 | case PORT_FIS_ADDR: | |
208 | pr->fis_addr = val; | |
209 | map_page(&s->dev[port].res_fis, | |
210 | ((uint64_t)pr->fis_addr_hi << 32) | pr->fis_addr, 256); | |
211 | break; | |
212 | case PORT_FIS_ADDR_HI: | |
213 | pr->fis_addr_hi = val; | |
214 | map_page(&s->dev[port].res_fis, | |
215 | ((uint64_t)pr->fis_addr_hi << 32) | pr->fis_addr, 256); | |
216 | break; | |
217 | case PORT_IRQ_STAT: | |
218 | pr->irq_stat &= ~val; | |
b8676728 | 219 | ahci_check_irq(s); |
f6ad2e32 AG |
220 | break; |
221 | case PORT_IRQ_MASK: | |
222 | pr->irq_mask = val & 0xfdc000ff; | |
223 | ahci_check_irq(s); | |
224 | break; | |
225 | case PORT_CMD: | |
226 | pr->cmd = val & ~(PORT_CMD_LIST_ON | PORT_CMD_FIS_ON); | |
227 | ||
228 | if (pr->cmd & PORT_CMD_START) { | |
229 | pr->cmd |= PORT_CMD_LIST_ON; | |
230 | } | |
231 | ||
232 | if (pr->cmd & PORT_CMD_FIS_RX) { | |
233 | pr->cmd |= PORT_CMD_FIS_ON; | |
234 | } | |
235 | ||
87e62065 AG |
236 | /* XXX usually the FIS would be pending on the bus here and |
237 | issuing deferred until the OS enables FIS receival. | |
238 | Instead, we only submit it once - which works in most | |
239 | cases, but is a hack. */ | |
240 | if ((pr->cmd & PORT_CMD_FIS_ON) && | |
241 | !s->dev[port].init_d2h_sent) { | |
242 | ahci_init_d2h(&s->dev[port]); | |
4ac557c8 | 243 | s->dev[port].init_d2h_sent = true; |
87e62065 AG |
244 | } |
245 | ||
f6ad2e32 AG |
246 | check_cmd(s, port); |
247 | break; | |
248 | case PORT_TFDATA: | |
249 | s->dev[port].port.ifs[0].error = (val >> 8) & 0xff; | |
250 | s->dev[port].port.ifs[0].status = val & 0xff; | |
251 | break; | |
252 | case PORT_SIG: | |
253 | pr->sig = val; | |
254 | break; | |
255 | case PORT_SCR_STAT: | |
256 | pr->scr_stat = val; | |
257 | break; | |
258 | case PORT_SCR_CTL: | |
259 | if (((pr->scr_ctl & AHCI_SCR_SCTL_DET) == 1) && | |
260 | ((val & AHCI_SCR_SCTL_DET) == 0)) { | |
261 | ahci_reset_port(s, port); | |
262 | } | |
263 | pr->scr_ctl = val; | |
264 | break; | |
265 | case PORT_SCR_ERR: | |
266 | pr->scr_err &= ~val; | |
267 | break; | |
268 | case PORT_SCR_ACT: | |
269 | /* RW1 */ | |
270 | pr->scr_act |= val; | |
271 | break; | |
272 | case PORT_CMD_ISSUE: | |
273 | pr->cmd_issue |= val; | |
274 | check_cmd(s, port); | |
275 | break; | |
276 | default: | |
277 | break; | |
278 | } | |
279 | } | |
280 | ||
a8170e5e | 281 | static uint64_t ahci_mem_read(void *opaque, hwaddr addr, |
67e576c2 | 282 | unsigned size) |
f6ad2e32 | 283 | { |
67e576c2 | 284 | AHCIState *s = opaque; |
f6ad2e32 AG |
285 | uint32_t val = 0; |
286 | ||
f6ad2e32 AG |
287 | if (addr < AHCI_GENERIC_HOST_CONTROL_REGS_MAX_ADDR) { |
288 | switch (addr) { | |
289 | case HOST_CAP: | |
290 | val = s->control_regs.cap; | |
291 | break; | |
292 | case HOST_CTL: | |
293 | val = s->control_regs.ghc; | |
294 | break; | |
295 | case HOST_IRQ_STAT: | |
296 | val = s->control_regs.irqstatus; | |
297 | break; | |
298 | case HOST_PORTS_IMPL: | |
299 | val = s->control_regs.impl; | |
300 | break; | |
301 | case HOST_VERSION: | |
302 | val = s->control_regs.version; | |
303 | break; | |
304 | } | |
305 | ||
306 | DPRINTF(-1, "(addr 0x%08X), val 0x%08X\n", (unsigned) addr, val); | |
307 | } else if ((addr >= AHCI_PORT_REGS_START_ADDR) && | |
2c4b9d0e AG |
308 | (addr < (AHCI_PORT_REGS_START_ADDR + |
309 | (s->ports * AHCI_PORT_ADDR_OFFSET_LEN)))) { | |
f6ad2e32 AG |
310 | val = ahci_port_read(s, (addr - AHCI_PORT_REGS_START_ADDR) >> 7, |
311 | addr & AHCI_PORT_ADDR_OFFSET_MASK); | |
312 | } | |
313 | ||
314 | return val; | |
315 | } | |
316 | ||
317 | ||
318 | ||
a8170e5e | 319 | static void ahci_mem_write(void *opaque, hwaddr addr, |
67e576c2 | 320 | uint64_t val, unsigned size) |
f6ad2e32 | 321 | { |
67e576c2 | 322 | AHCIState *s = opaque; |
f6ad2e32 AG |
323 | |
324 | /* Only aligned reads are allowed on AHCI */ | |
325 | if (addr & 3) { | |
326 | fprintf(stderr, "ahci: Mis-aligned write to addr 0x" | |
327 | TARGET_FMT_plx "\n", addr); | |
328 | return; | |
329 | } | |
330 | ||
331 | if (addr < AHCI_GENERIC_HOST_CONTROL_REGS_MAX_ADDR) { | |
3899edf7 | 332 | DPRINTF(-1, "(addr 0x%08X), val 0x%08"PRIX64"\n", (unsigned) addr, val); |
f6ad2e32 AG |
333 | |
334 | switch (addr) { | |
335 | case HOST_CAP: /* R/WO, RO */ | |
336 | /* FIXME handle R/WO */ | |
337 | break; | |
338 | case HOST_CTL: /* R/W */ | |
339 | if (val & HOST_CTL_RESET) { | |
340 | DPRINTF(-1, "HBA Reset\n"); | |
8ab60a07 | 341 | ahci_reset(s); |
f6ad2e32 AG |
342 | } else { |
343 | s->control_regs.ghc = (val & 0x3) | HOST_CTL_AHCI_EN; | |
344 | ahci_check_irq(s); | |
345 | } | |
346 | break; | |
347 | case HOST_IRQ_STAT: /* R/WC, RO */ | |
348 | s->control_regs.irqstatus &= ~val; | |
349 | ahci_check_irq(s); | |
350 | break; | |
351 | case HOST_PORTS_IMPL: /* R/WO, RO */ | |
352 | /* FIXME handle R/WO */ | |
353 | break; | |
354 | case HOST_VERSION: /* RO */ | |
355 | /* FIXME report write? */ | |
356 | break; | |
357 | default: | |
358 | DPRINTF(-1, "write to unknown register 0x%x\n", (unsigned)addr); | |
359 | } | |
360 | } else if ((addr >= AHCI_PORT_REGS_START_ADDR) && | |
2c4b9d0e AG |
361 | (addr < (AHCI_PORT_REGS_START_ADDR + |
362 | (s->ports * AHCI_PORT_ADDR_OFFSET_LEN)))) { | |
f6ad2e32 AG |
363 | ahci_port_write(s, (addr - AHCI_PORT_REGS_START_ADDR) >> 7, |
364 | addr & AHCI_PORT_ADDR_OFFSET_MASK, val); | |
365 | } | |
366 | ||
367 | } | |
368 | ||
a348f108 | 369 | static const MemoryRegionOps ahci_mem_ops = { |
67e576c2 AK |
370 | .read = ahci_mem_read, |
371 | .write = ahci_mem_write, | |
372 | .endianness = DEVICE_LITTLE_ENDIAN, | |
f6ad2e32 AG |
373 | }; |
374 | ||
a8170e5e | 375 | static uint64_t ahci_idp_read(void *opaque, hwaddr addr, |
465f1ab1 DV |
376 | unsigned size) |
377 | { | |
378 | AHCIState *s = opaque; | |
379 | ||
380 | if (addr == s->idp_offset) { | |
381 | /* index register */ | |
382 | return s->idp_index; | |
383 | } else if (addr == s->idp_offset + 4) { | |
384 | /* data register - do memory read at location selected by index */ | |
385 | return ahci_mem_read(opaque, s->idp_index, size); | |
386 | } else { | |
387 | return 0; | |
388 | } | |
389 | } | |
390 | ||
a8170e5e | 391 | static void ahci_idp_write(void *opaque, hwaddr addr, |
465f1ab1 DV |
392 | uint64_t val, unsigned size) |
393 | { | |
394 | AHCIState *s = opaque; | |
395 | ||
396 | if (addr == s->idp_offset) { | |
397 | /* index register - mask off reserved bits */ | |
398 | s->idp_index = (uint32_t)val & ((AHCI_MEM_BAR_SIZE - 1) & ~3); | |
399 | } else if (addr == s->idp_offset + 4) { | |
400 | /* data register - do memory write at location selected by index */ | |
401 | ahci_mem_write(opaque, s->idp_index, val, size); | |
402 | } | |
403 | } | |
404 | ||
a348f108 | 405 | static const MemoryRegionOps ahci_idp_ops = { |
465f1ab1 DV |
406 | .read = ahci_idp_read, |
407 | .write = ahci_idp_write, | |
408 | .endianness = DEVICE_LITTLE_ENDIAN, | |
409 | }; | |
410 | ||
411 | ||
f6ad2e32 AG |
412 | static void ahci_reg_init(AHCIState *s) |
413 | { | |
414 | int i; | |
415 | ||
2c4b9d0e | 416 | s->control_regs.cap = (s->ports - 1) | |
f6ad2e32 AG |
417 | (AHCI_NUM_COMMAND_SLOTS << 8) | |
418 | (AHCI_SUPPORTED_SPEED_GEN1 << AHCI_SUPPORTED_SPEED) | | |
419 | HOST_CAP_NCQ | HOST_CAP_AHCI; | |
420 | ||
2c4b9d0e | 421 | s->control_regs.impl = (1 << s->ports) - 1; |
f6ad2e32 AG |
422 | |
423 | s->control_regs.version = AHCI_VERSION_1_0; | |
424 | ||
2c4b9d0e | 425 | for (i = 0; i < s->ports; i++) { |
f6ad2e32 AG |
426 | s->dev[i].port_state = STATE_RUN; |
427 | } | |
428 | } | |
429 | ||
f6ad2e32 AG |
430 | static void check_cmd(AHCIState *s, int port) |
431 | { | |
432 | AHCIPortRegs *pr = &s->dev[port].port_regs; | |
433 | int slot; | |
434 | ||
435 | if ((pr->cmd & PORT_CMD_START) && pr->cmd_issue) { | |
436 | for (slot = 0; (slot < 32) && pr->cmd_issue; slot++) { | |
437 | if ((pr->cmd_issue & (1 << slot)) && | |
438 | !handle_cmd(s, port, slot)) { | |
439 | pr->cmd_issue &= ~(1 << slot); | |
440 | } | |
441 | } | |
442 | } | |
443 | } | |
444 | ||
445 | static void ahci_check_cmd_bh(void *opaque) | |
446 | { | |
447 | AHCIDevice *ad = opaque; | |
448 | ||
449 | qemu_bh_delete(ad->check_bh); | |
450 | ad->check_bh = NULL; | |
451 | ||
452 | if ((ad->busy_slot != -1) && | |
453 | !(ad->port.ifs[0].status & (BUSY_STAT|DRQ_STAT))) { | |
454 | /* no longer busy */ | |
455 | ad->port_regs.cmd_issue &= ~(1 << ad->busy_slot); | |
456 | ad->busy_slot = -1; | |
457 | } | |
458 | ||
459 | check_cmd(ad->hba, ad->port_no); | |
460 | } | |
461 | ||
87e62065 AG |
462 | static void ahci_init_d2h(AHCIDevice *ad) |
463 | { | |
4bb9c939 | 464 | uint8_t init_fis[20]; |
87e62065 AG |
465 | IDEState *ide_state = &ad->port.ifs[0]; |
466 | ||
467 | memset(init_fis, 0, sizeof(init_fis)); | |
468 | ||
469 | init_fis[4] = 1; | |
470 | init_fis[12] = 1; | |
471 | ||
472 | if (ide_state->drive_kind == IDE_CD) { | |
473 | init_fis[5] = ide_state->lcyl; | |
474 | init_fis[6] = ide_state->hcyl; | |
475 | } | |
476 | ||
477 | ahci_write_fis_d2h(ad, init_fis); | |
478 | } | |
479 | ||
f6ad2e32 AG |
480 | static void ahci_reset_port(AHCIState *s, int port) |
481 | { | |
482 | AHCIDevice *d = &s->dev[port]; | |
483 | AHCIPortRegs *pr = &d->port_regs; | |
484 | IDEState *ide_state = &d->port.ifs[0]; | |
f6ad2e32 AG |
485 | int i; |
486 | ||
487 | DPRINTF(port, "reset port\n"); | |
488 | ||
489 | ide_bus_reset(&d->port); | |
490 | ide_state->ncq_queues = AHCI_MAX_CMDS; | |
491 | ||
f6ad2e32 | 492 | pr->scr_stat = 0; |
f6ad2e32 AG |
493 | pr->scr_err = 0; |
494 | pr->scr_act = 0; | |
495 | d->busy_slot = -1; | |
4ac557c8 | 496 | d->init_d2h_sent = false; |
f6ad2e32 AG |
497 | |
498 | ide_state = &s->dev[port].port.ifs[0]; | |
499 | if (!ide_state->bs) { | |
500 | return; | |
501 | } | |
502 | ||
503 | /* reset ncq queue */ | |
504 | for (i = 0; i < AHCI_MAX_CMDS; i++) { | |
505 | NCQTransferState *ncq_tfs = &s->dev[port].ncq_tfs[i]; | |
506 | if (!ncq_tfs->used) { | |
507 | continue; | |
508 | } | |
509 | ||
510 | if (ncq_tfs->aiocb) { | |
511 | bdrv_aio_cancel(ncq_tfs->aiocb); | |
512 | ncq_tfs->aiocb = NULL; | |
513 | } | |
514 | ||
c9b308d2 AG |
515 | /* Maybe we just finished the request thanks to bdrv_aio_cancel() */ |
516 | if (!ncq_tfs->used) { | |
517 | continue; | |
518 | } | |
519 | ||
f6ad2e32 AG |
520 | qemu_sglist_destroy(&ncq_tfs->sglist); |
521 | ncq_tfs->used = 0; | |
522 | } | |
523 | ||
f6ad2e32 AG |
524 | s->dev[port].port_state = STATE_RUN; |
525 | if (!ide_state->bs) { | |
526 | s->dev[port].port_regs.sig = 0; | |
cdfe17df | 527 | ide_state->status = SEEK_STAT | WRERR_STAT; |
f6ad2e32 AG |
528 | } else if (ide_state->drive_kind == IDE_CD) { |
529 | s->dev[port].port_regs.sig = SATA_SIGNATURE_CDROM; | |
530 | ide_state->lcyl = 0x14; | |
531 | ide_state->hcyl = 0xeb; | |
532 | DPRINTF(port, "set lcyl = %d\n", ide_state->lcyl); | |
f6ad2e32 AG |
533 | ide_state->status = SEEK_STAT | WRERR_STAT | READY_STAT; |
534 | } else { | |
535 | s->dev[port].port_regs.sig = SATA_SIGNATURE_DISK; | |
536 | ide_state->status = SEEK_STAT | WRERR_STAT; | |
537 | } | |
538 | ||
539 | ide_state->error = 1; | |
87e62065 | 540 | ahci_init_d2h(d); |
f6ad2e32 AG |
541 | } |
542 | ||
543 | static void debug_print_fis(uint8_t *fis, int cmd_len) | |
544 | { | |
545 | #ifdef DEBUG_AHCI | |
546 | int i; | |
547 | ||
548 | fprintf(stderr, "fis:"); | |
549 | for (i = 0; i < cmd_len; i++) { | |
550 | if ((i & 0xf) == 0) { | |
551 | fprintf(stderr, "\n%02x:",i); | |
552 | } | |
553 | fprintf(stderr, "%02x ",fis[i]); | |
554 | } | |
555 | fprintf(stderr, "\n"); | |
556 | #endif | |
557 | } | |
558 | ||
559 | static void ahci_write_fis_sdb(AHCIState *s, int port, uint32_t finished) | |
560 | { | |
561 | AHCIPortRegs *pr = &s->dev[port].port_regs; | |
562 | IDEState *ide_state; | |
563 | uint8_t *sdb_fis; | |
564 | ||
565 | if (!s->dev[port].res_fis || | |
566 | !(pr->cmd & PORT_CMD_FIS_RX)) { | |
567 | return; | |
568 | } | |
569 | ||
570 | sdb_fis = &s->dev[port].res_fis[RES_FIS_SDBFIS]; | |
571 | ide_state = &s->dev[port].port.ifs[0]; | |
572 | ||
573 | /* clear memory */ | |
574 | *(uint32_t*)sdb_fis = 0; | |
575 | ||
576 | /* write values */ | |
577 | sdb_fis[0] = ide_state->error; | |
578 | sdb_fis[2] = ide_state->status & 0x77; | |
579 | s->dev[port].finished |= finished; | |
580 | *(uint32_t*)(sdb_fis + 4) = cpu_to_le32(s->dev[port].finished); | |
581 | ||
582 | ahci_trigger_irq(s, &s->dev[port], PORT_IRQ_STAT_SDBS); | |
583 | } | |
584 | ||
585 | static void ahci_write_fis_d2h(AHCIDevice *ad, uint8_t *cmd_fis) | |
586 | { | |
587 | AHCIPortRegs *pr = &ad->port_regs; | |
588 | uint8_t *d2h_fis; | |
589 | int i; | |
10ca2943 | 590 | dma_addr_t cmd_len = 0x80; |
f6ad2e32 AG |
591 | int cmd_mapped = 0; |
592 | ||
593 | if (!ad->res_fis || !(pr->cmd & PORT_CMD_FIS_RX)) { | |
594 | return; | |
595 | } | |
596 | ||
597 | if (!cmd_fis) { | |
598 | /* map cmd_fis */ | |
599 | uint64_t tbl_addr = le64_to_cpu(ad->cur_cmd->tbl_addr); | |
df32fd1c | 600 | cmd_fis = dma_memory_map(ad->hba->as, tbl_addr, &cmd_len, |
10ca2943 | 601 | DMA_DIRECTION_TO_DEVICE); |
f6ad2e32 AG |
602 | cmd_mapped = 1; |
603 | } | |
604 | ||
605 | d2h_fis = &ad->res_fis[RES_FIS_RFIS]; | |
606 | ||
607 | d2h_fis[0] = 0x34; | |
608 | d2h_fis[1] = (ad->hba->control_regs.irqstatus ? (1 << 6) : 0); | |
609 | d2h_fis[2] = ad->port.ifs[0].status; | |
610 | d2h_fis[3] = ad->port.ifs[0].error; | |
611 | ||
612 | d2h_fis[4] = cmd_fis[4]; | |
613 | d2h_fis[5] = cmd_fis[5]; | |
614 | d2h_fis[6] = cmd_fis[6]; | |
615 | d2h_fis[7] = cmd_fis[7]; | |
616 | d2h_fis[8] = cmd_fis[8]; | |
617 | d2h_fis[9] = cmd_fis[9]; | |
618 | d2h_fis[10] = cmd_fis[10]; | |
619 | d2h_fis[11] = cmd_fis[11]; | |
620 | d2h_fis[12] = cmd_fis[12]; | |
621 | d2h_fis[13] = cmd_fis[13]; | |
4bb9c939 | 622 | for (i = 14; i < 20; i++) { |
f6ad2e32 AG |
623 | d2h_fis[i] = 0; |
624 | } | |
625 | ||
626 | if (d2h_fis[2] & ERR_STAT) { | |
627 | ahci_trigger_irq(ad->hba, ad, PORT_IRQ_STAT_TFES); | |
628 | } | |
629 | ||
630 | ahci_trigger_irq(ad->hba, ad, PORT_IRQ_D2H_REG_FIS); | |
631 | ||
632 | if (cmd_mapped) { | |
df32fd1c | 633 | dma_memory_unmap(ad->hba->as, cmd_fis, cmd_len, |
10ca2943 | 634 | DMA_DIRECTION_TO_DEVICE, cmd_len); |
f6ad2e32 AG |
635 | } |
636 | } | |
637 | ||
61f52e06 | 638 | static int ahci_populate_sglist(AHCIDevice *ad, QEMUSGList *sglist, int offset) |
f6ad2e32 AG |
639 | { |
640 | AHCICmdHdr *cmd = ad->cur_cmd; | |
641 | uint32_t opts = le32_to_cpu(cmd->opts); | |
642 | uint64_t prdt_addr = le64_to_cpu(cmd->tbl_addr) + 0x80; | |
643 | int sglist_alloc_hint = opts >> AHCI_CMD_HDR_PRDT_LEN; | |
10ca2943 DG |
644 | dma_addr_t prdt_len = (sglist_alloc_hint * sizeof(AHCI_SG)); |
645 | dma_addr_t real_prdt_len = prdt_len; | |
f6ad2e32 AG |
646 | uint8_t *prdt; |
647 | int i; | |
648 | int r = 0; | |
61f52e06 JB |
649 | int sum = 0; |
650 | int off_idx = -1; | |
651 | int off_pos = -1; | |
652 | int tbl_entry_size; | |
f487b677 PB |
653 | IDEBus *bus = &ad->port; |
654 | BusState *qbus = BUS(bus); | |
f6ad2e32 AG |
655 | |
656 | if (!sglist_alloc_hint) { | |
657 | DPRINTF(ad->port_no, "no sg list given by guest: 0x%08x\n", opts); | |
658 | return -1; | |
659 | } | |
660 | ||
661 | /* map PRDT */ | |
df32fd1c | 662 | if (!(prdt = dma_memory_map(ad->hba->as, prdt_addr, &prdt_len, |
10ca2943 | 663 | DMA_DIRECTION_TO_DEVICE))){ |
f6ad2e32 AG |
664 | DPRINTF(ad->port_no, "map failed\n"); |
665 | return -1; | |
666 | } | |
667 | ||
668 | if (prdt_len < real_prdt_len) { | |
669 | DPRINTF(ad->port_no, "mapped less than expected\n"); | |
670 | r = -1; | |
671 | goto out; | |
672 | } | |
673 | ||
674 | /* Get entries in the PRDT, init a qemu sglist accordingly */ | |
675 | if (sglist_alloc_hint > 0) { | |
676 | AHCI_SG *tbl = (AHCI_SG *)prdt; | |
61f52e06 | 677 | sum = 0; |
f6ad2e32 | 678 | for (i = 0; i < sglist_alloc_hint; i++) { |
61f52e06 JB |
679 | /* flags_size is zero-based */ |
680 | tbl_entry_size = (le32_to_cpu(tbl[i].flags_size) + 1); | |
681 | if (offset <= (sum + tbl_entry_size)) { | |
682 | off_idx = i; | |
683 | off_pos = offset - sum; | |
684 | break; | |
685 | } | |
686 | sum += tbl_entry_size; | |
687 | } | |
688 | if ((off_idx == -1) || (off_pos < 0) || (off_pos > tbl_entry_size)) { | |
689 | DPRINTF(ad->port_no, "%s: Incorrect offset! " | |
690 | "off_idx: %d, off_pos: %d\n", | |
691 | __func__, off_idx, off_pos); | |
692 | r = -1; | |
693 | goto out; | |
694 | } | |
695 | ||
f487b677 PB |
696 | qemu_sglist_init(sglist, qbus->parent, (sglist_alloc_hint - off_idx), |
697 | ad->hba->as); | |
61f52e06 JB |
698 | qemu_sglist_add(sglist, le64_to_cpu(tbl[off_idx].addr + off_pos), |
699 | le32_to_cpu(tbl[off_idx].flags_size) + 1 - off_pos); | |
700 | ||
701 | for (i = off_idx + 1; i < sglist_alloc_hint; i++) { | |
f6ad2e32 AG |
702 | /* flags_size is zero-based */ |
703 | qemu_sglist_add(sglist, le64_to_cpu(tbl[i].addr), | |
704 | le32_to_cpu(tbl[i].flags_size) + 1); | |
705 | } | |
706 | } | |
707 | ||
708 | out: | |
df32fd1c | 709 | dma_memory_unmap(ad->hba->as, prdt, prdt_len, |
10ca2943 | 710 | DMA_DIRECTION_TO_DEVICE, prdt_len); |
f6ad2e32 AG |
711 | return r; |
712 | } | |
713 | ||
714 | static void ncq_cb(void *opaque, int ret) | |
715 | { | |
716 | NCQTransferState *ncq_tfs = (NCQTransferState *)opaque; | |
717 | IDEState *ide_state = &ncq_tfs->drive->port.ifs[0]; | |
718 | ||
719 | /* Clear bit for this tag in SActive */ | |
720 | ncq_tfs->drive->port_regs.scr_act &= ~(1 << ncq_tfs->tag); | |
721 | ||
722 | if (ret < 0) { | |
723 | /* error */ | |
724 | ide_state->error = ABRT_ERR; | |
725 | ide_state->status = READY_STAT | ERR_STAT; | |
726 | ncq_tfs->drive->port_regs.scr_err |= (1 << ncq_tfs->tag); | |
727 | } else { | |
728 | ide_state->status = READY_STAT | SEEK_STAT; | |
729 | } | |
730 | ||
731 | ahci_write_fis_sdb(ncq_tfs->drive->hba, ncq_tfs->drive->port_no, | |
732 | (1 << ncq_tfs->tag)); | |
733 | ||
734 | DPRINTF(ncq_tfs->drive->port_no, "NCQ transfer tag %d finished\n", | |
735 | ncq_tfs->tag); | |
736 | ||
a597e79c | 737 | bdrv_acct_done(ncq_tfs->drive->port.ifs[0].bs, &ncq_tfs->acct); |
f6ad2e32 AG |
738 | qemu_sglist_destroy(&ncq_tfs->sglist); |
739 | ncq_tfs->used = 0; | |
740 | } | |
741 | ||
742 | static void process_ncq_command(AHCIState *s, int port, uint8_t *cmd_fis, | |
743 | int slot) | |
744 | { | |
745 | NCQFrame *ncq_fis = (NCQFrame*)cmd_fis; | |
746 | uint8_t tag = ncq_fis->tag >> 3; | |
747 | NCQTransferState *ncq_tfs = &s->dev[port].ncq_tfs[tag]; | |
748 | ||
749 | if (ncq_tfs->used) { | |
750 | /* error - already in use */ | |
751 | fprintf(stderr, "%s: tag %d already used\n", __FUNCTION__, tag); | |
752 | return; | |
753 | } | |
754 | ||
755 | ncq_tfs->used = 1; | |
756 | ncq_tfs->drive = &s->dev[port]; | |
757 | ncq_tfs->slot = slot; | |
758 | ncq_tfs->lba = ((uint64_t)ncq_fis->lba5 << 40) | | |
759 | ((uint64_t)ncq_fis->lba4 << 32) | | |
760 | ((uint64_t)ncq_fis->lba3 << 24) | | |
761 | ((uint64_t)ncq_fis->lba2 << 16) | | |
762 | ((uint64_t)ncq_fis->lba1 << 8) | | |
763 | (uint64_t)ncq_fis->lba0; | |
764 | ||
765 | /* Note: We calculate the sector count, but don't currently rely on it. | |
766 | * The total size of the DMA buffer tells us the transfer size instead. */ | |
767 | ncq_tfs->sector_count = ((uint16_t)ncq_fis->sector_count_high << 8) | | |
768 | ncq_fis->sector_count_low; | |
769 | ||
3899edf7 MF |
770 | DPRINTF(port, "NCQ transfer LBA from %"PRId64" to %"PRId64", " |
771 | "drive max %"PRId64"\n", | |
f6ad2e32 AG |
772 | ncq_tfs->lba, ncq_tfs->lba + ncq_tfs->sector_count - 2, |
773 | s->dev[port].port.ifs[0].nb_sectors - 1); | |
774 | ||
61f52e06 | 775 | ahci_populate_sglist(&s->dev[port], &ncq_tfs->sglist, 0); |
f6ad2e32 AG |
776 | ncq_tfs->tag = tag; |
777 | ||
778 | switch(ncq_fis->command) { | |
779 | case READ_FPDMA_QUEUED: | |
3899edf7 MF |
780 | DPRINTF(port, "NCQ reading %d sectors from LBA %"PRId64", " |
781 | "tag %d\n", | |
f6ad2e32 | 782 | ncq_tfs->sector_count-1, ncq_tfs->lba, ncq_tfs->tag); |
f6ad2e32 | 783 | |
3899edf7 MF |
784 | DPRINTF(port, "tag %d aio read %"PRId64"\n", |
785 | ncq_tfs->tag, ncq_tfs->lba); | |
a597e79c | 786 | |
da221327 PB |
787 | dma_acct_start(ncq_tfs->drive->port.ifs[0].bs, &ncq_tfs->acct, |
788 | &ncq_tfs->sglist, BDRV_ACCT_READ); | |
f6ad2e32 AG |
789 | ncq_tfs->aiocb = dma_bdrv_read(ncq_tfs->drive->port.ifs[0].bs, |
790 | &ncq_tfs->sglist, ncq_tfs->lba, | |
791 | ncq_cb, ncq_tfs); | |
792 | break; | |
793 | case WRITE_FPDMA_QUEUED: | |
3899edf7 | 794 | DPRINTF(port, "NCQ writing %d sectors to LBA %"PRId64", tag %d\n", |
f6ad2e32 | 795 | ncq_tfs->sector_count-1, ncq_tfs->lba, ncq_tfs->tag); |
f6ad2e32 | 796 | |
3899edf7 MF |
797 | DPRINTF(port, "tag %d aio write %"PRId64"\n", |
798 | ncq_tfs->tag, ncq_tfs->lba); | |
a597e79c | 799 | |
da221327 PB |
800 | dma_acct_start(ncq_tfs->drive->port.ifs[0].bs, &ncq_tfs->acct, |
801 | &ncq_tfs->sglist, BDRV_ACCT_WRITE); | |
f6ad2e32 AG |
802 | ncq_tfs->aiocb = dma_bdrv_write(ncq_tfs->drive->port.ifs[0].bs, |
803 | &ncq_tfs->sglist, ncq_tfs->lba, | |
804 | ncq_cb, ncq_tfs); | |
805 | break; | |
806 | default: | |
807 | DPRINTF(port, "error: tried to process non-NCQ command as NCQ\n"); | |
808 | qemu_sglist_destroy(&ncq_tfs->sglist); | |
809 | break; | |
810 | } | |
811 | } | |
812 | ||
813 | static int handle_cmd(AHCIState *s, int port, int slot) | |
814 | { | |
815 | IDEState *ide_state; | |
f6ad2e32 AG |
816 | uint32_t opts; |
817 | uint64_t tbl_addr; | |
818 | AHCICmdHdr *cmd; | |
819 | uint8_t *cmd_fis; | |
10ca2943 | 820 | dma_addr_t cmd_len; |
f6ad2e32 AG |
821 | |
822 | if (s->dev[port].port.ifs[0].status & (BUSY_STAT|DRQ_STAT)) { | |
823 | /* Engine currently busy, try again later */ | |
824 | DPRINTF(port, "engine busy\n"); | |
825 | return -1; | |
826 | } | |
827 | ||
f6ad2e32 AG |
828 | cmd = &((AHCICmdHdr *)s->dev[port].lst)[slot]; |
829 | ||
830 | if (!s->dev[port].lst) { | |
831 | DPRINTF(port, "error: lst not given but cmd handled"); | |
832 | return -1; | |
833 | } | |
834 | ||
835 | /* remember current slot handle for later */ | |
836 | s->dev[port].cur_cmd = cmd; | |
837 | ||
838 | opts = le32_to_cpu(cmd->opts); | |
839 | tbl_addr = le64_to_cpu(cmd->tbl_addr); | |
840 | ||
841 | cmd_len = 0x80; | |
df32fd1c | 842 | cmd_fis = dma_memory_map(s->as, tbl_addr, &cmd_len, |
10ca2943 | 843 | DMA_DIRECTION_FROM_DEVICE); |
f6ad2e32 AG |
844 | |
845 | if (!cmd_fis) { | |
846 | DPRINTF(port, "error: guest passed us an invalid cmd fis\n"); | |
847 | return -1; | |
848 | } | |
849 | ||
850 | /* The device we are working for */ | |
851 | ide_state = &s->dev[port].port.ifs[0]; | |
852 | ||
853 | if (!ide_state->bs) { | |
854 | DPRINTF(port, "error: guest accessed unused port"); | |
855 | goto out; | |
856 | } | |
857 | ||
858 | debug_print_fis(cmd_fis, 0x90); | |
859 | //debug_print_fis(cmd_fis, (opts & AHCI_CMD_HDR_CMD_FIS_LEN) * 4); | |
860 | ||
861 | switch (cmd_fis[0]) { | |
862 | case SATA_FIS_TYPE_REGISTER_H2D: | |
863 | break; | |
864 | default: | |
865 | DPRINTF(port, "unknown command cmd_fis[0]=%02x cmd_fis[1]=%02x " | |
866 | "cmd_fis[2]=%02x\n", cmd_fis[0], cmd_fis[1], | |
867 | cmd_fis[2]); | |
868 | goto out; | |
869 | break; | |
870 | } | |
871 | ||
872 | switch (cmd_fis[1]) { | |
873 | case SATA_FIS_REG_H2D_UPDATE_COMMAND_REGISTER: | |
874 | break; | |
875 | case 0: | |
876 | break; | |
877 | default: | |
878 | DPRINTF(port, "unknown command cmd_fis[0]=%02x cmd_fis[1]=%02x " | |
879 | "cmd_fis[2]=%02x\n", cmd_fis[0], cmd_fis[1], | |
880 | cmd_fis[2]); | |
881 | goto out; | |
882 | break; | |
883 | } | |
884 | ||
885 | switch (s->dev[port].port_state) { | |
886 | case STATE_RUN: | |
887 | if (cmd_fis[15] & ATA_SRST) { | |
888 | s->dev[port].port_state = STATE_RESET; | |
889 | } | |
890 | break; | |
891 | case STATE_RESET: | |
892 | if (!(cmd_fis[15] & ATA_SRST)) { | |
893 | ahci_reset_port(s, port); | |
894 | } | |
895 | break; | |
896 | } | |
897 | ||
898 | if (cmd_fis[1] == SATA_FIS_REG_H2D_UPDATE_COMMAND_REGISTER) { | |
899 | ||
900 | /* Check for NCQ command */ | |
901 | if ((cmd_fis[2] == READ_FPDMA_QUEUED) || | |
902 | (cmd_fis[2] == WRITE_FPDMA_QUEUED)) { | |
903 | process_ncq_command(s, port, cmd_fis, slot); | |
904 | goto out; | |
905 | } | |
906 | ||
907 | /* Decompose the FIS */ | |
908 | ide_state->nsector = (int64_t)((cmd_fis[13] << 8) | cmd_fis[12]); | |
909 | ide_state->feature = cmd_fis[3]; | |
910 | if (!ide_state->nsector) { | |
911 | ide_state->nsector = 256; | |
912 | } | |
913 | ||
914 | if (ide_state->drive_kind != IDE_CD) { | |
1fddfba1 AG |
915 | /* |
916 | * We set the sector depending on the sector defined in the FIS. | |
917 | * Unfortunately, the spec isn't exactly obvious on this one. | |
918 | * | |
919 | * Apparently LBA48 commands set fis bytes 10,9,8,6,5,4 to the | |
920 | * 48 bit sector number. ATA_CMD_READ_DMA_EXT is an example for | |
921 | * such a command. | |
922 | * | |
923 | * Non-LBA48 commands however use 7[lower 4 bits],6,5,4 to define a | |
924 | * 28-bit sector number. ATA_CMD_READ_DMA is an example for such | |
925 | * a command. | |
926 | * | |
927 | * Since the spec doesn't explicitly state what each field should | |
928 | * do, I simply assume non-used fields as reserved and OR everything | |
929 | * together, independent of the command. | |
930 | */ | |
931 | ide_set_sector(ide_state, ((uint64_t)cmd_fis[10] << 40) | |
932 | | ((uint64_t)cmd_fis[9] << 32) | |
933 | /* This is used for LBA48 commands */ | |
934 | | ((uint64_t)cmd_fis[8] << 24) | |
935 | /* This is used for non-LBA48 commands */ | |
936 | | ((uint64_t)(cmd_fis[7] & 0xf) << 24) | |
937 | | ((uint64_t)cmd_fis[6] << 16) | |
938 | | ((uint64_t)cmd_fis[5] << 8) | |
939 | | cmd_fis[4]); | |
f6ad2e32 AG |
940 | } |
941 | ||
942 | /* Copy the ACMD field (ATAPI packet, if any) from the AHCI command | |
943 | * table to ide_state->io_buffer | |
944 | */ | |
945 | if (opts & AHCI_CMD_ATAPI) { | |
946 | memcpy(ide_state->io_buffer, &cmd_fis[AHCI_COMMAND_TABLE_ACMD], 0x10); | |
947 | ide_state->lcyl = 0x14; | |
948 | ide_state->hcyl = 0xeb; | |
949 | debug_print_fis(ide_state->io_buffer, 0x10); | |
950 | ide_state->feature = IDE_FEATURE_DMA; | |
4ac557c8 | 951 | s->dev[port].done_atapi_packet = false; |
f6ad2e32 AG |
952 | /* XXX send PIO setup FIS */ |
953 | } | |
954 | ||
955 | ide_state->error = 0; | |
956 | ||
957 | /* Reset transferred byte counter */ | |
958 | cmd->status = 0; | |
959 | ||
960 | /* We're ready to process the command in FIS byte 2. */ | |
961 | ide_exec_cmd(&s->dev[port].port, cmd_fis[2]); | |
962 | ||
963 | if (s->dev[port].port.ifs[0].status & READY_STAT) { | |
964 | ahci_write_fis_d2h(&s->dev[port], cmd_fis); | |
965 | } | |
966 | } | |
967 | ||
968 | out: | |
df32fd1c | 969 | dma_memory_unmap(s->as, cmd_fis, cmd_len, DMA_DIRECTION_FROM_DEVICE, |
10ca2943 | 970 | cmd_len); |
f6ad2e32 AG |
971 | |
972 | if (s->dev[port].port.ifs[0].status & (BUSY_STAT|DRQ_STAT)) { | |
973 | /* async command, complete later */ | |
974 | s->dev[port].busy_slot = slot; | |
975 | return -1; | |
976 | } | |
977 | ||
978 | /* done handling the command */ | |
979 | return 0; | |
980 | } | |
981 | ||
982 | /* DMA dev <-> ram */ | |
983 | static int ahci_start_transfer(IDEDMA *dma) | |
984 | { | |
985 | AHCIDevice *ad = DO_UPCAST(AHCIDevice, dma, dma); | |
986 | IDEState *s = &ad->port.ifs[0]; | |
987 | uint32_t size = (uint32_t)(s->data_end - s->data_ptr); | |
988 | /* write == ram -> device */ | |
989 | uint32_t opts = le32_to_cpu(ad->cur_cmd->opts); | |
990 | int is_write = opts & AHCI_CMD_WRITE; | |
991 | int is_atapi = opts & AHCI_CMD_ATAPI; | |
992 | int has_sglist = 0; | |
993 | ||
994 | if (is_atapi && !ad->done_atapi_packet) { | |
995 | /* already prepopulated iobuffer */ | |
4ac557c8 | 996 | ad->done_atapi_packet = true; |
f6ad2e32 AG |
997 | goto out; |
998 | } | |
999 | ||
61f52e06 | 1000 | if (!ahci_populate_sglist(ad, &s->sg, 0)) { |
f6ad2e32 AG |
1001 | has_sglist = 1; |
1002 | } | |
1003 | ||
1004 | DPRINTF(ad->port_no, "%sing %d bytes on %s w/%s sglist\n", | |
1005 | is_write ? "writ" : "read", size, is_atapi ? "atapi" : "ata", | |
1006 | has_sglist ? "" : "o"); | |
1007 | ||
da221327 PB |
1008 | if (has_sglist && size) { |
1009 | if (is_write) { | |
1010 | dma_buf_write(s->data_ptr, size, &s->sg); | |
1011 | } else { | |
1012 | dma_buf_read(s->data_ptr, size, &s->sg); | |
1013 | } | |
f6ad2e32 AG |
1014 | } |
1015 | ||
1016 | /* update number of transferred bytes */ | |
1017 | ad->cur_cmd->status = cpu_to_le32(le32_to_cpu(ad->cur_cmd->status) + size); | |
1018 | ||
1019 | out: | |
1020 | /* declare that we processed everything */ | |
1021 | s->data_ptr = s->data_end; | |
1022 | ||
1023 | if (has_sglist) { | |
1024 | qemu_sglist_destroy(&s->sg); | |
1025 | } | |
1026 | ||
1027 | s->end_transfer_func(s); | |
1028 | ||
1029 | if (!(s->status & DRQ_STAT)) { | |
1030 | /* done with DMA */ | |
1031 | ahci_trigger_irq(ad->hba, ad, PORT_IRQ_STAT_DSS); | |
1032 | } | |
1033 | ||
1034 | return 0; | |
1035 | } | |
1036 | ||
1037 | static void ahci_start_dma(IDEDMA *dma, IDEState *s, | |
1038 | BlockDriverCompletionFunc *dma_cb) | |
1039 | { | |
1147bb15 | 1040 | #ifdef DEBUG_AHCI |
f6ad2e32 | 1041 | AHCIDevice *ad = DO_UPCAST(AHCIDevice, dma, dma); |
1147bb15 | 1042 | #endif |
f6ad2e32 | 1043 | DPRINTF(ad->port_no, "\n"); |
61f52e06 | 1044 | s->io_buffer_offset = 0; |
f6ad2e32 AG |
1045 | dma_cb(s, 0); |
1046 | } | |
1047 | ||
1048 | static int ahci_dma_prepare_buf(IDEDMA *dma, int is_write) | |
1049 | { | |
1050 | AHCIDevice *ad = DO_UPCAST(AHCIDevice, dma, dma); | |
1051 | IDEState *s = &ad->port.ifs[0]; | |
f6ad2e32 | 1052 | |
61f52e06 | 1053 | ahci_populate_sglist(ad, &s->sg, 0); |
da221327 | 1054 | s->io_buffer_size = s->sg.size; |
f6ad2e32 AG |
1055 | |
1056 | DPRINTF(ad->port_no, "len=%#x\n", s->io_buffer_size); | |
1057 | return s->io_buffer_size != 0; | |
1058 | } | |
1059 | ||
1060 | static int ahci_dma_rw_buf(IDEDMA *dma, int is_write) | |
1061 | { | |
1062 | AHCIDevice *ad = DO_UPCAST(AHCIDevice, dma, dma); | |
1063 | IDEState *s = &ad->port.ifs[0]; | |
1064 | uint8_t *p = s->io_buffer + s->io_buffer_index; | |
1065 | int l = s->io_buffer_size - s->io_buffer_index; | |
1066 | ||
61f52e06 | 1067 | if (ahci_populate_sglist(ad, &s->sg, s->io_buffer_offset)) { |
f6ad2e32 AG |
1068 | return 0; |
1069 | } | |
1070 | ||
1071 | if (is_write) { | |
da221327 | 1072 | dma_buf_read(p, l, &s->sg); |
f6ad2e32 | 1073 | } else { |
da221327 | 1074 | dma_buf_write(p, l, &s->sg); |
f6ad2e32 AG |
1075 | } |
1076 | ||
ea8d82a1 JB |
1077 | /* free sglist that was created in ahci_populate_sglist() */ |
1078 | qemu_sglist_destroy(&s->sg); | |
1079 | ||
f6ad2e32 AG |
1080 | /* update number of transferred bytes */ |
1081 | ad->cur_cmd->status = cpu_to_le32(le32_to_cpu(ad->cur_cmd->status) + l); | |
1082 | s->io_buffer_index += l; | |
61f52e06 | 1083 | s->io_buffer_offset += l; |
f6ad2e32 AG |
1084 | |
1085 | DPRINTF(ad->port_no, "len=%#x\n", l); | |
1086 | ||
1087 | return 1; | |
1088 | } | |
1089 | ||
1090 | static int ahci_dma_set_unit(IDEDMA *dma, int unit) | |
1091 | { | |
1092 | /* only a single unit per link */ | |
1093 | return 0; | |
1094 | } | |
1095 | ||
1096 | static int ahci_dma_add_status(IDEDMA *dma, int status) | |
1097 | { | |
1098 | AHCIDevice *ad = DO_UPCAST(AHCIDevice, dma, dma); | |
f6ad2e32 AG |
1099 | DPRINTF(ad->port_no, "set status: %x\n", status); |
1100 | ||
1101 | if (status & BM_STATUS_INT) { | |
1102 | ahci_trigger_irq(ad->hba, ad, PORT_IRQ_STAT_DSS); | |
1103 | } | |
1104 | ||
1105 | return 0; | |
1106 | } | |
1107 | ||
1108 | static int ahci_dma_set_inactive(IDEDMA *dma) | |
1109 | { | |
1110 | AHCIDevice *ad = DO_UPCAST(AHCIDevice, dma, dma); | |
1111 | ||
1112 | DPRINTF(ad->port_no, "dma done\n"); | |
1113 | ||
1114 | /* update d2h status */ | |
1115 | ahci_write_fis_d2h(ad, NULL); | |
1116 | ||
4d29b50a JK |
1117 | if (!ad->check_bh) { |
1118 | /* maybe we still have something to process, check later */ | |
1119 | ad->check_bh = qemu_bh_new(ahci_check_cmd_bh, ad); | |
1120 | qemu_bh_schedule(ad->check_bh); | |
1121 | } | |
f6ad2e32 AG |
1122 | |
1123 | return 0; | |
1124 | } | |
1125 | ||
1126 | static void ahci_irq_set(void *opaque, int n, int level) | |
1127 | { | |
1128 | } | |
1129 | ||
1dfb4dd9 | 1130 | static void ahci_dma_restart_cb(void *opaque, int running, RunState state) |
f6ad2e32 AG |
1131 | { |
1132 | } | |
1133 | ||
1134 | static int ahci_dma_reset(IDEDMA *dma) | |
1135 | { | |
1136 | return 0; | |
1137 | } | |
1138 | ||
1139 | static const IDEDMAOps ahci_dma_ops = { | |
1140 | .start_dma = ahci_start_dma, | |
1141 | .start_transfer = ahci_start_transfer, | |
1142 | .prepare_buf = ahci_dma_prepare_buf, | |
1143 | .rw_buf = ahci_dma_rw_buf, | |
1144 | .set_unit = ahci_dma_set_unit, | |
1145 | .add_status = ahci_dma_add_status, | |
1146 | .set_inactive = ahci_dma_set_inactive, | |
1147 | .restart_cb = ahci_dma_restart_cb, | |
1148 | .reset = ahci_dma_reset, | |
1149 | }; | |
1150 | ||
df32fd1c | 1151 | void ahci_init(AHCIState *s, DeviceState *qdev, AddressSpace *as, int ports) |
f6ad2e32 AG |
1152 | { |
1153 | qemu_irq *irqs; | |
1154 | int i; | |
1155 | ||
df32fd1c | 1156 | s->as = as; |
2c4b9d0e | 1157 | s->ports = ports; |
7267c094 | 1158 | s->dev = g_malloc0(sizeof(AHCIDevice) * ports); |
f6ad2e32 | 1159 | ahci_reg_init(s); |
67e576c2 | 1160 | /* XXX BAR size should be 1k, but that breaks, so bump it to 4k for now */ |
2c9b15ca PB |
1161 | memory_region_init_io(&s->mem, NULL, &ahci_mem_ops, s, "ahci", AHCI_MEM_BAR_SIZE); |
1162 | memory_region_init_io(&s->idp, NULL, &ahci_idp_ops, s, "ahci-idp", 32); | |
465f1ab1 | 1163 | |
2c4b9d0e | 1164 | irqs = qemu_allocate_irqs(ahci_irq_set, s, s->ports); |
f6ad2e32 | 1165 | |
2c4b9d0e | 1166 | for (i = 0; i < s->ports; i++) { |
f6ad2e32 AG |
1167 | AHCIDevice *ad = &s->dev[i]; |
1168 | ||
0ee20e66 | 1169 | ide_bus_new(&ad->port, qdev, i, 1); |
f6ad2e32 AG |
1170 | ide_init2(&ad->port, irqs[i]); |
1171 | ||
1172 | ad->hba = s; | |
1173 | ad->port_no = i; | |
1174 | ad->port.dma = &ad->dma; | |
1175 | ad->port.dma->ops = &ahci_dma_ops; | |
f6ad2e32 AG |
1176 | } |
1177 | } | |
1178 | ||
2c4b9d0e AG |
1179 | void ahci_uninit(AHCIState *s) |
1180 | { | |
67e576c2 | 1181 | memory_region_destroy(&s->mem); |
465f1ab1 | 1182 | memory_region_destroy(&s->idp); |
7267c094 | 1183 | g_free(s->dev); |
2c4b9d0e AG |
1184 | } |
1185 | ||
8ab60a07 | 1186 | void ahci_reset(AHCIState *s) |
f6ad2e32 | 1187 | { |
a26a13da | 1188 | AHCIPortRegs *pr; |
f6ad2e32 AG |
1189 | int i; |
1190 | ||
8ab60a07 JK |
1191 | s->control_regs.irqstatus = 0; |
1192 | s->control_regs.ghc = 0; | |
760c3e44 | 1193 | |
8ab60a07 JK |
1194 | for (i = 0; i < s->ports; i++) { |
1195 | pr = &s->dev[i].port_regs; | |
a26a13da AM |
1196 | pr->irq_stat = 0; |
1197 | pr->irq_mask = 0; | |
1198 | pr->scr_ctl = 0; | |
2a4f4f34 | 1199 | pr->cmd = PORT_CMD_SPIN_UP | PORT_CMD_POWER_ON; |
8ab60a07 | 1200 | ahci_reset_port(s, i); |
f6ad2e32 AG |
1201 | } |
1202 | } | |
d9fa31a3 | 1203 | |
a2623021 JB |
1204 | static const VMStateDescription vmstate_ahci_device = { |
1205 | .name = "ahci port", | |
1206 | .version_id = 1, | |
1207 | .fields = (VMStateField []) { | |
1208 | VMSTATE_IDE_BUS(port, AHCIDevice), | |
1209 | VMSTATE_UINT32(port_state, AHCIDevice), | |
1210 | VMSTATE_UINT32(finished, AHCIDevice), | |
1211 | VMSTATE_UINT32(port_regs.lst_addr, AHCIDevice), | |
1212 | VMSTATE_UINT32(port_regs.lst_addr_hi, AHCIDevice), | |
1213 | VMSTATE_UINT32(port_regs.fis_addr, AHCIDevice), | |
1214 | VMSTATE_UINT32(port_regs.fis_addr_hi, AHCIDevice), | |
1215 | VMSTATE_UINT32(port_regs.irq_stat, AHCIDevice), | |
1216 | VMSTATE_UINT32(port_regs.irq_mask, AHCIDevice), | |
1217 | VMSTATE_UINT32(port_regs.cmd, AHCIDevice), | |
1218 | VMSTATE_UINT32(port_regs.tfdata, AHCIDevice), | |
1219 | VMSTATE_UINT32(port_regs.sig, AHCIDevice), | |
1220 | VMSTATE_UINT32(port_regs.scr_stat, AHCIDevice), | |
1221 | VMSTATE_UINT32(port_regs.scr_ctl, AHCIDevice), | |
1222 | VMSTATE_UINT32(port_regs.scr_err, AHCIDevice), | |
1223 | VMSTATE_UINT32(port_regs.scr_act, AHCIDevice), | |
1224 | VMSTATE_UINT32(port_regs.cmd_issue, AHCIDevice), | |
1225 | VMSTATE_BOOL(done_atapi_packet, AHCIDevice), | |
1226 | VMSTATE_INT32(busy_slot, AHCIDevice), | |
1227 | VMSTATE_BOOL(init_d2h_sent, AHCIDevice), | |
1228 | VMSTATE_END_OF_LIST() | |
1229 | }, | |
1230 | }; | |
1231 | ||
1232 | static int ahci_state_post_load(void *opaque, int version_id) | |
1233 | { | |
1234 | int i; | |
1235 | struct AHCIDevice *ad; | |
1236 | AHCIState *s = opaque; | |
1237 | ||
1238 | for (i = 0; i < s->ports; i++) { | |
1239 | ad = &s->dev[i]; | |
1240 | AHCIPortRegs *pr = &ad->port_regs; | |
1241 | ||
1242 | map_page(&ad->lst, | |
1243 | ((uint64_t)pr->lst_addr_hi << 32) | pr->lst_addr, 1024); | |
1244 | map_page(&ad->res_fis, | |
1245 | ((uint64_t)pr->fis_addr_hi << 32) | pr->fis_addr, 256); | |
1246 | /* | |
1247 | * All pending i/o should be flushed out on a migrate. However, | |
1248 | * we might not have cleared the busy_slot since this is done | |
1249 | * in a bh. Also, issue i/o against any slots that are pending. | |
1250 | */ | |
1251 | if ((ad->busy_slot != -1) && | |
1252 | !(ad->port.ifs[0].status & (BUSY_STAT|DRQ_STAT))) { | |
1253 | pr->cmd_issue &= ~(1 << ad->busy_slot); | |
1254 | ad->busy_slot = -1; | |
1255 | } | |
1256 | check_cmd(s, i); | |
1257 | } | |
1258 | ||
1259 | return 0; | |
1260 | } | |
1261 | ||
1262 | const VMStateDescription vmstate_ahci = { | |
1263 | .name = "ahci", | |
1264 | .version_id = 1, | |
1265 | .post_load = ahci_state_post_load, | |
1266 | .fields = (VMStateField []) { | |
1267 | VMSTATE_STRUCT_VARRAY_POINTER_INT32(dev, AHCIState, ports, | |
1268 | vmstate_ahci_device, AHCIDevice), | |
1269 | VMSTATE_UINT32(control_regs.cap, AHCIState), | |
1270 | VMSTATE_UINT32(control_regs.ghc, AHCIState), | |
1271 | VMSTATE_UINT32(control_regs.irqstatus, AHCIState), | |
1272 | VMSTATE_UINT32(control_regs.impl, AHCIState), | |
1273 | VMSTATE_UINT32(control_regs.version, AHCIState), | |
1274 | VMSTATE_UINT32(idp_index, AHCIState), | |
1275 | VMSTATE_INT32(ports, AHCIState), | |
1276 | VMSTATE_END_OF_LIST() | |
1277 | }, | |
1278 | }; | |
1279 | ||
d9fa31a3 RH |
1280 | typedef struct SysbusAHCIState { |
1281 | SysBusDevice busdev; | |
1282 | AHCIState ahci; | |
1283 | uint32_t num_ports; | |
1284 | } SysbusAHCIState; | |
1285 | ||
1286 | static const VMStateDescription vmstate_sysbus_ahci = { | |
1287 | .name = "sysbus-ahci", | |
a2623021 JB |
1288 | .unmigratable = 1, /* Still buggy under I/O load */ |
1289 | .fields = (VMStateField []) { | |
1290 | VMSTATE_AHCI(ahci, AHCIPCIState), | |
1291 | VMSTATE_END_OF_LIST() | |
1292 | }, | |
d9fa31a3 RH |
1293 | }; |
1294 | ||
8ab60a07 JK |
1295 | static void sysbus_ahci_reset(DeviceState *dev) |
1296 | { | |
1297 | SysbusAHCIState *s = DO_UPCAST(SysbusAHCIState, busdev.qdev, dev); | |
1298 | ||
1299 | ahci_reset(&s->ahci); | |
1300 | } | |
1301 | ||
d9fa31a3 RH |
1302 | static int sysbus_ahci_init(SysBusDevice *dev) |
1303 | { | |
1304 | SysbusAHCIState *s = FROM_SYSBUS(SysbusAHCIState, dev); | |
10ca2943 | 1305 | ahci_init(&s->ahci, &dev->qdev, NULL, s->num_ports); |
d9fa31a3 RH |
1306 | |
1307 | sysbus_init_mmio(dev, &s->ahci.mem); | |
1308 | sysbus_init_irq(dev, &s->ahci.irq); | |
d9fa31a3 RH |
1309 | return 0; |
1310 | } | |
1311 | ||
39bffca2 AL |
1312 | static Property sysbus_ahci_properties[] = { |
1313 | DEFINE_PROP_UINT32("num-ports", SysbusAHCIState, num_ports, 1), | |
1314 | DEFINE_PROP_END_OF_LIST(), | |
1315 | }; | |
1316 | ||
999e12bb AL |
1317 | static void sysbus_ahci_class_init(ObjectClass *klass, void *data) |
1318 | { | |
1319 | SysBusDeviceClass *sbc = SYS_BUS_DEVICE_CLASS(klass); | |
39bffca2 | 1320 | DeviceClass *dc = DEVICE_CLASS(klass); |
999e12bb AL |
1321 | |
1322 | sbc->init = sysbus_ahci_init; | |
39bffca2 AL |
1323 | dc->vmsd = &vmstate_sysbus_ahci; |
1324 | dc->props = sysbus_ahci_properties; | |
8ab60a07 | 1325 | dc->reset = sysbus_ahci_reset; |
999e12bb AL |
1326 | } |
1327 | ||
8c43a6f0 | 1328 | static const TypeInfo sysbus_ahci_info = { |
39bffca2 AL |
1329 | .name = "sysbus-ahci", |
1330 | .parent = TYPE_SYS_BUS_DEVICE, | |
1331 | .instance_size = sizeof(SysbusAHCIState), | |
1332 | .class_init = sysbus_ahci_class_init, | |
d9fa31a3 RH |
1333 | }; |
1334 | ||
83f7d43a | 1335 | static void sysbus_ahci_register_types(void) |
d9fa31a3 | 1336 | { |
39bffca2 | 1337 | type_register_static(&sysbus_ahci_info); |
d9fa31a3 RH |
1338 | } |
1339 | ||
83f7d43a | 1340 | type_init(sysbus_ahci_register_types) |