]>
Commit | Line | Data |
---|---|---|
93d89f63 IY |
1 | /* |
2 | * ACPI implementation | |
3 | * | |
4 | * Copyright (c) 2006 Fabrice Bellard | |
5 | * | |
6 | * This library is free software; you can redistribute it and/or | |
7 | * modify it under the terms of the GNU Lesser General Public | |
8 | * License version 2 as published by the Free Software Foundation. | |
9 | * | |
10 | * This library is distributed in the hope that it will be useful, | |
11 | * but WITHOUT ANY WARRANTY; without even the implied warranty of | |
12 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU | |
13 | * Lesser General Public License for more details. | |
14 | * | |
15 | * You should have received a copy of the GNU Lesser General Public | |
16 | * License along with this library; if not, see <http://www.gnu.org/licenses/> | |
6b620ca3 PB |
17 | * |
18 | * Contributions after 2012-01-13 are licensed under the terms of the | |
19 | * GNU GPL, version 2 or (at your option) any later version. | |
93d89f63 | 20 | */ |
b6a0aa05 | 21 | #include "qemu/osdep.h" |
83c9f4ca | 22 | #include "hw/hw.h" |
0d09e41a PB |
23 | #include "hw/i386/pc.h" |
24 | #include "hw/isa/apm.h" | |
25 | #include "hw/i2c/pm_smbus.h" | |
83c9f4ca | 26 | #include "hw/pci/pci.h" |
0d09e41a | 27 | #include "hw/acpi/acpi.h" |
9c17d615 | 28 | #include "sysemu/sysemu.h" |
da34e65c | 29 | #include "qapi/error.h" |
1de7afc9 | 30 | #include "qemu/range.h" |
022c62cb | 31 | #include "exec/ioport.h" |
0d09e41a | 32 | #include "hw/nvram/fw_cfg.h" |
022c62cb | 33 | #include "exec/address-spaces.h" |
277e9340 | 34 | #include "hw/acpi/piix4.h" |
9e047b98 | 35 | #include "hw/acpi/pcihp.h" |
81cea5e7 | 36 | #include "hw/acpi/cpu_hotplug.h" |
5e1b5d93 | 37 | #include "hw/acpi/cpu.h" |
c24d5e0b | 38 | #include "hw/hotplug.h" |
34774320 IM |
39 | #include "hw/mem/pc-dimm.h" |
40 | #include "hw/acpi/memory_hotplug.h" | |
43f50410 | 41 | #include "hw/acpi/acpi_dev_interface.h" |
91ab2ed7 | 42 | #include "hw/xen/xen.h" |
7d0c99a9 | 43 | #include "qom/cpu.h" |
93d89f63 IY |
44 | |
45 | //#define DEBUG | |
46 | ||
50d8ff8b IY |
47 | #ifdef DEBUG |
48 | # define PIIX4_DPRINTF(format, ...) printf(format, ## __VA_ARGS__) | |
49 | #else | |
50 | # define PIIX4_DPRINTF(format, ...) do { } while (0) | |
51 | #endif | |
52 | ||
ac404095 | 53 | #define GPE_BASE 0xafe0 |
23910d3f | 54 | #define GPE_LEN 4 |
c177684c | 55 | |
ac404095 | 56 | struct pci_status { |
7faa8075 | 57 | uint32_t up; /* deprecated, maintained for migration compatibility */ |
ac404095 IY |
58 | uint32_t down; |
59 | }; | |
60 | ||
93d89f63 | 61 | typedef struct PIIX4PMState { |
6a6b5580 AF |
62 | /*< private >*/ |
63 | PCIDevice parent_obj; | |
64 | /*< public >*/ | |
56e5b2a1 | 65 | |
af11110b | 66 | MemoryRegion io; |
277e9340 MT |
67 | uint32_t io_base; |
68 | ||
b65b93f2 | 69 | MemoryRegion io_gpe; |
355bf2e5 | 70 | ACPIREGS ar; |
93d89f63 IY |
71 | |
72 | APMState apm; | |
73 | ||
93d89f63 | 74 | PMSMBus smb; |
e8ec0571 | 75 | uint32_t smb_io_base; |
93d89f63 IY |
76 | |
77 | qemu_irq irq; | |
93d89f63 | 78 | qemu_irq smi_irq; |
61e66c62 | 79 | int smm_enabled; |
6141dbfe | 80 | Notifier machine_ready; |
d010f91c | 81 | Notifier powerdown_notifier; |
ac404095 | 82 | |
9e047b98 MT |
83 | AcpiPciHpState acpi_pci_hotplug; |
84 | bool use_acpi_pci_hotplug; | |
85 | ||
459ae5ea GN |
86 | uint8_t disable_s3; |
87 | uint8_t disable_s4; | |
88 | uint8_t s4_val; | |
b8622725 | 89 | |
16bcab97 | 90 | bool cpu_hotplug_legacy; |
81cea5e7 | 91 | AcpiCpuHotplug gpe_cpu; |
5e1b5d93 | 92 | CPUHotplugState cpuhp_state; |
34774320 IM |
93 | |
94 | MemHotplugState acpi_memory_hotplug; | |
93d89f63 IY |
95 | } PIIX4PMState; |
96 | ||
74e445f6 PC |
97 | #define TYPE_PIIX4_PM "PIIX4_PM" |
98 | ||
99 | #define PIIX4_PM(obj) \ | |
100 | OBJECT_CHECK(PIIX4PMState, (obj), TYPE_PIIX4_PM) | |
101 | ||
56e5b2a1 GH |
102 | static void piix4_acpi_system_hot_add_init(MemoryRegion *parent, |
103 | PCIBus *bus, PIIX4PMState *s); | |
ac404095 | 104 | |
93d89f63 IY |
105 | #define ACPI_ENABLE 0xf1 |
106 | #define ACPI_DISABLE 0xf0 | |
107 | ||
355bf2e5 | 108 | static void pm_tmr_timer(ACPIREGS *ar) |
93d89f63 | 109 | { |
355bf2e5 | 110 | PIIX4PMState *s = container_of(ar, PIIX4PMState, ar); |
06313503 | 111 | acpi_update_sci(&s->ar, s->irq); |
93d89f63 IY |
112 | } |
113 | ||
93d89f63 IY |
114 | static void apm_ctrl_changed(uint32_t val, void *arg) |
115 | { | |
116 | PIIX4PMState *s = arg; | |
6a6b5580 | 117 | PCIDevice *d = PCI_DEVICE(s); |
93d89f63 IY |
118 | |
119 | /* ACPI specs 3.0, 4.7.2.5 */ | |
355bf2e5 | 120 | acpi_pm1_cnt_update(&s->ar, val == ACPI_ENABLE, val == ACPI_DISABLE); |
afd6895b PB |
121 | if (val == ACPI_ENABLE || val == ACPI_DISABLE) { |
122 | return; | |
123 | } | |
93d89f63 | 124 | |
6a6b5580 | 125 | if (d->config[0x5b] & (1 << 1)) { |
93d89f63 IY |
126 | if (s->smi_irq) { |
127 | qemu_irq_raise(s->smi_irq); | |
128 | } | |
129 | } | |
130 | } | |
131 | ||
93d89f63 IY |
132 | static void pm_io_space_update(PIIX4PMState *s) |
133 | { | |
6a6b5580 | 134 | PCIDevice *d = PCI_DEVICE(s); |
93d89f63 | 135 | |
277e9340 MT |
136 | s->io_base = le32_to_cpu(*(uint32_t *)(d->config + 0x40)); |
137 | s->io_base &= 0xffc0; | |
93d89f63 | 138 | |
af11110b | 139 | memory_region_transaction_begin(); |
6a6b5580 | 140 | memory_region_set_enabled(&s->io, d->config[0x80] & 1); |
277e9340 | 141 | memory_region_set_address(&s->io, s->io_base); |
af11110b | 142 | memory_region_transaction_commit(); |
93d89f63 IY |
143 | } |
144 | ||
24fe083d GH |
145 | static void smbus_io_space_update(PIIX4PMState *s) |
146 | { | |
6a6b5580 AF |
147 | PCIDevice *d = PCI_DEVICE(s); |
148 | ||
149 | s->smb_io_base = le32_to_cpu(*(uint32_t *)(d->config + 0x90)); | |
24fe083d GH |
150 | s->smb_io_base &= 0xffc0; |
151 | ||
152 | memory_region_transaction_begin(); | |
6a6b5580 | 153 | memory_region_set_enabled(&s->smb.io, d->config[0xd2] & 1); |
24fe083d GH |
154 | memory_region_set_address(&s->smb.io, s->smb_io_base); |
155 | memory_region_transaction_commit(); | |
93d89f63 IY |
156 | } |
157 | ||
158 | static void pm_write_config(PCIDevice *d, | |
159 | uint32_t address, uint32_t val, int len) | |
160 | { | |
161 | pci_default_write_config(d, address, val, len); | |
24fe083d GH |
162 | if (range_covers_byte(address, len, 0x80) || |
163 | ranges_overlap(address, len, 0x40, 4)) { | |
93d89f63 | 164 | pm_io_space_update((PIIX4PMState *)d); |
24fe083d GH |
165 | } |
166 | if (range_covers_byte(address, len, 0xd2) || | |
167 | ranges_overlap(address, len, 0x90, 4)) { | |
168 | smbus_io_space_update((PIIX4PMState *)d); | |
169 | } | |
93d89f63 IY |
170 | } |
171 | ||
172 | static int vmstate_acpi_post_load(void *opaque, int version_id) | |
173 | { | |
174 | PIIX4PMState *s = opaque; | |
175 | ||
176 | pm_io_space_update(s); | |
177 | return 0; | |
178 | } | |
179 | ||
23910d3f IY |
180 | #define VMSTATE_GPE_ARRAY(_field, _state) \ |
181 | { \ | |
182 | .name = (stringify(_field)), \ | |
183 | .version_id = 0, \ | |
23910d3f IY |
184 | .info = &vmstate_info_uint16, \ |
185 | .size = sizeof(uint16_t), \ | |
b0b873a0 | 186 | .flags = VMS_SINGLE | VMS_POINTER, \ |
23910d3f IY |
187 | .offset = vmstate_offset_pointer(_state, _field, uint8_t), \ |
188 | } | |
189 | ||
4cf3e6f3 AW |
190 | static const VMStateDescription vmstate_gpe = { |
191 | .name = "gpe", | |
192 | .version_id = 1, | |
193 | .minimum_version_id = 1, | |
d49805ae | 194 | .fields = (VMStateField[]) { |
23910d3f IY |
195 | VMSTATE_GPE_ARRAY(sts, ACPIGPE), |
196 | VMSTATE_GPE_ARRAY(en, ACPIGPE), | |
4cf3e6f3 AW |
197 | VMSTATE_END_OF_LIST() |
198 | } | |
199 | }; | |
200 | ||
201 | static const VMStateDescription vmstate_pci_status = { | |
202 | .name = "pci_status", | |
203 | .version_id = 1, | |
204 | .minimum_version_id = 1, | |
d49805ae | 205 | .fields = (VMStateField[]) { |
e358edc8 IM |
206 | VMSTATE_UINT32(up, struct AcpiPciHpPciStatus), |
207 | VMSTATE_UINT32(down, struct AcpiPciHpPciStatus), | |
4cf3e6f3 AW |
208 | VMSTATE_END_OF_LIST() |
209 | } | |
210 | }; | |
211 | ||
b0b873a0 MT |
212 | static int acpi_load_old(QEMUFile *f, void *opaque, int version_id) |
213 | { | |
214 | PIIX4PMState *s = opaque; | |
215 | int ret, i; | |
216 | uint16_t temp; | |
217 | ||
6a6b5580 | 218 | ret = pci_device_load(PCI_DEVICE(s), f); |
b0b873a0 MT |
219 | if (ret < 0) { |
220 | return ret; | |
221 | } | |
222 | qemu_get_be16s(f, &s->ar.pm1.evt.sts); | |
223 | qemu_get_be16s(f, &s->ar.pm1.evt.en); | |
224 | qemu_get_be16s(f, &s->ar.pm1.cnt.cnt); | |
225 | ||
ded67782 | 226 | ret = vmstate_load_state(f, &vmstate_apm, &s->apm, 1); |
b0b873a0 MT |
227 | if (ret) { |
228 | return ret; | |
229 | } | |
230 | ||
40daca54 | 231 | timer_get(f, s->ar.tmr.timer); |
b0b873a0 MT |
232 | qemu_get_sbe64s(f, &s->ar.tmr.overflow_time); |
233 | ||
234 | qemu_get_be16s(f, (uint16_t *)s->ar.gpe.sts); | |
235 | for (i = 0; i < 3; i++) { | |
236 | qemu_get_be16s(f, &temp); | |
237 | } | |
238 | ||
239 | qemu_get_be16s(f, (uint16_t *)s->ar.gpe.en); | |
240 | for (i = 0; i < 3; i++) { | |
241 | qemu_get_be16s(f, &temp); | |
242 | } | |
243 | ||
e358edc8 IM |
244 | ret = vmstate_load_state(f, &vmstate_pci_status, |
245 | &s->acpi_pci_hotplug.acpi_pcihp_pci_status[ACPI_PCIHP_BSEL_DEFAULT], 1); | |
b0b873a0 MT |
246 | return ret; |
247 | } | |
248 | ||
9e047b98 MT |
249 | static bool vmstate_test_use_acpi_pci_hotplug(void *opaque, int version_id) |
250 | { | |
251 | PIIX4PMState *s = opaque; | |
252 | return s->use_acpi_pci_hotplug; | |
253 | } | |
254 | ||
255 | static bool vmstate_test_no_use_acpi_pci_hotplug(void *opaque, int version_id) | |
256 | { | |
257 | PIIX4PMState *s = opaque; | |
258 | return !s->use_acpi_pci_hotplug; | |
259 | } | |
260 | ||
f816a62d IM |
261 | static bool vmstate_test_use_memhp(void *opaque) |
262 | { | |
263 | PIIX4PMState *s = opaque; | |
264 | return s->acpi_memory_hotplug.is_enabled; | |
265 | } | |
266 | ||
267 | static const VMStateDescription vmstate_memhp_state = { | |
268 | .name = "piix4_pm/memhp", | |
269 | .version_id = 1, | |
270 | .minimum_version_id = 1, | |
271 | .minimum_version_id_old = 1, | |
5cd8cada | 272 | .needed = vmstate_test_use_memhp, |
f816a62d IM |
273 | .fields = (VMStateField[]) { |
274 | VMSTATE_MEMORY_HOTPLUG(acpi_memory_hotplug, PIIX4PMState), | |
275 | VMSTATE_END_OF_LIST() | |
276 | } | |
277 | }; | |
278 | ||
679dd1a9 IM |
279 | static bool vmstate_test_use_cpuhp(void *opaque) |
280 | { | |
281 | PIIX4PMState *s = opaque; | |
282 | return !s->cpu_hotplug_legacy; | |
283 | } | |
284 | ||
285 | static int vmstate_cpuhp_pre_load(void *opaque) | |
286 | { | |
287 | Object *obj = OBJECT(opaque); | |
288 | object_property_set_bool(obj, false, "cpu-hotplug-legacy", &error_abort); | |
289 | return 0; | |
290 | } | |
291 | ||
292 | static const VMStateDescription vmstate_cpuhp_state = { | |
293 | .name = "piix4_pm/cpuhp", | |
294 | .version_id = 1, | |
295 | .minimum_version_id = 1, | |
296 | .minimum_version_id_old = 1, | |
297 | .needed = vmstate_test_use_cpuhp, | |
298 | .pre_load = vmstate_cpuhp_pre_load, | |
299 | .fields = (VMStateField[]) { | |
300 | VMSTATE_CPU_HOTPLUG(cpuhp_state, PIIX4PMState), | |
301 | VMSTATE_END_OF_LIST() | |
302 | } | |
303 | }; | |
304 | ||
b0b873a0 MT |
305 | /* qemu-kvm 1.2 uses version 3 but advertised as 2 |
306 | * To support incoming qemu-kvm 1.2 migration, change version_id | |
307 | * and minimum_version_id to 2 below (which breaks migration from | |
308 | * qemu 1.2). | |
309 | * | |
310 | */ | |
93d89f63 IY |
311 | static const VMStateDescription vmstate_acpi = { |
312 | .name = "piix4_pm", | |
b0b873a0 MT |
313 | .version_id = 3, |
314 | .minimum_version_id = 3, | |
93d89f63 | 315 | .minimum_version_id_old = 1, |
b0b873a0 | 316 | .load_state_old = acpi_load_old, |
93d89f63 | 317 | .post_load = vmstate_acpi_post_load, |
d49805ae | 318 | .fields = (VMStateField[]) { |
6a6b5580 | 319 | VMSTATE_PCI_DEVICE(parent_obj, PIIX4PMState), |
355bf2e5 GH |
320 | VMSTATE_UINT16(ar.pm1.evt.sts, PIIX4PMState), |
321 | VMSTATE_UINT16(ar.pm1.evt.en, PIIX4PMState), | |
322 | VMSTATE_UINT16(ar.pm1.cnt.cnt, PIIX4PMState), | |
93d89f63 | 323 | VMSTATE_STRUCT(apm, PIIX4PMState, 0, vmstate_apm, APMState), |
e720677e | 324 | VMSTATE_TIMER_PTR(ar.tmr.timer, PIIX4PMState), |
355bf2e5 GH |
325 | VMSTATE_INT64(ar.tmr.overflow_time, PIIX4PMState), |
326 | VMSTATE_STRUCT(ar.gpe, PIIX4PMState, 2, vmstate_gpe, ACPIGPE), | |
e358edc8 IM |
327 | VMSTATE_STRUCT_TEST( |
328 | acpi_pci_hotplug.acpi_pcihp_pci_status[ACPI_PCIHP_BSEL_DEFAULT], | |
329 | PIIX4PMState, | |
330 | vmstate_test_no_use_acpi_pci_hotplug, | |
331 | 2, vmstate_pci_status, | |
332 | struct AcpiPciHpPciStatus), | |
9e047b98 MT |
333 | VMSTATE_PCI_HOTPLUG(acpi_pci_hotplug, PIIX4PMState, |
334 | vmstate_test_use_acpi_pci_hotplug), | |
93d89f63 | 335 | VMSTATE_END_OF_LIST() |
f816a62d | 336 | }, |
5cd8cada JQ |
337 | .subsections = (const VMStateDescription*[]) { |
338 | &vmstate_memhp_state, | |
679dd1a9 | 339 | &vmstate_cpuhp_state, |
5cd8cada | 340 | NULL |
93d89f63 IY |
341 | } |
342 | }; | |
343 | ||
344 | static void piix4_reset(void *opaque) | |
345 | { | |
346 | PIIX4PMState *s = opaque; | |
6a6b5580 AF |
347 | PCIDevice *d = PCI_DEVICE(s); |
348 | uint8_t *pci_conf = d->config; | |
93d89f63 IY |
349 | |
350 | pci_conf[0x58] = 0; | |
351 | pci_conf[0x59] = 0; | |
352 | pci_conf[0x5a] = 0; | |
353 | pci_conf[0x5b] = 0; | |
354 | ||
4d09d37c GN |
355 | pci_conf[0x40] = 0x01; /* PM io base read only bit */ |
356 | pci_conf[0x80] = 0; | |
357 | ||
61e66c62 | 358 | if (!s->smm_enabled) { |
93d89f63 IY |
359 | /* Mark SMM as already inited (until KVM supports SMM). */ |
360 | pci_conf[0x5B] = 0x02; | |
361 | } | |
c046e8c4 | 362 | pm_io_space_update(s); |
e358edc8 | 363 | acpi_pcihp_reset(&s->acpi_pci_hotplug); |
93d89f63 IY |
364 | } |
365 | ||
d010f91c | 366 | static void piix4_pm_powerdown_req(Notifier *n, void *opaque) |
93d89f63 | 367 | { |
d010f91c | 368 | PIIX4PMState *s = container_of(n, PIIX4PMState, powerdown_notifier); |
93d89f63 | 369 | |
355bf2e5 GH |
370 | assert(s != NULL); |
371 | acpi_pm1_evt_power_down(&s->ar); | |
93d89f63 IY |
372 | } |
373 | ||
f1adc360 IM |
374 | static void piix4_device_plug_cb(HotplugHandler *hotplug_dev, |
375 | DeviceState *dev, Error **errp) | |
9e047b98 | 376 | { |
c24d5e0b | 377 | PIIX4PMState *s = PIIX4_PM(hotplug_dev); |
f1adc360 | 378 | |
34774320 IM |
379 | if (s->acpi_memory_hotplug.is_enabled && |
380 | object_dynamic_cast(OBJECT(dev), TYPE_PC_DIMM)) { | |
75f27498 XG |
381 | if (object_dynamic_cast(OBJECT(dev), TYPE_NVDIMM)) { |
382 | nvdimm_acpi_plug_cb(hotplug_dev, dev); | |
383 | } else { | |
384 | acpi_memory_plug_cb(hotplug_dev, &s->acpi_memory_hotplug, | |
385 | dev, errp); | |
386 | } | |
34774320 | 387 | } else if (object_dynamic_cast(OBJECT(dev), TYPE_PCI_DEVICE)) { |
2bed1ba7 | 388 | acpi_pcihp_device_plug_cb(hotplug_dev, &s->acpi_pci_hotplug, dev, errp); |
5e1b5d93 IM |
389 | } else if (object_dynamic_cast(OBJECT(dev), TYPE_CPU)) { |
390 | if (s->cpu_hotplug_legacy) { | |
391 | legacy_acpi_cpu_plug_cb(hotplug_dev, &s->gpe_cpu, dev, errp); | |
392 | } else { | |
393 | acpi_cpu_plug_cb(hotplug_dev, &s->cpuhp_state, dev, errp); | |
394 | } | |
f1adc360 IM |
395 | } else { |
396 | error_setg(errp, "acpi: device plug request for not supported device" | |
397 | " type: %s", object_get_typename(OBJECT(dev))); | |
398 | } | |
c24d5e0b | 399 | } |
9e047b98 | 400 | |
14d5a28f IM |
401 | static void piix4_device_unplug_request_cb(HotplugHandler *hotplug_dev, |
402 | DeviceState *dev, Error **errp) | |
c24d5e0b IM |
403 | { |
404 | PIIX4PMState *s = PIIX4_PM(hotplug_dev); | |
f1adc360 | 405 | |
64fec58e TC |
406 | if (s->acpi_memory_hotplug.is_enabled && |
407 | object_dynamic_cast(OBJECT(dev), TYPE_PC_DIMM)) { | |
0058c082 | 408 | acpi_memory_unplug_request_cb(hotplug_dev, &s->acpi_memory_hotplug, |
64fec58e TC |
409 | dev, errp); |
410 | } else if (object_dynamic_cast(OBJECT(dev), TYPE_PCI_DEVICE)) { | |
2bed1ba7 AP |
411 | acpi_pcihp_device_unplug_cb(hotplug_dev, &s->acpi_pci_hotplug, dev, |
412 | errp); | |
8872c25a IM |
413 | } else if (object_dynamic_cast(OBJECT(dev), TYPE_CPU) && |
414 | !s->cpu_hotplug_legacy) { | |
415 | acpi_cpu_unplug_request_cb(hotplug_dev, &s->cpuhp_state, dev, errp); | |
f1adc360 IM |
416 | } else { |
417 | error_setg(errp, "acpi: device unplug request for not supported device" | |
418 | " type: %s", object_get_typename(OBJECT(dev))); | |
419 | } | |
9e047b98 MT |
420 | } |
421 | ||
c0e57a60 TC |
422 | static void piix4_device_unplug_cb(HotplugHandler *hotplug_dev, |
423 | DeviceState *dev, Error **errp) | |
424 | { | |
f7d3e29d TC |
425 | PIIX4PMState *s = PIIX4_PM(hotplug_dev); |
426 | ||
427 | if (s->acpi_memory_hotplug.is_enabled && | |
428 | object_dynamic_cast(OBJECT(dev), TYPE_PC_DIMM)) { | |
429 | acpi_memory_unplug_cb(&s->acpi_memory_hotplug, dev, errp); | |
8872c25a IM |
430 | } else if (object_dynamic_cast(OBJECT(dev), TYPE_CPU) && |
431 | !s->cpu_hotplug_legacy) { | |
432 | acpi_cpu_unplug_cb(&s->cpuhp_state, dev, errp); | |
f7d3e29d TC |
433 | } else { |
434 | error_setg(errp, "acpi: device unplug for not supported device" | |
435 | " type: %s", object_get_typename(OBJECT(dev))); | |
436 | } | |
c0e57a60 TC |
437 | } |
438 | ||
c24d5e0b | 439 | static void piix4_update_bus_hotplug(PCIBus *pci_bus, void *opaque) |
9e047b98 MT |
440 | { |
441 | PIIX4PMState *s = opaque; | |
c24d5e0b | 442 | |
675f22c6 MAL |
443 | /* pci_bus cannot outlive PIIX4PMState, because /machine keeps it alive |
444 | * and it's not hot-unpluggable */ | |
c24d5e0b | 445 | qbus_set_hotplug_handler(BUS(pci_bus), DEVICE(s), &error_abort); |
9e047b98 MT |
446 | } |
447 | ||
9e8dd451 | 448 | static void piix4_pm_machine_ready(Notifier *n, void *opaque) |
6141dbfe PB |
449 | { |
450 | PIIX4PMState *s = container_of(n, PIIX4PMState, machine_ready); | |
6a6b5580 AF |
451 | PCIDevice *d = PCI_DEVICE(s); |
452 | MemoryRegion *io_as = pci_address_space_io(d); | |
6141dbfe PB |
453 | uint8_t *pci_conf; |
454 | ||
6a6b5580 | 455 | pci_conf = d->config; |
b6f32962 | 456 | pci_conf[0x5f] = 0x10 | |
3ce10901 | 457 | (memory_region_present(io_as, 0x378) ? 0x80 : 0); |
6141dbfe | 458 | pci_conf[0x63] = 0x60; |
3ce10901 PB |
459 | pci_conf[0x67] = (memory_region_present(io_as, 0x3f8) ? 0x08 : 0) | |
460 | (memory_region_present(io_as, 0x2f8) ? 0x90 : 0); | |
9e047b98 MT |
461 | |
462 | if (s->use_acpi_pci_hotplug) { | |
463 | pci_for_each_bus(d->bus, piix4_update_bus_hotplug, s); | |
e358edc8 IM |
464 | } else { |
465 | piix4_update_bus_hotplug(d->bus, s); | |
9e047b98 | 466 | } |
6141dbfe PB |
467 | } |
468 | ||
277e9340 MT |
469 | static void piix4_pm_add_propeties(PIIX4PMState *s) |
470 | { | |
471 | static const uint8_t acpi_enable_cmd = ACPI_ENABLE; | |
472 | static const uint8_t acpi_disable_cmd = ACPI_DISABLE; | |
473 | static const uint32_t gpe0_blk = GPE_BASE; | |
474 | static const uint32_t gpe0_blk_len = GPE_LEN; | |
475 | static const uint16_t sci_int = 9; | |
476 | ||
477 | object_property_add_uint8_ptr(OBJECT(s), ACPI_PM_PROP_ACPI_ENABLE_CMD, | |
478 | &acpi_enable_cmd, NULL); | |
479 | object_property_add_uint8_ptr(OBJECT(s), ACPI_PM_PROP_ACPI_DISABLE_CMD, | |
480 | &acpi_disable_cmd, NULL); | |
481 | object_property_add_uint32_ptr(OBJECT(s), ACPI_PM_PROP_GPE0_BLK, | |
482 | &gpe0_blk, NULL); | |
483 | object_property_add_uint32_ptr(OBJECT(s), ACPI_PM_PROP_GPE0_BLK_LEN, | |
484 | &gpe0_blk_len, NULL); | |
485 | object_property_add_uint16_ptr(OBJECT(s), ACPI_PM_PROP_SCI_INT, | |
486 | &sci_int, NULL); | |
487 | object_property_add_uint32_ptr(OBJECT(s), ACPI_PM_PROP_PM_IO_BASE, | |
488 | &s->io_base, NULL); | |
489 | } | |
490 | ||
9af21dbe | 491 | static void piix4_pm_realize(PCIDevice *dev, Error **errp) |
93d89f63 | 492 | { |
74e445f6 | 493 | PIIX4PMState *s = PIIX4_PM(dev); |
93d89f63 IY |
494 | uint8_t *pci_conf; |
495 | ||
6a6b5580 | 496 | pci_conf = dev->config; |
93d89f63 IY |
497 | pci_conf[0x06] = 0x80; |
498 | pci_conf[0x07] = 0x02; | |
93d89f63 | 499 | pci_conf[0x09] = 0x00; |
93d89f63 IY |
500 | pci_conf[0x3d] = 0x01; // interrupt pin 1 |
501 | ||
93d89f63 | 502 | /* APM */ |
42d8a3cf | 503 | apm_init(dev, &s->apm, apm_ctrl_changed, s); |
93d89f63 | 504 | |
61e66c62 | 505 | if (!s->smm_enabled) { |
93d89f63 IY |
506 | /* Mark SMM as already inited to prevent SMM from running. KVM does not |
507 | * support SMM mode. */ | |
508 | pci_conf[0x5B] = 0x02; | |
509 | } | |
510 | ||
511 | /* XXX: which specification is used ? The i82731AB has different | |
512 | mappings */ | |
e8ec0571 IY |
513 | pci_conf[0x90] = s->smb_io_base | 1; |
514 | pci_conf[0x91] = s->smb_io_base >> 8; | |
93d89f63 | 515 | pci_conf[0xd2] = 0x09; |
74e445f6 | 516 | pm_smbus_init(DEVICE(dev), &s->smb); |
24fe083d | 517 | memory_region_set_enabled(&s->smb.io, pci_conf[0xd2] & 1); |
56e5b2a1 GH |
518 | memory_region_add_subregion(pci_address_space_io(dev), |
519 | s->smb_io_base, &s->smb.io); | |
93d89f63 | 520 | |
64bde0f3 | 521 | memory_region_init(&s->io, OBJECT(s), "piix4-pm", 64); |
af11110b | 522 | memory_region_set_enabled(&s->io, false); |
56e5b2a1 GH |
523 | memory_region_add_subregion(pci_address_space_io(dev), |
524 | 0, &s->io); | |
93d89f63 | 525 | |
77d58b1e | 526 | acpi_pm_tmr_init(&s->ar, pm_tmr_timer, &s->io); |
b5a7c024 | 527 | acpi_pm1_evt_init(&s->ar, pm_tmr_timer, &s->io); |
9a10bbb4 | 528 | acpi_pm1_cnt_init(&s->ar, &s->io, s->disable_s3, s->disable_s4, s->s4_val); |
355bf2e5 | 529 | acpi_gpe_init(&s->ar, GPE_LEN); |
93d89f63 | 530 | |
d010f91c IM |
531 | s->powerdown_notifier.notify = piix4_pm_powerdown_req; |
532 | qemu_register_powerdown_notifier(&s->powerdown_notifier); | |
93d89f63 | 533 | |
6141dbfe PB |
534 | s->machine_ready.notify = piix4_pm_machine_ready; |
535 | qemu_add_machine_init_done_notifier(&s->machine_ready); | |
e8ec0571 | 536 | qemu_register_reset(piix4_reset, s); |
56e5b2a1 GH |
537 | |
538 | piix4_acpi_system_hot_add_init(pci_address_space_io(dev), dev->bus, s); | |
e8ec0571 | 539 | |
277e9340 | 540 | piix4_pm_add_propeties(s); |
e8ec0571 IY |
541 | } |
542 | ||
277e9340 MT |
543 | Object *piix4_pm_find(void) |
544 | { | |
545 | bool ambig; | |
546 | Object *o = object_resolve_path_type("", TYPE_PIIX4_PM, &ambig); | |
547 | ||
548 | if (ambig || !o) { | |
549 | return NULL; | |
550 | } | |
551 | return o; | |
552 | } | |
553 | ||
a5c82852 AF |
554 | I2CBus *piix4_pm_init(PCIBus *bus, int devfn, uint32_t smb_io_base, |
555 | qemu_irq sci_irq, qemu_irq smi_irq, | |
61e66c62 | 556 | int smm_enabled, DeviceState **piix4_pm) |
e8ec0571 | 557 | { |
74e445f6 | 558 | DeviceState *dev; |
e8ec0571 IY |
559 | PIIX4PMState *s; |
560 | ||
74e445f6 PC |
561 | dev = DEVICE(pci_create(bus, devfn, TYPE_PIIX4_PM)); |
562 | qdev_prop_set_uint32(dev, "smb_io_base", smb_io_base); | |
781bbd6b IM |
563 | if (piix4_pm) { |
564 | *piix4_pm = dev; | |
565 | } | |
93d89f63 | 566 | |
74e445f6 | 567 | s = PIIX4_PM(dev); |
93d89f63 | 568 | s->irq = sci_irq; |
93d89f63 | 569 | s->smi_irq = smi_irq; |
61e66c62 | 570 | s->smm_enabled = smm_enabled; |
91ab2ed7 IM |
571 | if (xen_enabled()) { |
572 | s->use_acpi_pci_hotplug = false; | |
573 | } | |
e8ec0571 | 574 | |
74e445f6 | 575 | qdev_init_nofail(dev); |
93d89f63 IY |
576 | |
577 | return s->smb.smbus; | |
578 | } | |
579 | ||
b65b93f2 | 580 | static uint64_t gpe_readb(void *opaque, hwaddr addr, unsigned width) |
93d89f63 | 581 | { |
633aa0ac | 582 | PIIX4PMState *s = opaque; |
355bf2e5 | 583 | uint32_t val = acpi_gpe_ioport_readb(&s->ar, addr); |
93d89f63 | 584 | |
ba275adb | 585 | PIIX4_DPRINTF("gpe read %" HWADDR_PRIx " == %" PRIu32 "\n", addr, val); |
93d89f63 IY |
586 | return val; |
587 | } | |
588 | ||
b65b93f2 GH |
589 | static void gpe_writeb(void *opaque, hwaddr addr, uint64_t val, |
590 | unsigned width) | |
93d89f63 | 591 | { |
633aa0ac | 592 | PIIX4PMState *s = opaque; |
633aa0ac | 593 | |
355bf2e5 | 594 | acpi_gpe_ioport_writeb(&s->ar, addr, val); |
06313503 | 595 | acpi_update_sci(&s->ar, s->irq); |
93d89f63 | 596 | |
ba275adb | 597 | PIIX4_DPRINTF("gpe write %" HWADDR_PRIx " <== %" PRIu64 "\n", addr, val); |
93d89f63 IY |
598 | } |
599 | ||
b65b93f2 GH |
600 | static const MemoryRegionOps piix4_gpe_ops = { |
601 | .read = gpe_readb, | |
602 | .write = gpe_writeb, | |
603 | .valid.min_access_size = 1, | |
604 | .valid.max_access_size = 4, | |
605 | .impl.min_access_size = 1, | |
606 | .impl.max_access_size = 1, | |
607 | .endianness = DEVICE_LITTLE_ENDIAN, | |
608 | }; | |
609 | ||
16bcab97 IM |
610 | |
611 | static bool piix4_get_cpu_hotplug_legacy(Object *obj, Error **errp) | |
612 | { | |
613 | PIIX4PMState *s = PIIX4_PM(obj); | |
614 | ||
615 | return s->cpu_hotplug_legacy; | |
616 | } | |
617 | ||
618 | static void piix4_set_cpu_hotplug_legacy(Object *obj, bool value, Error **errp) | |
619 | { | |
620 | PIIX4PMState *s = PIIX4_PM(obj); | |
621 | ||
679dd1a9 IM |
622 | assert(!value); |
623 | if (s->cpu_hotplug_legacy && value == false) { | |
624 | acpi_switch_to_modern_cphp(&s->gpe_cpu, &s->cpuhp_state, | |
625 | PIIX4_CPU_HOTPLUG_IO_BASE); | |
626 | } | |
16bcab97 IM |
627 | s->cpu_hotplug_legacy = value; |
628 | } | |
629 | ||
56e5b2a1 GH |
630 | static void piix4_acpi_system_hot_add_init(MemoryRegion *parent, |
631 | PCIBus *bus, PIIX4PMState *s) | |
93d89f63 | 632 | { |
64bde0f3 PB |
633 | memory_region_init_io(&s->io_gpe, OBJECT(s), &piix4_gpe_ops, s, |
634 | "acpi-gpe0", GPE_LEN); | |
56e5b2a1 | 635 | memory_region_add_subregion(parent, GPE_BASE, &s->io_gpe); |
ac404095 | 636 | |
78c2d872 | 637 | acpi_pcihp_init(OBJECT(s), &s->acpi_pci_hotplug, bus, parent, |
e358edc8 | 638 | s->use_acpi_pci_hotplug); |
b8622725 | 639 | |
16bcab97 IM |
640 | s->cpu_hotplug_legacy = true; |
641 | object_property_add_bool(OBJECT(s), "cpu-hotplug-legacy", | |
642 | piix4_get_cpu_hotplug_legacy, | |
643 | piix4_set_cpu_hotplug_legacy, | |
644 | NULL); | |
96e3e12b IM |
645 | legacy_acpi_cpu_hotplug_init(parent, OBJECT(s), &s->gpe_cpu, |
646 | PIIX4_CPU_HOTPLUG_IO_BASE); | |
34774320 IM |
647 | |
648 | if (s->acpi_memory_hotplug.is_enabled) { | |
80db0e78 IM |
649 | acpi_memory_hotplug_init(parent, OBJECT(s), &s->acpi_memory_hotplug, |
650 | ACPI_MEMORY_HOTPLUG_BASE); | |
34774320 | 651 | } |
93d89f63 | 652 | } |
5fdae20c | 653 | |
43f50410 IM |
654 | static void piix4_ospm_status(AcpiDeviceIf *adev, ACPIOSTInfoList ***list) |
655 | { | |
656 | PIIX4PMState *s = PIIX4_PM(adev); | |
657 | ||
658 | acpi_memory_ospm_status(&s->acpi_memory_hotplug, list); | |
76623d00 IM |
659 | if (!s->cpu_hotplug_legacy) { |
660 | acpi_cpu_ospm_status(&s->cpuhp_state, list); | |
661 | } | |
43f50410 IM |
662 | } |
663 | ||
eaf23bf7 IM |
664 | static void piix4_send_gpe(AcpiDeviceIf *adev, AcpiEventStatusBits ev) |
665 | { | |
666 | PIIX4PMState *s = PIIX4_PM(adev); | |
667 | ||
668 | acpi_send_gpe_event(&s->ar, s->irq, ev); | |
669 | } | |
670 | ||
5fdae20c IM |
671 | static Property piix4_pm_properties[] = { |
672 | DEFINE_PROP_UINT32("smb_io_base", PIIX4PMState, smb_io_base, 0), | |
673 | DEFINE_PROP_UINT8(ACPI_PM_PROP_S3_DISABLED, PIIX4PMState, disable_s3, 0), | |
674 | DEFINE_PROP_UINT8(ACPI_PM_PROP_S4_DISABLED, PIIX4PMState, disable_s4, 0), | |
675 | DEFINE_PROP_UINT8(ACPI_PM_PROP_S4_VAL, PIIX4PMState, s4_val, 2), | |
676 | DEFINE_PROP_BOOL("acpi-pci-hotplug-with-bridge-support", PIIX4PMState, | |
677 | use_acpi_pci_hotplug, true), | |
34774320 IM |
678 | DEFINE_PROP_BOOL("memory-hotplug-support", PIIX4PMState, |
679 | acpi_memory_hotplug.is_enabled, true), | |
5fdae20c IM |
680 | DEFINE_PROP_END_OF_LIST(), |
681 | }; | |
682 | ||
683 | static void piix4_pm_class_init(ObjectClass *klass, void *data) | |
684 | { | |
685 | DeviceClass *dc = DEVICE_CLASS(klass); | |
686 | PCIDeviceClass *k = PCI_DEVICE_CLASS(klass); | |
c24d5e0b | 687 | HotplugHandlerClass *hc = HOTPLUG_HANDLER_CLASS(klass); |
43f50410 | 688 | AcpiDeviceIfClass *adevc = ACPI_DEVICE_IF_CLASS(klass); |
5fdae20c | 689 | |
9af21dbe | 690 | k->realize = piix4_pm_realize; |
5fdae20c IM |
691 | k->config_write = pm_write_config; |
692 | k->vendor_id = PCI_VENDOR_ID_INTEL; | |
693 | k->device_id = PCI_DEVICE_ID_INTEL_82371AB_3; | |
694 | k->revision = 0x03; | |
695 | k->class_id = PCI_CLASS_BRIDGE_OTHER; | |
696 | dc->desc = "PM"; | |
697 | dc->vmsd = &vmstate_acpi; | |
698 | dc->props = piix4_pm_properties; | |
699 | /* | |
700 | * Reason: part of PIIX4 southbridge, needs to be wired up, | |
701 | * e.g. by mips_malta_init() | |
702 | */ | |
e90f2a8c | 703 | dc->user_creatable = false; |
2897ae02 | 704 | dc->hotpluggable = false; |
f1adc360 | 705 | hc->plug = piix4_device_plug_cb; |
14d5a28f | 706 | hc->unplug_request = piix4_device_unplug_request_cb; |
c0e57a60 | 707 | hc->unplug = piix4_device_unplug_cb; |
43f50410 | 708 | adevc->ospm_status = piix4_ospm_status; |
eaf23bf7 | 709 | adevc->send_event = piix4_send_gpe; |
ac35f13b | 710 | adevc->madt_cpu = pc_madt_cpu_entry; |
5fdae20c IM |
711 | } |
712 | ||
713 | static const TypeInfo piix4_pm_info = { | |
714 | .name = TYPE_PIIX4_PM, | |
715 | .parent = TYPE_PCI_DEVICE, | |
716 | .instance_size = sizeof(PIIX4PMState), | |
717 | .class_init = piix4_pm_class_init, | |
c24d5e0b IM |
718 | .interfaces = (InterfaceInfo[]) { |
719 | { TYPE_HOTPLUG_HANDLER }, | |
43f50410 | 720 | { TYPE_ACPI_DEVICE_IF }, |
c24d5e0b IM |
721 | { } |
722 | } | |
5fdae20c IM |
723 | }; |
724 | ||
725 | static void piix4_pm_register_types(void) | |
726 | { | |
727 | type_register_static(&piix4_pm_info); | |
728 | } | |
729 | ||
730 | type_init(piix4_pm_register_types) |