]>
Commit | Line | Data |
---|---|---|
997641a8 AZ |
1 | /* omap_sx1.c Support for the Siemens SX1 smartphone emulation. |
2 | * | |
3 | * Copyright (C) 2008 | |
4 | * Jean-Christophe PLAGNIOL-VILLARD <[email protected]> | |
5 | * Copyright (C) 2007 Vladimir Ananiev <[email protected]> | |
6 | * | |
7 | * based on PalmOne's (TM) PDAs support (palm.c) | |
8 | */ | |
9 | ||
10 | /* | |
11 | * PalmOne's (TM) PDAs. | |
12 | * | |
13 | * Copyright (C) 2006-2007 Andrzej Zaborowski <[email protected]> | |
14 | * | |
15 | * This program is free software; you can redistribute it and/or | |
16 | * modify it under the terms of the GNU General Public License as | |
17 | * published by the Free Software Foundation; either version 2 of | |
18 | * the License, or (at your option) any later version. | |
19 | * | |
20 | * This program is distributed in the hope that it will be useful, | |
21 | * but WITHOUT ANY WARRANTY; without even the implied warranty of | |
22 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the | |
23 | * GNU General Public License for more details. | |
24 | * | |
fad6cb1a | 25 | * You should have received a copy of the GNU General Public License along |
8167ee88 | 26 | * with this program; if not, see <http://www.gnu.org/licenses/>. |
997641a8 | 27 | */ |
12b16722 | 28 | #include "qemu/osdep.h" |
da34e65c | 29 | #include "qapi/error.h" |
83c9f4ca | 30 | #include "hw/hw.h" |
28ecbaee | 31 | #include "ui/console.h" |
0d09e41a | 32 | #include "hw/arm/omap.h" |
83c9f4ca | 33 | #include "hw/boards.h" |
bd2be150 | 34 | #include "hw/arm/arm.h" |
0d09e41a | 35 | #include "hw/block/flash.h" |
db3fd069 | 36 | #include "sysemu/qtest.h" |
022c62cb | 37 | #include "exec/address-spaces.h" |
ba1ba5cc | 38 | #include "cpu.h" |
997641a8 AZ |
39 | |
40 | /*****************************************************************************/ | |
41 | /* Siemens SX1 Cellphone V1 */ | |
42 | /* - ARM OMAP310 processor | |
43 | * - SRAM 192 kB | |
44 | * - SDRAM 32 MB at 0x10000000 | |
45 | * - Boot flash 16 MB at 0x00000000 | |
46 | * - Application flash 8 MB at 0x04000000 | |
47 | * - 3 serial ports | |
48 | * - 1 SecureDigital | |
49 | * - 1 LCD display | |
50 | * - 1 RTC | |
51 | */ | |
52 | ||
53 | /*****************************************************************************/ | |
54 | /* Siemens SX1 Cellphone V2 */ | |
55 | /* - ARM OMAP310 processor | |
56 | * - SRAM 192 kB | |
57 | * - SDRAM 32 MB at 0x10000000 | |
58 | * - Boot flash 32 MB at 0x00000000 | |
59 | * - 3 serial ports | |
60 | * - 1 SecureDigital | |
61 | * - 1 LCD display | |
62 | * - 1 RTC | |
63 | */ | |
64 | ||
a8170e5e | 65 | static uint64_t static_read(void *opaque, hwaddr offset, |
ba158029 | 66 | unsigned size) |
997641a8 AZ |
67 | { |
68 | uint32_t *val = (uint32_t *) opaque; | |
ba158029 | 69 | uint32_t mask = (4 / size) - 1; |
997641a8 | 70 | |
ba158029 | 71 | return *val >> ((offset & mask) << 3); |
997641a8 AZ |
72 | } |
73 | ||
a8170e5e | 74 | static void static_write(void *opaque, hwaddr offset, |
ba158029 | 75 | uint64_t value, unsigned size) |
997641a8 AZ |
76 | { |
77 | #ifdef SPY | |
ba158029 BC |
78 | printf("%s: value %" PRIx64 " %u bytes written at 0x%x\n", |
79 | __func__, value, size, (int)offset); | |
997641a8 AZ |
80 | #endif |
81 | } | |
82 | ||
ba158029 BC |
83 | static const MemoryRegionOps static_ops = { |
84 | .read = static_read, | |
85 | .write = static_write, | |
86 | .endianness = DEVICE_NATIVE_ENDIAN, | |
997641a8 AZ |
87 | }; |
88 | ||
89 | #define sdram_size 0x02000000 | |
90 | #define sector_size (128 * 1024) | |
91 | #define flash0_size (16 * 1024 * 1024) | |
92 | #define flash1_size ( 8 * 1024 * 1024) | |
93 | #define flash2_size (32 * 1024 * 1024) | |
94 | #define total_ram_v1 (sdram_size + flash0_size + flash1_size + OMAP15XX_SRAM_SIZE) | |
95 | #define total_ram_v2 (sdram_size + flash2_size + OMAP15XX_SRAM_SIZE) | |
96 | ||
97 | static struct arm_boot_info sx1_binfo = { | |
98 | .loader_start = OMAP_EMIFF_BASE, | |
99 | .ram_size = sdram_size, | |
100 | .board_id = 0x265, | |
101 | }; | |
102 | ||
3ef96221 | 103 | static void sx1_init(MachineState *machine, const int version) |
997641a8 | 104 | { |
59b91996 | 105 | struct omap_mpu_state_s *mpu; |
4b3fedf3 | 106 | MemoryRegion *address_space = get_system_memory(); |
ba158029 | 107 | MemoryRegion *flash = g_new(MemoryRegion, 1); |
ba158029 | 108 | MemoryRegion *cs = g_new(MemoryRegion, 4); |
997641a8 AZ |
109 | static uint32_t cs0val = 0x00213090; |
110 | static uint32_t cs1val = 0x00215070; | |
111 | static uint32_t cs2val = 0x00001139; | |
112 | static uint32_t cs3val = 0x00001139; | |
751c6a17 | 113 | DriveInfo *dinfo; |
997641a8 AZ |
114 | int fl_idx; |
115 | uint32_t flash_size = flash0_size; | |
01e0451a | 116 | int be; |
997641a8 AZ |
117 | |
118 | if (version == 2) { | |
119 | flash_size = flash2_size; | |
120 | } | |
121 | ||
3ef96221 | 122 | mpu = omap310_mpu_init(address_space, sx1_binfo.ram_size, |
ba1ba5cc | 123 | machine->cpu_type); |
997641a8 AZ |
124 | |
125 | /* External Flash (EMIFS) */ | |
98a99ce0 | 126 | memory_region_init_ram(flash, NULL, "omap_sx1.flash0-0", flash_size, |
f8ed85ac | 127 | &error_fatal); |
ba158029 BC |
128 | memory_region_set_readonly(flash, true); |
129 | memory_region_add_subregion(address_space, OMAP_CS0_BASE, flash); | |
130 | ||
2c9b15ca | 131 | memory_region_init_io(&cs[0], NULL, &static_ops, &cs0val, |
ba158029 BC |
132 | "sx1.cs0", OMAP_CS0_SIZE - flash_size); |
133 | memory_region_add_subregion(address_space, | |
134 | OMAP_CS0_BASE + flash_size, &cs[0]); | |
135 | ||
136 | ||
2c9b15ca | 137 | memory_region_init_io(&cs[2], NULL, &static_ops, &cs2val, |
ba158029 BC |
138 | "sx1.cs2", OMAP_CS2_SIZE); |
139 | memory_region_add_subregion(address_space, | |
140 | OMAP_CS2_BASE, &cs[2]); | |
141 | ||
2c9b15ca | 142 | memory_region_init_io(&cs[3], NULL, &static_ops, &cs3val, |
ba158029 BC |
143 | "sx1.cs3", OMAP_CS3_SIZE); |
144 | memory_region_add_subregion(address_space, | |
145 | OMAP_CS2_BASE, &cs[3]); | |
997641a8 AZ |
146 | |
147 | fl_idx = 0; | |
3d08ff69 | 148 | #ifdef TARGET_WORDS_BIGENDIAN |
01e0451a | 149 | be = 1; |
3d08ff69 | 150 | #else |
01e0451a | 151 | be = 0; |
3d08ff69 | 152 | #endif |
997641a8 | 153 | |
751c6a17 | 154 | if ((dinfo = drive_get(IF_PFLASH, 0, fl_idx)) != NULL) { |
cfe5f011 AK |
155 | if (!pflash_cfi01_register(OMAP_CS0_BASE, NULL, |
156 | "omap_sx1.flash0-1", flash_size, | |
4be74634 | 157 | blk_by_legacy_dinfo(dinfo), |
fa1d36df | 158 | sector_size, flash_size / sector_size, |
01e0451a | 159 | 4, 0, 0, 0, 0, be)) { |
997641a8 AZ |
160 | fprintf(stderr, "qemu: Error registering flash memory %d.\n", |
161 | fl_idx); | |
162 | } | |
163 | fl_idx++; | |
164 | } | |
165 | ||
166 | if ((version == 1) && | |
751c6a17 | 167 | (dinfo = drive_get(IF_PFLASH, 0, fl_idx)) != NULL) { |
9f9b026d | 168 | MemoryRegion *flash_1 = g_new(MemoryRegion, 1); |
98a99ce0 PM |
169 | memory_region_init_ram(flash_1, NULL, "omap_sx1.flash1-0", |
170 | flash1_size, &error_fatal); | |
ba158029 BC |
171 | memory_region_set_readonly(flash_1, true); |
172 | memory_region_add_subregion(address_space, OMAP_CS1_BASE, flash_1); | |
173 | ||
2c9b15ca | 174 | memory_region_init_io(&cs[1], NULL, &static_ops, &cs1val, |
ba158029 BC |
175 | "sx1.cs1", OMAP_CS1_SIZE - flash1_size); |
176 | memory_region_add_subregion(address_space, | |
177 | OMAP_CS1_BASE + flash1_size, &cs[1]); | |
997641a8 | 178 | |
cfe5f011 AK |
179 | if (!pflash_cfi01_register(OMAP_CS1_BASE, NULL, |
180 | "omap_sx1.flash1-1", flash1_size, | |
4be74634 | 181 | blk_by_legacy_dinfo(dinfo), |
fa1d36df | 182 | sector_size, flash1_size / sector_size, |
01e0451a | 183 | 4, 0, 0, 0, 0, be)) { |
997641a8 AZ |
184 | fprintf(stderr, "qemu: Error registering flash memory %d.\n", |
185 | fl_idx); | |
186 | } | |
187 | fl_idx++; | |
188 | } else { | |
2c9b15ca | 189 | memory_region_init_io(&cs[1], NULL, &static_ops, &cs1val, |
ba158029 BC |
190 | "sx1.cs1", OMAP_CS1_SIZE); |
191 | memory_region_add_subregion(address_space, | |
192 | OMAP_CS1_BASE, &cs[1]); | |
997641a8 AZ |
193 | } |
194 | ||
3ef96221 | 195 | if (!machine->kernel_filename && !fl_idx && !qtest_enabled()) { |
c0dbca36 | 196 | error_report("Kernel or Flash image must be specified"); |
997641a8 AZ |
197 | exit(1); |
198 | } | |
199 | ||
200 | /* Load the kernel. */ | |
3ef96221 MA |
201 | sx1_binfo.kernel_filename = machine->kernel_filename; |
202 | sx1_binfo.kernel_cmdline = machine->kernel_cmdline; | |
203 | sx1_binfo.initrd_filename = machine->initrd_filename; | |
dacecf54 | 204 | arm_load_kernel(mpu->cpu, &sx1_binfo); |
997641a8 | 205 | |
5f70aab1 AJ |
206 | /* TODO: fix next line */ |
207 | //~ qemu_console_resize(ds, 640, 480); | |
997641a8 AZ |
208 | } |
209 | ||
3ef96221 | 210 | static void sx1_init_v1(MachineState *machine) |
997641a8 | 211 | { |
3ef96221 | 212 | sx1_init(machine, 1); |
997641a8 AZ |
213 | } |
214 | ||
3ef96221 | 215 | static void sx1_init_v2(MachineState *machine) |
997641a8 | 216 | { |
3ef96221 | 217 | sx1_init(machine, 2); |
997641a8 AZ |
218 | } |
219 | ||
8a661aea | 220 | static void sx1_machine_v2_class_init(ObjectClass *oc, void *data) |
e264d29d | 221 | { |
8a661aea AF |
222 | MachineClass *mc = MACHINE_CLASS(oc); |
223 | ||
e264d29d EH |
224 | mc->desc = "Siemens SX1 (OMAP310) V2"; |
225 | mc->init = sx1_init_v2; | |
4672cbd7 | 226 | mc->ignore_memory_transaction_failures = true; |
ba1ba5cc | 227 | mc->default_cpu_type = ARM_CPU_TYPE_NAME("ti925t"); |
e264d29d | 228 | } |
997641a8 | 229 | |
8a661aea AF |
230 | static const TypeInfo sx1_machine_v2_type = { |
231 | .name = MACHINE_TYPE_NAME("sx1"), | |
232 | .parent = TYPE_MACHINE, | |
233 | .class_init = sx1_machine_v2_class_init, | |
234 | }; | |
f80f9ec9 | 235 | |
8a661aea | 236 | static void sx1_machine_v1_class_init(ObjectClass *oc, void *data) |
f80f9ec9 | 237 | { |
8a661aea AF |
238 | MachineClass *mc = MACHINE_CLASS(oc); |
239 | ||
e264d29d EH |
240 | mc->desc = "Siemens SX1 (OMAP310) V1"; |
241 | mc->init = sx1_init_v1; | |
4672cbd7 | 242 | mc->ignore_memory_transaction_failures = true; |
ba1ba5cc | 243 | mc->default_cpu_type = ARM_CPU_TYPE_NAME("ti925t"); |
f80f9ec9 AL |
244 | } |
245 | ||
8a661aea AF |
246 | static const TypeInfo sx1_machine_v1_type = { |
247 | .name = MACHINE_TYPE_NAME("sx1-v1"), | |
248 | .parent = TYPE_MACHINE, | |
249 | .class_init = sx1_machine_v1_class_init, | |
250 | }; | |
251 | ||
252 | static void sx1_machine_init(void) | |
253 | { | |
254 | type_register_static(&sx1_machine_v1_type); | |
255 | type_register_static(&sx1_machine_v2_type); | |
256 | } | |
257 | ||
0e6aac87 | 258 | type_init(sx1_machine_init) |