]> Git Repo - qemu.git/blame - target/s390x/cpu.h
target/s390x: get rid of next_core_id
[qemu.git] / target / s390x / cpu.h
CommitLineData
10ec5117
AG
1/*
2 * S/390 virtual CPU header
3 *
4 * Copyright (c) 2009 Ulrich Hecht
5 *
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
10 *
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
15 *
ccb084d3
CB
16 * Contributions after 2012-10-29 are licensed under the terms of the
17 * GNU GPL, version 2 or (at your option) any later version.
18 *
19 * You should have received a copy of the GNU (Lesser) General Public
70539e18 20 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
10ec5117 21 */
07f5a258
MA
22
23#ifndef S390X_CPU_H
24#define S390X_CPU_H
45133b74 25
45133b74 26#include "qemu-common.h"
a4a02f99 27#include "cpu-qom.h"
ef2974cc 28#include "cpu_models.h"
10ec5117
AG
29
30#define TARGET_LONG_BITS 64
31
4ab23a91 32#define ELF_MACHINE_UNAME "S390X"
10ec5117 33
9349b4f9 34#define CPUArchState struct CPUS390XState
10ec5117 35
022c62cb 36#include "exec/cpu-defs.h"
bcec36ea
AG
37#define TARGET_PAGE_BITS 12
38
5b23fd03 39#define TARGET_PHYS_ADDR_SPACE_BITS 64
bcec36ea
AG
40#define TARGET_VIRT_ADDR_SPACE_BITS 64
41
022c62cb 42#include "exec/cpu-all.h"
10ec5117 43
6b4c305c 44#include "fpu/softfloat.h"
10ec5117 45
fb66944d 46#define NB_MMU_MODES 4
a3fd5220 47#define TARGET_INSN_START_EXTRA_WORDS 1
10ec5117 48
bcec36ea
AG
49#define MMU_MODE0_SUFFIX _primary
50#define MMU_MODE1_SUFFIX _secondary
51#define MMU_MODE2_SUFFIX _home
fb66944d 52#define MMU_MODE3_SUFFIX _real
bcec36ea 53
1f65958d 54#define MMU_USER_IDX 0
bcec36ea
AG
55
56#define MAX_EXT_QUEUE 16
5d69c547
CH
57#define MAX_IO_QUEUE 16
58#define MAX_MCHK_QUEUE 16
59
60#define PSW_MCHK_MASK 0x0004000000000000
61#define PSW_IO_MASK 0x0200000000000000
bcec36ea
AG
62
63typedef struct PSW {
64 uint64_t mask;
65 uint64_t addr;
66} PSW;
67
68typedef struct ExtQueue {
69 uint32_t code;
70 uint32_t param;
71 uint32_t param64;
72} ExtQueue;
10ec5117 73
5d69c547
CH
74typedef struct IOIntQueue {
75 uint16_t id;
76 uint16_t nr;
77 uint32_t parm;
78 uint32_t word;
79} IOIntQueue;
80
81typedef struct MchkQueue {
82 uint16_t type;
83} MchkQueue;
84
ef2974cc 85struct CPUS390XState {
1ac5889f 86 uint64_t regs[16]; /* GP registers */
fcb79802
EF
87 /*
88 * The floating point registers are part of the vector registers.
89 * vregs[0][0] -> vregs[15][0] are 16 floating point registers
90 */
91 CPU_DoubleU vregs[32][2]; /* vector registers */
1ac5889f 92 uint32_t aregs[16]; /* access registers */
cb4f4bc3 93 uint8_t riccb[64]; /* runtime instrumentation control */
62deb62d 94 uint64_t gscb[4]; /* guarded storage control */
cb4f4bc3
CB
95
96 /* Fields up to this point are not cleared by initial CPU reset */
97 struct {} start_initial_reset_fields;
10ec5117 98
1ac5889f
RH
99 uint32_t fpc; /* floating-point control register */
100 uint32_t cc_op;
10ec5117 101
10ec5117
AG
102 float_status fpu_status; /* passed to softfloat lib */
103
1ac5889f
RH
104 /* The low part of a 128-bit return, or remainder of a divide. */
105 uint64_t retxl;
106
bcec36ea 107 PSW psw;
10ec5117 108
bcec36ea
AG
109 uint64_t cc_src;
110 uint64_t cc_dst;
111 uint64_t cc_vr;
10ec5117 112
303c681a
RH
113 uint64_t ex_value;
114
10ec5117 115 uint64_t __excp_addr;
bcec36ea
AG
116 uint64_t psa;
117
118 uint32_t int_pgm_code;
d5a103cd 119 uint32_t int_pgm_ilen;
bcec36ea
AG
120
121 uint32_t int_svc_code;
d5a103cd 122 uint32_t int_svc_ilen;
bcec36ea 123
777c98c3
AJ
124 uint64_t per_address;
125 uint16_t per_perc_atmid;
126
bcec36ea
AG
127 uint64_t cregs[16]; /* control registers */
128
bcec36ea 129 ExtQueue ext_queue[MAX_EXT_QUEUE];
5d69c547
CH
130 IOIntQueue io_queue[MAX_IO_QUEUE][8];
131 MchkQueue mchk_queue[MAX_MCHK_QUEUE];
bcec36ea 132
5d69c547 133 int pending_int;
4e836781 134 int ext_index;
5d69c547
CH
135 int io_index[8];
136 int mchk_index;
137
138 uint64_t ckc;
139 uint64_t cputm;
140 uint32_t todpr;
4e836781 141
819bd309
DD
142 uint64_t pfault_token;
143 uint64_t pfault_compare;
144 uint64_t pfault_select;
145
44b0c0bb
CB
146 uint64_t gbea;
147 uint64_t pp;
148
1f5c00cf
AB
149 /* Fields up to this point are cleared by a CPU reset */
150 struct {} end_reset_fields;
4e836781 151
1f5c00cf 152 CPU_COMMON
bcec36ea 153
1e70ba24 154#if !defined(CONFIG_USER_ONLY)
ca5c1457 155 uint32_t core_id; /* PoP "CPU address", same as cpu_index */
076d4d39 156 uint64_t cpuid;
1e70ba24 157#endif
7f745b31 158
bcec36ea
AG
159 uint64_t tod_offset;
160 uint64_t tod_basetime;
161 QEMUTimer *tod_timer;
162
163 QEMUTimer *cpu_timer;
75973bfe
DH
164
165 /*
166 * The cpu state represents the logical state of a cpu. In contrast to other
167 * architectures, there is a difference between a halt and a stop on s390.
168 * If all cpus are either stopped (including check stop) or in the disabled
169 * wait state, the vm can be shut down.
170 */
171#define CPU_STATE_UNINITIALIZED 0x00
172#define CPU_STATE_STOPPED 0x01
173#define CPU_STATE_CHECK_STOP 0x02
174#define CPU_STATE_OPERATING 0x03
175#define CPU_STATE_LOAD 0x04
176 uint8_t cpu_state;
177
18ff9494
DH
178 /* currently processed sigp order */
179 uint8_t sigp_order;
180
ef2974cc 181};
10ec5117 182
c498d8e3
EF
183static inline CPU_DoubleU *get_freg(CPUS390XState *cs, int nr)
184{
fcb79802 185 return &cs->vregs[nr][0];
c498d8e3
EF
186}
187
a4a02f99
PB
188/**
189 * S390CPU:
190 * @env: #CPUS390XState.
191 *
192 * An S/390 CPU.
193 */
194struct S390CPU {
195 /*< private >*/
196 CPUState parent_obj;
197 /*< public >*/
198
199 CPUS390XState env;
ad5afd07 200 S390CPUModel *model;
a4a02f99
PB
201 /* needed for live migration */
202 void *irqstate;
203 uint32_t irqstate_saved_size;
204};
205
206static inline S390CPU *s390_env_get_cpu(CPUS390XState *env)
207{
208 return container_of(env, S390CPU, env);
209}
210
211#define ENV_GET_CPU(e) CPU(s390_env_get_cpu(e))
212
213#define ENV_OFFSET offsetof(S390CPU, env)
214
215#ifndef CONFIG_USER_ONLY
216extern const struct VMStateDescription vmstate_s390_cpu;
217#endif
218
7b18aad5
CH
219/* distinguish between 24 bit and 31 bit addressing */
220#define HIGH_ORDER_BIT 0x80000000
221
bcec36ea
AG
222/* Interrupt Codes */
223/* Program Interrupts */
224#define PGM_OPERATION 0x0001
225#define PGM_PRIVILEGED 0x0002
226#define PGM_EXECUTE 0x0003
227#define PGM_PROTECTION 0x0004
228#define PGM_ADDRESSING 0x0005
229#define PGM_SPECIFICATION 0x0006
230#define PGM_DATA 0x0007
231#define PGM_FIXPT_OVERFLOW 0x0008
232#define PGM_FIXPT_DIVIDE 0x0009
233#define PGM_DEC_OVERFLOW 0x000a
234#define PGM_DEC_DIVIDE 0x000b
235#define PGM_HFP_EXP_OVERFLOW 0x000c
236#define PGM_HFP_EXP_UNDERFLOW 0x000d
237#define PGM_HFP_SIGNIFICANCE 0x000e
238#define PGM_HFP_DIVIDE 0x000f
239#define PGM_SEGMENT_TRANS 0x0010
240#define PGM_PAGE_TRANS 0x0011
241#define PGM_TRANS_SPEC 0x0012
242#define PGM_SPECIAL_OP 0x0013
243#define PGM_OPERAND 0x0015
244#define PGM_TRACE_TABLE 0x0016
245#define PGM_SPACE_SWITCH 0x001c
246#define PGM_HFP_SQRT 0x001d
247#define PGM_PC_TRANS_SPEC 0x001f
248#define PGM_AFX_TRANS 0x0020
249#define PGM_ASX_TRANS 0x0021
250#define PGM_LX_TRANS 0x0022
251#define PGM_EX_TRANS 0x0023
252#define PGM_PRIM_AUTH 0x0024
253#define PGM_SEC_AUTH 0x0025
254#define PGM_ALET_SPEC 0x0028
255#define PGM_ALEN_SPEC 0x0029
256#define PGM_ALE_SEQ 0x002a
257#define PGM_ASTE_VALID 0x002b
258#define PGM_ASTE_SEQ 0x002c
259#define PGM_EXT_AUTH 0x002d
260#define PGM_STACK_FULL 0x0030
261#define PGM_STACK_EMPTY 0x0031
262#define PGM_STACK_SPEC 0x0032
263#define PGM_STACK_TYPE 0x0033
264#define PGM_STACK_OP 0x0034
265#define PGM_ASCE_TYPE 0x0038
266#define PGM_REG_FIRST_TRANS 0x0039
267#define PGM_REG_SEC_TRANS 0x003a
268#define PGM_REG_THIRD_TRANS 0x003b
269#define PGM_MONITOR 0x0040
270#define PGM_PER 0x0080
271#define PGM_CRYPTO 0x0119
272
273/* External Interrupts */
274#define EXT_INTERRUPT_KEY 0x0040
275#define EXT_CLOCK_COMP 0x1004
276#define EXT_CPU_TIMER 0x1005
277#define EXT_MALFUNCTION 0x1200
278#define EXT_EMERGENCY 0x1201
279#define EXT_EXTERNAL_CALL 0x1202
280#define EXT_ETR 0x1406
281#define EXT_SERVICE 0x2401
282#define EXT_VIRTIO 0x2603
283
284/* PSW defines */
285#undef PSW_MASK_PER
286#undef PSW_MASK_DAT
287#undef PSW_MASK_IO
288#undef PSW_MASK_EXT
289#undef PSW_MASK_KEY
290#undef PSW_SHIFT_KEY
291#undef PSW_MASK_MCHECK
292#undef PSW_MASK_WAIT
293#undef PSW_MASK_PSTATE
294#undef PSW_MASK_ASC
3e7e5e0b 295#undef PSW_SHIFT_ASC
bcec36ea
AG
296#undef PSW_MASK_CC
297#undef PSW_MASK_PM
6b257354 298#undef PSW_SHIFT_MASK_PM
bcec36ea 299#undef PSW_MASK_64
29c6157c
CB
300#undef PSW_MASK_32
301#undef PSW_MASK_ESA_ADDR
bcec36ea
AG
302
303#define PSW_MASK_PER 0x4000000000000000ULL
304#define PSW_MASK_DAT 0x0400000000000000ULL
305#define PSW_MASK_IO 0x0200000000000000ULL
306#define PSW_MASK_EXT 0x0100000000000000ULL
307#define PSW_MASK_KEY 0x00F0000000000000ULL
c8bd9537 308#define PSW_SHIFT_KEY 52
bcec36ea
AG
309#define PSW_MASK_MCHECK 0x0004000000000000ULL
310#define PSW_MASK_WAIT 0x0002000000000000ULL
311#define PSW_MASK_PSTATE 0x0001000000000000ULL
312#define PSW_MASK_ASC 0x0000C00000000000ULL
3e7e5e0b 313#define PSW_SHIFT_ASC 46
bcec36ea
AG
314#define PSW_MASK_CC 0x0000300000000000ULL
315#define PSW_MASK_PM 0x00000F0000000000ULL
6b257354 316#define PSW_SHIFT_MASK_PM 40
bcec36ea
AG
317#define PSW_MASK_64 0x0000000100000000ULL
318#define PSW_MASK_32 0x0000000080000000ULL
29c6157c 319#define PSW_MASK_ESA_ADDR 0x000000007fffffffULL
bcec36ea
AG
320
321#undef PSW_ASC_PRIMARY
322#undef PSW_ASC_ACCREG
323#undef PSW_ASC_SECONDARY
324#undef PSW_ASC_HOME
325
326#define PSW_ASC_PRIMARY 0x0000000000000000ULL
327#define PSW_ASC_ACCREG 0x0000400000000000ULL
328#define PSW_ASC_SECONDARY 0x0000800000000000ULL
329#define PSW_ASC_HOME 0x0000C00000000000ULL
330
3e7e5e0b
DH
331/* the address space values shifted */
332#define AS_PRIMARY 0
333#define AS_ACCREG 1
334#define AS_SECONDARY 2
335#define AS_HOME 3
336
bcec36ea
AG
337/* tb flags */
338
159fed45
RH
339#define FLAG_MASK_PSW_SHIFT 31
340#define FLAG_MASK_PER (PSW_MASK_PER >> FLAG_MASK_PSW_SHIFT)
341#define FLAG_MASK_PSTATE (PSW_MASK_PSTATE >> FLAG_MASK_PSW_SHIFT)
342#define FLAG_MASK_ASC (PSW_MASK_ASC >> FLAG_MASK_PSW_SHIFT)
343#define FLAG_MASK_64 (PSW_MASK_64 >> FLAG_MASK_PSW_SHIFT)
344#define FLAG_MASK_32 (PSW_MASK_32 >> FLAG_MASK_PSW_SHIFT)
345#define FLAG_MASK_PSW (FLAG_MASK_PER | FLAG_MASK_PSTATE \
346 | FLAG_MASK_ASC | FLAG_MASK_64 | FLAG_MASK_32)
bcec36ea 347
c4400206 348/* Control register 0 bits */
c3edd628 349#define CR0_LOWPROT 0x0000000010000000ULL
3e7e5e0b 350#define CR0_SECONDARY 0x0000000004000000ULL
c4400206
TH
351#define CR0_EDAT 0x0000000000800000ULL
352
4decd76d
AJ
353/* MMU */
354#define MMU_PRIMARY_IDX 0
355#define MMU_SECONDARY_IDX 1
356#define MMU_HOME_IDX 2
fb66944d 357#define MMU_REAL_IDX 3
4decd76d 358
3e7e5e0b 359static inline int cpu_mmu_index(CPUS390XState *env, bool ifetch)
10c339a0 360{
1f65958d
AJ
361 switch (env->psw.mask & PSW_MASK_ASC) {
362 case PSW_ASC_PRIMARY:
4decd76d 363 return MMU_PRIMARY_IDX;
1f65958d 364 case PSW_ASC_SECONDARY:
4decd76d 365 return MMU_SECONDARY_IDX;
1f65958d 366 case PSW_ASC_HOME:
4decd76d 367 return MMU_HOME_IDX;
1f65958d
AJ
368 case PSW_ASC_ACCREG:
369 /* Fallthrough: access register mode is not yet supported */
370 default:
371 abort();
bcec36ea 372 }
10c339a0
AG
373}
374
a4e3ad19 375static inline void cpu_get_tb_cpu_state(CPUS390XState* env, target_ulong *pc,
89fee74a 376 target_ulong *cs_base, uint32_t *flags)
bcec36ea
AG
377{
378 *pc = env->psw.addr;
303c681a 379 *cs_base = env->ex_value;
159fed45 380 *flags = (env->psw.mask >> FLAG_MASK_PSW_SHIFT) & FLAG_MASK_PSW;
bcec36ea
AG
381}
382
fb01bf4c
AJ
383/* PER bits from control register 9 */
384#define PER_CR9_EVENT_BRANCH 0x80000000
385#define PER_CR9_EVENT_IFETCH 0x40000000
386#define PER_CR9_EVENT_STORE 0x20000000
387#define PER_CR9_EVENT_STORE_REAL 0x08000000
388#define PER_CR9_EVENT_NULLIFICATION 0x01000000
389#define PER_CR9_CONTROL_BRANCH_ADDRESS 0x00800000
390#define PER_CR9_CONTROL_ALTERATION 0x00200000
391
392/* PER bits from the PER CODE/ATMID/AI in lowcore */
393#define PER_CODE_EVENT_BRANCH 0x8000
394#define PER_CODE_EVENT_IFETCH 0x4000
395#define PER_CODE_EVENT_STORE 0x2000
396#define PER_CODE_EVENT_STORE_REAL 0x0800
397#define PER_CODE_EVENT_NULLIFICATION 0x0100
398
bcec36ea
AG
399#define EXCP_EXT 1 /* external interrupt */
400#define EXCP_SVC 2 /* supervisor call (syscall) */
401#define EXCP_PGM 3 /* program interruption */
5d69c547
CH
402#define EXCP_IO 7 /* I/O interrupt */
403#define EXCP_MCHK 8 /* machine check */
bcec36ea 404
bcec36ea
AG
405#define INTERRUPT_EXT (1 << 0)
406#define INTERRUPT_TOD (1 << 1)
407#define INTERRUPT_CPUTIMER (1 << 2)
5d69c547
CH
408#define INTERRUPT_IO (1 << 3)
409#define INTERRUPT_MCHK (1 << 4)
10c339a0
AG
410
411/* Program Status Word. */
412#define S390_PSWM_REGNUM 0
413#define S390_PSWA_REGNUM 1
414/* General Purpose Registers. */
415#define S390_R0_REGNUM 2
416#define S390_R1_REGNUM 3
417#define S390_R2_REGNUM 4
418#define S390_R3_REGNUM 5
419#define S390_R4_REGNUM 6
420#define S390_R5_REGNUM 7
421#define S390_R6_REGNUM 8
422#define S390_R7_REGNUM 9
423#define S390_R8_REGNUM 10
424#define S390_R9_REGNUM 11
425#define S390_R10_REGNUM 12
426#define S390_R11_REGNUM 13
427#define S390_R12_REGNUM 14
428#define S390_R13_REGNUM 15
429#define S390_R14_REGNUM 16
430#define S390_R15_REGNUM 17
73d510c9
DH
431/* Total Core Registers. */
432#define S390_NUM_CORE_REGS 18
10c339a0 433
3d0a615f
TH
434static inline void setcc(S390CPU *cpu, uint64_t cc)
435{
436 CPUS390XState *env = &cpu->env;
437
438 env->psw.mask &= ~(3ull << 44);
439 env->psw.mask |= (cc & 3) << 44;
06e3c077 440 env->cc_op = cc;
3d0a615f
TH
441}
442
bcec36ea
AG
443/* STSI */
444#define STSI_LEVEL_MASK 0x00000000f0000000ULL
445#define STSI_LEVEL_CURRENT 0x0000000000000000ULL
446#define STSI_LEVEL_1 0x0000000010000000ULL
447#define STSI_LEVEL_2 0x0000000020000000ULL
448#define STSI_LEVEL_3 0x0000000030000000ULL
449#define STSI_R0_RESERVED_MASK 0x000000000fffff00ULL
450#define STSI_R0_SEL1_MASK 0x00000000000000ffULL
451#define STSI_R1_RESERVED_MASK 0x00000000ffff0000ULL
452#define STSI_R1_SEL2_MASK 0x000000000000ffffULL
453
454/* Basic Machine Configuration */
455struct sysib_111 {
456 uint32_t res1[8];
457 uint8_t manuf[16];
458 uint8_t type[4];
459 uint8_t res2[12];
460 uint8_t model[16];
461 uint8_t sequence[16];
462 uint8_t plant[4];
463 uint8_t res3[156];
464};
465
466/* Basic Machine CPU */
467struct sysib_121 {
468 uint32_t res1[80];
469 uint8_t sequence[16];
470 uint8_t plant[4];
471 uint8_t res2[2];
472 uint16_t cpu_addr;
473 uint8_t res3[152];
474};
475
476/* Basic Machine CPUs */
477struct sysib_122 {
478 uint8_t res1[32];
479 uint32_t capability;
480 uint16_t total_cpus;
481 uint16_t active_cpus;
482 uint16_t standby_cpus;
483 uint16_t reserved_cpus;
484 uint16_t adjustments[2026];
485};
486
487/* LPAR CPU */
488struct sysib_221 {
489 uint32_t res1[80];
490 uint8_t sequence[16];
491 uint8_t plant[4];
492 uint16_t cpu_id;
493 uint16_t cpu_addr;
494 uint8_t res3[152];
495};
496
497/* LPAR CPUs */
498struct sysib_222 {
499 uint32_t res1[32];
500 uint16_t lpar_num;
501 uint8_t res2;
502 uint8_t lcpuc;
503 uint16_t total_cpus;
504 uint16_t conf_cpus;
505 uint16_t standby_cpus;
506 uint16_t reserved_cpus;
507 uint8_t name[8];
508 uint32_t caf;
509 uint8_t res3[16];
510 uint16_t dedicated_cpus;
511 uint16_t shared_cpus;
512 uint8_t res4[180];
513};
514
515/* VM CPUs */
516struct sysib_322 {
517 uint8_t res1[31];
518 uint8_t count;
519 struct {
520 uint8_t res2[4];
521 uint16_t total_cpus;
522 uint16_t conf_cpus;
523 uint16_t standby_cpus;
524 uint16_t reserved_cpus;
525 uint8_t name[8];
526 uint32_t caf;
527 uint8_t cpi[16];
f07177a5
ET
528 uint8_t res5[3];
529 uint8_t ext_name_encoding;
530 uint32_t res3;
531 uint8_t uuid[16];
bcec36ea 532 } vm[8];
f07177a5
ET
533 uint8_t res4[1504];
534 uint8_t ext_names[8][256];
bcec36ea
AG
535};
536
537/* MMU defines */
538#define _ASCE_ORIGIN ~0xfffULL /* segment table origin */
539#define _ASCE_SUBSPACE 0x200 /* subspace group control */
540#define _ASCE_PRIVATE_SPACE 0x100 /* private space control */
541#define _ASCE_ALT_EVENT 0x80 /* storage alteration event control */
542#define _ASCE_SPACE_SWITCH 0x40 /* space switch event */
543#define _ASCE_REAL_SPACE 0x20 /* real space control */
544#define _ASCE_TYPE_MASK 0x0c /* asce table type mask */
545#define _ASCE_TYPE_REGION1 0x0c /* region first table type */
546#define _ASCE_TYPE_REGION2 0x08 /* region second table type */
547#define _ASCE_TYPE_REGION3 0x04 /* region third table type */
548#define _ASCE_TYPE_SEGMENT 0x00 /* segment table type */
549#define _ASCE_TABLE_LENGTH 0x03 /* region table length */
550
551#define _REGION_ENTRY_ORIGIN ~0xfffULL /* region/segment table origin */
43d49b01 552#define _REGION_ENTRY_RO 0x200 /* region/segment protection bit */
5d180439 553#define _REGION_ENTRY_TF 0xc0 /* region/segment table offset */
bcec36ea
AG
554#define _REGION_ENTRY_INV 0x20 /* invalid region table entry */
555#define _REGION_ENTRY_TYPE_MASK 0x0c /* region/segment table type mask */
556#define _REGION_ENTRY_TYPE_R1 0x0c /* region first table type */
557#define _REGION_ENTRY_TYPE_R2 0x08 /* region second table type */
558#define _REGION_ENTRY_TYPE_R3 0x04 /* region third table type */
559#define _REGION_ENTRY_LENGTH 0x03 /* region third length */
560
561#define _SEGMENT_ENTRY_ORIGIN ~0x7ffULL /* segment table origin */
c4400206 562#define _SEGMENT_ENTRY_FC 0x400 /* format control */
bcec36ea
AG
563#define _SEGMENT_ENTRY_RO 0x200 /* page protection bit */
564#define _SEGMENT_ENTRY_INV 0x20 /* invalid segment table entry */
565
8a4719f5
AJ
566#define VADDR_PX 0xff000 /* page index bits */
567
bcec36ea
AG
568#define _PAGE_RO 0x200 /* HW read-only bit */
569#define _PAGE_INVALID 0x400 /* HW invalid bit */
b4ecbf80 570#define _PAGE_RES0 0x800 /* bit must be zero */
bcec36ea 571
b9959138
AG
572#define SK_C (0x1 << 1)
573#define SK_R (0x1 << 2)
574#define SK_F (0x1 << 3)
575#define SK_ACC_MASK (0xf << 4)
bcec36ea 576
5172b780 577/* SIGP order codes */
bcec36ea
AG
578#define SIGP_SENSE 0x01
579#define SIGP_EXTERNAL_CALL 0x02
580#define SIGP_EMERGENCY 0x03
581#define SIGP_START 0x04
582#define SIGP_STOP 0x05
583#define SIGP_RESTART 0x06
584#define SIGP_STOP_STORE_STATUS 0x09
585#define SIGP_INITIAL_CPU_RESET 0x0b
586#define SIGP_CPU_RESET 0x0c
587#define SIGP_SET_PREFIX 0x0d
588#define SIGP_STORE_STATUS_ADDR 0x0e
589#define SIGP_SET_ARCH 0x12
abec5356 590#define SIGP_STORE_ADTL_STATUS 0x17
bcec36ea 591
5172b780
DH
592/* SIGP condition codes */
593#define SIGP_CC_ORDER_CODE_ACCEPTED 0
594#define SIGP_CC_STATUS_STORED 1
595#define SIGP_CC_BUSY 2
596#define SIGP_CC_NOT_OPERATIONAL 3
597
598/* SIGP status bits */
bcec36ea
AG
599#define SIGP_STAT_EQUIPMENT_CHECK 0x80000000UL
600#define SIGP_STAT_INCORRECT_STATE 0x00000200UL
601#define SIGP_STAT_INVALID_PARAMETER 0x00000100UL
602#define SIGP_STAT_EXT_CALL_PENDING 0x00000080UL
603#define SIGP_STAT_STOPPED 0x00000040UL
604#define SIGP_STAT_OPERATOR_INTERV 0x00000020UL
605#define SIGP_STAT_CHECK_STOP 0x00000010UL
606#define SIGP_STAT_INOPERATIVE 0x00000004UL
607#define SIGP_STAT_INVALID_ORDER 0x00000002UL
608#define SIGP_STAT_RECEIVER_CHECK 0x00000001UL
609
18ff9494
DH
610/* SIGP SET ARCHITECTURE modes */
611#define SIGP_MODE_ESA_S390 0
612#define SIGP_MODE_Z_ARCH_TRANS_ALL_PSW 1
613#define SIGP_MODE_Z_ARCH_TRANS_CUR_PSW 2
614
a7c1fadf
AJ
615/* SIGP order code mask corresponding to bit positions 56-63 */
616#define SIGP_ORDER_MASK 0x000000ff
617
b6fe0124
MR
618/* from s390-virtio-ccw */
619#define MEM_SECTION_SIZE 0x10000000UL
1def6656 620#define MAX_AVAIL_SLOTS 32
b6fe0124 621
b080364a
CH
622/* machine check interruption code */
623
624/* subclasses */
625#define MCIC_SC_SD 0x8000000000000000ULL
626#define MCIC_SC_PD 0x4000000000000000ULL
627#define MCIC_SC_SR 0x2000000000000000ULL
628#define MCIC_SC_CD 0x0800000000000000ULL
629#define MCIC_SC_ED 0x0400000000000000ULL
630#define MCIC_SC_DG 0x0100000000000000ULL
631#define MCIC_SC_W 0x0080000000000000ULL
632#define MCIC_SC_CP 0x0040000000000000ULL
633#define MCIC_SC_SP 0x0020000000000000ULL
634#define MCIC_SC_CK 0x0010000000000000ULL
635
636/* subclass modifiers */
637#define MCIC_SCM_B 0x0002000000000000ULL
638#define MCIC_SCM_DA 0x0000000020000000ULL
639#define MCIC_SCM_AP 0x0000000000080000ULL
640
641/* storage errors */
642#define MCIC_SE_SE 0x0000800000000000ULL
643#define MCIC_SE_SC 0x0000400000000000ULL
644#define MCIC_SE_KE 0x0000200000000000ULL
645#define MCIC_SE_DS 0x0000100000000000ULL
646#define MCIC_SE_IE 0x0000000080000000ULL
647
648/* validity bits */
649#define MCIC_VB_WP 0x0000080000000000ULL
650#define MCIC_VB_MS 0x0000040000000000ULL
651#define MCIC_VB_PM 0x0000020000000000ULL
652#define MCIC_VB_IA 0x0000010000000000ULL
653#define MCIC_VB_FA 0x0000008000000000ULL
654#define MCIC_VB_VR 0x0000004000000000ULL
655#define MCIC_VB_EC 0x0000002000000000ULL
656#define MCIC_VB_FP 0x0000001000000000ULL
657#define MCIC_VB_GR 0x0000000800000000ULL
658#define MCIC_VB_CR 0x0000000400000000ULL
659#define MCIC_VB_ST 0x0000000100000000ULL
660#define MCIC_VB_AR 0x0000000040000000ULL
62deb62d 661#define MCIC_VB_GS 0x0000000008000000ULL
b080364a
CH
662#define MCIC_VB_PR 0x0000000000200000ULL
663#define MCIC_VB_FC 0x0000000000100000ULL
664#define MCIC_VB_CT 0x0000000000020000ULL
665#define MCIC_VB_CC 0x0000000000010000ULL
666
c862bddb
DH
667
668/* cpu.c */
669int s390_get_clock(uint8_t *tod_high, uint64_t *tod_low);
670int s390_set_clock(uint8_t *tod_high, uint64_t *tod_low);
671void s390_crypto_reset(void);
672bool s390_get_squash_mcss(void);
673int s390_get_memslot_count(void);
674int s390_set_memory_limit(uint64_t new_limit, uint64_t *hw_limit);
675void s390_cmma_reset(void);
676int s390_cpu_restart(S390CPU *cpu);
677void s390_enable_css_support(S390CPU *cpu);
678int s390_assign_subch_ioeventfd(EventNotifier *notifier, uint32_t sch_id,
679 int vq, bool assign);
680#ifndef CONFIG_USER_ONLY
681unsigned int s390_cpu_set_state(uint8_t cpu_state, S390CPU *cpu);
682#else
683static inline unsigned int s390_cpu_set_state(uint8_t cpu_state, S390CPU *cpu)
684{
685 return 0;
686}
687#endif /* CONFIG_USER_ONLY */
688
689
690/* cpu_models.c */
691void s390_cpu_list(FILE *f, fprintf_function cpu_fprintf);
692#define cpu_list s390_cpu_list
c862bddb
DH
693
694/* helper.c */
6ad76dfd 695#define cpu_init(cpu_model) cpu_generic_init(TYPE_S390_CPU, cpu_model)
524d18d8 696S390CPU *s390x_new_cpu(const char *typename, uint32_t core_id, Error **errp);
b6805e12
IM
697
698#define S390_CPU_TYPE_SUFFIX "-" TYPE_S390_CPU
699#define S390_CPU_TYPE_NAME(name) (name S390_CPU_TYPE_SUFFIX)
700
c862bddb
DH
701/* you can call this signal handler from your SIGBUS and SIGSEGV
702 signal handlers to inform the virtual CPU of exceptions. non zero
703 is returned if the signal was handled by the virtual CPU. */
704int cpu_s390x_signal_handler(int host_signum, void *pinfo, void *puc);
705#define cpu_signal_handler cpu_s390x_signal_handler
706
707
708/* interrupt.c */
709void s390_crw_mchk(void);
710void s390_io_interrupt(uint16_t subchannel_id, uint16_t subchannel_nr,
711 uint32_t io_int_parm, uint32_t io_int_word);
712/* automatically detect the instruction length */
713#define ILEN_AUTO 0xff
714void program_interrupt(CPUS390XState *env, uint32_t code, int ilen);
715/* service interrupts are floating therefore we must not pass an cpustate */
716void s390_sclp_extint(uint32_t parm);
717
718
719/* mmu_helper.c */
720int s390_cpu_virt_mem_rw(S390CPU *cpu, vaddr laddr, uint8_t ar, void *hostbuf,
721 int len, bool is_write);
722#define s390_cpu_virt_mem_read(cpu, laddr, ar, dest, len) \
723 s390_cpu_virt_mem_rw(cpu, laddr, ar, dest, len, false)
724#define s390_cpu_virt_mem_write(cpu, laddr, ar, dest, len) \
725 s390_cpu_virt_mem_rw(cpu, laddr, ar, dest, len, true)
726#define s390_cpu_virt_mem_check_write(cpu, laddr, ar, len) \
727 s390_cpu_virt_mem_rw(cpu, laddr, ar, NULL, len, true)
728
729
730/* outside of target/s390x/ */
731S390CPU *s390_cpu_addr2state(uint16_t cpu_addr);
c862bddb 732
10ec5117 733#endif
This page took 0.746582 seconds and 4 git commands to generate.