]>
Commit | Line | Data |
---|---|---|
267002cd | 1 | /* |
3cbee15b | 2 | * QEMU PowerMac CUDA device support |
5fafdf24 | 3 | * |
3cbee15b JM |
4 | * Copyright (c) 2004-2007 Fabrice Bellard |
5 | * Copyright (c) 2007 Jocelyn Mayer | |
5fafdf24 | 6 | * |
267002cd FB |
7 | * Permission is hereby granted, free of charge, to any person obtaining a copy |
8 | * of this software and associated documentation files (the "Software"), to deal | |
9 | * in the Software without restriction, including without limitation the rights | |
10 | * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell | |
11 | * copies of the Software, and to permit persons to whom the Software is | |
12 | * furnished to do so, subject to the following conditions: | |
13 | * | |
14 | * The above copyright notice and this permission notice shall be included in | |
15 | * all copies or substantial portions of the Software. | |
16 | * | |
17 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR | |
18 | * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, | |
19 | * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL | |
20 | * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER | |
21 | * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, | |
22 | * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN | |
23 | * THE SOFTWARE. | |
24 | */ | |
0d75590d | 25 | #include "qemu/osdep.h" |
83c9f4ca PB |
26 | #include "hw/hw.h" |
27 | #include "hw/ppc/mac.h" | |
0d09e41a | 28 | #include "hw/input/adb.h" |
09a57347 | 29 | #include "hw/misc/mos6522.h" |
7092e84d | 30 | #include "hw/misc/macio/cuda.h" |
1de7afc9 | 31 | #include "qemu/timer.h" |
9c17d615 | 32 | #include "sysemu/sysemu.h" |
f348b6d1 | 33 | #include "qemu/cutils.h" |
03dd024f | 34 | #include "qemu/log.h" |
4b402e09 | 35 | #include "trace.h" |
ea026b2f | 36 | |
267002cd | 37 | /* Bits in B data register: all active low */ |
09a57347 MCA |
38 | #define TREQ 0x08 /* Transfer request (input) */ |
39 | #define TACK 0x10 /* Transfer acknowledge (output) */ | |
40 | #define TIP 0x20 /* Transfer in progress (output) */ | |
267002cd FB |
41 | |
42 | /* commands (1st byte) */ | |
09a57347 MCA |
43 | #define ADB_PACKET 0 |
44 | #define CUDA_PACKET 1 | |
45 | #define ERROR_PACKET 2 | |
46 | #define TIMER_PACKET 3 | |
47 | #define POWER_PACKET 4 | |
48 | #define MACIIC_PACKET 5 | |
49 | #define PMU_PACKET 6 | |
267002cd FB |
50 | |
51 | #define CUDA_TIMER_FREQ (4700000 / 6) | |
52 | ||
d7ce296f FB |
53 | /* CUDA returns time_t's offset from Jan 1, 1904, not 1970 */ |
54 | #define RTC_OFFSET 2082844800 | |
55 | ||
5fafdf24 | 56 | static void cuda_receive_packet_from_host(CUDAState *s, |
267002cd FB |
57 | const uint8_t *data, int len); |
58 | ||
09a57347 MCA |
59 | /* MacOS uses timer 1 for calibration on startup, so we use |
60 | * the timebase frequency and cuda_get_counter_value() with | |
61 | * cuda_get_load_time() to steer MacOS to calculate calibrate its timers | |
62 | * correctly for both TCG and KVM (see commit b981289c49 "PPC: Cuda: Use cuda | |
63 | * timer to expose tbfreq to guest" for more information) */ | |
267002cd | 64 | |
09a57347 | 65 | static uint64_t cuda_get_counter_value(MOS6522State *s, MOS6522Timer *ti) |
b981289c | 66 | { |
09a57347 MCA |
67 | MOS6522CUDAState *mcs = container_of(s, MOS6522CUDAState, parent_obj); |
68 | CUDAState *cs = mcs->cuda; | |
69 | ||
ce19480e MCA |
70 | /* Reverse of the tb calculation algorithm that Mac OS X uses on bootup */ |
71 | uint64_t tb_diff = muldiv64(qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL), | |
09a57347 | 72 | cs->tb_frequency, NANOSECONDS_PER_SECOND) - |
ce19480e MCA |
73 | ti->load_time; |
74 | ||
09a57347 | 75 | return (tb_diff * 0xBF401675E5DULL) / (cs->tb_frequency << 24); |
ce19480e MCA |
76 | } |
77 | ||
09a57347 | 78 | static uint64_t cuda_get_load_time(MOS6522State *s, MOS6522Timer *ti) |
ce19480e | 79 | { |
09a57347 MCA |
80 | MOS6522CUDAState *mcs = container_of(s, MOS6522CUDAState, parent_obj); |
81 | CUDAState *cs = mcs->cuda; | |
82 | ||
ce19480e | 83 | uint64_t load_time = muldiv64(qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL), |
09a57347 | 84 | cs->tb_frequency, NANOSECONDS_PER_SECOND); |
ce19480e | 85 | return load_time; |
b981289c AG |
86 | } |
87 | ||
cffc331a MCA |
88 | static void cuda_set_sr_int(void *opaque) |
89 | { | |
90 | CUDAState *s = opaque; | |
09a57347 MCA |
91 | MOS6522CUDAState *mcs = s->mos6522_cuda; |
92 | MOS6522State *ms = MOS6522(mcs); | |
93 | MOS6522DeviceClass *mdc = MOS6522_DEVICE_GET_CLASS(ms); | |
cffc331a | 94 | |
09a57347 | 95 | mdc->set_sr_int(ms); |
cffc331a MCA |
96 | } |
97 | ||
98 | static void cuda_delay_set_sr_int(CUDAState *s) | |
99 | { | |
09a57347 MCA |
100 | MOS6522CUDAState *mcs = s->mos6522_cuda; |
101 | MOS6522State *ms = MOS6522(mcs); | |
102 | MOS6522DeviceClass *mdc = MOS6522_DEVICE_GET_CLASS(ms); | |
cffc331a MCA |
103 | int64_t expire; |
104 | ||
09a57347 MCA |
105 | if (ms->dirb == 0xff || s->sr_delay_ns == 0) { |
106 | /* Disabled or not in Mac OS, fire the IRQ directly */ | |
107 | mdc->set_sr_int(ms); | |
cffc331a MCA |
108 | return; |
109 | } | |
110 | ||
4b402e09 | 111 | trace_cuda_delay_set_sr_int(); |
cffc331a | 112 | |
09a57347 | 113 | expire = qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) + s->sr_delay_ns; |
cffc331a MCA |
114 | timer_mod(s->sr_delay_timer, expire); |
115 | } | |
116 | ||
267002cd FB |
117 | /* NOTE: TIP and TREQ are negated */ |
118 | static void cuda_update(CUDAState *s) | |
119 | { | |
09a57347 MCA |
120 | MOS6522CUDAState *mcs = s->mos6522_cuda; |
121 | MOS6522State *ms = MOS6522(mcs); | |
819e712b FB |
122 | int packet_received, len; |
123 | ||
124 | packet_received = 0; | |
09a57347 | 125 | if (!(ms->b & TIP)) { |
819e712b | 126 | /* transfer requested from host */ |
267002cd | 127 | |
09a57347 | 128 | if (ms->acr & SR_OUT) { |
819e712b | 129 | /* data output */ |
09a57347 | 130 | if ((ms->b & (TACK | TIP)) != (s->last_b & (TACK | TIP))) { |
819e712b | 131 | if (s->data_out_index < sizeof(s->data_out)) { |
4b402e09 | 132 | trace_cuda_data_send(ms->sr); |
09a57347 | 133 | s->data_out[s->data_out_index++] = ms->sr; |
cffc331a | 134 | cuda_delay_set_sr_int(s); |
819e712b FB |
135 | } |
136 | } | |
137 | } else { | |
138 | if (s->data_in_index < s->data_in_size) { | |
139 | /* data input */ | |
09a57347 MCA |
140 | if ((ms->b & (TACK | TIP)) != (s->last_b & (TACK | TIP))) { |
141 | ms->sr = s->data_in[s->data_in_index++]; | |
4b402e09 | 142 | trace_cuda_data_recv(ms->sr); |
819e712b FB |
143 | /* indicate end of transfer */ |
144 | if (s->data_in_index >= s->data_in_size) { | |
09a57347 | 145 | ms->b = (ms->b | TREQ); |
819e712b | 146 | } |
cffc331a | 147 | cuda_delay_set_sr_int(s); |
819e712b | 148 | } |
267002cd | 149 | } |
819e712b FB |
150 | } |
151 | } else { | |
152 | /* no transfer requested: handle sync case */ | |
09a57347 | 153 | if ((s->last_b & TIP) && (ms->b & TACK) != (s->last_b & TACK)) { |
819e712b | 154 | /* update TREQ state each time TACK change state */ |
09a57347 MCA |
155 | if (ms->b & TACK) { |
156 | ms->b = (ms->b | TREQ); | |
157 | } else { | |
158 | ms->b = (ms->b & ~TREQ); | |
159 | } | |
cffc331a | 160 | cuda_delay_set_sr_int(s); |
819e712b FB |
161 | } else { |
162 | if (!(s->last_b & TIP)) { | |
e91c8a77 | 163 | /* handle end of host to cuda transfer */ |
819e712b | 164 | packet_received = (s->data_out_index > 0); |
e91c8a77 | 165 | /* always an IRQ at the end of transfer */ |
cffc331a | 166 | cuda_delay_set_sr_int(s); |
819e712b FB |
167 | } |
168 | /* signal if there is data to read */ | |
169 | if (s->data_in_index < s->data_in_size) { | |
09a57347 | 170 | ms->b = (ms->b & ~TREQ); |
819e712b | 171 | } |
267002cd FB |
172 | } |
173 | } | |
174 | ||
09a57347 MCA |
175 | s->last_acr = ms->acr; |
176 | s->last_b = ms->b; | |
819e712b FB |
177 | |
178 | /* NOTE: cuda_receive_packet_from_host() can call cuda_update() | |
179 | recursively */ | |
180 | if (packet_received) { | |
181 | len = s->data_out_index; | |
182 | s->data_out_index = 0; | |
183 | cuda_receive_packet_from_host(s, s->data_out, len); | |
184 | } | |
267002cd FB |
185 | } |
186 | ||
5fafdf24 | 187 | static void cuda_send_packet_to_host(CUDAState *s, |
267002cd FB |
188 | const uint8_t *data, int len) |
189 | { | |
4b402e09 MCA |
190 | int i; |
191 | ||
192 | trace_cuda_packet_send(len); | |
193 | for (i = 0; i < len; i++) { | |
194 | trace_cuda_packet_send_data(i, data[i]); | |
819e712b | 195 | } |
4b402e09 | 196 | |
267002cd FB |
197 | memcpy(s->data_in, data, len); |
198 | s->data_in_size = len; | |
199 | s->data_in_index = 0; | |
200 | cuda_update(s); | |
cffc331a | 201 | cuda_delay_set_sr_int(s); |
267002cd FB |
202 | } |
203 | ||
7db4eea6 | 204 | static void cuda_adb_poll(void *opaque) |
e2733d20 FB |
205 | { |
206 | CUDAState *s = opaque; | |
207 | uint8_t obuf[ADB_MAX_OUT_LEN + 2]; | |
208 | int olen; | |
209 | ||
216c906e | 210 | olen = adb_poll(&s->adb_bus, obuf + 2, s->adb_poll_mask); |
e2733d20 FB |
211 | if (olen > 0) { |
212 | obuf[0] = ADB_PACKET; | |
213 | obuf[1] = 0x40; /* polled data */ | |
214 | cuda_send_packet_to_host(s, obuf, olen + 2); | |
215 | } | |
09a57347 MCA |
216 | timer_mod(s->adb_poll_timer, qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) + |
217 | (NANOSECONDS_PER_SECOND / (1000 / s->autopoll_rate_ms))); | |
e2733d20 FB |
218 | } |
219 | ||
d20efaeb HP |
220 | /* description of commands */ |
221 | typedef struct CudaCommand { | |
222 | uint8_t command; | |
223 | const char *name; | |
224 | bool (*handler)(CUDAState *s, | |
225 | const uint8_t *in_args, int in_len, | |
226 | uint8_t *out_args, int *out_len); | |
227 | } CudaCommand; | |
228 | ||
1cdab104 HP |
229 | static bool cuda_cmd_autopoll(CUDAState *s, |
230 | const uint8_t *in_data, int in_len, | |
231 | uint8_t *out_data, int *out_len) | |
232 | { | |
233 | int autopoll; | |
234 | ||
235 | if (in_len != 1) { | |
236 | return false; | |
237 | } | |
238 | ||
239 | autopoll = (in_data[0] != 0); | |
240 | if (autopoll != s->autopoll) { | |
241 | s->autopoll = autopoll; | |
242 | if (autopoll) { | |
243 | timer_mod(s->adb_poll_timer, | |
244 | qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) + | |
73bcb24d | 245 | (NANOSECONDS_PER_SECOND / (1000 / s->autopoll_rate_ms))); |
1cdab104 HP |
246 | } else { |
247 | timer_del(s->adb_poll_timer); | |
248 | } | |
249 | } | |
250 | return true; | |
251 | } | |
252 | ||
374312e7 HP |
253 | static bool cuda_cmd_set_autorate(CUDAState *s, |
254 | const uint8_t *in_data, int in_len, | |
255 | uint8_t *out_data, int *out_len) | |
256 | { | |
257 | if (in_len != 1) { | |
258 | return false; | |
259 | } | |
260 | ||
261 | /* we don't want a period of 0 ms */ | |
262 | /* FIXME: check what real hardware does */ | |
263 | if (in_data[0] == 0) { | |
264 | return false; | |
265 | } | |
266 | ||
267 | s->autopoll_rate_ms = in_data[0]; | |
268 | if (s->autopoll) { | |
269 | timer_mod(s->adb_poll_timer, | |
270 | qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) + | |
73bcb24d | 271 | (NANOSECONDS_PER_SECOND / (1000 / s->autopoll_rate_ms))); |
374312e7 HP |
272 | } |
273 | return true; | |
274 | } | |
275 | ||
216c906e HP |
276 | static bool cuda_cmd_set_device_list(CUDAState *s, |
277 | const uint8_t *in_data, int in_len, | |
278 | uint8_t *out_data, int *out_len) | |
279 | { | |
280 | if (in_len != 2) { | |
281 | return false; | |
282 | } | |
283 | ||
284 | s->adb_poll_mask = (((uint16_t)in_data[0]) << 8) | in_data[1]; | |
285 | return true; | |
286 | } | |
287 | ||
017da0b5 HP |
288 | static bool cuda_cmd_powerdown(CUDAState *s, |
289 | const uint8_t *in_data, int in_len, | |
290 | uint8_t *out_data, int *out_len) | |
291 | { | |
292 | if (in_len != 0) { | |
293 | return false; | |
294 | } | |
295 | ||
cf83f140 | 296 | qemu_system_shutdown_request(SHUTDOWN_CAUSE_GUEST_SHUTDOWN); |
017da0b5 HP |
297 | return true; |
298 | } | |
299 | ||
54e89444 HP |
300 | static bool cuda_cmd_reset_system(CUDAState *s, |
301 | const uint8_t *in_data, int in_len, | |
302 | uint8_t *out_data, int *out_len) | |
303 | { | |
304 | if (in_len != 0) { | |
305 | return false; | |
306 | } | |
307 | ||
cf83f140 | 308 | qemu_system_reset_request(SHUTDOWN_CAUSE_GUEST_RESET); |
54e89444 HP |
309 | return true; |
310 | } | |
311 | ||
f5b94112 HP |
312 | static bool cuda_cmd_set_file_server_flag(CUDAState *s, |
313 | const uint8_t *in_data, int in_len, | |
314 | uint8_t *out_data, int *out_len) | |
315 | { | |
316 | if (in_len != 1) { | |
317 | return false; | |
318 | } | |
319 | ||
320 | qemu_log_mask(LOG_UNIMP, | |
321 | "CUDA: unimplemented command FILE_SERVER_FLAG %d\n", | |
322 | in_data[0]); | |
323 | return true; | |
324 | } | |
325 | ||
15b7b09b HP |
326 | static bool cuda_cmd_set_power_message(CUDAState *s, |
327 | const uint8_t *in_data, int in_len, | |
328 | uint8_t *out_data, int *out_len) | |
329 | { | |
330 | if (in_len != 1) { | |
331 | return false; | |
332 | } | |
333 | ||
334 | qemu_log_mask(LOG_UNIMP, | |
335 | "CUDA: unimplemented command SET_POWER_MESSAGE %d\n", | |
336 | in_data[0]); | |
337 | return true; | |
338 | } | |
339 | ||
547a4d19 HP |
340 | static bool cuda_cmd_get_time(CUDAState *s, |
341 | const uint8_t *in_data, int in_len, | |
342 | uint8_t *out_data, int *out_len) | |
343 | { | |
344 | uint32_t ti; | |
345 | ||
346 | if (in_len != 0) { | |
347 | return false; | |
348 | } | |
349 | ||
350 | ti = s->tick_offset + (qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) | |
73bcb24d | 351 | / NANOSECONDS_PER_SECOND); |
547a4d19 HP |
352 | out_data[0] = ti >> 24; |
353 | out_data[1] = ti >> 16; | |
354 | out_data[2] = ti >> 8; | |
355 | out_data[3] = ti; | |
356 | *out_len = 4; | |
357 | return true; | |
358 | } | |
359 | ||
e6473178 HP |
360 | static bool cuda_cmd_set_time(CUDAState *s, |
361 | const uint8_t *in_data, int in_len, | |
362 | uint8_t *out_data, int *out_len) | |
363 | { | |
364 | uint32_t ti; | |
365 | ||
366 | if (in_len != 4) { | |
367 | return false; | |
368 | } | |
369 | ||
ed3d807b AJ |
370 | ti = (((uint32_t)in_data[0]) << 24) + (((uint32_t)in_data[1]) << 16) |
371 | + (((uint32_t)in_data[2]) << 8) + in_data[3]; | |
e6473178 | 372 | s->tick_offset = ti - (qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) |
73bcb24d | 373 | / NANOSECONDS_PER_SECOND); |
e6473178 HP |
374 | return true; |
375 | } | |
376 | ||
d20efaeb | 377 | static const CudaCommand handlers[] = { |
1cdab104 | 378 | { CUDA_AUTOPOLL, "AUTOPOLL", cuda_cmd_autopoll }, |
374312e7 | 379 | { CUDA_SET_AUTO_RATE, "SET_AUTO_RATE", cuda_cmd_set_autorate }, |
216c906e | 380 | { CUDA_SET_DEVICE_LIST, "SET_DEVICE_LIST", cuda_cmd_set_device_list }, |
017da0b5 | 381 | { CUDA_POWERDOWN, "POWERDOWN", cuda_cmd_powerdown }, |
54e89444 | 382 | { CUDA_RESET_SYSTEM, "RESET_SYSTEM", cuda_cmd_reset_system }, |
f5b94112 HP |
383 | { CUDA_FILE_SERVER_FLAG, "FILE_SERVER_FLAG", |
384 | cuda_cmd_set_file_server_flag }, | |
15b7b09b HP |
385 | { CUDA_SET_POWER_MESSAGES, "SET_POWER_MESSAGES", |
386 | cuda_cmd_set_power_message }, | |
547a4d19 | 387 | { CUDA_GET_TIME, "GET_TIME", cuda_cmd_get_time }, |
e6473178 | 388 | { CUDA_SET_TIME, "SET_TIME", cuda_cmd_set_time }, |
d20efaeb HP |
389 | }; |
390 | ||
5fafdf24 | 391 | static void cuda_receive_packet(CUDAState *s, |
267002cd FB |
392 | const uint8_t *data, int len) |
393 | { | |
4202e63c | 394 | uint8_t obuf[16] = { CUDA_PACKET, 0, data[0] }; |
d20efaeb | 395 | int i, out_len = 0; |
267002cd | 396 | |
d20efaeb HP |
397 | for (i = 0; i < ARRAY_SIZE(handlers); i++) { |
398 | const CudaCommand *desc = &handlers[i]; | |
399 | if (desc->command == data[0]) { | |
4b402e09 | 400 | trace_cuda_receive_packet_cmd(desc->name); |
d20efaeb HP |
401 | out_len = 0; |
402 | if (desc->handler(s, data + 1, len - 1, obuf + 3, &out_len)) { | |
403 | cuda_send_packet_to_host(s, obuf, 3 + out_len); | |
404 | } else { | |
405 | qemu_log_mask(LOG_GUEST_ERROR, | |
406 | "CUDA: %s: wrong parameters %d\n", | |
407 | desc->name, len); | |
408 | obuf[0] = ERROR_PACKET; | |
409 | obuf[1] = 0x5; /* bad parameters */ | |
410 | obuf[2] = CUDA_PACKET; | |
411 | obuf[3] = data[0]; | |
412 | cuda_send_packet_to_host(s, obuf, 4); | |
413 | } | |
414 | return; | |
415 | } | |
416 | } | |
417 | ||
0e8176e8 HP |
418 | qemu_log_mask(LOG_GUEST_ERROR, "CUDA: unknown command 0x%02x\n", data[0]); |
419 | obuf[0] = ERROR_PACKET; | |
420 | obuf[1] = 0x2; /* unknown command */ | |
421 | obuf[2] = CUDA_PACKET; | |
422 | obuf[3] = data[0]; | |
423 | cuda_send_packet_to_host(s, obuf, 4); | |
267002cd FB |
424 | } |
425 | ||
5fafdf24 | 426 | static void cuda_receive_packet_from_host(CUDAState *s, |
267002cd FB |
427 | const uint8_t *data, int len) |
428 | { | |
4b402e09 MCA |
429 | int i; |
430 | ||
431 | trace_cuda_packet_receive(len); | |
432 | for (i = 0; i < len; i++) { | |
433 | trace_cuda_packet_receive_data(i, data[i]); | |
819e712b | 434 | } |
4b402e09 | 435 | |
267002cd FB |
436 | switch(data[0]) { |
437 | case ADB_PACKET: | |
e2733d20 | 438 | { |
6729aa40 | 439 | uint8_t obuf[ADB_MAX_OUT_LEN + 3]; |
e2733d20 | 440 | int olen; |
293c867d | 441 | olen = adb_request(&s->adb_bus, obuf + 2, data + 1, len - 1); |
38f0b147 | 442 | if (olen > 0) { |
e2733d20 FB |
443 | obuf[0] = ADB_PACKET; |
444 | obuf[1] = 0x00; | |
6729aa40 | 445 | cuda_send_packet_to_host(s, obuf, olen + 2); |
e2733d20 | 446 | } else { |
38f0b147 | 447 | /* error */ |
e2733d20 | 448 | obuf[0] = ADB_PACKET; |
38f0b147 | 449 | obuf[1] = -olen; |
6729aa40 | 450 | obuf[2] = data[1]; |
38f0b147 | 451 | olen = 0; |
6729aa40 | 452 | cuda_send_packet_to_host(s, obuf, olen + 3); |
e2733d20 | 453 | } |
e2733d20 | 454 | } |
267002cd FB |
455 | break; |
456 | case CUDA_PACKET: | |
457 | cuda_receive_packet(s, data + 1, len - 1); | |
458 | break; | |
459 | } | |
460 | } | |
461 | ||
09a57347 MCA |
462 | static uint64_t mos6522_cuda_read(void *opaque, hwaddr addr, unsigned size) |
463 | { | |
464 | CUDAState *s = opaque; | |
465 | MOS6522CUDAState *mcs = s->mos6522_cuda; | |
466 | MOS6522State *ms = MOS6522(mcs); | |
267002cd | 467 | |
09a57347 MCA |
468 | addr = (addr >> 9) & 0xf; |
469 | return mos6522_read(ms, addr, size); | |
470 | } | |
471 | ||
472 | static void mos6522_cuda_write(void *opaque, hwaddr addr, uint64_t val, | |
473 | unsigned size) | |
9b64997f | 474 | { |
09a57347 MCA |
475 | CUDAState *s = opaque; |
476 | MOS6522CUDAState *mcs = s->mos6522_cuda; | |
477 | MOS6522State *ms = MOS6522(mcs); | |
9b64997f | 478 | |
09a57347 MCA |
479 | addr = (addr >> 9) & 0xf; |
480 | mos6522_write(ms, addr, val, size); | |
9b64997f BS |
481 | } |
482 | ||
09a57347 MCA |
483 | static const MemoryRegionOps mos6522_cuda_ops = { |
484 | .read = mos6522_cuda_read, | |
485 | .write = mos6522_cuda_write, | |
486 | .endianness = DEVICE_BIG_ENDIAN, | |
487 | .valid = { | |
488 | .min_access_size = 1, | |
489 | .max_access_size = 1, | |
490 | }, | |
c0a93a9e | 491 | }; |
9b64997f | 492 | |
c0a93a9e JQ |
493 | static const VMStateDescription vmstate_cuda = { |
494 | .name = "cuda", | |
374312e7 HP |
495 | .version_id = 4, |
496 | .minimum_version_id = 4, | |
35d08458 | 497 | .fields = (VMStateField[]) { |
ff57eae5 | 498 | VMSTATE_UINT8(last_b, CUDAState), |
ff57eae5 | 499 | VMSTATE_UINT8(last_acr, CUDAState), |
c0a93a9e JQ |
500 | VMSTATE_INT32(data_in_size, CUDAState), |
501 | VMSTATE_INT32(data_in_index, CUDAState), | |
502 | VMSTATE_INT32(data_out_index, CUDAState), | |
503 | VMSTATE_UINT8(autopoll, CUDAState), | |
374312e7 | 504 | VMSTATE_UINT8(autopoll_rate_ms, CUDAState), |
216c906e | 505 | VMSTATE_UINT16(adb_poll_mask, CUDAState), |
c0a93a9e JQ |
506 | VMSTATE_BUFFER(data_in, CUDAState), |
507 | VMSTATE_BUFFER(data_out, CUDAState), | |
508 | VMSTATE_UINT32(tick_offset, CUDAState), | |
6cb577dd | 509 | VMSTATE_TIMER_PTR(adb_poll_timer, CUDAState), |
ff57eae5 | 510 | VMSTATE_TIMER_PTR(sr_delay_timer, CUDAState), |
c0a93a9e JQ |
511 | VMSTATE_END_OF_LIST() |
512 | } | |
513 | }; | |
9b64997f | 514 | |
45fa67fb | 515 | static void cuda_reset(DeviceState *dev) |
6e6b7363 | 516 | { |
45fa67fb | 517 | CUDAState *s = CUDA(dev); |
6e6b7363 | 518 | |
6e6b7363 BS |
519 | s->data_in_size = 0; |
520 | s->data_in_index = 0; | |
521 | s->data_out_index = 0; | |
522 | s->autopoll = 0; | |
6e6b7363 BS |
523 | } |
524 | ||
09a57347 | 525 | static void cuda_realize(DeviceState *dev, Error **errp) |
267002cd | 526 | { |
45fa67fb | 527 | CUDAState *s = CUDA(dev); |
09a57347 MCA |
528 | SysBusDevice *sbd; |
529 | MOS6522State *ms; | |
530 | DeviceState *d; | |
5703c174 | 531 | struct tm tm; |
819e712b | 532 | |
09a57347 MCA |
533 | d = qdev_create(NULL, TYPE_MOS6522_CUDA); |
534 | object_property_set_link(OBJECT(d), OBJECT(s), "cuda", errp); | |
535 | qdev_init_nofail(d); | |
536 | s->mos6522_cuda = MOS6522_CUDA(d); | |
537 | ||
538 | /* Pass IRQ from 6522 */ | |
539 | ms = MOS6522(d); | |
540 | sbd = SYS_BUS_DEVICE(s); | |
541 | sysbus_pass_irq(sbd, SYS_BUS_DEVICE(ms)); | |
61271e5c | 542 | |
9c554c1c AJ |
543 | qemu_get_timedate(&tm, 0); |
544 | s->tick_offset = (uint32_t)mktimegm(&tm) + RTC_OFFSET; | |
5703c174 | 545 | |
09a57347 MCA |
546 | s->sr_delay_timer = timer_new_ns(QEMU_CLOCK_VIRTUAL, cuda_set_sr_int, s); |
547 | s->sr_delay_ns = 300 * SCALE_US; | |
548 | ||
bc72ad67 | 549 | s->adb_poll_timer = timer_new_ns(QEMU_CLOCK_VIRTUAL, cuda_adb_poll, s); |
216c906e | 550 | s->adb_poll_mask = 0xffff; |
09a57347 | 551 | s->autopoll_rate_ms = 20; |
45fa67fb AF |
552 | } |
553 | ||
09a57347 | 554 | static void cuda_init(Object *obj) |
45fa67fb | 555 | { |
45fa67fb | 556 | CUDAState *s = CUDA(obj); |
09a57347 | 557 | SysBusDevice *sbd = SYS_BUS_DEVICE(obj); |
45fa67fb | 558 | |
09a57347 MCA |
559 | memory_region_init_io(&s->mem, obj, &mos6522_cuda_ops, s, "cuda", 0x2000); |
560 | sysbus_init_mmio(sbd, &s->mem); | |
84ede329 | 561 | |
fb17dfe0 AF |
562 | qbus_create_inplace(&s->adb_bus, sizeof(s->adb_bus), TYPE_ADB_BUS, |
563 | DEVICE(obj), "adb.0"); | |
45fa67fb AF |
564 | } |
565 | ||
b981289c | 566 | static Property cuda_properties[] = { |
27c5cee1 | 567 | DEFINE_PROP_UINT64("timebase-frequency", CUDAState, tb_frequency, 0), |
b981289c AG |
568 | DEFINE_PROP_END_OF_LIST() |
569 | }; | |
570 | ||
45fa67fb AF |
571 | static void cuda_class_init(ObjectClass *oc, void *data) |
572 | { | |
573 | DeviceClass *dc = DEVICE_CLASS(oc); | |
ea0a7eb4 | 574 | |
09a57347 | 575 | dc->realize = cuda_realize; |
45fa67fb AF |
576 | dc->reset = cuda_reset; |
577 | dc->vmsd = &vmstate_cuda; | |
b981289c | 578 | dc->props = cuda_properties; |
599d7326 | 579 | set_bit(DEVICE_CATEGORY_BRIDGE, dc->categories); |
267002cd | 580 | } |
45fa67fb AF |
581 | |
582 | static const TypeInfo cuda_type_info = { | |
583 | .name = TYPE_CUDA, | |
584 | .parent = TYPE_SYS_BUS_DEVICE, | |
585 | .instance_size = sizeof(CUDAState), | |
09a57347 | 586 | .instance_init = cuda_init, |
45fa67fb AF |
587 | .class_init = cuda_class_init, |
588 | }; | |
589 | ||
09a57347 MCA |
590 | static void mos6522_cuda_portB_write(MOS6522State *s) |
591 | { | |
592 | MOS6522CUDAState *mcs = container_of(s, MOS6522CUDAState, parent_obj); | |
593 | ||
594 | cuda_update(mcs->cuda); | |
595 | } | |
596 | ||
597 | static void mos6522_cuda_realize(DeviceState *dev, Error **errp) | |
598 | { | |
599 | MOS6522State *ms = MOS6522(dev); | |
600 | MOS6522DeviceClass *mdc = MOS6522_DEVICE_GET_CLASS(ms); | |
601 | ||
602 | mdc->parent_realize(dev, errp); | |
603 | ||
604 | ms->timers[0].frequency = CUDA_TIMER_FREQ; | |
605 | ms->timers[1].frequency = (SCALE_US * 6000) / 4700; | |
606 | } | |
607 | ||
608 | static void mos6522_cuda_init(Object *obj) | |
609 | { | |
610 | MOS6522CUDAState *s = MOS6522_CUDA(obj); | |
611 | ||
612 | object_property_add_link(obj, "cuda", TYPE_CUDA, | |
613 | (Object **) &s->cuda, | |
614 | qdev_prop_allow_set_link_before_realize, | |
615 | 0, NULL); | |
616 | } | |
617 | ||
618 | static void mos6522_cuda_class_init(ObjectClass *oc, void *data) | |
619 | { | |
620 | DeviceClass *dc = DEVICE_CLASS(oc); | |
621 | MOS6522DeviceClass *mdc = MOS6522_DEVICE_CLASS(oc); | |
622 | ||
623 | dc->realize = mos6522_cuda_realize; | |
624 | mdc->portB_write = mos6522_cuda_portB_write; | |
625 | mdc->get_timer1_counter_value = cuda_get_counter_value; | |
626 | mdc->get_timer2_counter_value = cuda_get_counter_value; | |
627 | mdc->get_timer1_load_time = cuda_get_load_time; | |
628 | mdc->get_timer2_load_time = cuda_get_load_time; | |
629 | } | |
630 | ||
631 | static const TypeInfo mos6522_cuda_type_info = { | |
632 | .name = TYPE_MOS6522_CUDA, | |
633 | .parent = TYPE_MOS6522, | |
634 | .instance_size = sizeof(MOS6522CUDAState), | |
635 | .instance_init = mos6522_cuda_init, | |
636 | .class_init = mos6522_cuda_class_init, | |
637 | }; | |
638 | ||
45fa67fb AF |
639 | static void cuda_register_types(void) |
640 | { | |
09a57347 | 641 | type_register_static(&mos6522_cuda_type_info); |
45fa67fb AF |
642 | type_register_static(&cuda_type_info); |
643 | } | |
644 | ||
645 | type_init(cuda_register_types) |