]> Git Repo - qemu.git/blame - include/hw/pci-host/spapr.h
spapr_pci: Define SPAPR_MAX_PHBS in hw/pci-host/spapr.h
[qemu.git] / include / hw / pci-host / spapr.h
CommitLineData
3384f95c
DG
1/*
2 * QEMU SPAPR PCI BUS definitions
3 *
4 * Copyright (c) 2011 Alexey Kardashevskiy <[email protected]>
5 *
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
10 *
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
15 *
16 * You should have received a copy of the GNU Lesser General Public
17 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
18 */
3384f95c 19
121d0712
MA
20#ifndef PCI_HOST_SPAPR_H
21#define PCI_HOST_SPAPR_H
3384f95c 22
20668fde 23#include "hw/ppc/spapr.h"
a2cb15b0
MT
24#include "hw/pci/pci.h"
25#include "hw/pci/pci_host.h"
0d09e41a 26#include "hw/ppc/xics.h"
3384f95c 27
8c9f64df
AF
28#define TYPE_SPAPR_PCI_HOST_BRIDGE "spapr-pci-host-bridge"
29
30#define SPAPR_PCI_HOST_BRIDGE(obj) \
31 OBJECT_CHECK(sPAPRPHBState, (obj), TYPE_SPAPR_PCI_HOST_BRIDGE)
32
ae4de14c
AK
33#define SPAPR_PCI_DMA_MAX_WINDOWS 2
34
da6ccee4
AK
35typedef struct sPAPRPHBState sPAPRPHBState;
36
9a321e92
AK
37typedef struct spapr_pci_msi {
38 uint32_t first_irq;
39 uint32_t num;
40} spapr_pci_msi;
41
42typedef struct spapr_pci_msi_mig {
43 uint32_t key;
44 spapr_pci_msi value;
45} spapr_pci_msi_mig;
46
da6ccee4 47struct sPAPRPHBState {
67c332fd 48 PCIHostState parent_obj;
3384f95c 49
3e4ac968 50 uint32_t index;
3384f95c 51 uint64_t buid;
298a9710 52 char *dtbusname;
7619c7b0 53 bool dr_enabled;
3384f95c
DG
54
55 MemoryRegion memspace, iospace;
daa23699
DG
56 hwaddr mem_win_addr, mem_win_size, mem64_win_addr, mem64_win_size;
57 uint64_t mem64_win_pciaddr;
58 hwaddr io_win_addr, io_win_size;
59 MemoryRegion mem32window, mem64window, iowindow, msiwindow;
0ee2c058 60
ae4de14c 61 uint32_t dma_liobn[SPAPR_PCI_DMA_MAX_WINDOWS];
f93caaac 62 hwaddr dma_win_addr, dma_win_size;
e00387d5 63 AddressSpace iommu_as;
cca7fad5 64 MemoryRegion iommu_root;
3384f95c 65
1112cf94 66 struct spapr_pci_lsi {
a307d594 67 uint32_t irq;
7fb0bd34 68 } lsi_table[PCI_NUM_PINS];
3384f95c 69
9a321e92
AK
70 GHashTable *msi;
71 /* Temporary cache for migration purposes */
72 int32_t msi_devs_num;
73 spapr_pci_msi_mig *msi_devs;
0ee2c058 74
3384f95c 75 QLIST_ENTRY(sPAPRPHBState) list;
ae4de14c
AK
76
77 bool ddw_enabled;
78 uint64_t page_size_mask;
79 uint64_t dma64_win_addr;
4814401f
AK
80
81 uint32_t numa_node;
5c4537bd 82
82516263
DG
83 bool pcie_ecs; /* Allow access to PCIe extended config space? */
84
5c4537bd
DG
85 /* Fields for migration compatibility hacks */
86 bool pre_2_8_migration;
87 uint32_t mig_liobn;
88 hwaddr mig_mem_win_addr, mig_mem_win_size;
89 hwaddr mig_io_win_addr, mig_io_win_size;
da6ccee4 90};
3384f95c 91
b194df47 92#define SPAPR_PCI_MEM_WIN_BUS_OFFSET 0x80000000ULL
daa23699
DG
93#define SPAPR_PCI_MEM32_WIN_SIZE \
94 ((1ULL << 32) - SPAPR_PCI_MEM_WIN_BUS_OFFSET)
357d1e3b 95#define SPAPR_PCI_MEM64_WIN_SIZE 0x10000000000ULL /* 1 TiB */
b194df47 96
1da85c2a 97/* All PCI outbound windows will be within this range */
357d1e3b
DG
98#define SPAPR_PCI_BASE (1ULL << 45) /* 32 TiB */
99#define SPAPR_PCI_LIMIT (1ULL << 46) /* 64 TiB */
100
1da85c2a
GK
101#define SPAPR_MAX_PHBS ((SPAPR_PCI_LIMIT - SPAPR_PCI_BASE) / \
102 SPAPR_PCI_MEM64_WIN_SIZE - 1)
103
357d1e3b 104#define SPAPR_PCI_2_7_MMIO_WIN_SIZE 0xf80000000
caae58cb 105#define SPAPR_PCI_IO_WIN_SIZE 0x10000
f1c2dc7c
AK
106
107#define SPAPR_PCI_MSI_WINDOW 0x40000000000ULL
caae58cb 108
a307d594
AK
109static inline qemu_irq spapr_phb_lsi_qirq(struct sPAPRPHBState *phb, int pin)
110{
28e02042
DG
111 sPAPRMachineState *spapr = SPAPR_MACHINE(qdev_get_machine());
112
77183755 113 return spapr_qirq(spapr, phb->lsi_table[pin].irq);
a307d594
AK
114}
115
0976efd5
CLG
116int spapr_populate_pci_dt(sPAPRPHBState *phb, uint32_t xics_phandle, void *fdt,
117 uint32_t nr_msis);
3384f95c 118
fa28f71b
AK
119void spapr_pci_rtas_init(void);
120
28e02042
DG
121sPAPRPHBState *spapr_pci_find_phb(sPAPRMachineState *spapr, uint64_t buid);
122PCIDevice *spapr_pci_find_dev(sPAPRMachineState *spapr, uint64_t buid,
46c5874e
AK
123 uint32_t config_addr);
124
31834723
DHB
125/* PCI release callback. */
126void spapr_phb_remove_pci_device_cb(DeviceState *dev);
127
fbb4e983
DG
128/* VFIO EEH hooks */
129#ifdef CONFIG_LINUX
c1fa017c 130bool spapr_phb_eeh_available(sPAPRPHBState *sphb);
fbb4e983
DG
131int spapr_phb_vfio_eeh_set_option(sPAPRPHBState *sphb,
132 unsigned int addr, int option);
133int spapr_phb_vfio_eeh_get_state(sPAPRPHBState *sphb, int *state);
134int spapr_phb_vfio_eeh_reset(sPAPRPHBState *sphb, int option);
135int spapr_phb_vfio_eeh_configure(sPAPRPHBState *sphb);
136void spapr_phb_vfio_reset(DeviceState *qdev);
137#else
c1fa017c
DG
138static inline bool spapr_phb_eeh_available(sPAPRPHBState *sphb)
139{
140 return false;
141}
fbb4e983
DG
142static inline int spapr_phb_vfio_eeh_set_option(sPAPRPHBState *sphb,
143 unsigned int addr, int option)
144{
145 return RTAS_OUT_HW_ERROR;
146}
147static inline int spapr_phb_vfio_eeh_get_state(sPAPRPHBState *sphb,
148 int *state)
149{
150 return RTAS_OUT_HW_ERROR;
151}
152static inline int spapr_phb_vfio_eeh_reset(sPAPRPHBState *sphb, int option)
153{
154 return RTAS_OUT_HW_ERROR;
155}
156static inline int spapr_phb_vfio_eeh_configure(sPAPRPHBState *sphb)
157{
158 return RTAS_OUT_HW_ERROR;
159}
160static inline void spapr_phb_vfio_reset(DeviceState *qdev)
161{
162}
163#endif
164
b3162f22
AK
165void spapr_phb_dma_reset(sPAPRPHBState *sphb);
166
121d0712 167#endif /* PCI_HOST_SPAPR_H */
This page took 0.598029 seconds and 4 git commands to generate.