]> Git Repo - qemu.git/blame - hw/display/vga-pci.c
Merge remote-tracking branch 'remotes/mjt/tags/trivial-patches-fetch' into staging
[qemu.git] / hw / display / vga-pci.c
CommitLineData
47d37dd9
JQ
1/*
2 * QEMU PCI VGA Emulator.
3 *
cc228248
GH
4 * see docs/specs/standard-vga.txt for virtual hardware specs.
5 *
47d37dd9
JQ
6 * Copyright (c) 2003 Fabrice Bellard
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a copy
9 * of this software and associated documentation files (the "Software"), to deal
10 * in the Software without restriction, including without limitation the rights
11 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
12 * copies of the Software, and to permit persons to whom the Software is
13 * furnished to do so, subject to the following conditions:
14 *
15 * The above copyright notice and this permission notice shall be included in
16 * all copies or substantial portions of the Software.
17 *
18 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
19 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
20 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
21 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
22 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
23 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
24 * THE SOFTWARE.
25 */
47df5154 26#include "qemu/osdep.h"
83c9f4ca 27#include "hw/hw.h"
28ecbaee 28#include "ui/console.h"
83c9f4ca 29#include "hw/pci/pci.h"
47b43a1f 30#include "vga_int.h"
28ecbaee 31#include "ui/pixel_ops.h"
1de7afc9 32#include "qemu/timer.h"
83c9f4ca 33#include "hw/loader.h"
47d37dd9 34
803ff052
GH
35#define PCI_VGA_IOPORT_OFFSET 0x400
36#define PCI_VGA_IOPORT_SIZE (0x3e0 - 0x3c0)
37#define PCI_VGA_BOCHS_OFFSET 0x500
38#define PCI_VGA_BOCHS_SIZE (0x0b * 2)
b5682aa4
GH
39#define PCI_VGA_QEXT_OFFSET 0x600
40#define PCI_VGA_QEXT_SIZE (2 * 4)
803ff052
GH
41#define PCI_VGA_MMIO_SIZE 0x1000
42
b5682aa4
GH
43#define PCI_VGA_QEXT_REG_SIZE (0 * 4)
44#define PCI_VGA_QEXT_REG_BYTEORDER (1 * 4)
45#define PCI_VGA_QEXT_LITTLE_ENDIAN 0x1e1e1e1e
46#define PCI_VGA_QEXT_BIG_ENDIAN 0xbebebebe
47
803ff052
GH
48enum vga_pci_flags {
49 PCI_VGA_FLAG_ENABLE_MMIO = 1,
b5682aa4 50 PCI_VGA_FLAG_ENABLE_QEXT = 2,
803ff052
GH
51};
52
47d37dd9
JQ
53typedef struct PCIVGAState {
54 PCIDevice dev;
55 VGACommonState vga;
803ff052
GH
56 uint32_t flags;
57 MemoryRegion mmio;
220869e1 58 MemoryRegion mrs[3];
47d37dd9
JQ
59} PCIVGAState;
60
176c324f
GA
61#define TYPE_PCI_VGA "pci-vga"
62#define PCI_VGA(obj) OBJECT_CHECK(PCIVGAState, (obj), TYPE_PCI_VGA)
63
a4f9631c
JQ
64static const VMStateDescription vmstate_vga_pci = {
65 .name = "vga",
66 .version_id = 2,
67 .minimum_version_id = 2,
d49805ae 68 .fields = (VMStateField[]) {
a4f9631c
JQ
69 VMSTATE_PCI_DEVICE(dev, PCIVGAState),
70 VMSTATE_STRUCT(vga, PCIVGAState, 0, vmstate_vga_common, VGACommonState),
71 VMSTATE_END_OF_LIST()
47d37dd9 72 }
a4f9631c 73};
47d37dd9 74
a8170e5e 75static uint64_t pci_vga_ioport_read(void *ptr, hwaddr addr,
803ff052
GH
76 unsigned size)
77{
cf45ec6a 78 VGACommonState *s = ptr;
803ff052
GH
79 uint64_t ret = 0;
80
81 switch (size) {
82 case 1:
cf45ec6a 83 ret = vga_ioport_read(s, addr + 0x3c0);
803ff052
GH
84 break;
85 case 2:
cf45ec6a
GH
86 ret = vga_ioport_read(s, addr + 0x3c0);
87 ret |= vga_ioport_read(s, addr + 0x3c1) << 8;
803ff052
GH
88 break;
89 }
90 return ret;
91}
92
a8170e5e 93static void pci_vga_ioport_write(void *ptr, hwaddr addr,
803ff052
GH
94 uint64_t val, unsigned size)
95{
cf45ec6a 96 VGACommonState *s = ptr;
c96c53b5 97
803ff052
GH
98 switch (size) {
99 case 1:
cf45ec6a 100 vga_ioport_write(s, addr + 0x3c0, val);
803ff052
GH
101 break;
102 case 2:
103 /*
104 * Update bytes in little endian order. Allows to update
105 * indexed registers with a single word write because the
106 * index byte is updated first.
107 */
cf45ec6a
GH
108 vga_ioport_write(s, addr + 0x3c0, val & 0xff);
109 vga_ioport_write(s, addr + 0x3c1, (val >> 8) & 0xff);
803ff052
GH
110 break;
111 }
112}
113
114static const MemoryRegionOps pci_vga_ioport_ops = {
115 .read = pci_vga_ioport_read,
116 .write = pci_vga_ioport_write,
117 .valid.min_access_size = 1,
118 .valid.max_access_size = 4,
119 .impl.min_access_size = 1,
120 .impl.max_access_size = 2,
121 .endianness = DEVICE_LITTLE_ENDIAN,
122};
123
a8170e5e 124static uint64_t pci_vga_bochs_read(void *ptr, hwaddr addr,
803ff052
GH
125 unsigned size)
126{
cf45ec6a 127 VGACommonState *s = ptr;
803ff052
GH
128 int index = addr >> 1;
129
cf45ec6a
GH
130 vbe_ioport_write_index(s, 0, index);
131 return vbe_ioport_read_data(s, 0);
803ff052
GH
132}
133
a8170e5e 134static void pci_vga_bochs_write(void *ptr, hwaddr addr,
803ff052
GH
135 uint64_t val, unsigned size)
136{
cf45ec6a 137 VGACommonState *s = ptr;
803ff052
GH
138 int index = addr >> 1;
139
cf45ec6a
GH
140 vbe_ioport_write_index(s, 0, index);
141 vbe_ioport_write_data(s, 0, val);
803ff052
GH
142}
143
144static const MemoryRegionOps pci_vga_bochs_ops = {
145 .read = pci_vga_bochs_read,
146 .write = pci_vga_bochs_write,
147 .valid.min_access_size = 1,
148 .valid.max_access_size = 4,
149 .impl.min_access_size = 2,
150 .impl.max_access_size = 2,
151 .endianness = DEVICE_LITTLE_ENDIAN,
152};
153
b5682aa4
GH
154static uint64_t pci_vga_qext_read(void *ptr, hwaddr addr, unsigned size)
155{
cf45ec6a 156 VGACommonState *s = ptr;
b5682aa4
GH
157
158 switch (addr) {
159 case PCI_VGA_QEXT_REG_SIZE:
160 return PCI_VGA_QEXT_SIZE;
161 case PCI_VGA_QEXT_REG_BYTEORDER:
cf45ec6a 162 return s->big_endian_fb ?
b5682aa4
GH
163 PCI_VGA_QEXT_BIG_ENDIAN : PCI_VGA_QEXT_LITTLE_ENDIAN;
164 default:
165 return 0;
166 }
167}
168
169static void pci_vga_qext_write(void *ptr, hwaddr addr,
170 uint64_t val, unsigned size)
171{
cf45ec6a 172 VGACommonState *s = ptr;
b5682aa4
GH
173
174 switch (addr) {
175 case PCI_VGA_QEXT_REG_BYTEORDER:
176 if (val == PCI_VGA_QEXT_BIG_ENDIAN) {
cf45ec6a 177 s->big_endian_fb = true;
b5682aa4
GH
178 }
179 if (val == PCI_VGA_QEXT_LITTLE_ENDIAN) {
cf45ec6a 180 s->big_endian_fb = false;
b5682aa4
GH
181 }
182 break;
183 }
184}
185
3c2784fc
DG
186static bool vga_get_big_endian_fb(Object *obj, Error **errp)
187{
176c324f 188 PCIVGAState *d = PCI_VGA(PCI_DEVICE(obj));
3c2784fc
DG
189
190 return d->vga.big_endian_fb;
191}
192
193static void vga_set_big_endian_fb(Object *obj, bool value, Error **errp)
194{
176c324f 195 PCIVGAState *d = PCI_VGA(PCI_DEVICE(obj));
3c2784fc
DG
196
197 d->vga.big_endian_fb = value;
198}
199
b5682aa4
GH
200static const MemoryRegionOps pci_vga_qext_ops = {
201 .read = pci_vga_qext_read,
202 .write = pci_vga_qext_write,
203 .valid.min_access_size = 4,
204 .valid.max_access_size = 4,
205 .endianness = DEVICE_LITTLE_ENDIAN,
206};
207
c5d4dac8
GH
208void pci_std_vga_mmio_region_init(VGACommonState *s,
209 MemoryRegion *parent,
210 MemoryRegion *subs,
211 bool qext)
220869e1
GH
212{
213 memory_region_init_io(&subs[0], NULL, &pci_vga_ioport_ops, s,
214 "vga ioports remapped", PCI_VGA_IOPORT_SIZE);
215 memory_region_add_subregion(parent, PCI_VGA_IOPORT_OFFSET,
216 &subs[0]);
217
218 memory_region_init_io(&subs[1], NULL, &pci_vga_bochs_ops, s,
219 "bochs dispi interface", PCI_VGA_BOCHS_SIZE);
220 memory_region_add_subregion(parent, PCI_VGA_BOCHS_OFFSET,
221 &subs[1]);
222
223 if (qext) {
224 memory_region_init_io(&subs[2], NULL, &pci_vga_qext_ops, s,
225 "qemu extended regs", PCI_VGA_QEXT_SIZE);
226 memory_region_add_subregion(parent, PCI_VGA_QEXT_OFFSET,
227 &subs[2]);
228 }
229}
230
9af21dbe 231static void pci_std_vga_realize(PCIDevice *dev, Error **errp)
47d37dd9 232{
176c324f 233 PCIVGAState *d = PCI_VGA(dev);
0d0302e2 234 VGACommonState *s = &d->vga;
220869e1 235 bool qext = false;
47d37dd9 236
0d0302e2 237 /* vga + console init */
e2bbfc8e 238 vga_common_init(s, OBJECT(dev), true);
712f0cc7
PB
239 vga_init(s, OBJECT(dev), pci_address_space(dev), pci_address_space_io(dev),
240 true);
47d37dd9 241
5643706a 242 s->con = graphic_console_init(DEVICE(dev), 0, s->hw_ops, s);
47d37dd9 243
0d0302e2
GH
244 /* XXX: VGA_RAM_SIZE must be a power of two */
245 pci_register_bar(&d->dev, 0, PCI_BASE_ADDRESS_MEM_PREFETCH, &s->vram);
47d37dd9 246
803ff052
GH
247 /* mmio bar for vga register access */
248 if (d->flags & (1 << PCI_VGA_FLAG_ENABLE_MMIO)) {
2c9b15ca 249 memory_region_init(&d->mmio, NULL, "vga.mmio", 4096);
b5682aa4
GH
250
251 if (d->flags & (1 << PCI_VGA_FLAG_ENABLE_QEXT)) {
220869e1 252 qext = true;
b5682aa4
GH
253 pci_set_byte(&d->dev.config[PCI_REVISION_ID], 2);
254 }
220869e1 255 pci_std_vga_mmio_region_init(s, &d->mmio, d->mrs, qext);
b5682aa4 256
803ff052
GH
257 pci_register_bar(&d->dev, 2, PCI_BASE_ADDRESS_SPACE_MEMORY, &d->mmio);
258 }
259
0d0302e2
GH
260 if (!dev->rom_bar) {
261 /* compatibility with pc-0.13 and older */
83118327 262 vga_init_vbe(s, OBJECT(dev), pci_address_space(dev));
0d0302e2 263 }
47d37dd9
JQ
264}
265
3c2784fc
DG
266static void pci_std_vga_init(Object *obj)
267{
268 /* Expose framebuffer byteorder via QOM */
269 object_property_add_bool(obj, "big-endian-framebuffer",
270 vga_get_big_endian_fb, vga_set_big_endian_fb, NULL);
271}
272
9af21dbe 273static void pci_secondary_vga_realize(PCIDevice *dev, Error **errp)
63e3e24d 274{
176c324f 275 PCIVGAState *d = PCI_VGA(dev);
63e3e24d 276 VGACommonState *s = &d->vga;
220869e1 277 bool qext = false;
63e3e24d
GH
278
279 /* vga + console init */
280 vga_common_init(s, OBJECT(dev), false);
281 s->con = graphic_console_init(DEVICE(dev), 0, s->hw_ops, s);
282
283 /* mmio bar */
284 memory_region_init(&d->mmio, OBJECT(dev), "vga.mmio", 4096);
63e3e24d 285
b5682aa4 286 if (d->flags & (1 << PCI_VGA_FLAG_ENABLE_QEXT)) {
220869e1 287 qext = true;
b5682aa4
GH
288 pci_set_byte(&d->dev.config[PCI_REVISION_ID], 2);
289 }
220869e1 290 pci_std_vga_mmio_region_init(s, &d->mmio, d->mrs, qext);
b5682aa4 291
63e3e24d
GH
292 pci_register_bar(&d->dev, 0, PCI_BASE_ADDRESS_MEM_PREFETCH, &s->vram);
293 pci_register_bar(&d->dev, 2, PCI_BASE_ADDRESS_SPACE_MEMORY, &d->mmio);
3c2784fc 294}
63e3e24d 295
3c2784fc
DG
296static void pci_secondary_vga_init(Object *obj)
297{
298 /* Expose framebuffer byteorder via QOM */
299 object_property_add_bool(obj, "big-endian-framebuffer",
300 vga_get_big_endian_fb, vga_set_big_endian_fb, NULL);
63e3e24d
GH
301}
302
303static void pci_secondary_vga_reset(DeviceState *dev)
304{
176c324f 305 PCIVGAState *d = PCI_VGA(PCI_DEVICE(dev));
63e3e24d
GH
306 vga_common_reset(&d->vga);
307}
308
4a1e244e 309static Property vga_pci_properties[] = {
9e56edcf 310 DEFINE_PROP_UINT32("vgamem_mb", PCIVGAState, vga.vram_size_mb, 16),
803ff052 311 DEFINE_PROP_BIT("mmio", PCIVGAState, flags, PCI_VGA_FLAG_ENABLE_MMIO, true),
b5682aa4
GH
312 DEFINE_PROP_BIT("qemu-extended-regs",
313 PCIVGAState, flags, PCI_VGA_FLAG_ENABLE_QEXT, true),
4a1e244e
GH
314 DEFINE_PROP_END_OF_LIST(),
315};
316
63e3e24d
GH
317static Property secondary_pci_properties[] = {
318 DEFINE_PROP_UINT32("vgamem_mb", PCIVGAState, vga.vram_size_mb, 16),
b5682aa4
GH
319 DEFINE_PROP_BIT("qemu-extended-regs",
320 PCIVGAState, flags, PCI_VGA_FLAG_ENABLE_QEXT, true),
63e3e24d
GH
321 DEFINE_PROP_END_OF_LIST(),
322};
323
176c324f
GA
324static void vga_pci_class_init(ObjectClass *klass, void *data)
325{
326 DeviceClass *dc = DEVICE_CLASS(klass);
327 PCIDeviceClass *k = PCI_DEVICE_CLASS(klass);
328
329 k->vendor_id = PCI_VENDOR_ID_QEMU;
330 k->device_id = PCI_DEVICE_ID_QEMU_VGA;
331 dc->vmsd = &vmstate_vga_pci;
332 set_bit(DEVICE_CATEGORY_DISPLAY, dc->categories);
333}
334
335static const TypeInfo vga_pci_type_info = {
336 .name = TYPE_PCI_VGA,
337 .parent = TYPE_PCI_DEVICE,
338 .instance_size = sizeof(PCIVGAState),
339 .abstract = true,
340 .class_init = vga_pci_class_init,
341};
342
40021f08
AL
343static void vga_class_init(ObjectClass *klass, void *data)
344{
39bffca2 345 DeviceClass *dc = DEVICE_CLASS(klass);
40021f08
AL
346 PCIDeviceClass *k = PCI_DEVICE_CLASS(klass);
347
9af21dbe 348 k->realize = pci_std_vga_realize;
40021f08 349 k->romfile = "vgabios-stdvga.bin";
40021f08 350 k->class_id = PCI_CLASS_DISPLAY_VGA;
4a1e244e 351 dc->props = vga_pci_properties;
2897ae02 352 dc->hotpluggable = false;
40021f08 353}
32902772 354
63e3e24d
GH
355static void secondary_class_init(ObjectClass *klass, void *data)
356{
357 DeviceClass *dc = DEVICE_CLASS(klass);
358 PCIDeviceClass *k = PCI_DEVICE_CLASS(klass);
359
9af21dbe 360 k->realize = pci_secondary_vga_realize;
63e3e24d 361 k->class_id = PCI_CLASS_DISPLAY_OTHER;
63e3e24d
GH
362 dc->props = secondary_pci_properties;
363 dc->reset = pci_secondary_vga_reset;
364}
365
8c43a6f0 366static const TypeInfo vga_info = {
39bffca2 367 .name = "VGA",
176c324f 368 .parent = TYPE_PCI_VGA,
3c2784fc 369 .instance_init = pci_std_vga_init,
39bffca2 370 .class_init = vga_class_init,
47d37dd9
JQ
371};
372
63e3e24d
GH
373static const TypeInfo secondary_info = {
374 .name = "secondary-vga",
176c324f 375 .parent = TYPE_PCI_VGA,
3c2784fc 376 .instance_init = pci_secondary_vga_init,
63e3e24d
GH
377 .class_init = secondary_class_init,
378};
379
83f7d43a 380static void vga_register_types(void)
47d37dd9 381{
176c324f 382 type_register_static(&vga_pci_type_info);
39bffca2 383 type_register_static(&vga_info);
63e3e24d 384 type_register_static(&secondary_info);
47d37dd9 385}
83f7d43a
AF
386
387type_init(vga_register_types)
This page took 0.750373 seconds and 4 git commands to generate.