]> Git Repo - qemu.git/blame - hw/microblaze/petalogix_ml605_mmu.c
spapr_pci: Allow VFIO devices to work on the normal PCI host bridge
[qemu.git] / hw / microblaze / petalogix_ml605_mmu.c
CommitLineData
00914b7d
MS
1/*
2 * Model of Petalogix linux reference design targeting Xilinx Spartan ml605
3 * board.
4 *
5 * Copyright (c) 2011 Michal Simek <[email protected]>
6 * Copyright (c) 2011 PetaLogix
7 * Copyright (c) 2009 Edgar E. Iglesias.
8 *
9 * Permission is hereby granted, free of charge, to any person obtaining a copy
10 * of this software and associated documentation files (the "Software"), to deal
11 * in the Software without restriction, including without limitation the rights
12 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
13 * copies of the Software, and to permit persons to whom the Software is
14 * furnished to do so, subject to the following conditions:
15 *
16 * The above copyright notice and this permission notice shall be included in
17 * all copies or substantial portions of the Software.
18 *
19 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
20 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
21 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
22 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
23 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
24 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
25 * THE SOFTWARE.
26 */
27
83c9f4ca
PB
28#include "hw/sysbus.h"
29#include "hw/hw.h"
1422e32d 30#include "net/net.h"
0d09e41a 31#include "hw/block/flash.h"
9c17d615 32#include "sysemu/sysemu.h"
bd2be150 33#include "hw/devices.h"
83c9f4ca 34#include "hw/boards.h"
fa1d36df 35#include "sysemu/block-backend.h"
0d09e41a 36#include "hw/char/serial.h"
022c62cb 37#include "exec/address-spaces.h"
83c9f4ca 38#include "hw/ssi.h"
00914b7d 39
47b43a1f 40#include "boot.h"
669b4983 41
83c9f4ca 42#include "hw/stream.h"
00914b7d
MS
43
44#define LMB_BRAM_SIZE (128 * 1024)
45#define FLASH_SIZE (32 * 1024 * 1024)
46
d94e7434 47#define BINARY_DEVICE_TREE_FILE "petalogix-ml605.dtb"
00914b7d 48
acd3b6be
PC
49#define NUM_SPI_FLASHES 4
50
8174196b 51#define SPI_BASEADDR 0x40a00000
d94e7434
PC
52#define MEMORY_BASEADDR 0x50000000
53#define FLASH_BASEADDR 0x86000000
54#define INTC_BASEADDR 0x81800000
55#define TIMER_BASEADDR 0x83c00000
56#define UART16550_BASEADDR 0x83e00000
57#define AXIENET_BASEADDR 0x82780000
58#define AXIDMA_BASEADDR 0x84600000
00914b7d 59
8174196b
PC
60#define AXIDMA_IRQ1 0
61#define AXIDMA_IRQ0 1
62#define TIMER_IRQ 2
63#define AXIENET_IRQ 3
64#define SPI_IRQ 4
65#define UART16550_IRQ 5
66
00914b7d 67static void
3ef96221 68petalogix_ml605_init(MachineState *machine)
00914b7d 69{
3ef96221 70 ram_addr_t ram_size = machine->ram_size;
39186d8a 71 MemoryRegion *address_space_mem = get_system_memory();
669b4983 72 DeviceState *dev, *dma, *eth0;
42bb9c91 73 Object *ds, *cs;
a9480e5d 74 MicroBlazeCPU *cpu;
acd3b6be 75 SysBusDevice *busdev;
00914b7d
MS
76 DriveInfo *dinfo;
77 int i;
d7973c77
AK
78 MemoryRegion *phys_lmb_bram = g_new(MemoryRegion, 1);
79 MemoryRegion *phys_ram = g_new(MemoryRegion, 1);
73c69456 80 qemu_irq irq[32];
00914b7d
MS
81
82 /* init CPUs */
a4550442 83 cpu = MICROBLAZE_CPU(object_new(TYPE_MICROBLAZE_CPU));
4e5d45ae
AF
84 /* Use FPU but don't use floating point conversion and square
85 * root instructions
86 */
87 object_property_set_int(OBJECT(cpu), 1, "use-fpu", &error_abort);
a6c3ed24
AF
88 object_property_set_bool(OBJECT(cpu), true, "dcache-writeback",
89 &error_abort);
a88bbb00 90 object_property_set_bool(OBJECT(cpu), true, "endianness", &error_abort);
a4550442 91 object_property_set_bool(OBJECT(cpu), true, "realized", &error_abort);
00914b7d 92
00914b7d 93 /* Attach emulated BRAM through the LMB. */
2c9b15ca 94 memory_region_init_ram(phys_lmb_bram, NULL, "petalogix_ml605.lmb_bram",
f8ed85ac 95 LMB_BRAM_SIZE, &error_fatal);
c5705a77 96 vmstate_register_ram_global(phys_lmb_bram);
d7973c77 97 memory_region_add_subregion(address_space_mem, 0x00000000, phys_lmb_bram);
00914b7d 98
49946538 99 memory_region_init_ram(phys_ram, NULL, "petalogix_ml605.ram", ram_size,
f8ed85ac 100 &error_fatal);
c5705a77 101 vmstate_register_ram_global(phys_ram);
f55f8852 102 memory_region_add_subregion(address_space_mem, MEMORY_BASEADDR, phys_ram);
00914b7d 103
00914b7d
MS
104 dinfo = drive_get(IF_PFLASH, 0, 0);
105 /* 5th parameter 2 means bank-width
106 * 10th paremeter 0 means little-endian */
cfe5f011
AK
107 pflash_cfi01_register(FLASH_BASEADDR,
108 NULL, "petalogix_ml605.flash", FLASH_SIZE,
4be74634 109 dinfo ? blk_by_legacy_dinfo(dinfo) : NULL,
fa1d36df 110 (64 * 1024), FLASH_SIZE >> 16,
01e0451a 111 2, 0x89, 0x18, 0x0000, 0x0, 0);
00914b7d
MS
112
113
13c9bfbf
PC
114 dev = qdev_create(NULL, "xlnx.xps-intc");
115 qdev_prop_set_uint32(dev, "kind-of-intr", 1 << TIMER_IRQ);
116 qdev_init_nofail(dev);
117 sysbus_mmio_map(SYS_BUS_DEVICE(dev), 0, INTC_BASEADDR);
118 sysbus_connect_irq(SYS_BUS_DEVICE(dev), 0,
119 qdev_get_gpio_in(DEVICE(cpu), MB_CPU_IRQ));
00914b7d
MS
120 for (i = 0; i < 32; i++) {
121 irq[i] = qdev_get_gpio_in(dev, i);
122 }
123
39186d8a 124 serial_mm_init(address_space_mem, UART16550_BASEADDR + 0x1000, 2,
8174196b
PC
125 irq[UART16550_IRQ], 115200, serial_hds[0],
126 DEVICE_LITTLE_ENDIAN);
00914b7d
MS
127
128 /* 2 timers at irq 2 @ 100 Mhz. */
29873712
PC
129 dev = qdev_create(NULL, "xlnx.xps-timer");
130 qdev_prop_set_uint32(dev, "one-timer-only", 0);
131 qdev_prop_set_uint32(dev, "clock-frequency", 100 * 1000000);
132 qdev_init_nofail(dev);
133 sysbus_mmio_map(SYS_BUS_DEVICE(dev), 0, TIMER_BASEADDR);
134 sysbus_connect_irq(SYS_BUS_DEVICE(dev), 0, irq[TIMER_IRQ]);
00914b7d 135
669b4983 136 /* axi ethernet and dma initialization. */
dada5c7e
PC
137 qemu_check_nic_model(&nd_table[0], "xlnx.axi-ethernet");
138 eth0 = qdev_create(NULL, "xlnx.axi-ethernet");
669b4983 139 dma = qdev_create(NULL, "xlnx.axi-dma");
00914b7d 140
669b4983 141 /* FIXME: attach to the sysbus instead */
b19ceaad
PC
142 object_property_add_child(qdev_get_machine(), "xilinx-eth", OBJECT(eth0),
143 NULL);
54ff2a39
PC
144 object_property_add_child(qdev_get_machine(), "xilinx-dma", OBJECT(dma),
145 NULL);
669b4983 146
42bb9c91
PC
147 ds = object_property_get_link(OBJECT(dma),
148 "axistream-connected-target", NULL);
149 cs = object_property_get_link(OBJECT(dma),
150 "axistream-control-connected-target", NULL);
d91a68a7
PC
151 qdev_set_nic_properties(eth0, &nd_table[0]);
152 qdev_prop_set_uint32(eth0, "rxmem", 0x1000);
153 qdev_prop_set_uint32(eth0, "txmem", 0x1000);
154 object_property_set_link(OBJECT(eth0), OBJECT(ds),
155 "axistream-connected", &error_abort);
156 object_property_set_link(OBJECT(eth0), OBJECT(cs),
157 "axistream-control-connected", &error_abort);
158 qdev_init_nofail(eth0);
159 sysbus_mmio_map(SYS_BUS_DEVICE(eth0), 0, AXIENET_BASEADDR);
160 sysbus_connect_irq(SYS_BUS_DEVICE(eth0), 0, irq[AXIENET_IRQ]);
42bb9c91
PC
161
162 ds = object_property_get_link(OBJECT(eth0),
163 "axistream-connected-target", NULL);
164 cs = object_property_get_link(OBJECT(eth0),
165 "axistream-control-connected-target", NULL);
d91a68a7
PC
166 qdev_prop_set_uint32(dma, "freqhz", 100 * 1000000);
167 object_property_set_link(OBJECT(dma), OBJECT(ds),
168 "axistream-connected", &error_abort);
169 object_property_set_link(OBJECT(dma), OBJECT(cs),
170 "axistream-control-connected", &error_abort);
171 qdev_init_nofail(dma);
172 sysbus_mmio_map(SYS_BUS_DEVICE(dma), 0, AXIDMA_BASEADDR);
173 sysbus_connect_irq(SYS_BUS_DEVICE(dma), 0, irq[AXIDMA_IRQ0]);
174 sysbus_connect_irq(SYS_BUS_DEVICE(dma), 1, irq[AXIDMA_IRQ1]);
00914b7d 175
acd3b6be
PC
176 {
177 SSIBus *spi;
178
179 dev = qdev_create(NULL, "xlnx.xps-spi");
180 qdev_prop_set_uint8(dev, "num-ss-bits", NUM_SPI_FLASHES);
181 qdev_init_nofail(dev);
1356b98d 182 busdev = SYS_BUS_DEVICE(dev);
8174196b
PC
183 sysbus_mmio_map(busdev, 0, SPI_BASEADDR);
184 sysbus_connect_irq(busdev, 0, irq[SPI_IRQ]);
acd3b6be
PC
185
186 spi = (SSIBus *)qdev_get_child_bus(dev, "spi");
187
188 for (i = 0; i < NUM_SPI_FLASHES; i++) {
189 qemu_irq cs_line;
190
e641080f 191 dev = ssi_create_slave(spi, "n25q128");
de77914e 192 cs_line = qdev_get_gpio_in_named(dev, SSI_GPIO_CS, 0);
acd3b6be
PC
193 sysbus_connect_irq(busdev, i+1, cs_line);
194 }
195 }
196
a87310a6
AF
197 /* setup PVR to match kernel settings */
198 cpu->env.pvr.regs[4] = 0xc56b8000;
199 cpu->env.pvr.regs[5] = 0xc56be000;
200 cpu->env.pvr.regs[10] = 0x0e000000; /* virtex 6 */
201
f55f8852 202 microblaze_load_kernel(cpu, MEMORY_BASEADDR, ram_size,
3ef96221 203 machine->initrd_filename,
d0b022a0 204 BINARY_DEVICE_TREE_FILE,
a87310a6 205 NULL);
00914b7d 206
00914b7d
MS
207}
208
e264d29d 209static void petalogix_ml605_machine_init(MachineClass *mc)
00914b7d 210{
e264d29d
EH
211 mc->desc = "PetaLogix linux refdesign for xilinx ml605 little endian";
212 mc->init = petalogix_ml605_init;
213 mc->is_default = 0;
00914b7d
MS
214}
215
e264d29d 216DEFINE_MACHINE("petalogix-ml605", petalogix_ml605_machine_init)
This page took 0.428853 seconds and 4 git commands to generate.