]>
Commit | Line | Data |
---|---|---|
80cabfad FB |
1 | /* |
2 | * QEMU 8259 interrupt controller emulation | |
5fafdf24 | 3 | * |
80cabfad | 4 | * Copyright (c) 2003-2004 Fabrice Bellard |
5fafdf24 | 5 | * |
80cabfad FB |
6 | * Permission is hereby granted, free of charge, to any person obtaining a copy |
7 | * of this software and associated documentation files (the "Software"), to deal | |
8 | * in the Software without restriction, including without limitation the rights | |
9 | * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell | |
10 | * copies of the Software, and to permit persons to whom the Software is | |
11 | * furnished to do so, subject to the following conditions: | |
12 | * | |
13 | * The above copyright notice and this permission notice shall be included in | |
14 | * all copies or substantial portions of the Software. | |
15 | * | |
16 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR | |
17 | * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, | |
18 | * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL | |
19 | * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER | |
20 | * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, | |
21 | * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN | |
22 | * THE SOFTWARE. | |
23 | */ | |
90191d07 | 24 | #include "qemu/osdep.h" |
83c9f4ca | 25 | #include "hw/hw.h" |
0d09e41a PB |
26 | #include "hw/i386/pc.h" |
27 | #include "hw/isa/isa.h" | |
83c9089e | 28 | #include "monitor/monitor.h" |
1de7afc9 | 29 | #include "qemu/timer.h" |
03dd024f | 30 | #include "qemu/log.h" |
0d09e41a | 31 | #include "hw/isa/i8259_internal.h" |
80cabfad FB |
32 | |
33 | /* debug PIC */ | |
34 | //#define DEBUG_PIC | |
35 | ||
8ac02ff8 BS |
36 | #ifdef DEBUG_PIC |
37 | #define DPRINTF(fmt, ...) \ | |
38 | do { printf("pic: " fmt , ## __VA_ARGS__); } while (0) | |
39 | #else | |
40 | #define DPRINTF(fmt, ...) | |
41 | #endif | |
42 | ||
b41a2cd1 | 43 | //#define DEBUG_IRQ_LATENCY |
4a0fb71e | 44 | //#define DEBUG_IRQ_COUNT |
b41a2cd1 | 45 | |
d1eebf4e | 46 | #define TYPE_I8259 "isa-i8259" |
d2628b7d AF |
47 | #define PIC_CLASS(class) OBJECT_CLASS_CHECK(PICClass, (class), TYPE_I8259) |
48 | #define PIC_GET_CLASS(obj) OBJECT_GET_CLASS(PICClass, (obj), TYPE_I8259) | |
49 | ||
50 | /** | |
51 | * PICClass: | |
52 | * @parent_realize: The parent's realizefn. | |
53 | */ | |
54 | typedef struct PICClass { | |
55 | PICCommonClass parent_class; | |
56 | ||
57 | DeviceRealize parent_realize; | |
58 | } PICClass; | |
d1eebf4e | 59 | |
81a02f93 | 60 | #if defined(DEBUG_PIC) || defined(DEBUG_IRQ_COUNT) |
4a0fb71e FB |
61 | static int irq_level[16]; |
62 | #endif | |
63 | #ifdef DEBUG_IRQ_COUNT | |
64 | static uint64_t irq_count[16]; | |
65 | #endif | |
747c70af JK |
66 | #ifdef DEBUG_IRQ_LATENCY |
67 | static int64_t irq_time[16]; | |
68 | #endif | |
9aa78c42 | 69 | DeviceState *isa_pic; |
512709f5 | 70 | static PICCommonState *slave_pic; |
4a0fb71e | 71 | |
80cabfad FB |
72 | /* return the highest priority found in mask (highest = smallest |
73 | number). Return 8 if no irq */ | |
512709f5 | 74 | static int get_priority(PICCommonState *s, int mask) |
80cabfad FB |
75 | { |
76 | int priority; | |
81a02f93 JK |
77 | |
78 | if (mask == 0) { | |
80cabfad | 79 | return 8; |
81a02f93 | 80 | } |
80cabfad | 81 | priority = 0; |
81a02f93 | 82 | while ((mask & (1 << ((priority + s->priority_add) & 7))) == 0) { |
80cabfad | 83 | priority++; |
81a02f93 | 84 | } |
80cabfad FB |
85 | return priority; |
86 | } | |
87 | ||
88 | /* return the pic wanted interrupt. return -1 if none */ | |
512709f5 | 89 | static int pic_get_irq(PICCommonState *s) |
80cabfad FB |
90 | { |
91 | int mask, cur_priority, priority; | |
92 | ||
93 | mask = s->irr & ~s->imr; | |
94 | priority = get_priority(s, mask); | |
81a02f93 | 95 | if (priority == 8) { |
80cabfad | 96 | return -1; |
81a02f93 | 97 | } |
80cabfad FB |
98 | /* compute current priority. If special fully nested mode on the |
99 | master, the IRQ coming from the slave is not taken into account | |
100 | for the priority computation. */ | |
101 | mask = s->isr; | |
81a02f93 | 102 | if (s->special_mask) { |
84678711 | 103 | mask &= ~s->imr; |
81a02f93 | 104 | } |
25985396 | 105 | if (s->special_fully_nested_mode && s->master) { |
80cabfad | 106 | mask &= ~(1 << 2); |
25985396 | 107 | } |
80cabfad FB |
108 | cur_priority = get_priority(s, mask); |
109 | if (priority < cur_priority) { | |
110 | /* higher priority found: an irq should be generated */ | |
111 | return (priority + s->priority_add) & 7; | |
112 | } else { | |
113 | return -1; | |
114 | } | |
115 | } | |
116 | ||
b76750c1 | 117 | /* Update INT output. Must be called every time the output may have changed. */ |
512709f5 | 118 | static void pic_update_irq(PICCommonState *s) |
80cabfad | 119 | { |
b76750c1 | 120 | int irq; |
80cabfad | 121 | |
b76750c1 | 122 | irq = pic_get_irq(s); |
80cabfad | 123 | if (irq >= 0) { |
b76750c1 | 124 | DPRINTF("pic%d: imr=%x irr=%x padd=%d\n", |
25985396 | 125 | s->master ? 0 : 1, s->imr, s->irr, s->priority_add); |
747c70af | 126 | qemu_irq_raise(s->int_out[0]); |
d96e1737 | 127 | } else { |
747c70af | 128 | qemu_irq_lower(s->int_out[0]); |
4de9b249 | 129 | } |
80cabfad FB |
130 | } |
131 | ||
62026017 | 132 | /* set irq level. If an edge is detected, then the IRR is set to 1 */ |
747c70af | 133 | static void pic_set_irq(void *opaque, int irq, int level) |
62026017 | 134 | { |
512709f5 | 135 | PICCommonState *s = opaque; |
747c70af JK |
136 | int mask = 1 << irq; |
137 | ||
138 | #if defined(DEBUG_PIC) || defined(DEBUG_IRQ_COUNT) || \ | |
139 | defined(DEBUG_IRQ_LATENCY) | |
140 | int irq_index = s->master ? irq : irq + 8; | |
141 | #endif | |
142 | #if defined(DEBUG_PIC) || defined(DEBUG_IRQ_COUNT) | |
143 | if (level != irq_level[irq_index]) { | |
144 | DPRINTF("pic_set_irq: irq=%d level=%d\n", irq_index, level); | |
145 | irq_level[irq_index] = level; | |
146 | #ifdef DEBUG_IRQ_COUNT | |
147 | if (level == 1) { | |
148 | irq_count[irq_index]++; | |
149 | } | |
150 | #endif | |
151 | } | |
152 | #endif | |
153 | #ifdef DEBUG_IRQ_LATENCY | |
154 | if (level) { | |
bc72ad67 | 155 | irq_time[irq_index] = qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL); |
747c70af JK |
156 | } |
157 | #endif | |
158 | ||
62026017 JK |
159 | if (s->elcr & mask) { |
160 | /* level triggered */ | |
161 | if (level) { | |
162 | s->irr |= mask; | |
163 | s->last_irr |= mask; | |
164 | } else { | |
165 | s->irr &= ~mask; | |
166 | s->last_irr &= ~mask; | |
167 | } | |
168 | } else { | |
169 | /* edge triggered */ | |
170 | if (level) { | |
171 | if ((s->last_irr & mask) == 0) { | |
172 | s->irr |= mask; | |
173 | } | |
174 | s->last_irr |= mask; | |
175 | } else { | |
176 | s->last_irr &= ~mask; | |
177 | } | |
178 | } | |
b76750c1 | 179 | pic_update_irq(s); |
62026017 JK |
180 | } |
181 | ||
80cabfad | 182 | /* acknowledge interrupt 'irq' */ |
512709f5 | 183 | static void pic_intack(PICCommonState *s, int irq) |
80cabfad FB |
184 | { |
185 | if (s->auto_eoi) { | |
81a02f93 | 186 | if (s->rotate_on_auto_eoi) { |
80cabfad | 187 | s->priority_add = (irq + 1) & 7; |
81a02f93 | 188 | } |
80cabfad FB |
189 | } else { |
190 | s->isr |= (1 << irq); | |
191 | } | |
0ecf89aa | 192 | /* We don't clear a level sensitive interrupt here */ |
81a02f93 | 193 | if (!(s->elcr & (1 << irq))) { |
0ecf89aa | 194 | s->irr &= ~(1 << irq); |
81a02f93 | 195 | } |
b76750c1 | 196 | pic_update_irq(s); |
80cabfad FB |
197 | } |
198 | ||
9aa78c42 | 199 | int pic_read_irq(DeviceState *d) |
80cabfad | 200 | { |
29bb5317 | 201 | PICCommonState *s = PIC_COMMON(d); |
80cabfad FB |
202 | int irq, irq2, intno; |
203 | ||
c17725f4 | 204 | irq = pic_get_irq(s); |
15aeac38 | 205 | if (irq >= 0) { |
15aeac38 | 206 | if (irq == 2) { |
c17725f4 | 207 | irq2 = pic_get_irq(slave_pic); |
15aeac38 | 208 | if (irq2 >= 0) { |
c17725f4 | 209 | pic_intack(slave_pic, irq2); |
15aeac38 FB |
210 | } else { |
211 | /* spurious IRQ on slave controller */ | |
212 | irq2 = 7; | |
213 | } | |
c17725f4 | 214 | intno = slave_pic->irq_base + irq2; |
15aeac38 | 215 | } else { |
c17725f4 | 216 | intno = s->irq_base + irq; |
15aeac38 | 217 | } |
c17725f4 | 218 | pic_intack(s, irq); |
15aeac38 FB |
219 | } else { |
220 | /* spurious IRQ on host controller */ | |
221 | irq = 7; | |
c17725f4 | 222 | intno = s->irq_base + irq; |
15aeac38 | 223 | } |
3b46e624 | 224 | |
78ef2b69 JK |
225 | #if defined(DEBUG_PIC) || defined(DEBUG_IRQ_LATENCY) |
226 | if (irq == 2) { | |
227 | irq = irq2 + 8; | |
228 | } | |
229 | #endif | |
80cabfad | 230 | #ifdef DEBUG_IRQ_LATENCY |
5fafdf24 TS |
231 | printf("IRQ%d latency=%0.3fus\n", |
232 | irq, | |
bc72ad67 | 233 | (double)(qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) - |
73bcb24d | 234 | irq_time[irq]) * 1000000.0 / NANOSECONDS_PER_SECOND); |
80cabfad | 235 | #endif |
8ac02ff8 | 236 | DPRINTF("pic_interrupt: irq=%d\n", irq); |
80cabfad FB |
237 | return intno; |
238 | } | |
239 | ||
512709f5 | 240 | static void pic_init_reset(PICCommonState *s) |
d7d02e3c | 241 | { |
512709f5 | 242 | pic_reset_common(s); |
b76750c1 | 243 | pic_update_irq(s); |
d7d02e3c FB |
244 | } |
245 | ||
747c70af | 246 | static void pic_reset(DeviceState *dev) |
86fbf97c | 247 | { |
29bb5317 | 248 | PICCommonState *s = PIC_COMMON(dev); |
86fbf97c | 249 | |
86fbf97c | 250 | s->elcr = 0; |
aa24822b | 251 | pic_init_reset(s); |
86fbf97c JK |
252 | } |
253 | ||
a8170e5e | 254 | static void pic_ioport_write(void *opaque, hwaddr addr64, |
098d314a | 255 | uint64_t val64, unsigned size) |
80cabfad | 256 | { |
512709f5 | 257 | PICCommonState *s = opaque; |
098d314a RH |
258 | uint32_t addr = addr64; |
259 | uint32_t val = val64; | |
d7d02e3c | 260 | int priority, cmd, irq; |
80cabfad | 261 | |
8ac02ff8 | 262 | DPRINTF("write: addr=0x%02x val=0x%02x\n", addr, val); |
80cabfad FB |
263 | if (addr == 0) { |
264 | if (val & 0x10) { | |
86fbf97c | 265 | pic_init_reset(s); |
80cabfad FB |
266 | s->init_state = 1; |
267 | s->init4 = val & 1; | |
2053152b | 268 | s->single_mode = val & 2; |
81a02f93 | 269 | if (val & 0x08) { |
8cbad670 HP |
270 | qemu_log_mask(LOG_UNIMP, |
271 | "i8259: level sensitive irq not supported\n"); | |
81a02f93 | 272 | } |
80cabfad | 273 | } else if (val & 0x08) { |
81a02f93 | 274 | if (val & 0x04) { |
80cabfad | 275 | s->poll = 1; |
81a02f93 JK |
276 | } |
277 | if (val & 0x02) { | |
80cabfad | 278 | s->read_reg_select = val & 1; |
81a02f93 JK |
279 | } |
280 | if (val & 0x40) { | |
80cabfad | 281 | s->special_mask = (val >> 5) & 1; |
81a02f93 | 282 | } |
80cabfad FB |
283 | } else { |
284 | cmd = val >> 5; | |
81a02f93 | 285 | switch (cmd) { |
80cabfad FB |
286 | case 0: |
287 | case 4: | |
288 | s->rotate_on_auto_eoi = cmd >> 2; | |
289 | break; | |
290 | case 1: /* end of interrupt */ | |
291 | case 5: | |
292 | priority = get_priority(s, s->isr); | |
293 | if (priority != 8) { | |
294 | irq = (priority + s->priority_add) & 7; | |
295 | s->isr &= ~(1 << irq); | |
81a02f93 | 296 | if (cmd == 5) { |
80cabfad | 297 | s->priority_add = (irq + 1) & 7; |
81a02f93 | 298 | } |
b76750c1 | 299 | pic_update_irq(s); |
80cabfad FB |
300 | } |
301 | break; | |
302 | case 3: | |
303 | irq = val & 7; | |
304 | s->isr &= ~(1 << irq); | |
b76750c1 | 305 | pic_update_irq(s); |
80cabfad FB |
306 | break; |
307 | case 6: | |
308 | s->priority_add = (val + 1) & 7; | |
b76750c1 | 309 | pic_update_irq(s); |
80cabfad FB |
310 | break; |
311 | case 7: | |
312 | irq = val & 7; | |
313 | s->isr &= ~(1 << irq); | |
314 | s->priority_add = (irq + 1) & 7; | |
b76750c1 | 315 | pic_update_irq(s); |
80cabfad FB |
316 | break; |
317 | default: | |
318 | /* no operation */ | |
319 | break; | |
320 | } | |
321 | } | |
322 | } else { | |
81a02f93 | 323 | switch (s->init_state) { |
80cabfad FB |
324 | case 0: |
325 | /* normal mode */ | |
326 | s->imr = val; | |
b76750c1 | 327 | pic_update_irq(s); |
80cabfad FB |
328 | break; |
329 | case 1: | |
330 | s->irq_base = val & 0xf8; | |
2bb081f7 | 331 | s->init_state = s->single_mode ? (s->init4 ? 3 : 0) : 2; |
80cabfad FB |
332 | break; |
333 | case 2: | |
334 | if (s->init4) { | |
335 | s->init_state = 3; | |
336 | } else { | |
337 | s->init_state = 0; | |
338 | } | |
339 | break; | |
340 | case 3: | |
341 | s->special_fully_nested_mode = (val >> 4) & 1; | |
342 | s->auto_eoi = (val >> 1) & 1; | |
343 | s->init_state = 0; | |
344 | break; | |
345 | } | |
346 | } | |
347 | } | |
348 | ||
a8170e5e | 349 | static uint64_t pic_ioport_read(void *opaque, hwaddr addr, |
098d314a | 350 | unsigned size) |
80cabfad | 351 | { |
512709f5 | 352 | PICCommonState *s = opaque; |
80cabfad FB |
353 | int ret; |
354 | ||
80cabfad | 355 | if (s->poll) { |
8d484caa JK |
356 | ret = pic_get_irq(s); |
357 | if (ret >= 0) { | |
358 | pic_intack(s, ret); | |
359 | ret |= 0x80; | |
360 | } else { | |
361 | ret = 0; | |
362 | } | |
80cabfad FB |
363 | s->poll = 0; |
364 | } else { | |
365 | if (addr == 0) { | |
81a02f93 | 366 | if (s->read_reg_select) { |
80cabfad | 367 | ret = s->isr; |
81a02f93 | 368 | } else { |
80cabfad | 369 | ret = s->irr; |
81a02f93 | 370 | } |
80cabfad FB |
371 | } else { |
372 | ret = s->imr; | |
373 | } | |
374 | } | |
c5539cb4 | 375 | DPRINTF("read: addr=0x%02" HWADDR_PRIx " val=0x%02x\n", addr, ret); |
80cabfad FB |
376 | return ret; |
377 | } | |
378 | ||
9aa78c42 | 379 | int pic_get_output(DeviceState *d) |
d96e1737 | 380 | { |
29bb5317 | 381 | PICCommonState *s = PIC_COMMON(d); |
9aa78c42 | 382 | |
c17725f4 | 383 | return (pic_get_irq(s) >= 0); |
d96e1737 JK |
384 | } |
385 | ||
a8170e5e | 386 | static void elcr_ioport_write(void *opaque, hwaddr addr, |
098d314a | 387 | uint64_t val, unsigned size) |
660de336 | 388 | { |
512709f5 | 389 | PICCommonState *s = opaque; |
660de336 FB |
390 | s->elcr = val & s->elcr_mask; |
391 | } | |
392 | ||
a8170e5e | 393 | static uint64_t elcr_ioport_read(void *opaque, hwaddr addr, |
098d314a | 394 | unsigned size) |
660de336 | 395 | { |
512709f5 | 396 | PICCommonState *s = opaque; |
660de336 FB |
397 | return s->elcr; |
398 | } | |
399 | ||
098d314a RH |
400 | static const MemoryRegionOps pic_base_ioport_ops = { |
401 | .read = pic_ioport_read, | |
402 | .write = pic_ioport_write, | |
403 | .impl = { | |
404 | .min_access_size = 1, | |
405 | .max_access_size = 1, | |
406 | }, | |
407 | }; | |
408 | ||
409 | static const MemoryRegionOps pic_elcr_ioport_ops = { | |
410 | .read = elcr_ioport_read, | |
411 | .write = elcr_ioport_write, | |
412 | .impl = { | |
413 | .min_access_size = 1, | |
414 | .max_access_size = 1, | |
415 | }, | |
416 | }; | |
417 | ||
a7737e44 | 418 | static void pic_realize(DeviceState *dev, Error **errp) |
b0a21b53 | 419 | { |
d2628b7d AF |
420 | PICCommonState *s = PIC_COMMON(dev); |
421 | PICClass *pc = PIC_GET_CLASS(dev); | |
29bb5317 | 422 | |
1437c94b PB |
423 | memory_region_init_io(&s->base_io, OBJECT(s), &pic_base_ioport_ops, s, |
424 | "pic", 2); | |
425 | memory_region_init_io(&s->elcr_io, OBJECT(s), &pic_elcr_ioport_ops, s, | |
426 | "elcr", 1); | |
098d314a | 427 | |
29bb5317 AF |
428 | qdev_init_gpio_out(dev, s->int_out, ARRAY_SIZE(s->int_out)); |
429 | qdev_init_gpio_in(dev, pic_set_irq, 8); | |
d2628b7d | 430 | |
a7737e44 | 431 | pc->parent_realize(dev, errp); |
b0a21b53 FB |
432 | } |
433 | ||
1ce6be24 | 434 | void hmp_info_pic(Monitor *mon, const QDict *qdict) |
ba91cd80 FB |
435 | { |
436 | int i; | |
512709f5 | 437 | PICCommonState *s; |
3b46e624 | 438 | |
81a02f93 | 439 | if (!isa_pic) { |
3de388f6 | 440 | return; |
81a02f93 | 441 | } |
c17725f4 | 442 | for (i = 0; i < 2; i++) { |
29bb5317 | 443 | s = i == 0 ? PIC_COMMON(isa_pic) : slave_pic; |
376253ec AL |
444 | monitor_printf(mon, "pic%d: irr=%02x imr=%02x isr=%02x hprio=%d " |
445 | "irq_base=%02x rr_sel=%d elcr=%02x fnm=%d\n", | |
446 | i, s->irr, s->imr, s->isr, s->priority_add, | |
447 | s->irq_base, s->read_reg_select, s->elcr, | |
448 | s->special_fully_nested_mode); | |
ba91cd80 FB |
449 | } |
450 | } | |
451 | ||
1ce6be24 | 452 | void hmp_info_irq(Monitor *mon, const QDict *qdict) |
4a0fb71e FB |
453 | { |
454 | #ifndef DEBUG_IRQ_COUNT | |
376253ec | 455 | monitor_printf(mon, "irq statistic code not compiled.\n"); |
4a0fb71e FB |
456 | #else |
457 | int i; | |
458 | int64_t count; | |
459 | ||
376253ec | 460 | monitor_printf(mon, "IRQ statistics:\n"); |
4a0fb71e FB |
461 | for (i = 0; i < 16; i++) { |
462 | count = irq_count[i]; | |
81a02f93 | 463 | if (count > 0) { |
376253ec | 464 | monitor_printf(mon, "%2d: %" PRId64 "\n", i, count); |
81a02f93 | 465 | } |
4a0fb71e FB |
466 | } |
467 | #endif | |
468 | } | |
ba91cd80 | 469 | |
48a18b3c | 470 | qemu_irq *i8259_init(ISABus *bus, qemu_irq parent_irq) |
80cabfad | 471 | { |
747c70af | 472 | qemu_irq *irq_set; |
d1eebf4e AF |
473 | DeviceState *dev; |
474 | ISADevice *isadev; | |
747c70af | 475 | int i; |
c17725f4 | 476 | |
8945c7f7 | 477 | irq_set = g_new0(qemu_irq, ISA_NUM_IRQS); |
c17725f4 | 478 | |
d1eebf4e AF |
479 | isadev = i8259_init_chip(TYPE_I8259, bus, true); |
480 | dev = DEVICE(isadev); | |
c17725f4 | 481 | |
d1eebf4e | 482 | qdev_connect_gpio_out(dev, 0, parent_irq); |
747c70af | 483 | for (i = 0 ; i < 8; i++) { |
d1eebf4e | 484 | irq_set[i] = qdev_get_gpio_in(dev, i); |
747c70af JK |
485 | } |
486 | ||
d1eebf4e | 487 | isa_pic = dev; |
747c70af | 488 | |
d1eebf4e AF |
489 | isadev = i8259_init_chip(TYPE_I8259, bus, false); |
490 | dev = DEVICE(isadev); | |
747c70af | 491 | |
d1eebf4e | 492 | qdev_connect_gpio_out(dev, 0, irq_set[2]); |
747c70af | 493 | for (i = 0 ; i < 8; i++) { |
d1eebf4e | 494 | irq_set[i + 8] = qdev_get_gpio_in(dev, i); |
747c70af JK |
495 | } |
496 | ||
29bb5317 | 497 | slave_pic = PIC_COMMON(dev); |
c17725f4 | 498 | |
747c70af JK |
499 | return irq_set; |
500 | } | |
501 | ||
8f04ee08 AL |
502 | static void i8259_class_init(ObjectClass *klass, void *data) |
503 | { | |
d2628b7d | 504 | PICClass *k = PIC_CLASS(klass); |
39bffca2 | 505 | DeviceClass *dc = DEVICE_CLASS(klass); |
8f04ee08 | 506 | |
d2628b7d AF |
507 | k->parent_realize = dc->realize; |
508 | dc->realize = pic_realize; | |
39bffca2 | 509 | dc->reset = pic_reset; |
8f04ee08 AL |
510 | } |
511 | ||
8c43a6f0 | 512 | static const TypeInfo i8259_info = { |
d1eebf4e | 513 | .name = TYPE_I8259, |
39bffca2 AL |
514 | .instance_size = sizeof(PICCommonState), |
515 | .parent = TYPE_PIC_COMMON, | |
8f04ee08 | 516 | .class_init = i8259_class_init, |
d2628b7d | 517 | .class_size = sizeof(PICClass), |
747c70af JK |
518 | }; |
519 | ||
83f7d43a | 520 | static void pic_register_types(void) |
747c70af | 521 | { |
39bffca2 | 522 | type_register_static(&i8259_info); |
80cabfad | 523 | } |
512709f5 | 524 | |
83f7d43a | 525 | type_init(pic_register_types) |