]>
Commit | Line | Data |
---|---|---|
5c145dac AG |
1 | /* |
2 | * QEMU PowerPC e500v2 ePAPR spinning code | |
3 | * | |
4 | * Copyright (C) 2011 Freescale Semiconductor, Inc. All rights reserved. | |
5 | * | |
6 | * Author: Alexander Graf, <[email protected]> | |
7 | * | |
8 | * This library is free software; you can redistribute it and/or | |
9 | * modify it under the terms of the GNU Lesser General Public | |
10 | * License as published by the Free Software Foundation; either | |
11 | * version 2 of the License, or (at your option) any later version. | |
12 | * | |
13 | * This library is distributed in the hope that it will be useful, | |
14 | * but WITHOUT ANY WARRANTY; without even the implied warranty of | |
15 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU | |
16 | * Lesser General Public License for more details. | |
17 | * | |
18 | * You should have received a copy of the GNU Lesser General Public | |
19 | * License along with this library; if not, see <http://www.gnu.org/licenses/>. | |
20 | * | |
21 | * This code is not really a device, but models an interface that usually | |
22 | * firmware takes care of. It's used when QEMU plays the role of firmware. | |
23 | * | |
24 | * Specification: | |
25 | * | |
26 | * https://www.power.org/resources/downloads/Power_ePAPR_APPROVED_v1.1.pdf | |
27 | * | |
28 | */ | |
29 | ||
83c9f4ca | 30 | #include "hw/hw.h" |
9c17d615 | 31 | #include "sysemu/sysemu.h" |
83c9f4ca | 32 | #include "hw/sysbus.h" |
9c17d615 | 33 | #include "sysemu/kvm.h" |
5c145dac AG |
34 | |
35 | #define MAX_CPUS 32 | |
36 | ||
37 | typedef struct spin_info { | |
38 | uint64_t addr; | |
39 | uint64_t r3; | |
40 | uint32_t resv; | |
41 | uint32_t pir; | |
42 | uint64_t reserved; | |
7c7bb022 | 43 | } QEMU_PACKED SpinInfo; |
5c145dac | 44 | |
880fc798 AF |
45 | #define TYPE_E500_SPIN "e500-spin" |
46 | #define E500_SPIN(obj) OBJECT_CHECK(SpinState, (obj), TYPE_E500_SPIN) | |
47 | ||
48 | typedef struct SpinState { | |
49 | SysBusDevice parent_obj; | |
50 | ||
5c145dac AG |
51 | MemoryRegion iomem; |
52 | SpinInfo spin[MAX_CPUS]; | |
53 | } SpinState; | |
54 | ||
55 | typedef struct spin_kick { | |
b6444a42 | 56 | PowerPCCPU *cpu; |
5c145dac AG |
57 | SpinInfo *spin; |
58 | } SpinKick; | |
59 | ||
60 | static void spin_reset(void *opaque) | |
61 | { | |
62 | SpinState *s = opaque; | |
63 | int i; | |
64 | ||
65 | for (i = 0; i < MAX_CPUS; i++) { | |
66 | SpinInfo *info = &s->spin[i]; | |
67 | ||
6a2b3d89 AG |
68 | stl_p(&info->pir, i); |
69 | stq_p(&info->r3, i); | |
70 | stq_p(&info->addr, 1); | |
5c145dac AG |
71 | } |
72 | } | |
73 | ||
74 | /* Create -kernel TLB entries for BookE, linearly spanning 256MB. */ | |
a8170e5e | 75 | static inline hwaddr booke206_page_size_to_tlb(uint64_t size) |
5c145dac AG |
76 | { |
77 | return (ffs(size >> 10) - 1) >> 1; | |
78 | } | |
79 | ||
e2684c0b | 80 | static void mmubooke_create_initial_mapping(CPUPPCState *env, |
5c145dac | 81 | target_ulong va, |
a8170e5e AK |
82 | hwaddr pa, |
83 | hwaddr len) | |
5c145dac AG |
84 | { |
85 | ppcmas_tlb_t *tlb = booke206_get_tlbm(env, 1, 0, 1); | |
a8170e5e | 86 | hwaddr size; |
5c145dac AG |
87 | |
88 | size = (booke206_page_size_to_tlb(len) << MAS1_TSIZE_SHIFT); | |
89 | tlb->mas1 = MAS1_VALID | size; | |
90 | tlb->mas2 = (va & TARGET_PAGE_MASK) | MAS2_M; | |
91 | tlb->mas7_3 = pa & TARGET_PAGE_MASK; | |
92 | tlb->mas7_3 |= MAS3_UR | MAS3_UW | MAS3_UX | MAS3_SR | MAS3_SW | MAS3_SX; | |
58f90f21 | 93 | env->tlb_dirty = true; |
5c145dac AG |
94 | } |
95 | ||
96 | static void spin_kick(void *data) | |
97 | { | |
98 | SpinKick *kick = data; | |
f324e766 | 99 | CPUState *cpu = CPU(kick->cpu); |
b6444a42 | 100 | CPUPPCState *env = &kick->cpu->env; |
5c145dac | 101 | SpinInfo *curspin = kick->spin; |
a8170e5e AK |
102 | hwaddr map_size = 64 * 1024 * 1024; |
103 | hwaddr map_start; | |
5c145dac | 104 | |
cb446eca | 105 | cpu_synchronize_state(cpu); |
5c145dac AG |
106 | stl_p(&curspin->pir, env->spr[SPR_PIR]); |
107 | env->nip = ldq_p(&curspin->addr) & (map_size - 1); | |
108 | env->gpr[3] = ldq_p(&curspin->r3); | |
109 | env->gpr[4] = 0; | |
110 | env->gpr[5] = 0; | |
111 | env->gpr[6] = 0; | |
112 | env->gpr[7] = map_size; | |
113 | env->gpr[8] = 0; | |
114 | env->gpr[9] = 0; | |
115 | ||
116 | map_start = ldq_p(&curspin->addr) & ~(map_size - 1); | |
117 | mmubooke_create_initial_mapping(env, 0, map_start, map_size); | |
118 | ||
259186a7 | 119 | cpu->halted = 0; |
27103424 | 120 | cpu->exception_index = -1; |
f324e766 | 121 | cpu->stopped = false; |
c08d7424 | 122 | qemu_cpu_kick(cpu); |
5c145dac AG |
123 | } |
124 | ||
a8170e5e | 125 | static void spin_write(void *opaque, hwaddr addr, uint64_t value, |
5c145dac AG |
126 | unsigned len) |
127 | { | |
128 | SpinState *s = opaque; | |
129 | int env_idx = addr / sizeof(SpinInfo); | |
912ebe10 | 130 | CPUState *cpu; |
5c145dac AG |
131 | SpinInfo *curspin = &s->spin[env_idx]; |
132 | uint8_t *curspin_p = (uint8_t*)curspin; | |
133 | ||
912ebe10 | 134 | cpu = qemu_get_cpu(env_idx); |
55e5c285 | 135 | if (cpu == NULL) { |
5c145dac AG |
136 | /* Unknown CPU */ |
137 | return; | |
138 | } | |
139 | ||
55e5c285 | 140 | if (cpu->cpu_index == 0) { |
5c145dac AG |
141 | /* primary CPU doesn't spin */ |
142 | return; | |
143 | } | |
144 | ||
145 | curspin_p = &curspin_p[addr % sizeof(SpinInfo)]; | |
146 | switch (len) { | |
147 | case 1: | |
148 | stb_p(curspin_p, value); | |
149 | break; | |
150 | case 2: | |
151 | stw_p(curspin_p, value); | |
152 | break; | |
153 | case 4: | |
154 | stl_p(curspin_p, value); | |
155 | break; | |
156 | } | |
157 | ||
158 | if (!(ldq_p(&curspin->addr) & 1)) { | |
159 | /* run CPU */ | |
160 | SpinKick kick = { | |
912ebe10 | 161 | .cpu = POWERPC_CPU(cpu), |
5c145dac AG |
162 | .spin = curspin, |
163 | }; | |
164 | ||
912ebe10 | 165 | run_on_cpu(cpu, spin_kick, &kick); |
5c145dac AG |
166 | } |
167 | } | |
168 | ||
a8170e5e | 169 | static uint64_t spin_read(void *opaque, hwaddr addr, unsigned len) |
5c145dac AG |
170 | { |
171 | SpinState *s = opaque; | |
172 | uint8_t *spin_p = &((uint8_t*)s->spin)[addr]; | |
173 | ||
174 | switch (len) { | |
175 | case 1: | |
176 | return ldub_p(spin_p); | |
177 | case 2: | |
178 | return lduw_p(spin_p); | |
179 | case 4: | |
180 | return ldl_p(spin_p); | |
181 | default: | |
5f2c23e6 | 182 | hw_error("ppce500: unexpected %s with len = %u", __func__, len); |
5c145dac AG |
183 | } |
184 | } | |
185 | ||
b7c28f02 | 186 | static const MemoryRegionOps spin_rw_ops = { |
5c145dac AG |
187 | .read = spin_read, |
188 | .write = spin_write, | |
189 | .endianness = DEVICE_BIG_ENDIAN, | |
190 | }; | |
191 | ||
192 | static int ppce500_spin_initfn(SysBusDevice *dev) | |
193 | { | |
880fc798 | 194 | SpinState *s = E500_SPIN(dev); |
5c145dac | 195 | |
40c5dce9 PB |
196 | memory_region_init_io(&s->iomem, OBJECT(s), &spin_rw_ops, s, |
197 | "e500 spin pv device", sizeof(SpinInfo) * MAX_CPUS); | |
750ecd44 | 198 | sysbus_init_mmio(dev, &s->iomem); |
5c145dac AG |
199 | |
200 | qemu_register_reset(spin_reset, s); | |
201 | ||
202 | return 0; | |
203 | } | |
204 | ||
999e12bb AL |
205 | static void ppce500_spin_class_init(ObjectClass *klass, void *data) |
206 | { | |
207 | SysBusDeviceClass *k = SYS_BUS_DEVICE_CLASS(klass); | |
208 | ||
209 | k->init = ppce500_spin_initfn; | |
210 | } | |
211 | ||
8c43a6f0 | 212 | static const TypeInfo ppce500_spin_info = { |
880fc798 | 213 | .name = TYPE_E500_SPIN, |
39bffca2 AL |
214 | .parent = TYPE_SYS_BUS_DEVICE, |
215 | .instance_size = sizeof(SpinState), | |
216 | .class_init = ppce500_spin_class_init, | |
5c145dac AG |
217 | }; |
218 | ||
83f7d43a | 219 | static void ppce500_spin_register_types(void) |
5c145dac | 220 | { |
39bffca2 | 221 | type_register_static(&ppce500_spin_info); |
5c145dac | 222 | } |
83f7d43a AF |
223 | |
224 | type_init(ppce500_spin_register_types) |