]>
Commit | Line | Data |
---|---|---|
0325559d PC |
1 | /* |
2 | * KZM Board System emulation. | |
3 | * | |
4 | * Copyright (c) 2008 OKL and 2011 NICTA | |
5 | * Written by Hans at OK-Labs | |
6 | * Updated by Peter Chubb. | |
7 | * | |
aade7b91 | 8 | * This code is licensed under the GPL, version 2 or later. |
0325559d PC |
9 | * See the file `COPYING' in the top level directory. |
10 | * | |
11 | * It (partially) emulates a Kyoto Microcomputer | |
12 | * KZM-ARM11-01 evaluation board, with a Freescale | |
13 | * i.MX31 SoC | |
14 | */ | |
15 | ||
12b16722 | 16 | #include "qemu/osdep.h" |
da34e65c | 17 | #include "qapi/error.h" |
f044ac49 JCD |
18 | #include "hw/arm/fsl-imx31.h" |
19 | #include "hw/boards.h" | |
20 | #include "qemu/error-report.h" | |
022c62cb | 21 | #include "exec/address-spaces.h" |
1422e32d | 22 | #include "net/net.h" |
66b03dce | 23 | #include "hw/net/lan9118.h" |
0d09e41a | 24 | #include "hw/char/serial.h" |
f044ac49 | 25 | #include "sysemu/qtest.h" |
46517dd4 | 26 | #include "sysemu/sysemu.h" |
462f1f4b | 27 | #include "qemu/cutils.h" |
f044ac49 JCD |
28 | |
29 | /* Memory map for Kzm Emulation Baseboard: | |
30 | * 0x00000000-0x7fffffff See i.MX31 SOC for support | |
31 | * 0x80000000-0x8fffffff RAM EMULATED | |
32 | * 0x90000000-0x9fffffff RAM EMULATED | |
33 | * 0xa0000000-0xafffffff Flash IGNORED | |
34 | * 0xb0000000-0xb3ffffff Unavailable IGNORED | |
35 | * 0xb4000000-0xb4000fff 8-bit free space IGNORED | |
36 | * 0xb4001000-0xb400100f Board control IGNORED | |
37 | * 0xb4001003 DIP switch | |
38 | * 0xb4001010-0xb400101f 7-segment LED IGNORED | |
39 | * 0xb4001020-0xb400102f LED IGNORED | |
40 | * 0xb4001030-0xb400103f LED IGNORED | |
41 | * 0xb4001040-0xb400104f FPGA, UART EMULATED | |
42 | * 0xb4001050-0xb400105f FPGA, UART EMULATED | |
43 | * 0xb4001060-0xb40fffff FPGA IGNORED | |
44 | * 0xb6000000-0xb61fffff LAN controller EMULATED | |
45 | * 0xb6200000-0xb62fffff FPGA NAND Controller IGNORED | |
46 | * 0xb6300000-0xb7ffffff Free IGNORED | |
47 | * 0xb8000000-0xb8004fff Memory control registers IGNORED | |
48 | * 0xc0000000-0xc3ffffff PCMCIA/CF IGNORED | |
49 | * 0xc4000000-0xffffffff Reserved IGNORED | |
50 | */ | |
51 | ||
52 | typedef struct IMX31KZM { | |
53 | FslIMX31State soc; | |
f044ac49 JCD |
54 | MemoryRegion ram_alias; |
55 | } IMX31KZM; | |
56 | ||
57 | #define KZM_RAM_ADDR (FSL_IMX31_SDRAM0_ADDR) | |
58 | #define KZM_FPGA_ADDR (FSL_IMX31_CS4_ADDR + 0x1040) | |
59 | #define KZM_LAN9118_ADDR (FSL_IMX31_CS5_ADDR) | |
0325559d PC |
60 | |
61 | static struct arm_boot_info kzm_binfo = { | |
f044ac49 | 62 | .loader_start = KZM_RAM_ADDR, |
0325559d PC |
63 | .board_id = 1722, |
64 | }; | |
65 | ||
3ef96221 | 66 | static void kzm_init(MachineState *machine) |
0325559d | 67 | { |
f044ac49 | 68 | IMX31KZM *s = g_new0(IMX31KZM, 1); |
f044ac49 JCD |
69 | unsigned int ram_size; |
70 | unsigned int alias_offset; | |
71 | unsigned int i; | |
72 | ||
9fc7fc4d | 73 | object_initialize_child(OBJECT(machine), "soc", &s->soc, TYPE_FSL_IMX31); |
f044ac49 | 74 | |
ce189ab2 | 75 | qdev_realize(DEVICE(&s->soc), NULL, &error_fatal); |
0325559d | 76 | |
f044ac49 JCD |
77 | /* Check the amount of memory is compatible with the SOC */ |
78 | if (machine->ram_size > (FSL_IMX31_SDRAM0_SIZE + FSL_IMX31_SDRAM1_SIZE)) { | |
462f1f4b IM |
79 | char *sz = size_to_str(FSL_IMX31_SDRAM0_SIZE + FSL_IMX31_SDRAM1_SIZE); |
80 | error_report("RAM size more than %s is not supported", sz); | |
81 | g_free(sz); | |
82 | exit(EXIT_FAILURE); | |
f044ac49 | 83 | } |
0325559d | 84 | |
f044ac49 | 85 | memory_region_add_subregion(get_system_memory(), FSL_IMX31_SDRAM0_ADDR, |
3865cfac | 86 | machine->ram); |
f044ac49 JCD |
87 | |
88 | /* initialize the alias memory if any */ | |
89 | for (i = 0, ram_size = machine->ram_size, alias_offset = 0; | |
90 | (i < 2) && ram_size; i++) { | |
91 | unsigned int size; | |
92 | static const struct { | |
93 | hwaddr addr; | |
94 | unsigned int size; | |
95 | } ram[2] = { | |
96 | { FSL_IMX31_SDRAM0_ADDR, FSL_IMX31_SDRAM0_SIZE }, | |
97 | { FSL_IMX31_SDRAM1_ADDR, FSL_IMX31_SDRAM1_SIZE }, | |
98 | }; | |
99 | ||
100 | size = MIN(ram_size, ram[i].size); | |
101 | ||
102 | ram_size -= size; | |
103 | ||
104 | if (size < ram[i].size) { | |
105 | memory_region_init_alias(&s->ram_alias, NULL, "ram.alias", | |
3865cfac IM |
106 | machine->ram, |
107 | alias_offset, ram[i].size - size); | |
f044ac49 JCD |
108 | memory_region_add_subregion(get_system_memory(), |
109 | ram[i].addr + size, &s->ram_alias); | |
110 | } | |
111 | ||
112 | alias_offset += ram[i].size; | |
113 | } | |
0325559d | 114 | |
a005d073 | 115 | if (nd_table[0].used) { |
f044ac49 JCD |
116 | lan9118_init(&nd_table[0], KZM_LAN9118_ADDR, |
117 | qdev_get_gpio_in(DEVICE(&s->soc.avic), 52)); | |
0325559d PC |
118 | } |
119 | ||
9bca0edb | 120 | if (serial_hd(2)) { /* touchscreen */ |
f044ac49 JCD |
121 | serial_mm_init(get_system_memory(), KZM_FPGA_ADDR+0x10, 0, |
122 | qdev_get_gpio_in(DEVICE(&s->soc.avic), 52), | |
9bca0edb | 123 | 14745600, serial_hd(2), DEVICE_NATIVE_ENDIAN); |
0325559d PC |
124 | } |
125 | ||
f044ac49 | 126 | kzm_binfo.ram_size = machine->ram_size; |
f044ac49 JCD |
127 | |
128 | if (!qtest_enabled()) { | |
2744ece8 | 129 | arm_load_kernel(&s->soc.cpu, machine, &kzm_binfo); |
f044ac49 | 130 | } |
0325559d PC |
131 | } |
132 | ||
e264d29d | 133 | static void kzm_machine_init(MachineClass *mc) |
0325559d | 134 | { |
e264d29d EH |
135 | mc->desc = "ARM KZM Emulation Baseboard (ARM1136)"; |
136 | mc->init = kzm_init; | |
4672cbd7 | 137 | mc->ignore_memory_transaction_failures = true; |
3865cfac | 138 | mc->default_ram_id = "kzm.ram"; |
0325559d PC |
139 | } |
140 | ||
e264d29d | 141 | DEFINE_MACHINE("kzm", kzm_machine_init) |