]>
Commit | Line | Data |
---|---|---|
aef445bd PB |
1 | /* |
2 | * Memory mapped access to ISA IO space. | |
3 | * | |
4 | * Copyright (c) 2006 Fabrice Bellard | |
5fafdf24 | 5 | * |
aef445bd PB |
6 | * Permission is hereby granted, free of charge, to any person obtaining a copy |
7 | * of this software and associated documentation files (the "Software"), to deal | |
8 | * in the Software without restriction, including without limitation the rights | |
9 | * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell | |
10 | * copies of the Software, and to permit persons to whom the Software is | |
11 | * furnished to do so, subject to the following conditions: | |
12 | * | |
13 | * The above copyright notice and this permission notice shall be included in | |
14 | * all copies or substantial portions of the Software. | |
15 | * | |
16 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR | |
17 | * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, | |
18 | * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL | |
19 | * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER | |
20 | * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, | |
21 | * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN | |
22 | * THE SOFTWARE. | |
23 | */ | |
24 | ||
87ecb68b PB |
25 | #include "hw.h" |
26 | #include "isa.h" | |
af956cad | 27 | #include "exec-memory.h" |
aef445bd | 28 | |
c227f099 | 29 | static void isa_mmio_writeb (void *opaque, target_phys_addr_t addr, |
aef445bd PB |
30 | uint32_t val) |
31 | { | |
afcea8cb | 32 | cpu_outb(addr & IOPORTS_MASK, val); |
aef445bd PB |
33 | } |
34 | ||
968d683c | 35 | static void isa_mmio_writew(void *opaque, target_phys_addr_t addr, |
84108e12 | 36 | uint32_t val) |
aef445bd | 37 | { |
afcea8cb | 38 | cpu_outw(addr & IOPORTS_MASK, val); |
aef445bd PB |
39 | } |
40 | ||
968d683c | 41 | static void isa_mmio_writel(void *opaque, target_phys_addr_t addr, |
84108e12 BS |
42 | uint32_t val) |
43 | { | |
afcea8cb | 44 | cpu_outl(addr & IOPORTS_MASK, val); |
aef445bd PB |
45 | } |
46 | ||
c227f099 | 47 | static uint32_t isa_mmio_readb (void *opaque, target_phys_addr_t addr) |
aef445bd | 48 | { |
968d683c | 49 | return cpu_inb(addr & IOPORTS_MASK); |
aef445bd PB |
50 | } |
51 | ||
968d683c | 52 | static uint32_t isa_mmio_readw(void *opaque, target_phys_addr_t addr) |
aef445bd | 53 | { |
968d683c | 54 | return cpu_inw(addr & IOPORTS_MASK); |
aef445bd PB |
55 | } |
56 | ||
968d683c | 57 | static uint32_t isa_mmio_readl(void *opaque, target_phys_addr_t addr) |
84108e12 | 58 | { |
968d683c | 59 | return cpu_inl(addr & IOPORTS_MASK); |
84108e12 BS |
60 | } |
61 | ||
af956cad AK |
62 | static const MemoryRegionOps isa_mmio_ops = { |
63 | .old_mmio = { | |
64 | .write = { isa_mmio_writeb, isa_mmio_writew, isa_mmio_writel }, | |
65 | .read = { isa_mmio_readb, isa_mmio_readw, isa_mmio_readl, }, | |
66 | }, | |
67 | .endianness = DEVICE_LITTLE_ENDIAN, | |
aef445bd PB |
68 | }; |
69 | ||
af956cad AK |
70 | void isa_mmio_setup(MemoryRegion *mr, target_phys_addr_t size) |
71 | { | |
72 | memory_region_init_io(mr, &isa_mmio_ops, NULL, "isa-mmio", size); | |
73 | } | |
aef445bd | 74 | |
968d683c | 75 | void isa_mmio_init(target_phys_addr_t base, target_phys_addr_t size) |
aef445bd | 76 | { |
7267c094 | 77 | MemoryRegion *mr = g_malloc(sizeof(*mr)); |
968d683c | 78 | |
af956cad AK |
79 | isa_mmio_setup(mr, size); |
80 | memory_region_add_subregion(get_system_memory(), base, mr); | |
aef445bd | 81 | } |