]> Git Repo - qemu.git/blame - include/hw/pci-host/spapr.h
Merge remote-tracking branch 'remotes/berrange/tags/pull-qcrypto-2016-07-04-1' into...
[qemu.git] / include / hw / pci-host / spapr.h
CommitLineData
3384f95c
DG
1/*
2 * QEMU SPAPR PCI BUS definitions
3 *
4 * Copyright (c) 2011 Alexey Kardashevskiy <[email protected]>
5 *
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
10 *
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
15 *
16 * You should have received a copy of the GNU Lesser General Public
17 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
18 */
19#if !defined(__HW_SPAPR_H__)
20#error Please include spapr.h before this file!
21#endif
22
23#if !defined(__HW_SPAPR_PCI_H__)
24#define __HW_SPAPR_PCI_H__
25
a2cb15b0
MT
26#include "hw/pci/pci.h"
27#include "hw/pci/pci_host.h"
0d09e41a 28#include "hw/ppc/xics.h"
3384f95c 29
8c9f64df
AF
30#define TYPE_SPAPR_PCI_HOST_BRIDGE "spapr-pci-host-bridge"
31
32#define SPAPR_PCI_HOST_BRIDGE(obj) \
33 OBJECT_CHECK(sPAPRPHBState, (obj), TYPE_SPAPR_PCI_HOST_BRIDGE)
34
da6ccee4
AK
35typedef struct sPAPRPHBState sPAPRPHBState;
36
9a321e92
AK
37typedef struct spapr_pci_msi {
38 uint32_t first_irq;
39 uint32_t num;
40} spapr_pci_msi;
41
42typedef struct spapr_pci_msi_mig {
43 uint32_t key;
44 spapr_pci_msi value;
45} spapr_pci_msi_mig;
46
da6ccee4 47struct sPAPRPHBState {
67c332fd 48 PCIHostState parent_obj;
3384f95c 49
3e4ac968 50 uint32_t index;
3384f95c 51 uint64_t buid;
298a9710 52 char *dtbusname;
7619c7b0 53 bool dr_enabled;
3384f95c
DG
54
55 MemoryRegion memspace, iospace;
a8170e5e 56 hwaddr mem_win_addr, mem_win_size, io_win_addr, io_win_size;
8c46f7ec 57 MemoryRegion memwindow, iowindow, msiwindow;
0ee2c058 58
5c4cbcf2 59 uint32_t dma_liobn;
f93caaac 60 hwaddr dma_win_addr, dma_win_size;
e00387d5 61 AddressSpace iommu_as;
cca7fad5 62 MemoryRegion iommu_root;
3384f95c 63
1112cf94 64 struct spapr_pci_lsi {
a307d594 65 uint32_t irq;
7fb0bd34 66 } lsi_table[PCI_NUM_PINS];
3384f95c 67
9a321e92
AK
68 GHashTable *msi;
69 /* Temporary cache for migration purposes */
70 int32_t msi_devs_num;
71 spapr_pci_msi_mig *msi_devs;
0ee2c058 72
3384f95c 73 QLIST_ENTRY(sPAPRPHBState) list;
da6ccee4 74};
3384f95c 75
3e4ac968
DG
76#define SPAPR_PCI_MAX_INDEX 255
77
caae58cb
DG
78#define SPAPR_PCI_BASE_BUID 0x800000020000000ULL
79
b194df47
AK
80#define SPAPR_PCI_MEM_WIN_BUS_OFFSET 0x80000000ULL
81
caae58cb
DG
82#define SPAPR_PCI_WINDOW_BASE 0x10000000000ULL
83#define SPAPR_PCI_WINDOW_SPACING 0x1000000000ULL
84#define SPAPR_PCI_MMIO_WIN_OFF 0xA0000000
b194df47
AK
85#define SPAPR_PCI_MMIO_WIN_SIZE (SPAPR_PCI_WINDOW_SPACING - \
86 SPAPR_PCI_MEM_WIN_BUS_OFFSET)
caae58cb
DG
87#define SPAPR_PCI_IO_WIN_OFF 0x80000000
88#define SPAPR_PCI_IO_WIN_SIZE 0x10000
f1c2dc7c
AK
89
90#define SPAPR_PCI_MSI_WINDOW 0x40000000000ULL
caae58cb 91
a307d594
AK
92static inline qemu_irq spapr_phb_lsi_qirq(struct sPAPRPHBState *phb, int pin)
93{
28e02042
DG
94 sPAPRMachineState *spapr = SPAPR_MACHINE(qdev_get_machine());
95
27f24582 96 return xics_get_qirq(spapr->xics, phb->lsi_table[pin].irq);
a307d594
AK
97}
98
28e02042 99PCIHostState *spapr_create_phb(sPAPRMachineState *spapr, int index);
3384f95c 100
e0fdbd7c
AK
101int spapr_populate_pci_dt(sPAPRPHBState *phb,
102 uint32_t xics_phandle,
103 void *fdt);
3384f95c 104
28e02042 105void spapr_pci_msi_init(sPAPRMachineState *spapr, hwaddr addr);
f1c2dc7c 106
fa28f71b
AK
107void spapr_pci_rtas_init(void);
108
28e02042
DG
109sPAPRPHBState *spapr_pci_find_phb(sPAPRMachineState *spapr, uint64_t buid);
110PCIDevice *spapr_pci_find_dev(sPAPRMachineState *spapr, uint64_t buid,
46c5874e
AK
111 uint32_t config_addr);
112
fbb4e983
DG
113/* VFIO EEH hooks */
114#ifdef CONFIG_LINUX
c1fa017c 115bool spapr_phb_eeh_available(sPAPRPHBState *sphb);
fbb4e983
DG
116int spapr_phb_vfio_eeh_set_option(sPAPRPHBState *sphb,
117 unsigned int addr, int option);
118int spapr_phb_vfio_eeh_get_state(sPAPRPHBState *sphb, int *state);
119int spapr_phb_vfio_eeh_reset(sPAPRPHBState *sphb, int option);
120int spapr_phb_vfio_eeh_configure(sPAPRPHBState *sphb);
121void spapr_phb_vfio_reset(DeviceState *qdev);
122#else
c1fa017c
DG
123static inline bool spapr_phb_eeh_available(sPAPRPHBState *sphb)
124{
125 return false;
126}
fbb4e983
DG
127static inline int spapr_phb_vfio_eeh_set_option(sPAPRPHBState *sphb,
128 unsigned int addr, int option)
129{
130 return RTAS_OUT_HW_ERROR;
131}
132static inline int spapr_phb_vfio_eeh_get_state(sPAPRPHBState *sphb,
133 int *state)
134{
135 return RTAS_OUT_HW_ERROR;
136}
137static inline int spapr_phb_vfio_eeh_reset(sPAPRPHBState *sphb, int option)
138{
139 return RTAS_OUT_HW_ERROR;
140}
141static inline int spapr_phb_vfio_eeh_configure(sPAPRPHBState *sphb)
142{
143 return RTAS_OUT_HW_ERROR;
144}
145static inline void spapr_phb_vfio_reset(DeviceState *qdev)
146{
147}
148#endif
149
b3162f22
AK
150void spapr_phb_dma_reset(sPAPRPHBState *sphb);
151
3384f95c 152#endif /* __HW_SPAPR_PCI_H__ */
This page took 0.400782 seconds and 4 git commands to generate.