]>
Commit | Line | Data |
---|---|---|
f0fc6f8f TS |
1 | /* |
2 | * QEMU/mipssim emulation | |
3 | * | |
b5e4946f | 4 | * Emulates a very simple machine model similar to the one used by the |
f0fc6f8f | 5 | * proprietary MIPS emulator. |
a79ee211 TS |
6 | * |
7 | * Copyright (c) 2007 Thiemo Seufer | |
8 | * | |
9 | * Permission is hereby granted, free of charge, to any person obtaining a copy | |
10 | * of this software and associated documentation files (the "Software"), to deal | |
11 | * in the Software without restriction, including without limitation the rights | |
12 | * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell | |
13 | * copies of the Software, and to permit persons to whom the Software is | |
14 | * furnished to do so, subject to the following conditions: | |
15 | * | |
16 | * The above copyright notice and this permission notice shall be included in | |
17 | * all copies or substantial portions of the Software. | |
18 | * | |
19 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR | |
20 | * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, | |
21 | * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL | |
22 | * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER | |
23 | * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, | |
24 | * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN | |
25 | * THE SOFTWARE. | |
f0fc6f8f | 26 | */ |
83c9f4ca | 27 | #include "hw/hw.h" |
0d09e41a PB |
28 | #include "hw/mips/mips.h" |
29 | #include "hw/mips/cpudevs.h" | |
30 | #include "hw/char/serial.h" | |
31 | #include "hw/isa/isa.h" | |
1422e32d | 32 | #include "net/net.h" |
9c17d615 | 33 | #include "sysemu/sysemu.h" |
83c9f4ca | 34 | #include "hw/boards.h" |
0d09e41a | 35 | #include "hw/mips/bios.h" |
83c9f4ca | 36 | #include "hw/loader.h" |
ca20cf32 | 37 | #include "elf.h" |
83c9f4ca | 38 | #include "hw/sysbus.h" |
022c62cb | 39 | #include "exec/address-spaces.h" |
2e985fe0 | 40 | #include "qemu/error-report.h" |
22d5523d | 41 | #include "sysemu/qtest.h" |
f0fc6f8f | 42 | |
7df526e3 TS |
43 | static struct _loaderparams { |
44 | int ram_size; | |
45 | const char *kernel_filename; | |
46 | const char *kernel_cmdline; | |
47 | const char *initrd_filename; | |
48 | } loaderparams; | |
49 | ||
e16ad5b0 | 50 | typedef struct ResetData { |
2d44fc8e | 51 | MIPSCPU *cpu; |
e16ad5b0 AJ |
52 | uint64_t vector; |
53 | } ResetData; | |
54 | ||
55 | static int64_t load_kernel(void) | |
f0fc6f8f | 56 | { |
409dbce5 | 57 | int64_t entry, kernel_high; |
f0fc6f8f TS |
58 | long kernel_size; |
59 | long initrd_size; | |
c227f099 | 60 | ram_addr_t initrd_offset; |
ca20cf32 BS |
61 | int big_endian; |
62 | ||
63 | #ifdef TARGET_WORDS_BIGENDIAN | |
64 | big_endian = 1; | |
65 | #else | |
66 | big_endian = 0; | |
67 | #endif | |
f0fc6f8f | 68 | |
409dbce5 AJ |
69 | kernel_size = load_elf(loaderparams.kernel_filename, cpu_mips_kseg0_to_phys, |
70 | NULL, (uint64_t *)&entry, NULL, | |
71 | (uint64_t *)&kernel_high, big_endian, | |
72 | ELF_MACHINE, 1); | |
f0fc6f8f TS |
73 | if (kernel_size >= 0) { |
74 | if ((entry & ~0x7fffffffULL) == 0x80000000) | |
75 | entry = (int32_t)entry; | |
f0fc6f8f TS |
76 | } else { |
77 | fprintf(stderr, "qemu: could not load kernel '%s'\n", | |
7df526e3 | 78 | loaderparams.kernel_filename); |
f0fc6f8f TS |
79 | exit(1); |
80 | } | |
81 | ||
82 | /* load initrd */ | |
83 | initrd_size = 0; | |
84 | initrd_offset = 0; | |
7df526e3 TS |
85 | if (loaderparams.initrd_filename) { |
86 | initrd_size = get_image_size (loaderparams.initrd_filename); | |
f0fc6f8f | 87 | if (initrd_size > 0) { |
05b3274b | 88 | initrd_offset = (kernel_high + ~INITRD_PAGE_MASK) & INITRD_PAGE_MASK; |
7df526e3 | 89 | if (initrd_offset + initrd_size > loaderparams.ram_size) { |
f0fc6f8f TS |
90 | fprintf(stderr, |
91 | "qemu: memory too small for initial ram disk '%s'\n", | |
7df526e3 | 92 | loaderparams.initrd_filename); |
f0fc6f8f TS |
93 | exit(1); |
94 | } | |
dcac9679 PB |
95 | initrd_size = load_image_targphys(loaderparams.initrd_filename, |
96 | initrd_offset, loaderparams.ram_size - initrd_offset); | |
f0fc6f8f TS |
97 | } |
98 | if (initrd_size == (target_ulong) -1) { | |
99 | fprintf(stderr, "qemu: could not load initial ram disk '%s'\n", | |
7df526e3 | 100 | loaderparams.initrd_filename); |
f0fc6f8f TS |
101 | exit(1); |
102 | } | |
103 | } | |
e16ad5b0 | 104 | return entry; |
f0fc6f8f TS |
105 | } |
106 | ||
107 | static void main_cpu_reset(void *opaque) | |
108 | { | |
e16ad5b0 | 109 | ResetData *s = (ResetData *)opaque; |
2d44fc8e | 110 | CPUMIPSState *env = &s->cpu->env; |
f0fc6f8f | 111 | |
2d44fc8e | 112 | cpu_reset(CPU(s->cpu)); |
aecf1376 NF |
113 | env->active_tc.PC = s->vector & ~(target_ulong)1; |
114 | if (s->vector & 1) { | |
115 | env->hflags |= MIPS_HFLAG_M16; | |
116 | } | |
f0fc6f8f TS |
117 | } |
118 | ||
d118d64a HP |
119 | static void mipsnet_init(int base, qemu_irq irq, NICInfo *nd) |
120 | { | |
121 | DeviceState *dev; | |
122 | SysBusDevice *s; | |
123 | ||
124 | dev = qdev_create(NULL, "mipsnet"); | |
125 | qdev_set_nic_properties(dev, nd); | |
126 | qdev_init_nofail(dev); | |
127 | ||
1356b98d | 128 | s = SYS_BUS_DEVICE(dev); |
d118d64a HP |
129 | sysbus_connect_irq(s, 0, irq); |
130 | memory_region_add_subregion(get_system_io(), | |
131 | base, | |
132 | sysbus_mmio_get_region(s, 0)); | |
133 | } | |
134 | ||
f0fc6f8f | 135 | static void |
3ef96221 | 136 | mips_mipssim_init(MachineState *machine) |
f0fc6f8f | 137 | { |
3ef96221 MA |
138 | ram_addr_t ram_size = machine->ram_size; |
139 | const char *cpu_model = machine->cpu_model; | |
140 | const char *kernel_filename = machine->kernel_filename; | |
141 | const char *kernel_cmdline = machine->kernel_cmdline; | |
142 | const char *initrd_filename = machine->initrd_filename; | |
5cea8590 | 143 | char *filename; |
23ebf23d | 144 | MemoryRegion *address_space_mem = get_system_memory(); |
bdb75c79 | 145 | MemoryRegion *isa = g_new(MemoryRegion, 1); |
23ebf23d AK |
146 | MemoryRegion *ram = g_new(MemoryRegion, 1); |
147 | MemoryRegion *bios = g_new(MemoryRegion, 1); | |
7ee274c1 | 148 | MIPSCPU *cpu; |
61c56c8c | 149 | CPUMIPSState *env; |
e16ad5b0 | 150 | ResetData *reset_info; |
b5334159 | 151 | int bios_size; |
f0fc6f8f TS |
152 | |
153 | /* Init CPUs. */ | |
154 | if (cpu_model == NULL) { | |
155 | #ifdef TARGET_MIPS64 | |
156 | cpu_model = "5Kf"; | |
157 | #else | |
158 | cpu_model = "24Kf"; | |
159 | #endif | |
160 | } | |
7ee274c1 AF |
161 | cpu = cpu_mips_init(cpu_model); |
162 | if (cpu == NULL) { | |
aaed909a FB |
163 | fprintf(stderr, "Unable to find CPU definition\n"); |
164 | exit(1); | |
165 | } | |
7ee274c1 AF |
166 | env = &cpu->env; |
167 | ||
7267c094 | 168 | reset_info = g_malloc0(sizeof(ResetData)); |
2d44fc8e | 169 | reset_info->cpu = cpu; |
e16ad5b0 AJ |
170 | reset_info->vector = env->active_tc.PC; |
171 | qemu_register_reset(main_cpu_reset, reset_info); | |
f0fc6f8f TS |
172 | |
173 | /* Allocate RAM. */ | |
2c9b15ca | 174 | memory_region_init_ram(ram, NULL, "mips_mipssim.ram", ram_size); |
c5705a77 | 175 | vmstate_register_ram_global(ram); |
2c9b15ca | 176 | memory_region_init_ram(bios, NULL, "mips_mipssim.bios", BIOS_SIZE); |
c5705a77 | 177 | vmstate_register_ram_global(bios); |
23ebf23d | 178 | memory_region_set_readonly(bios, true); |
f0fc6f8f | 179 | |
23ebf23d | 180 | memory_region_add_subregion(address_space_mem, 0, ram); |
dcac9679 PB |
181 | |
182 | /* Map the BIOS / boot exception handler. */ | |
23ebf23d | 183 | memory_region_add_subregion(address_space_mem, 0x1fc00000LL, bios); |
f0fc6f8f TS |
184 | /* Load a BIOS / boot exception handler image. */ |
185 | if (bios_name == NULL) | |
186 | bios_name = BIOS_FILENAME; | |
5cea8590 PB |
187 | filename = qemu_find_file(QEMU_FILE_TYPE_BIOS, bios_name); |
188 | if (filename) { | |
189 | bios_size = load_image_targphys(filename, 0x1fc00000LL, BIOS_SIZE); | |
7267c094 | 190 | g_free(filename); |
5cea8590 PB |
191 | } else { |
192 | bios_size = -1; | |
193 | } | |
22d5523d AF |
194 | if ((bios_size < 0 || bios_size > BIOS_SIZE) && |
195 | !kernel_filename && !qtest_enabled()) { | |
f0fc6f8f | 196 | /* Bail out if we have neither a kernel image nor boot vector code. */ |
2e985fe0 AJ |
197 | error_report("Could not load MIPS bios '%s', and no " |
198 | "-kernel argument was specified", filename); | |
199 | exit(1); | |
f0fc6f8f | 200 | } else { |
b5334159 | 201 | /* We have a boot vector start address. */ |
b5dc7732 | 202 | env->active_tc.PC = (target_long)(int32_t)0xbfc00000; |
f0fc6f8f TS |
203 | } |
204 | ||
205 | if (kernel_filename) { | |
7df526e3 TS |
206 | loaderparams.ram_size = ram_size; |
207 | loaderparams.kernel_filename = kernel_filename; | |
208 | loaderparams.kernel_cmdline = kernel_cmdline; | |
209 | loaderparams.initrd_filename = initrd_filename; | |
e16ad5b0 | 210 | reset_info->vector = load_kernel(); |
f0fc6f8f TS |
211 | } |
212 | ||
213 | /* Init CPU internal devices. */ | |
214 | cpu_mips_irq_init_cpu(env); | |
215 | cpu_mips_clock_init(env); | |
f0fc6f8f TS |
216 | |
217 | /* Register 64 KB of ISA IO space at 0x1fd00000. */ | |
bdb75c79 PB |
218 | memory_region_init_alias(isa, NULL, "isa_mmio", |
219 | get_system_io(), 0, 0x00010000); | |
220 | memory_region_add_subregion(get_system_memory(), 0x1fd00000, isa); | |
f0fc6f8f TS |
221 | |
222 | /* A single 16450 sits at offset 0x3f8. It is attached to | |
223 | MIPS CPU INT2, which is interrupt 4. */ | |
224 | if (serial_hds[0]) | |
568fd159 JG |
225 | serial_init(0x3f8, env->irq[4], 115200, serial_hds[0], |
226 | get_system_io()); | |
f0fc6f8f | 227 | |
a005d073 | 228 | if (nd_table[0].used) |
0ae18cee AL |
229 | /* MIPSnet uses the MIPS CPU INT0, which is interrupt 2. */ |
230 | mipsnet_init(0x4200, env->irq[2], &nd_table[0]); | |
f0fc6f8f TS |
231 | } |
232 | ||
f80f9ec9 | 233 | static QEMUMachine mips_mipssim_machine = { |
eec2743e TS |
234 | .name = "mipssim", |
235 | .desc = "MIPS MIPSsim platform", | |
236 | .init = mips_mipssim_init, | |
f0fc6f8f | 237 | }; |
f80f9ec9 AL |
238 | |
239 | static void mips_mipssim_machine_init(void) | |
240 | { | |
241 | qemu_register_machine(&mips_mipssim_machine); | |
242 | } | |
243 | ||
244 | machine_init(mips_mipssim_machine_init); |