]>
Commit | Line | Data |
---|---|---|
a9f49946 IY |
1 | /* |
2 | * pcie_host.c | |
3 | * utility functions for pci express host bridge. | |
4 | * | |
5 | * Copyright (c) 2009 Isaku Yamahata <yamahata at valinux co jp> | |
6 | * VA Linux Systems Japan K.K. | |
7 | * | |
8 | * This program is free software; you can redistribute it and/or modify | |
9 | * it under the terms of the GNU General Public License as published by | |
10 | * the Free Software Foundation; either version 2 of the License, or | |
11 | * (at your option) any later version. | |
12 | ||
13 | * This program is distributed in the hope that it will be useful, | |
14 | * but WITHOUT ANY WARRANTY; without even the implied warranty of | |
15 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the | |
16 | * GNU General Public License for more details. | |
17 | ||
18 | * You should have received a copy of the GNU General Public License along | |
70539e18 | 19 | * with this program; if not, see <http://www.gnu.org/licenses/>. |
a9f49946 IY |
20 | */ |
21 | ||
97d5408f | 22 | #include "qemu/osdep.h" |
c759b24f MT |
23 | #include "hw/hw.h" |
24 | #include "hw/pci/pci.h" | |
25 | #include "hw/pci/pcie_host.h" | |
022c62cb | 26 | #include "exec/address-spaces.h" |
a9f49946 | 27 | |
a9f49946 | 28 | /* a helper function to get a PCIDevice for a given mmconfig address */ |
8d6514f8 IY |
29 | static inline PCIDevice *pcie_dev_find_by_mmcfg_addr(PCIBus *s, |
30 | uint32_t mmcfg_addr) | |
a9f49946 IY |
31 | { |
32 | return pci_find_device(s, PCIE_MMCFG_BUS(mmcfg_addr), | |
5256d8bf | 33 | PCIE_MMCFG_DEVFN(mmcfg_addr)); |
a9f49946 IY |
34 | } |
35 | ||
a8170e5e | 36 | static void pcie_mmcfg_data_write(void *opaque, hwaddr mmcfg_addr, |
c76f990e | 37 | uint64_t val, unsigned len) |
a9f49946 | 38 | { |
c76f990e AK |
39 | PCIExpressHost *e = opaque; |
40 | PCIBus *s = e->pci.bus; | |
8d6514f8 | 41 | PCIDevice *pci_dev = pcie_dev_find_by_mmcfg_addr(s, mmcfg_addr); |
43e86c8f IY |
42 | uint32_t addr; |
43 | uint32_t limit; | |
a9f49946 | 44 | |
42e4126b | 45 | if (!pci_dev) { |
a9f49946 | 46 | return; |
42e4126b | 47 | } |
43e86c8f IY |
48 | addr = PCIE_MMCFG_CONFOFFSET(mmcfg_addr); |
49 | limit = pci_config_size(pci_dev); | |
50 | if (limit <= addr) { | |
51 | /* conventional pci device can be behind pcie-to-pci bridge. | |
52 | 256 <= addr < 4K has no effects. */ | |
53 | return; | |
54 | } | |
55 | pci_host_config_write_common(pci_dev, addr, limit, val, len); | |
a9f49946 IY |
56 | } |
57 | ||
c76f990e | 58 | static uint64_t pcie_mmcfg_data_read(void *opaque, |
a8170e5e | 59 | hwaddr mmcfg_addr, |
c76f990e | 60 | unsigned len) |
a9f49946 | 61 | { |
c76f990e AK |
62 | PCIExpressHost *e = opaque; |
63 | PCIBus *s = e->pci.bus; | |
43e86c8f IY |
64 | PCIDevice *pci_dev = pcie_dev_find_by_mmcfg_addr(s, mmcfg_addr); |
65 | uint32_t addr; | |
66 | uint32_t limit; | |
a9f49946 IY |
67 | |
68 | if (!pci_dev) { | |
4677d8ed | 69 | return ~0x0; |
a9f49946 | 70 | } |
43e86c8f IY |
71 | addr = PCIE_MMCFG_CONFOFFSET(mmcfg_addr); |
72 | limit = pci_config_size(pci_dev); | |
73 | if (limit <= addr) { | |
74 | /* conventional pci device can be behind pcie-to-pci bridge. | |
75 | 256 <= addr < 4K has no effects. */ | |
76 | return ~0x0; | |
77 | } | |
78 | return pci_host_config_read_common(pci_dev, addr, limit, len); | |
a9f49946 IY |
79 | } |
80 | ||
c76f990e AK |
81 | static const MemoryRegionOps pcie_mmcfg_ops = { |
82 | .read = pcie_mmcfg_data_read, | |
83 | .write = pcie_mmcfg_data_write, | |
a6c242aa | 84 | .endianness = DEVICE_LITTLE_ENDIAN, |
a9f49946 IY |
85 | }; |
86 | ||
7c8b7248 | 87 | static void pcie_host_init(Object *obj) |
a9f49946 | 88 | { |
7c8b7248 | 89 | PCIExpressHost *e = PCIE_HOST_BRIDGE(obj); |
a9f49946 | 90 | |
7c8b7248 | 91 | e->base_addr = PCIE_BASE_ADDR_UNMAPPED; |
3a8f2a9c PB |
92 | memory_region_init_io(&e->mmio, OBJECT(e), &pcie_mmcfg_ops, e, "pcie-mmcfg-mmio", |
93 | PCIE_MMCFG_SIZE_MAX); | |
a9f49946 IY |
94 | } |
95 | ||
96 | void pcie_host_mmcfg_unmap(PCIExpressHost *e) | |
97 | { | |
98 | if (e->base_addr != PCIE_BASE_ADDR_UNMAPPED) { | |
c76f990e | 99 | memory_region_del_subregion(get_system_memory(), &e->mmio); |
a9f49946 IY |
100 | e->base_addr = PCIE_BASE_ADDR_UNMAPPED; |
101 | } | |
102 | } | |
103 | ||
27fb9688 | 104 | void pcie_host_mmcfg_init(PCIExpressHost *e, uint32_t size) |
a9f49946 | 105 | { |
c702ddb8 JB |
106 | assert(!(size & (size - 1))); /* power of 2 */ |
107 | assert(size >= PCIE_MMCFG_SIZE_MIN); | |
108 | assert(size <= PCIE_MMCFG_SIZE_MAX); | |
109 | e->size = size; | |
3a8f2a9c | 110 | memory_region_set_size(&e->mmio, e->size); |
27fb9688 AG |
111 | } |
112 | ||
113 | void pcie_host_mmcfg_map(PCIExpressHost *e, hwaddr addr, | |
114 | uint32_t size) | |
115 | { | |
116 | pcie_host_mmcfg_init(e, size); | |
a9f49946 | 117 | e->base_addr = addr; |
c76f990e | 118 | memory_region_add_subregion(get_system_memory(), e->base_addr, &e->mmio); |
a9f49946 IY |
119 | } |
120 | ||
121 | void pcie_host_mmcfg_update(PCIExpressHost *e, | |
122 | int enable, | |
c702ddb8 JB |
123 | hwaddr addr, |
124 | uint32_t size) | |
a9f49946 | 125 | { |
3a8f2a9c | 126 | memory_region_transaction_begin(); |
a9f49946 IY |
127 | pcie_host_mmcfg_unmap(e); |
128 | if (enable) { | |
c702ddb8 | 129 | pcie_host_mmcfg_map(e, addr, size); |
a9f49946 | 130 | } |
3a8f2a9c | 131 | memory_region_transaction_commit(); |
a9f49946 | 132 | } |
bc927e48 JB |
133 | |
134 | static const TypeInfo pcie_host_type_info = { | |
135 | .name = TYPE_PCIE_HOST_BRIDGE, | |
136 | .parent = TYPE_PCI_HOST_BRIDGE, | |
137 | .abstract = true, | |
138 | .instance_size = sizeof(PCIExpressHost), | |
7c8b7248 | 139 | .instance_init = pcie_host_init, |
bc927e48 JB |
140 | }; |
141 | ||
142 | static void pcie_host_register_types(void) | |
143 | { | |
144 | type_register_static(&pcie_host_type_info); | |
145 | } | |
146 | ||
147 | type_init(pcie_host_register_types) |