]>
Commit | Line | Data |
---|---|---|
99f575ed JL |
1 | /* |
2 | * QEMU OpenRISC timer support | |
3 | * | |
4 | * Copyright (c) 2011-2012 Jia Liu <[email protected]> | |
5 | * Zhizhou Zhang <[email protected]> | |
6 | * | |
7 | * This library is free software; you can redistribute it and/or | |
8 | * modify it under the terms of the GNU Lesser General Public | |
9 | * License as published by the Free Software Foundation; either | |
10 | * version 2 of the License, or (at your option) any later version. | |
11 | * | |
12 | * This library is distributed in the hope that it will be useful, | |
13 | * but WITHOUT ANY WARRANTY; without even the implied warranty of | |
14 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU | |
15 | * Lesser General Public License for more details. | |
16 | * | |
17 | * You should have received a copy of the GNU Lesser General Public | |
18 | * License along with this library; if not, see <http://www.gnu.org/licenses/>. | |
19 | */ | |
20 | ||
21 | #include "cpu.h" | |
83c9f4ca | 22 | #include "hw/hw.h" |
1de7afc9 | 23 | #include "qemu/timer.h" |
99f575ed | 24 | |
ccaf1749 | 25 | #define TIMER_PERIOD 50 /* 50 ns period for 20 MHz timer */ |
99f575ed JL |
26 | |
27 | /* The time when TTCR changes */ | |
28 | static uint64_t last_clk; | |
29 | static int is_counting; | |
30 | ||
31 | void cpu_openrisc_count_update(OpenRISCCPU *cpu) | |
32 | { | |
d5155217 | 33 | uint64_t now; |
99f575ed | 34 | |
99f575ed | 35 | if (!is_counting) { |
99f575ed JL |
36 | return; |
37 | } | |
d5155217 | 38 | now = qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL); |
ccaf1749 | 39 | cpu->env.ttcr += (uint32_t)((now - last_clk) / TIMER_PERIOD); |
99f575ed | 40 | last_clk = now; |
d5155217 SM |
41 | } |
42 | ||
43 | void cpu_openrisc_timer_update(OpenRISCCPU *cpu) | |
44 | { | |
45 | uint32_t wait; | |
46 | uint64_t now, next; | |
47 | ||
48 | if (!is_counting) { | |
49 | return; | |
50 | } | |
51 | ||
52 | cpu_openrisc_count_update(cpu); | |
53 | now = last_clk; | |
99f575ed JL |
54 | |
55 | if ((cpu->env.ttmr & TTMR_TP) <= (cpu->env.ttcr & TTMR_TP)) { | |
56 | wait = TTMR_TP - (cpu->env.ttcr & TTMR_TP) + 1; | |
57 | wait += cpu->env.ttmr & TTMR_TP; | |
58 | } else { | |
59 | wait = (cpu->env.ttmr & TTMR_TP) - (cpu->env.ttcr & TTMR_TP); | |
60 | } | |
ccaf1749 | 61 | next = now + (uint64_t)wait * TIMER_PERIOD; |
bc72ad67 | 62 | timer_mod(cpu->env.timer, next); |
99f575ed JL |
63 | } |
64 | ||
65 | void cpu_openrisc_count_start(OpenRISCCPU *cpu) | |
66 | { | |
67 | is_counting = 1; | |
68 | cpu_openrisc_count_update(cpu); | |
69 | } | |
70 | ||
71 | void cpu_openrisc_count_stop(OpenRISCCPU *cpu) | |
72 | { | |
d5155217 | 73 | timer_del(cpu->env.timer); |
99f575ed | 74 | cpu_openrisc_count_update(cpu); |
d5155217 | 75 | is_counting = 0; |
99f575ed JL |
76 | } |
77 | ||
78 | static void openrisc_timer_cb(void *opaque) | |
79 | { | |
80 | OpenRISCCPU *cpu = opaque; | |
81 | ||
82 | if ((cpu->env.ttmr & TTMR_IE) && | |
bc72ad67 | 83 | timer_expired(cpu->env.timer, qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL))) { |
259186a7 AF |
84 | CPUState *cs = CPU(cpu); |
85 | ||
99f575ed | 86 | cpu->env.ttmr |= TTMR_IP; |
259186a7 | 87 | cs->interrupt_request |= CPU_INTERRUPT_TIMER; |
99f575ed JL |
88 | } |
89 | ||
90 | switch (cpu->env.ttmr & TTMR_M) { | |
91 | case TIMER_NONE: | |
92 | break; | |
93 | case TIMER_INTR: | |
94 | cpu->env.ttcr = 0; | |
99f575ed JL |
95 | break; |
96 | case TIMER_SHOT: | |
97 | cpu_openrisc_count_stop(cpu); | |
98 | break; | |
99 | case TIMER_CONT: | |
99f575ed JL |
100 | break; |
101 | } | |
d5155217 SM |
102 | |
103 | cpu_openrisc_timer_update(cpu); | |
99f575ed JL |
104 | } |
105 | ||
106 | void cpu_openrisc_clock_init(OpenRISCCPU *cpu) | |
107 | { | |
bc72ad67 | 108 | cpu->env.timer = timer_new_ns(QEMU_CLOCK_VIRTUAL, &openrisc_timer_cb, cpu); |
99f575ed JL |
109 | cpu->env.ttmr = 0x00000000; |
110 | cpu->env.ttcr = 0x00000000; | |
111 | } |