]> Git Repo - qemu.git/blame - target-s390x/cpu.h
block/ssh: Drop superfluous libssh2_session_last_errno() calls
[qemu.git] / target-s390x / cpu.h
CommitLineData
10ec5117
AG
1/*
2 * S/390 virtual CPU header
3 *
4 * Copyright (c) 2009 Ulrich Hecht
5 *
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
10 *
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
15 *
ccb084d3
CB
16 * Contributions after 2012-10-29 are licensed under the terms of the
17 * GNU GPL, version 2 or (at your option) any later version.
18 *
19 * You should have received a copy of the GNU (Lesser) General Public
70539e18 20 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
10ec5117
AG
21 */
22#ifndef CPU_S390X_H
23#define CPU_S390X_H
45133b74
SW
24
25#include "config.h"
26#include "qemu-common.h"
10ec5117
AG
27
28#define TARGET_LONG_BITS 64
29
30#define ELF_MACHINE EM_S390
4ab23a91 31#define ELF_MACHINE_UNAME "S390X"
10ec5117 32
9349b4f9 33#define CPUArchState struct CPUS390XState
10ec5117 34
022c62cb 35#include "exec/cpu-defs.h"
bcec36ea
AG
36#define TARGET_PAGE_BITS 12
37
5b23fd03 38#define TARGET_PHYS_ADDR_SPACE_BITS 64
bcec36ea
AG
39#define TARGET_VIRT_ADDR_SPACE_BITS 64
40
022c62cb 41#include "exec/cpu-all.h"
10ec5117 42
6b4c305c 43#include "fpu/softfloat.h"
10ec5117 44
bcec36ea 45#define NB_MMU_MODES 3
10ec5117 46
bcec36ea
AG
47#define MMU_MODE0_SUFFIX _primary
48#define MMU_MODE1_SUFFIX _secondary
49#define MMU_MODE2_SUFFIX _home
50
51#define MMU_USER_IDX 1
52
53#define MAX_EXT_QUEUE 16
5d69c547
CH
54#define MAX_IO_QUEUE 16
55#define MAX_MCHK_QUEUE 16
56
57#define PSW_MCHK_MASK 0x0004000000000000
58#define PSW_IO_MASK 0x0200000000000000
bcec36ea
AG
59
60typedef struct PSW {
61 uint64_t mask;
62 uint64_t addr;
63} PSW;
64
65typedef struct ExtQueue {
66 uint32_t code;
67 uint32_t param;
68 uint32_t param64;
69} ExtQueue;
10ec5117 70
5d69c547
CH
71typedef struct IOIntQueue {
72 uint16_t id;
73 uint16_t nr;
74 uint32_t parm;
75 uint32_t word;
76} IOIntQueue;
77
78typedef struct MchkQueue {
79 uint16_t type;
80} MchkQueue;
81
10ec5117 82typedef struct CPUS390XState {
1ac5889f
RH
83 uint64_t regs[16]; /* GP registers */
84 CPU_DoubleU fregs[16]; /* FP registers */
85 uint32_t aregs[16]; /* access registers */
10ec5117 86
1ac5889f
RH
87 uint32_t fpc; /* floating-point control register */
88 uint32_t cc_op;
10ec5117 89
10ec5117
AG
90 float_status fpu_status; /* passed to softfloat lib */
91
1ac5889f
RH
92 /* The low part of a 128-bit return, or remainder of a divide. */
93 uint64_t retxl;
94
bcec36ea 95 PSW psw;
10ec5117 96
bcec36ea
AG
97 uint64_t cc_src;
98 uint64_t cc_dst;
99 uint64_t cc_vr;
10ec5117
AG
100
101 uint64_t __excp_addr;
bcec36ea
AG
102 uint64_t psa;
103
104 uint32_t int_pgm_code;
d5a103cd 105 uint32_t int_pgm_ilen;
bcec36ea
AG
106
107 uint32_t int_svc_code;
d5a103cd 108 uint32_t int_svc_ilen;
bcec36ea
AG
109
110 uint64_t cregs[16]; /* control registers */
111
bcec36ea 112 ExtQueue ext_queue[MAX_EXT_QUEUE];
5d69c547
CH
113 IOIntQueue io_queue[MAX_IO_QUEUE][8];
114 MchkQueue mchk_queue[MAX_MCHK_QUEUE];
bcec36ea 115
5d69c547 116 int pending_int;
4e836781 117 int ext_index;
5d69c547
CH
118 int io_index[8];
119 int mchk_index;
120
121 uint64_t ckc;
122 uint64_t cputm;
123 uint32_t todpr;
4e836781 124
819bd309
DD
125 uint64_t pfault_token;
126 uint64_t pfault_compare;
127 uint64_t pfault_select;
128
44b0c0bb
CB
129 uint64_t gbea;
130 uint64_t pp;
131
4e836781
AG
132 CPU_COMMON
133
bcec36ea
AG
134 /* reset does memset(0) up to here */
135
bcec36ea
AG
136 int cpu_num;
137 uint8_t *storage_keys;
138
139 uint64_t tod_offset;
140 uint64_t tod_basetime;
141 QEMUTimer *tod_timer;
142
143 QEMUTimer *cpu_timer;
10ec5117
AG
144} CPUS390XState;
145
564b863d 146#include "cpu-qom.h"
3d0a615f 147#include <sysemu/kvm.h>
564b863d 148
7b18aad5
CH
149/* distinguish between 24 bit and 31 bit addressing */
150#define HIGH_ORDER_BIT 0x80000000
151
bcec36ea
AG
152/* Interrupt Codes */
153/* Program Interrupts */
154#define PGM_OPERATION 0x0001
155#define PGM_PRIVILEGED 0x0002
156#define PGM_EXECUTE 0x0003
157#define PGM_PROTECTION 0x0004
158#define PGM_ADDRESSING 0x0005
159#define PGM_SPECIFICATION 0x0006
160#define PGM_DATA 0x0007
161#define PGM_FIXPT_OVERFLOW 0x0008
162#define PGM_FIXPT_DIVIDE 0x0009
163#define PGM_DEC_OVERFLOW 0x000a
164#define PGM_DEC_DIVIDE 0x000b
165#define PGM_HFP_EXP_OVERFLOW 0x000c
166#define PGM_HFP_EXP_UNDERFLOW 0x000d
167#define PGM_HFP_SIGNIFICANCE 0x000e
168#define PGM_HFP_DIVIDE 0x000f
169#define PGM_SEGMENT_TRANS 0x0010
170#define PGM_PAGE_TRANS 0x0011
171#define PGM_TRANS_SPEC 0x0012
172#define PGM_SPECIAL_OP 0x0013
173#define PGM_OPERAND 0x0015
174#define PGM_TRACE_TABLE 0x0016
175#define PGM_SPACE_SWITCH 0x001c
176#define PGM_HFP_SQRT 0x001d
177#define PGM_PC_TRANS_SPEC 0x001f
178#define PGM_AFX_TRANS 0x0020
179#define PGM_ASX_TRANS 0x0021
180#define PGM_LX_TRANS 0x0022
181#define PGM_EX_TRANS 0x0023
182#define PGM_PRIM_AUTH 0x0024
183#define PGM_SEC_AUTH 0x0025
184#define PGM_ALET_SPEC 0x0028
185#define PGM_ALEN_SPEC 0x0029
186#define PGM_ALE_SEQ 0x002a
187#define PGM_ASTE_VALID 0x002b
188#define PGM_ASTE_SEQ 0x002c
189#define PGM_EXT_AUTH 0x002d
190#define PGM_STACK_FULL 0x0030
191#define PGM_STACK_EMPTY 0x0031
192#define PGM_STACK_SPEC 0x0032
193#define PGM_STACK_TYPE 0x0033
194#define PGM_STACK_OP 0x0034
195#define PGM_ASCE_TYPE 0x0038
196#define PGM_REG_FIRST_TRANS 0x0039
197#define PGM_REG_SEC_TRANS 0x003a
198#define PGM_REG_THIRD_TRANS 0x003b
199#define PGM_MONITOR 0x0040
200#define PGM_PER 0x0080
201#define PGM_CRYPTO 0x0119
202
203/* External Interrupts */
204#define EXT_INTERRUPT_KEY 0x0040
205#define EXT_CLOCK_COMP 0x1004
206#define EXT_CPU_TIMER 0x1005
207#define EXT_MALFUNCTION 0x1200
208#define EXT_EMERGENCY 0x1201
209#define EXT_EXTERNAL_CALL 0x1202
210#define EXT_ETR 0x1406
211#define EXT_SERVICE 0x2401
212#define EXT_VIRTIO 0x2603
213
214/* PSW defines */
215#undef PSW_MASK_PER
216#undef PSW_MASK_DAT
217#undef PSW_MASK_IO
218#undef PSW_MASK_EXT
219#undef PSW_MASK_KEY
220#undef PSW_SHIFT_KEY
221#undef PSW_MASK_MCHECK
222#undef PSW_MASK_WAIT
223#undef PSW_MASK_PSTATE
224#undef PSW_MASK_ASC
225#undef PSW_MASK_CC
226#undef PSW_MASK_PM
227#undef PSW_MASK_64
29c6157c
CB
228#undef PSW_MASK_32
229#undef PSW_MASK_ESA_ADDR
bcec36ea
AG
230
231#define PSW_MASK_PER 0x4000000000000000ULL
232#define PSW_MASK_DAT 0x0400000000000000ULL
233#define PSW_MASK_IO 0x0200000000000000ULL
234#define PSW_MASK_EXT 0x0100000000000000ULL
235#define PSW_MASK_KEY 0x00F0000000000000ULL
236#define PSW_SHIFT_KEY 56
237#define PSW_MASK_MCHECK 0x0004000000000000ULL
238#define PSW_MASK_WAIT 0x0002000000000000ULL
239#define PSW_MASK_PSTATE 0x0001000000000000ULL
240#define PSW_MASK_ASC 0x0000C00000000000ULL
241#define PSW_MASK_CC 0x0000300000000000ULL
242#define PSW_MASK_PM 0x00000F0000000000ULL
243#define PSW_MASK_64 0x0000000100000000ULL
244#define PSW_MASK_32 0x0000000080000000ULL
29c6157c 245#define PSW_MASK_ESA_ADDR 0x000000007fffffffULL
bcec36ea
AG
246
247#undef PSW_ASC_PRIMARY
248#undef PSW_ASC_ACCREG
249#undef PSW_ASC_SECONDARY
250#undef PSW_ASC_HOME
251
252#define PSW_ASC_PRIMARY 0x0000000000000000ULL
253#define PSW_ASC_ACCREG 0x0000400000000000ULL
254#define PSW_ASC_SECONDARY 0x0000800000000000ULL
255#define PSW_ASC_HOME 0x0000C00000000000ULL
256
257/* tb flags */
258
259#define FLAG_MASK_PER (PSW_MASK_PER >> 32)
260#define FLAG_MASK_DAT (PSW_MASK_DAT >> 32)
261#define FLAG_MASK_IO (PSW_MASK_IO >> 32)
262#define FLAG_MASK_EXT (PSW_MASK_EXT >> 32)
263#define FLAG_MASK_KEY (PSW_MASK_KEY >> 32)
264#define FLAG_MASK_MCHECK (PSW_MASK_MCHECK >> 32)
265#define FLAG_MASK_WAIT (PSW_MASK_WAIT >> 32)
266#define FLAG_MASK_PSTATE (PSW_MASK_PSTATE >> 32)
267#define FLAG_MASK_ASC (PSW_MASK_ASC >> 32)
268#define FLAG_MASK_CC (PSW_MASK_CC >> 32)
269#define FLAG_MASK_PM (PSW_MASK_PM >> 32)
270#define FLAG_MASK_64 (PSW_MASK_64 >> 32)
271#define FLAG_MASK_32 0x00001000
272
c4400206
TH
273/* Control register 0 bits */
274#define CR0_EDAT 0x0000000000800000ULL
275
a4e3ad19 276static inline int cpu_mmu_index (CPUS390XState *env)
10c339a0 277{
bcec36ea
AG
278 if (env->psw.mask & PSW_MASK_PSTATE) {
279 return 1;
280 }
281
10c339a0
AG
282 return 0;
283}
284
a4e3ad19 285static inline void cpu_get_tb_cpu_state(CPUS390XState* env, target_ulong *pc,
bcec36ea
AG
286 target_ulong *cs_base, int *flags)
287{
288 *pc = env->psw.addr;
289 *cs_base = 0;
290 *flags = ((env->psw.mask >> 32) & ~FLAG_MASK_CC) |
291 ((env->psw.mask & PSW_MASK_32) ? FLAG_MASK_32 : 0);
292}
293
d5a103cd
RH
294/* While the PoO talks about ILC (a number between 1-3) what is actually
295 stored in LowCore is shifted left one bit (an even between 2-6). As
296 this is the actual length of the insn and therefore more useful, that
297 is what we want to pass around and manipulate. To make sure that we
298 have applied this distinction universally, rename the "ILC" to "ILEN". */
299static inline int get_ilen(uint8_t opc)
bcec36ea
AG
300{
301 switch (opc >> 6) {
302 case 0:
d5a103cd 303 return 2;
bcec36ea
AG
304 case 1:
305 case 2:
d5a103cd
RH
306 return 4;
307 default:
308 return 6;
bcec36ea 309 }
bcec36ea
AG
310}
311
d5a103cd
RH
312#ifndef CONFIG_USER_ONLY
313/* In several cases of runtime exceptions, we havn't recorded the true
314 instruction length. Use these codes when raising exceptions in order
315 to re-compute the length by examining the insn in memory. */
316#define ILEN_LATER 0x20
317#define ILEN_LATER_INC 0x21
318#endif
bcec36ea 319
564b863d 320S390CPU *cpu_s390x_init(const char *cpu_model);
bcec36ea 321void s390x_translate_init(void);
10ec5117 322int cpu_s390x_exec(CPUS390XState *s);
10ec5117
AG
323
324/* you can call this signal handler from your SIGBUS and SIGSEGV
325 signal handlers to inform the virtual CPU of exceptions. non zero
326 is returned if the signal was handled by the virtual CPU. */
327int cpu_s390x_signal_handler(int host_signum, void *pinfo,
328 void *puc);
7510454e
AF
329int s390_cpu_handle_mmu_fault(CPUState *cpu, vaddr address, int rw,
330 int mmu_idx);
10ec5117 331
db1c8f53 332#include "ioinst.h"
52705890 333
10c339a0 334#ifndef CONFIG_USER_ONLY
38322ed6
CH
335void *s390_cpu_physical_memory_map(CPUS390XState *env, hwaddr addr, hwaddr *len,
336 int is_write);
337void s390_cpu_physical_memory_unmap(CPUS390XState *env, void *addr, hwaddr len,
338 int is_write);
7b18aad5
CH
339static inline hwaddr decode_basedisp_s(CPUS390XState *env, uint32_t ipb)
340{
341 hwaddr addr = 0;
342 uint8_t reg;
343
344 reg = ipb >> 28;
345 if (reg > 0) {
346 addr = env->regs[reg];
347 }
348 addr += (ipb >> 16) & 0xfff;
349
350 return addr;
351}
352
638129ff
CH
353/* Base/displacement are at the same locations. */
354#define decode_basedisp_rs decode_basedisp_s
355
8f22e0df
AF
356void s390x_tod_timer(void *opaque);
357void s390x_cpu_timer(void *opaque);
358
28e942f8 359int s390_virtio_hypercall(CPUS390XState *env);
bcec36ea 360
1f206266 361#ifdef CONFIG_KVM
50a2c6e5 362void kvm_s390_reset_vcpu(S390CPU *cpu);
1bc22652
AF
363void kvm_s390_interrupt(S390CPU *cpu, int type, uint32_t code);
364void kvm_s390_virtio_irq(S390CPU *cpu, int config_change, uint64_t token);
365void kvm_s390_interrupt_internal(S390CPU *cpu, int type, uint32_t parm,
bcec36ea 366 uint64_t parm64, int vm);
1f206266 367#else
50a2c6e5
PB
368static inline void kvm_s390_reset_vcpu(S390CPU *cpu)
369{
370}
371
1bc22652 372static inline void kvm_s390_interrupt(S390CPU *cpu, int type, uint32_t code)
1f206266
AG
373{
374}
375
1bc22652 376static inline void kvm_s390_virtio_irq(S390CPU *cpu, int config_change,
1f206266
AG
377 uint64_t token)
378{
379}
380
1bc22652 381static inline void kvm_s390_interrupt_internal(S390CPU *cpu, int type,
1f206266
AG
382 uint32_t parm, uint64_t parm64,
383 int vm)
384{
385}
386#endif
45fa769b 387S390CPU *s390_cpu_addr2state(uint16_t cpu_addr);
49e15878
AF
388void s390_add_running_cpu(S390CPU *cpu);
389unsigned s390_del_running_cpu(S390CPU *cpu);
bcec36ea 390
000a1a38
CB
391/* service interrupts are floating therefore we must not pass an cpustate */
392void s390_sclp_extint(uint32_t parm);
393
d1ff903c 394/* from s390-virtio-bus */
a8170e5e 395extern const hwaddr virtio_size;
d1ff903c 396
ef81522b 397#else
49e15878 398static inline void s390_add_running_cpu(S390CPU *cpu)
ef81522b
AG
399{
400}
401
49e15878 402static inline unsigned s390_del_running_cpu(S390CPU *cpu)
ef81522b
AG
403{
404 return 0;
405}
10c339a0 406#endif
bcec36ea
AG
407void cpu_lock(void);
408void cpu_unlock(void);
10c339a0 409
7b18aad5
CH
410typedef struct SubchDev SubchDev;
411
df1fe5bb 412#ifndef CONFIG_USER_ONLY
4e872a3f 413extern void io_subsystem_reset(void);
df1fe5bb
CH
414SubchDev *css_find_subch(uint8_t m, uint8_t cssid, uint8_t ssid,
415 uint16_t schid);
416bool css_subch_visible(SubchDev *sch);
417void css_conditional_io_interrupt(SubchDev *sch);
418int css_do_stsch(SubchDev *sch, SCHIB *schib);
38dd7cc7 419bool css_schid_final(int m, uint8_t cssid, uint8_t ssid, uint16_t schid);
df1fe5bb
CH
420int css_do_msch(SubchDev *sch, SCHIB *schib);
421int css_do_xsch(SubchDev *sch);
422int css_do_csch(SubchDev *sch);
423int css_do_hsch(SubchDev *sch);
424int css_do_ssch(SubchDev *sch, ORB *orb);
425int css_do_tsch(SubchDev *sch, IRB *irb);
426int css_do_stcrw(CRW *crw);
50c8d9bf 427int css_do_tpi(IOIntCode *int_code, int lowcore);
df1fe5bb
CH
428int css_collect_chp_desc(int m, uint8_t cssid, uint8_t f_chpid, uint8_t l_chpid,
429 int rfmt, void *buf);
430void css_do_schm(uint8_t mbk, int update, int dct, uint64_t mbo);
431int css_enable_mcsse(void);
432int css_enable_mss(void);
433int css_do_rsch(SubchDev *sch);
434int css_do_rchp(uint8_t cssid, uint8_t chpid);
435bool css_present(uint8_t cssid);
436#else
7b18aad5
CH
437static inline SubchDev *css_find_subch(uint8_t m, uint8_t cssid, uint8_t ssid,
438 uint16_t schid)
439{
440 return NULL;
441}
442static inline bool css_subch_visible(SubchDev *sch)
443{
444 return false;
445}
446static inline void css_conditional_io_interrupt(SubchDev *sch)
447{
448}
449static inline int css_do_stsch(SubchDev *sch, SCHIB *schib)
450{
451 return -ENODEV;
452}
453static inline bool css_schid_final(uint8_t cssid, uint8_t ssid, uint16_t schid)
454{
455 return true;
456}
457static inline int css_do_msch(SubchDev *sch, SCHIB *schib)
458{
459 return -ENODEV;
460}
461static inline int css_do_xsch(SubchDev *sch)
462{
463 return -ENODEV;
464}
465static inline int css_do_csch(SubchDev *sch)
466{
467 return -ENODEV;
468}
469static inline int css_do_hsch(SubchDev *sch)
470{
471 return -ENODEV;
472}
473static inline int css_do_ssch(SubchDev *sch, ORB *orb)
474{
475 return -ENODEV;
476}
477static inline int css_do_tsch(SubchDev *sch, IRB *irb)
478{
479 return -ENODEV;
480}
481static inline int css_do_stcrw(CRW *crw)
482{
483 return 1;
484}
50c8d9bf 485static inline int css_do_tpi(IOIntCode *int_code, int lowcore)
7b18aad5
CH
486{
487 return 0;
488}
489static inline int css_collect_chp_desc(int m, uint8_t cssid, uint8_t f_chpid,
490 int rfmt, uint8_t l_chpid, void *buf)
491{
492 return 0;
493}
494static inline void css_do_schm(uint8_t mbk, int update, int dct, uint64_t mbo)
495{
496}
497static inline int css_enable_mss(void)
498{
499 return -EINVAL;
500}
501static inline int css_enable_mcsse(void)
502{
503 return -EINVAL;
504}
505static inline int css_do_rsch(SubchDev *sch)
506{
507 return -ENODEV;
508}
509static inline int css_do_rchp(uint8_t cssid, uint8_t chpid)
510{
511 return -ENODEV;
512}
513static inline bool css_present(uint8_t cssid)
514{
515 return false;
516}
df1fe5bb 517#endif
7b18aad5 518
564b863d 519#define cpu_init(model) (&cpu_s390x_init(model)->env)
10ec5117
AG
520#define cpu_exec cpu_s390x_exec
521#define cpu_gen_code cpu_s390x_gen_code
bcec36ea 522#define cpu_signal_handler cpu_s390x_signal_handler
10ec5117 523
904e5fd5
VM
524void s390_cpu_list(FILE *f, fprintf_function cpu_fprintf);
525#define cpu_list s390_cpu_list
526
022c62cb 527#include "exec/exec-all.h"
bcec36ea 528
bcec36ea
AG
529#define EXCP_EXT 1 /* external interrupt */
530#define EXCP_SVC 2 /* supervisor call (syscall) */
531#define EXCP_PGM 3 /* program interruption */
5d69c547
CH
532#define EXCP_IO 7 /* I/O interrupt */
533#define EXCP_MCHK 8 /* machine check */
bcec36ea 534
bcec36ea
AG
535#define INTERRUPT_EXT (1 << 0)
536#define INTERRUPT_TOD (1 << 1)
537#define INTERRUPT_CPUTIMER (1 << 2)
5d69c547
CH
538#define INTERRUPT_IO (1 << 3)
539#define INTERRUPT_MCHK (1 << 4)
10c339a0
AG
540
541/* Program Status Word. */
542#define S390_PSWM_REGNUM 0
543#define S390_PSWA_REGNUM 1
544/* General Purpose Registers. */
545#define S390_R0_REGNUM 2
546#define S390_R1_REGNUM 3
547#define S390_R2_REGNUM 4
548#define S390_R3_REGNUM 5
549#define S390_R4_REGNUM 6
550#define S390_R5_REGNUM 7
551#define S390_R6_REGNUM 8
552#define S390_R7_REGNUM 9
553#define S390_R8_REGNUM 10
554#define S390_R9_REGNUM 11
555#define S390_R10_REGNUM 12
556#define S390_R11_REGNUM 13
557#define S390_R12_REGNUM 14
558#define S390_R13_REGNUM 15
559#define S390_R14_REGNUM 16
560#define S390_R15_REGNUM 17
561/* Access Registers. */
562#define S390_A0_REGNUM 18
563#define S390_A1_REGNUM 19
564#define S390_A2_REGNUM 20
565#define S390_A3_REGNUM 21
566#define S390_A4_REGNUM 22
567#define S390_A5_REGNUM 23
568#define S390_A6_REGNUM 24
569#define S390_A7_REGNUM 25
570#define S390_A8_REGNUM 26
571#define S390_A9_REGNUM 27
572#define S390_A10_REGNUM 28
573#define S390_A11_REGNUM 29
574#define S390_A12_REGNUM 30
575#define S390_A13_REGNUM 31
576#define S390_A14_REGNUM 32
577#define S390_A15_REGNUM 33
578/* Floating Point Control Word. */
579#define S390_FPC_REGNUM 34
580/* Floating Point Registers. */
581#define S390_F0_REGNUM 35
582#define S390_F1_REGNUM 36
583#define S390_F2_REGNUM 37
584#define S390_F3_REGNUM 38
585#define S390_F4_REGNUM 39
586#define S390_F5_REGNUM 40
587#define S390_F6_REGNUM 41
588#define S390_F7_REGNUM 42
589#define S390_F8_REGNUM 43
590#define S390_F9_REGNUM 44
591#define S390_F10_REGNUM 45
592#define S390_F11_REGNUM 46
593#define S390_F12_REGNUM 47
594#define S390_F13_REGNUM 48
595#define S390_F14_REGNUM 49
596#define S390_F15_REGNUM 50
597/* Total. */
598#define S390_NUM_REGS 51
599
bcec36ea
AG
600/* CC optimization */
601
602enum cc_op {
603 CC_OP_CONST0 = 0, /* CC is 0 */
604 CC_OP_CONST1, /* CC is 1 */
605 CC_OP_CONST2, /* CC is 2 */
606 CC_OP_CONST3, /* CC is 3 */
607
608 CC_OP_DYNAMIC, /* CC calculation defined by env->cc_op */
609 CC_OP_STATIC, /* CC value is env->cc_op */
610
611 CC_OP_NZ, /* env->cc_dst != 0 */
612 CC_OP_LTGT_32, /* signed less/greater than (32bit) */
613 CC_OP_LTGT_64, /* signed less/greater than (64bit) */
614 CC_OP_LTUGTU_32, /* unsigned less/greater than (32bit) */
615 CC_OP_LTUGTU_64, /* unsigned less/greater than (64bit) */
616 CC_OP_LTGT0_32, /* signed less/greater than 0 (32bit) */
617 CC_OP_LTGT0_64, /* signed less/greater than 0 (64bit) */
618
619 CC_OP_ADD_64, /* overflow on add (64bit) */
620 CC_OP_ADDU_64, /* overflow on unsigned add (64bit) */
4e4bb438 621 CC_OP_ADDC_64, /* overflow on unsigned add-carry (64bit) */
e7d81004
SW
622 CC_OP_SUB_64, /* overflow on subtraction (64bit) */
623 CC_OP_SUBU_64, /* overflow on unsigned subtraction (64bit) */
4e4bb438 624 CC_OP_SUBB_64, /* overflow on unsigned sub-borrow (64bit) */
bcec36ea
AG
625 CC_OP_ABS_64, /* sign eval on abs (64bit) */
626 CC_OP_NABS_64, /* sign eval on nabs (64bit) */
627
628 CC_OP_ADD_32, /* overflow on add (32bit) */
629 CC_OP_ADDU_32, /* overflow on unsigned add (32bit) */
4e4bb438 630 CC_OP_ADDC_32, /* overflow on unsigned add-carry (32bit) */
e7d81004
SW
631 CC_OP_SUB_32, /* overflow on subtraction (32bit) */
632 CC_OP_SUBU_32, /* overflow on unsigned subtraction (32bit) */
4e4bb438 633 CC_OP_SUBB_32, /* overflow on unsigned sub-borrow (32bit) */
bcec36ea
AG
634 CC_OP_ABS_32, /* sign eval on abs (64bit) */
635 CC_OP_NABS_32, /* sign eval on nabs (64bit) */
636
637 CC_OP_COMP_32, /* complement */
638 CC_OP_COMP_64, /* complement */
639
640 CC_OP_TM_32, /* test under mask (32bit) */
641 CC_OP_TM_64, /* test under mask (64bit) */
642
bcec36ea
AG
643 CC_OP_NZ_F32, /* FP dst != 0 (32bit) */
644 CC_OP_NZ_F64, /* FP dst != 0 (64bit) */
587626f8 645 CC_OP_NZ_F128, /* FP dst != 0 (128bit) */
bcec36ea
AG
646
647 CC_OP_ICM, /* insert characters under mask */
cbe24bfa
RH
648 CC_OP_SLA_32, /* Calculate shift left signed (32bit) */
649 CC_OP_SLA_64, /* Calculate shift left signed (64bit) */
102bf2c6 650 CC_OP_FLOGR, /* find leftmost one */
bcec36ea
AG
651 CC_OP_MAX
652};
653
654static const char *cc_names[] = {
655 [CC_OP_CONST0] = "CC_OP_CONST0",
656 [CC_OP_CONST1] = "CC_OP_CONST1",
657 [CC_OP_CONST2] = "CC_OP_CONST2",
658 [CC_OP_CONST3] = "CC_OP_CONST3",
659 [CC_OP_DYNAMIC] = "CC_OP_DYNAMIC",
660 [CC_OP_STATIC] = "CC_OP_STATIC",
661 [CC_OP_NZ] = "CC_OP_NZ",
662 [CC_OP_LTGT_32] = "CC_OP_LTGT_32",
663 [CC_OP_LTGT_64] = "CC_OP_LTGT_64",
664 [CC_OP_LTUGTU_32] = "CC_OP_LTUGTU_32",
665 [CC_OP_LTUGTU_64] = "CC_OP_LTUGTU_64",
666 [CC_OP_LTGT0_32] = "CC_OP_LTGT0_32",
667 [CC_OP_LTGT0_64] = "CC_OP_LTGT0_64",
668 [CC_OP_ADD_64] = "CC_OP_ADD_64",
669 [CC_OP_ADDU_64] = "CC_OP_ADDU_64",
4e4bb438 670 [CC_OP_ADDC_64] = "CC_OP_ADDC_64",
bcec36ea
AG
671 [CC_OP_SUB_64] = "CC_OP_SUB_64",
672 [CC_OP_SUBU_64] = "CC_OP_SUBU_64",
4e4bb438 673 [CC_OP_SUBB_64] = "CC_OP_SUBB_64",
bcec36ea
AG
674 [CC_OP_ABS_64] = "CC_OP_ABS_64",
675 [CC_OP_NABS_64] = "CC_OP_NABS_64",
676 [CC_OP_ADD_32] = "CC_OP_ADD_32",
677 [CC_OP_ADDU_32] = "CC_OP_ADDU_32",
4e4bb438 678 [CC_OP_ADDC_32] = "CC_OP_ADDC_32",
bcec36ea
AG
679 [CC_OP_SUB_32] = "CC_OP_SUB_32",
680 [CC_OP_SUBU_32] = "CC_OP_SUBU_32",
4e4bb438 681 [CC_OP_SUBB_32] = "CC_OP_SUBB_32",
bcec36ea
AG
682 [CC_OP_ABS_32] = "CC_OP_ABS_32",
683 [CC_OP_NABS_32] = "CC_OP_NABS_32",
684 [CC_OP_COMP_32] = "CC_OP_COMP_32",
685 [CC_OP_COMP_64] = "CC_OP_COMP_64",
686 [CC_OP_TM_32] = "CC_OP_TM_32",
687 [CC_OP_TM_64] = "CC_OP_TM_64",
bcec36ea
AG
688 [CC_OP_NZ_F32] = "CC_OP_NZ_F32",
689 [CC_OP_NZ_F64] = "CC_OP_NZ_F64",
587626f8 690 [CC_OP_NZ_F128] = "CC_OP_NZ_F128",
bcec36ea 691 [CC_OP_ICM] = "CC_OP_ICM",
cbe24bfa
RH
692 [CC_OP_SLA_32] = "CC_OP_SLA_32",
693 [CC_OP_SLA_64] = "CC_OP_SLA_64",
102bf2c6 694 [CC_OP_FLOGR] = "CC_OP_FLOGR",
bcec36ea
AG
695};
696
697static inline const char *cc_name(int cc_op)
698{
699 return cc_names[cc_op];
700}
701
3d0a615f
TH
702static inline void setcc(S390CPU *cpu, uint64_t cc)
703{
704 CPUS390XState *env = &cpu->env;
705
706 env->psw.mask &= ~(3ull << 44);
707 env->psw.mask |= (cc & 3) << 44;
708}
709
bcec36ea
AG
710typedef struct LowCore
711{
712 /* prefix area: defined by architecture */
713 uint32_t ccw1[2]; /* 0x000 */
714 uint32_t ccw2[4]; /* 0x008 */
715 uint8_t pad1[0x80-0x18]; /* 0x018 */
716 uint32_t ext_params; /* 0x080 */
717 uint16_t cpu_addr; /* 0x084 */
718 uint16_t ext_int_code; /* 0x086 */
d5a103cd 719 uint16_t svc_ilen; /* 0x088 */
bcec36ea 720 uint16_t svc_code; /* 0x08a */
d5a103cd 721 uint16_t pgm_ilen; /* 0x08c */
bcec36ea
AG
722 uint16_t pgm_code; /* 0x08e */
723 uint32_t data_exc_code; /* 0x090 */
724 uint16_t mon_class_num; /* 0x094 */
725 uint16_t per_perc_atmid; /* 0x096 */
726 uint64_t per_address; /* 0x098 */
727 uint8_t exc_access_id; /* 0x0a0 */
728 uint8_t per_access_id; /* 0x0a1 */
729 uint8_t op_access_id; /* 0x0a2 */
730 uint8_t ar_access_id; /* 0x0a3 */
731 uint8_t pad2[0xA8-0xA4]; /* 0x0a4 */
732 uint64_t trans_exc_code; /* 0x0a8 */
733 uint64_t monitor_code; /* 0x0b0 */
734 uint16_t subchannel_id; /* 0x0b8 */
735 uint16_t subchannel_nr; /* 0x0ba */
736 uint32_t io_int_parm; /* 0x0bc */
737 uint32_t io_int_word; /* 0x0c0 */
738 uint8_t pad3[0xc8-0xc4]; /* 0x0c4 */
739 uint32_t stfl_fac_list; /* 0x0c8 */
740 uint8_t pad4[0xe8-0xcc]; /* 0x0cc */
741 uint32_t mcck_interruption_code[2]; /* 0x0e8 */
742 uint8_t pad5[0xf4-0xf0]; /* 0x0f0 */
743 uint32_t external_damage_code; /* 0x0f4 */
744 uint64_t failing_storage_address; /* 0x0f8 */
745 uint8_t pad6[0x120-0x100]; /* 0x100 */
746 PSW restart_old_psw; /* 0x120 */
747 PSW external_old_psw; /* 0x130 */
748 PSW svc_old_psw; /* 0x140 */
749 PSW program_old_psw; /* 0x150 */
750 PSW mcck_old_psw; /* 0x160 */
751 PSW io_old_psw; /* 0x170 */
752 uint8_t pad7[0x1a0-0x180]; /* 0x180 */
753 PSW restart_psw; /* 0x1a0 */
754 PSW external_new_psw; /* 0x1b0 */
755 PSW svc_new_psw; /* 0x1c0 */
756 PSW program_new_psw; /* 0x1d0 */
757 PSW mcck_new_psw; /* 0x1e0 */
758 PSW io_new_psw; /* 0x1f0 */
759 PSW return_psw; /* 0x200 */
760 uint8_t irb[64]; /* 0x210 */
761 uint64_t sync_enter_timer; /* 0x250 */
762 uint64_t async_enter_timer; /* 0x258 */
763 uint64_t exit_timer; /* 0x260 */
764 uint64_t last_update_timer; /* 0x268 */
765 uint64_t user_timer; /* 0x270 */
766 uint64_t system_timer; /* 0x278 */
767 uint64_t last_update_clock; /* 0x280 */
768 uint64_t steal_clock; /* 0x288 */
769 PSW return_mcck_psw; /* 0x290 */
770 uint8_t pad8[0xc00-0x2a0]; /* 0x2a0 */
771 /* System info area */
772 uint64_t save_area[16]; /* 0xc00 */
773 uint8_t pad9[0xd40-0xc80]; /* 0xc80 */
774 uint64_t kernel_stack; /* 0xd40 */
775 uint64_t thread_info; /* 0xd48 */
776 uint64_t async_stack; /* 0xd50 */
777 uint64_t kernel_asce; /* 0xd58 */
778 uint64_t user_asce; /* 0xd60 */
779 uint64_t panic_stack; /* 0xd68 */
780 uint64_t user_exec_asce; /* 0xd70 */
781 uint8_t pad10[0xdc0-0xd78]; /* 0xd78 */
782
783 /* SMP info area: defined by DJB */
784 uint64_t clock_comparator; /* 0xdc0 */
785 uint64_t ext_call_fast; /* 0xdc8 */
786 uint64_t percpu_offset; /* 0xdd0 */
787 uint64_t current_task; /* 0xdd8 */
788 uint32_t softirq_pending; /* 0xde0 */
789 uint32_t pad_0x0de4; /* 0xde4 */
790 uint64_t int_clock; /* 0xde8 */
791 uint8_t pad12[0xe00-0xdf0]; /* 0xdf0 */
792
793 /* 0xe00 is used as indicator for dump tools */
794 /* whether the kernel died with panic() or not */
795 uint32_t panic_magic; /* 0xe00 */
796
797 uint8_t pad13[0x11b8-0xe04]; /* 0xe04 */
798
799 /* 64 bit extparam used for pfault, diag 250 etc */
800 uint64_t ext_params2; /* 0x11B8 */
801
802 uint8_t pad14[0x1200-0x11C0]; /* 0x11C0 */
803
804 /* System info area */
805
806 uint64_t floating_pt_save_area[16]; /* 0x1200 */
807 uint64_t gpregs_save_area[16]; /* 0x1280 */
808 uint32_t st_status_fixed_logout[4]; /* 0x1300 */
809 uint8_t pad15[0x1318-0x1310]; /* 0x1310 */
810 uint32_t prefixreg_save_area; /* 0x1318 */
811 uint32_t fpt_creg_save_area; /* 0x131c */
812 uint8_t pad16[0x1324-0x1320]; /* 0x1320 */
813 uint32_t tod_progreg_save_area; /* 0x1324 */
814 uint32_t cpu_timer_save_area[2]; /* 0x1328 */
815 uint32_t clock_comp_save_area[2]; /* 0x1330 */
816 uint8_t pad17[0x1340-0x1338]; /* 0x1338 */
817 uint32_t access_regs_save_area[16]; /* 0x1340 */
818 uint64_t cregs_save_area[16]; /* 0x1380 */
819
820 /* align to the top of the prefix area */
821
822 uint8_t pad18[0x2000-0x1400]; /* 0x1400 */
541dc0d4 823} QEMU_PACKED LowCore;
bcec36ea
AG
824
825/* STSI */
826#define STSI_LEVEL_MASK 0x00000000f0000000ULL
827#define STSI_LEVEL_CURRENT 0x0000000000000000ULL
828#define STSI_LEVEL_1 0x0000000010000000ULL
829#define STSI_LEVEL_2 0x0000000020000000ULL
830#define STSI_LEVEL_3 0x0000000030000000ULL
831#define STSI_R0_RESERVED_MASK 0x000000000fffff00ULL
832#define STSI_R0_SEL1_MASK 0x00000000000000ffULL
833#define STSI_R1_RESERVED_MASK 0x00000000ffff0000ULL
834#define STSI_R1_SEL2_MASK 0x000000000000ffffULL
835
836/* Basic Machine Configuration */
837struct sysib_111 {
838 uint32_t res1[8];
839 uint8_t manuf[16];
840 uint8_t type[4];
841 uint8_t res2[12];
842 uint8_t model[16];
843 uint8_t sequence[16];
844 uint8_t plant[4];
845 uint8_t res3[156];
846};
847
848/* Basic Machine CPU */
849struct sysib_121 {
850 uint32_t res1[80];
851 uint8_t sequence[16];
852 uint8_t plant[4];
853 uint8_t res2[2];
854 uint16_t cpu_addr;
855 uint8_t res3[152];
856};
857
858/* Basic Machine CPUs */
859struct sysib_122 {
860 uint8_t res1[32];
861 uint32_t capability;
862 uint16_t total_cpus;
863 uint16_t active_cpus;
864 uint16_t standby_cpus;
865 uint16_t reserved_cpus;
866 uint16_t adjustments[2026];
867};
868
869/* LPAR CPU */
870struct sysib_221 {
871 uint32_t res1[80];
872 uint8_t sequence[16];
873 uint8_t plant[4];
874 uint16_t cpu_id;
875 uint16_t cpu_addr;
876 uint8_t res3[152];
877};
878
879/* LPAR CPUs */
880struct sysib_222 {
881 uint32_t res1[32];
882 uint16_t lpar_num;
883 uint8_t res2;
884 uint8_t lcpuc;
885 uint16_t total_cpus;
886 uint16_t conf_cpus;
887 uint16_t standby_cpus;
888 uint16_t reserved_cpus;
889 uint8_t name[8];
890 uint32_t caf;
891 uint8_t res3[16];
892 uint16_t dedicated_cpus;
893 uint16_t shared_cpus;
894 uint8_t res4[180];
895};
896
897/* VM CPUs */
898struct sysib_322 {
899 uint8_t res1[31];
900 uint8_t count;
901 struct {
902 uint8_t res2[4];
903 uint16_t total_cpus;
904 uint16_t conf_cpus;
905 uint16_t standby_cpus;
906 uint16_t reserved_cpus;
907 uint8_t name[8];
908 uint32_t caf;
909 uint8_t cpi[16];
910 uint8_t res3[24];
911 } vm[8];
912 uint8_t res4[3552];
913};
914
915/* MMU defines */
916#define _ASCE_ORIGIN ~0xfffULL /* segment table origin */
917#define _ASCE_SUBSPACE 0x200 /* subspace group control */
918#define _ASCE_PRIVATE_SPACE 0x100 /* private space control */
919#define _ASCE_ALT_EVENT 0x80 /* storage alteration event control */
920#define _ASCE_SPACE_SWITCH 0x40 /* space switch event */
921#define _ASCE_REAL_SPACE 0x20 /* real space control */
922#define _ASCE_TYPE_MASK 0x0c /* asce table type mask */
923#define _ASCE_TYPE_REGION1 0x0c /* region first table type */
924#define _ASCE_TYPE_REGION2 0x08 /* region second table type */
925#define _ASCE_TYPE_REGION3 0x04 /* region third table type */
926#define _ASCE_TYPE_SEGMENT 0x00 /* segment table type */
927#define _ASCE_TABLE_LENGTH 0x03 /* region table length */
928
929#define _REGION_ENTRY_ORIGIN ~0xfffULL /* region/segment table origin */
930#define _REGION_ENTRY_INV 0x20 /* invalid region table entry */
931#define _REGION_ENTRY_TYPE_MASK 0x0c /* region/segment table type mask */
932#define _REGION_ENTRY_TYPE_R1 0x0c /* region first table type */
933#define _REGION_ENTRY_TYPE_R2 0x08 /* region second table type */
934#define _REGION_ENTRY_TYPE_R3 0x04 /* region third table type */
935#define _REGION_ENTRY_LENGTH 0x03 /* region third length */
936
937#define _SEGMENT_ENTRY_ORIGIN ~0x7ffULL /* segment table origin */
c4400206 938#define _SEGMENT_ENTRY_FC 0x400 /* format control */
bcec36ea
AG
939#define _SEGMENT_ENTRY_RO 0x200 /* page protection bit */
940#define _SEGMENT_ENTRY_INV 0x20 /* invalid segment table entry */
941
942#define _PAGE_RO 0x200 /* HW read-only bit */
943#define _PAGE_INVALID 0x400 /* HW invalid bit */
944
b9959138
AG
945#define SK_C (0x1 << 1)
946#define SK_R (0x1 << 2)
947#define SK_F (0x1 << 3)
948#define SK_ACC_MASK (0xf << 4)
bcec36ea 949
bcec36ea
AG
950#define SIGP_SENSE 0x01
951#define SIGP_EXTERNAL_CALL 0x02
952#define SIGP_EMERGENCY 0x03
953#define SIGP_START 0x04
954#define SIGP_STOP 0x05
955#define SIGP_RESTART 0x06
956#define SIGP_STOP_STORE_STATUS 0x09
957#define SIGP_INITIAL_CPU_RESET 0x0b
958#define SIGP_CPU_RESET 0x0c
959#define SIGP_SET_PREFIX 0x0d
960#define SIGP_STORE_STATUS_ADDR 0x0e
961#define SIGP_SET_ARCH 0x12
962
963/* cpu status bits */
964#define SIGP_STAT_EQUIPMENT_CHECK 0x80000000UL
965#define SIGP_STAT_INCORRECT_STATE 0x00000200UL
966#define SIGP_STAT_INVALID_PARAMETER 0x00000100UL
967#define SIGP_STAT_EXT_CALL_PENDING 0x00000080UL
968#define SIGP_STAT_STOPPED 0x00000040UL
969#define SIGP_STAT_OPERATOR_INTERV 0x00000020UL
970#define SIGP_STAT_CHECK_STOP 0x00000010UL
971#define SIGP_STAT_INOPERATIVE 0x00000004UL
972#define SIGP_STAT_INVALID_ORDER 0x00000002UL
973#define SIGP_STAT_RECEIVER_CHECK 0x00000001UL
974
a4e3ad19
AF
975void load_psw(CPUS390XState *env, uint64_t mask, uint64_t addr);
976int mmu_translate(CPUS390XState *env, target_ulong vaddr, int rw, uint64_t asc,
bcec36ea 977 target_ulong *raddr, int *flags);
6e252802 978int sclp_service_call(CPUS390XState *env, uint64_t sccb, uint32_t code);
a4e3ad19 979uint32_t calc_cc(CPUS390XState *env, uint32_t cc_op, uint64_t src, uint64_t dst,
bcec36ea
AG
980 uint64_t vr);
981
982#define TARGET_HAS_ICE 1
983
984/* The value of the TOD clock for 1.1.1970. */
985#define TOD_UNIX_EPOCH 0x7d91048bca000000ULL
986
987/* Converts ns to s390's clock format */
988static inline uint64_t time2tod(uint64_t ns) {
989 return (ns << 9) / 125;
990}
991
f9466733 992static inline void cpu_inject_ext(S390CPU *cpu, uint32_t code, uint32_t param,
bcec36ea
AG
993 uint64_t param64)
994{
f9466733
AF
995 CPUS390XState *env = &cpu->env;
996
bcec36ea
AG
997 if (env->ext_index == MAX_EXT_QUEUE - 1) {
998 /* ugh - can't queue anymore. Let's drop. */
999 return;
1000 }
1001
1002 env->ext_index++;
1003 assert(env->ext_index < MAX_EXT_QUEUE);
1004
1005 env->ext_queue[env->ext_index].code = code;
1006 env->ext_queue[env->ext_index].param = param;
1007 env->ext_queue[env->ext_index].param64 = param64;
1008
1009 env->pending_int |= INTERRUPT_EXT;
c3affe56 1010 cpu_interrupt(CPU(cpu), CPU_INTERRUPT_HARD);
bcec36ea 1011}
10c339a0 1012
f9466733 1013static inline void cpu_inject_io(S390CPU *cpu, uint16_t subchannel_id,
5d69c547
CH
1014 uint16_t subchannel_number,
1015 uint32_t io_int_parm, uint32_t io_int_word)
1016{
f9466733 1017 CPUS390XState *env = &cpu->env;
91b0a8f3 1018 int isc = IO_INT_WORD_ISC(io_int_word);
5d69c547
CH
1019
1020 if (env->io_index[isc] == MAX_IO_QUEUE - 1) {
1021 /* ugh - can't queue anymore. Let's drop. */
1022 return;
1023 }
1024
1025 env->io_index[isc]++;
1026 assert(env->io_index[isc] < MAX_IO_QUEUE);
1027
1028 env->io_queue[env->io_index[isc]][isc].id = subchannel_id;
1029 env->io_queue[env->io_index[isc]][isc].nr = subchannel_number;
1030 env->io_queue[env->io_index[isc]][isc].parm = io_int_parm;
1031 env->io_queue[env->io_index[isc]][isc].word = io_int_word;
1032
1033 env->pending_int |= INTERRUPT_IO;
c3affe56 1034 cpu_interrupt(CPU(cpu), CPU_INTERRUPT_HARD);
5d69c547
CH
1035}
1036
f9466733 1037static inline void cpu_inject_crw_mchk(S390CPU *cpu)
5d69c547 1038{
f9466733
AF
1039 CPUS390XState *env = &cpu->env;
1040
5d69c547
CH
1041 if (env->mchk_index == MAX_MCHK_QUEUE - 1) {
1042 /* ugh - can't queue anymore. Let's drop. */
1043 return;
1044 }
1045
1046 env->mchk_index++;
1047 assert(env->mchk_index < MAX_MCHK_QUEUE);
1048
1049 env->mchk_queue[env->mchk_index].type = 1;
1050
1051 env->pending_int |= INTERRUPT_MCHK;
c3affe56 1052 cpu_interrupt(CPU(cpu), CPU_INTERRUPT_HARD);
5d69c547
CH
1053}
1054
e72ca652 1055/* fpu_helper.c */
e72ca652
BS
1056uint32_t set_cc_nz_f32(float32 v);
1057uint32_t set_cc_nz_f64(float64 v);
587626f8 1058uint32_t set_cc_nz_f128(float128 v);
e72ca652 1059
aea1e885 1060/* misc_helper.c */
268846ba
ED
1061#ifndef CONFIG_USER_ONLY
1062void handle_diag_308(CPUS390XState *env, uint64_t r1, uint64_t r3);
1063#endif
d5a103cd 1064void program_interrupt(CPUS390XState *env, uint32_t code, int ilen);
b4e2bd35
RH
1065void QEMU_NORETURN runtime_exception(CPUS390XState *env, int excp,
1066 uintptr_t retaddr);
a78b0504 1067
09b99878
CH
1068#ifdef CONFIG_KVM
1069void kvm_s390_io_interrupt(S390CPU *cpu, uint16_t subchannel_id,
1070 uint16_t subchannel_nr, uint32_t io_int_parm,
1071 uint32_t io_int_word);
1072void kvm_s390_crw_mchk(S390CPU *cpu);
1073void kvm_s390_enable_css_support(S390CPU *cpu);
cc3ac9c4
CH
1074int kvm_s390_assign_subch_ioeventfd(EventNotifier *notifier, uint32_t sch,
1075 int vq, bool assign);
7f7f9752 1076int kvm_s390_cpu_restart(S390CPU *cpu);
09b99878 1077#else
df1fe5bb
CH
1078static inline void kvm_s390_io_interrupt(S390CPU *cpu,
1079 uint16_t subchannel_id,
1080 uint16_t subchannel_nr,
1081 uint32_t io_int_parm,
1082 uint32_t io_int_word)
1083{
1084}
1085static inline void kvm_s390_crw_mchk(S390CPU *cpu)
1086{
1087}
09b99878
CH
1088static inline void kvm_s390_enable_css_support(S390CPU *cpu)
1089{
1090}
cc3ac9c4
CH
1091static inline int kvm_s390_assign_subch_ioeventfd(EventNotifier *notifier,
1092 uint32_t sch, int vq,
b4436a0b
CH
1093 bool assign)
1094{
1095 return -ENOSYS;
1096}
7f7f9752
ED
1097static inline int kvm_s390_cpu_restart(S390CPU *cpu)
1098{
1099 return -ENOSYS;
1100}
09b99878 1101#endif
df1fe5bb 1102
7f7f9752
ED
1103static inline int s390_cpu_restart(S390CPU *cpu)
1104{
1105 if (kvm_enabled()) {
1106 return kvm_s390_cpu_restart(cpu);
1107 }
1108 return -ENOSYS;
1109}
1110
df1fe5bb
CH
1111static inline void s390_io_interrupt(S390CPU *cpu,
1112 uint16_t subchannel_id,
1113 uint16_t subchannel_nr,
1114 uint32_t io_int_parm,
1115 uint32_t io_int_word)
1116{
1117 if (kvm_enabled()) {
1118 kvm_s390_io_interrupt(cpu, subchannel_id, subchannel_nr, io_int_parm,
1119 io_int_word);
1120 } else {
f9466733 1121 cpu_inject_io(cpu, subchannel_id, subchannel_nr, io_int_parm,
df1fe5bb
CH
1122 io_int_word);
1123 }
1124}
1125
1126static inline void s390_crw_mchk(S390CPU *cpu)
1127{
1128 if (kvm_enabled()) {
1129 kvm_s390_crw_mchk(cpu);
1130 } else {
f9466733 1131 cpu_inject_crw_mchk(cpu);
df1fe5bb
CH
1132 }
1133}
1134
cc3ac9c4
CH
1135static inline int s390_assign_subch_ioeventfd(EventNotifier *notifier,
1136 uint32_t sch_id, int vq,
b4436a0b
CH
1137 bool assign)
1138{
1139 if (kvm_enabled()) {
cc3ac9c4 1140 return kvm_s390_assign_subch_ioeventfd(notifier, sch_id, vq, assign);
b4436a0b
CH
1141 } else {
1142 return -ENOSYS;
1143 }
1144}
1145
10ec5117 1146#endif
This page took 0.625092 seconds and 4 git commands to generate.