]>
Commit | Line | Data |
---|---|---|
acbe4801 KW |
1 | /* |
2 | * IDE test cases | |
3 | * | |
4 | * Copyright (c) 2013 Kevin Wolf <[email protected]> | |
5 | * | |
6 | * Permission is hereby granted, free of charge, to any person obtaining a copy | |
7 | * of this software and associated documentation files (the "Software"), to deal | |
8 | * in the Software without restriction, including without limitation the rights | |
9 | * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell | |
10 | * copies of the Software, and to permit persons to whom the Software is | |
11 | * furnished to do so, subject to the following conditions: | |
12 | * | |
13 | * The above copyright notice and this permission notice shall be included in | |
14 | * all copies or substantial portions of the Software. | |
15 | * | |
16 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR | |
17 | * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, | |
18 | * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL | |
19 | * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER | |
20 | * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, | |
21 | * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN | |
22 | * THE SOFTWARE. | |
23 | */ | |
24 | ||
53239262 | 25 | #include "qemu/osdep.h" |
acbe4801 | 26 | |
acbe4801 KW |
27 | |
28 | #include "libqtest.h" | |
72c85e94 | 29 | #include "libqos/libqos.h" |
b95739dc KW |
30 | #include "libqos/pci-pc.h" |
31 | #include "libqos/malloc-pc.h" | |
acbe4801 KW |
32 | |
33 | #include "qemu-common.h" | |
58369e22 | 34 | #include "qemu/bswap.h" |
b95739dc KW |
35 | #include "hw/pci/pci_ids.h" |
36 | #include "hw/pci/pci_regs.h" | |
acbe4801 KW |
37 | |
38 | #define TEST_IMAGE_SIZE 64 * 1024 * 1024 | |
39 | ||
40 | #define IDE_PCI_DEV 1 | |
41 | #define IDE_PCI_FUNC 1 | |
42 | ||
43 | #define IDE_BASE 0x1f0 | |
44 | #define IDE_PRIMARY_IRQ 14 | |
45 | ||
f7ba8d7f JS |
46 | #define ATAPI_BLOCK_SIZE 2048 |
47 | ||
48 | /* How many bytes to receive via ATAPI PIO at one time. | |
49 | * Must be less than 0xFFFF. */ | |
50 | #define BYTE_COUNT_LIMIT 5120 | |
51 | ||
acbe4801 KW |
52 | enum { |
53 | reg_data = 0x0, | |
00ea63fd | 54 | reg_feature = 0x1, |
acbe4801 KW |
55 | reg_nsectors = 0x2, |
56 | reg_lba_low = 0x3, | |
57 | reg_lba_middle = 0x4, | |
58 | reg_lba_high = 0x5, | |
59 | reg_device = 0x6, | |
60 | reg_status = 0x7, | |
61 | reg_command = 0x7, | |
62 | }; | |
63 | ||
64 | enum { | |
65 | BSY = 0x80, | |
66 | DRDY = 0x40, | |
67 | DF = 0x20, | |
68 | DRQ = 0x08, | |
69 | ERR = 0x01, | |
70 | }; | |
71 | ||
72 | enum { | |
c27d5656 | 73 | DEV = 0x10, |
b95739dc KW |
74 | LBA = 0x40, |
75 | }; | |
76 | ||
77 | enum { | |
78 | bmreg_cmd = 0x0, | |
79 | bmreg_status = 0x2, | |
80 | bmreg_prdt = 0x4, | |
81 | }; | |
82 | ||
83 | enum { | |
84 | CMD_READ_DMA = 0xc8, | |
85 | CMD_WRITE_DMA = 0xca, | |
bd07684a | 86 | CMD_FLUSH_CACHE = 0xe7, |
acbe4801 | 87 | CMD_IDENTIFY = 0xec, |
f7ba8d7f | 88 | CMD_PACKET = 0xa0, |
948eaed1 KW |
89 | |
90 | CMDF_ABORT = 0x100, | |
d7b7e580 | 91 | CMDF_NO_BM = 0x200, |
acbe4801 KW |
92 | }; |
93 | ||
b95739dc KW |
94 | enum { |
95 | BM_CMD_START = 0x1, | |
96 | BM_CMD_WRITE = 0x8, /* write = from device to memory */ | |
97 | }; | |
98 | ||
99 | enum { | |
100 | BM_STS_ACTIVE = 0x1, | |
101 | BM_STS_ERROR = 0x2, | |
102 | BM_STS_INTR = 0x4, | |
103 | }; | |
104 | ||
105 | enum { | |
106 | PRDT_EOT = 0x80000000, | |
107 | }; | |
108 | ||
acbe4801 KW |
109 | #define assert_bit_set(data, mask) g_assert_cmphex((data) & (mask), ==, (mask)) |
110 | #define assert_bit_clear(data, mask) g_assert_cmphex((data) & (mask), ==, 0) | |
111 | ||
b95739dc KW |
112 | static QPCIBus *pcibus = NULL; |
113 | static QGuestAllocator *guest_malloc; | |
114 | ||
acbe4801 | 115 | static char tmp_path[] = "/tmp/qtest.XXXXXX"; |
14a92e5f | 116 | static char debug_path[] = "/tmp/qtest-blkdebug.XXXXXX"; |
acbe4801 KW |
117 | |
118 | static void ide_test_start(const char *cmdline_fmt, ...) | |
119 | { | |
120 | va_list ap; | |
121 | char *cmdline; | |
122 | ||
123 | va_start(ap, cmdline_fmt); | |
124 | cmdline = g_strdup_vprintf(cmdline_fmt, ap); | |
125 | va_end(ap); | |
126 | ||
127 | qtest_start(cmdline); | |
b95739dc | 128 | guest_malloc = pc_alloc_init(); |
e42de189 JS |
129 | |
130 | g_free(cmdline); | |
acbe4801 KW |
131 | } |
132 | ||
133 | static void ide_test_quit(void) | |
134 | { | |
0142f88b JS |
135 | pc_alloc_uninit(guest_malloc); |
136 | guest_malloc = NULL; | |
1d9358e6 | 137 | qtest_end(); |
acbe4801 KW |
138 | } |
139 | ||
b4ba67d9 | 140 | static QPCIDevice *get_pci_device(QPCIBar *bmdma_bar, QPCIBar *ide_bar) |
b95739dc KW |
141 | { |
142 | QPCIDevice *dev; | |
143 | uint16_t vendor_id, device_id; | |
144 | ||
145 | if (!pcibus) { | |
2ecd7e2f | 146 | pcibus = qpci_init_pc(NULL); |
b95739dc KW |
147 | } |
148 | ||
149 | /* Find PCI device and verify it's the right one */ | |
150 | dev = qpci_device_find(pcibus, QPCI_DEVFN(IDE_PCI_DEV, IDE_PCI_FUNC)); | |
151 | g_assert(dev != NULL); | |
152 | ||
153 | vendor_id = qpci_config_readw(dev, PCI_VENDOR_ID); | |
154 | device_id = qpci_config_readw(dev, PCI_DEVICE_ID); | |
155 | g_assert(vendor_id == PCI_VENDOR_ID_INTEL); | |
156 | g_assert(device_id == PCI_DEVICE_ID_INTEL_82371SB_1); | |
157 | ||
158 | /* Map bmdma BAR */ | |
b4ba67d9 | 159 | *bmdma_bar = qpci_iomap(dev, 4, NULL); |
9c268f8a | 160 | |
b4ba67d9 | 161 | *ide_bar = qpci_legacy_iomap(dev, IDE_BASE); |
b95739dc KW |
162 | |
163 | qpci_device_enable(dev); | |
164 | ||
165 | return dev; | |
166 | } | |
167 | ||
168 | static void free_pci_device(QPCIDevice *dev) | |
169 | { | |
170 | /* libqos doesn't have a function for this, so free it manually */ | |
171 | g_free(dev); | |
172 | } | |
173 | ||
174 | typedef struct PrdtEntry { | |
175 | uint32_t addr; | |
176 | uint32_t size; | |
177 | } QEMU_PACKED PrdtEntry; | |
178 | ||
179 | #define assert_bit_set(data, mask) g_assert_cmphex((data) & (mask), ==, (mask)) | |
180 | #define assert_bit_clear(data, mask) g_assert_cmphex((data) & (mask), ==, 0) | |
181 | ||
182 | static int send_dma_request(int cmd, uint64_t sector, int nb_sectors, | |
00ea63fd | 183 | PrdtEntry *prdt, int prdt_entries, |
b4ba67d9 | 184 | void(*post_exec)(QPCIDevice *dev, QPCIBar ide_bar, |
9c268f8a | 185 | uint64_t sector, int nb_sectors)) |
b95739dc KW |
186 | { |
187 | QPCIDevice *dev; | |
b4ba67d9 | 188 | QPCIBar bmdma_bar, ide_bar; |
b95739dc KW |
189 | uintptr_t guest_prdt; |
190 | size_t len; | |
191 | bool from_dev; | |
192 | uint8_t status; | |
948eaed1 | 193 | int flags; |
b95739dc | 194 | |
b4ba67d9 | 195 | dev = get_pci_device(&bmdma_bar, &ide_bar); |
b95739dc | 196 | |
948eaed1 KW |
197 | flags = cmd & ~0xff; |
198 | cmd &= 0xff; | |
199 | ||
b95739dc KW |
200 | switch (cmd) { |
201 | case CMD_READ_DMA: | |
00ea63fd JS |
202 | case CMD_PACKET: |
203 | /* Assuming we only test data reads w/ ATAPI, otherwise we need to know | |
204 | * the SCSI command being sent in the packet, too. */ | |
b95739dc KW |
205 | from_dev = true; |
206 | break; | |
207 | case CMD_WRITE_DMA: | |
208 | from_dev = false; | |
209 | break; | |
210 | default: | |
211 | g_assert_not_reached(); | |
212 | } | |
213 | ||
d7b7e580 KW |
214 | if (flags & CMDF_NO_BM) { |
215 | qpci_config_writew(dev, PCI_COMMAND, | |
216 | PCI_COMMAND_IO | PCI_COMMAND_MEMORY); | |
217 | } | |
218 | ||
b95739dc | 219 | /* Select device 0 */ |
b4ba67d9 | 220 | qpci_io_writeb(dev, ide_bar, reg_device, 0 | LBA); |
b95739dc KW |
221 | |
222 | /* Stop any running transfer, clear any pending interrupt */ | |
b4ba67d9 DG |
223 | qpci_io_writeb(dev, bmdma_bar, bmreg_cmd, 0); |
224 | qpci_io_writeb(dev, bmdma_bar, bmreg_status, BM_STS_INTR); | |
b95739dc KW |
225 | |
226 | /* Setup PRDT */ | |
227 | len = sizeof(*prdt) * prdt_entries; | |
228 | guest_prdt = guest_alloc(guest_malloc, len); | |
229 | memwrite(guest_prdt, prdt, len); | |
b4ba67d9 | 230 | qpci_io_writel(dev, bmdma_bar, bmreg_prdt, guest_prdt); |
b95739dc KW |
231 | |
232 | /* ATA DMA command */ | |
00ea63fd JS |
233 | if (cmd == CMD_PACKET) { |
234 | /* Enables ATAPI DMA; otherwise PIO is attempted */ | |
b4ba67d9 | 235 | qpci_io_writeb(dev, ide_bar, reg_feature, 0x01); |
00ea63fd | 236 | } else { |
b4ba67d9 DG |
237 | qpci_io_writeb(dev, ide_bar, reg_nsectors, nb_sectors); |
238 | qpci_io_writeb(dev, ide_bar, reg_lba_low, sector & 0xff); | |
239 | qpci_io_writeb(dev, ide_bar, reg_lba_middle, (sector >> 8) & 0xff); | |
240 | qpci_io_writeb(dev, ide_bar, reg_lba_high, (sector >> 16) & 0xff); | |
00ea63fd | 241 | } |
b95739dc | 242 | |
b4ba67d9 | 243 | qpci_io_writeb(dev, ide_bar, reg_command, cmd); |
b95739dc | 244 | |
00ea63fd | 245 | if (post_exec) { |
b4ba67d9 | 246 | post_exec(dev, ide_bar, sector, nb_sectors); |
00ea63fd JS |
247 | } |
248 | ||
b95739dc | 249 | /* Start DMA transfer */ |
b4ba67d9 | 250 | qpci_io_writeb(dev, bmdma_bar, bmreg_cmd, |
9c268f8a | 251 | BM_CMD_START | (from_dev ? BM_CMD_WRITE : 0)); |
b95739dc | 252 | |
948eaed1 | 253 | if (flags & CMDF_ABORT) { |
b4ba67d9 | 254 | qpci_io_writeb(dev, bmdma_bar, bmreg_cmd, 0); |
948eaed1 KW |
255 | } |
256 | ||
b95739dc KW |
257 | /* Wait for the DMA transfer to complete */ |
258 | do { | |
b4ba67d9 | 259 | status = qpci_io_readb(dev, bmdma_bar, bmreg_status); |
b95739dc KW |
260 | } while ((status & (BM_STS_ACTIVE | BM_STS_INTR)) == BM_STS_ACTIVE); |
261 | ||
262 | g_assert_cmpint(get_irq(IDE_PRIMARY_IRQ), ==, !!(status & BM_STS_INTR)); | |
263 | ||
264 | /* Check IDE status code */ | |
b4ba67d9 DG |
265 | assert_bit_set(qpci_io_readb(dev, ide_bar, reg_status), DRDY); |
266 | assert_bit_clear(qpci_io_readb(dev, ide_bar, reg_status), BSY | DRQ); | |
b95739dc KW |
267 | |
268 | /* Reading the status register clears the IRQ */ | |
269 | g_assert(!get_irq(IDE_PRIMARY_IRQ)); | |
270 | ||
271 | /* Stop DMA transfer if still active */ | |
272 | if (status & BM_STS_ACTIVE) { | |
b4ba67d9 | 273 | qpci_io_writeb(dev, bmdma_bar, bmreg_cmd, 0); |
b95739dc KW |
274 | } |
275 | ||
276 | free_pci_device(dev); | |
277 | ||
278 | return status; | |
279 | } | |
280 | ||
281 | static void test_bmdma_simple_rw(void) | |
282 | { | |
9c268f8a | 283 | QPCIDevice *dev; |
b4ba67d9 | 284 | QPCIBar bmdma_bar, ide_bar; |
b95739dc KW |
285 | uint8_t status; |
286 | uint8_t *buf; | |
287 | uint8_t *cmpbuf; | |
288 | size_t len = 512; | |
289 | uintptr_t guest_buf = guest_alloc(guest_malloc, len); | |
290 | ||
291 | PrdtEntry prdt[] = { | |
262f27b9 KW |
292 | { |
293 | .addr = cpu_to_le32(guest_buf), | |
294 | .size = cpu_to_le32(len | PRDT_EOT), | |
295 | }, | |
b95739dc KW |
296 | }; |
297 | ||
b4ba67d9 | 298 | dev = get_pci_device(&bmdma_bar, &ide_bar); |
9c268f8a | 299 | |
b95739dc KW |
300 | buf = g_malloc(len); |
301 | cmpbuf = g_malloc(len); | |
302 | ||
303 | /* Write 0x55 pattern to sector 0 */ | |
304 | memset(buf, 0x55, len); | |
305 | memwrite(guest_buf, buf, len); | |
306 | ||
00ea63fd JS |
307 | status = send_dma_request(CMD_WRITE_DMA, 0, 1, prdt, |
308 | ARRAY_SIZE(prdt), NULL); | |
b95739dc | 309 | g_assert_cmphex(status, ==, BM_STS_INTR); |
b4ba67d9 | 310 | assert_bit_clear(qpci_io_readb(dev, ide_bar, reg_status), DF | ERR); |
b95739dc KW |
311 | |
312 | /* Write 0xaa pattern to sector 1 */ | |
313 | memset(buf, 0xaa, len); | |
314 | memwrite(guest_buf, buf, len); | |
315 | ||
00ea63fd JS |
316 | status = send_dma_request(CMD_WRITE_DMA, 1, 1, prdt, |
317 | ARRAY_SIZE(prdt), NULL); | |
b95739dc | 318 | g_assert_cmphex(status, ==, BM_STS_INTR); |
b4ba67d9 | 319 | assert_bit_clear(qpci_io_readb(dev, ide_bar, reg_status), DF | ERR); |
b95739dc KW |
320 | |
321 | /* Read and verify 0x55 pattern in sector 0 */ | |
322 | memset(cmpbuf, 0x55, len); | |
323 | ||
00ea63fd | 324 | status = send_dma_request(CMD_READ_DMA, 0, 1, prdt, ARRAY_SIZE(prdt), NULL); |
b95739dc | 325 | g_assert_cmphex(status, ==, BM_STS_INTR); |
b4ba67d9 | 326 | assert_bit_clear(qpci_io_readb(dev, ide_bar, reg_status), DF | ERR); |
b95739dc KW |
327 | |
328 | memread(guest_buf, buf, len); | |
329 | g_assert(memcmp(buf, cmpbuf, len) == 0); | |
330 | ||
331 | /* Read and verify 0xaa pattern in sector 1 */ | |
332 | memset(cmpbuf, 0xaa, len); | |
333 | ||
00ea63fd | 334 | status = send_dma_request(CMD_READ_DMA, 1, 1, prdt, ARRAY_SIZE(prdt), NULL); |
b95739dc | 335 | g_assert_cmphex(status, ==, BM_STS_INTR); |
b4ba67d9 | 336 | assert_bit_clear(qpci_io_readb(dev, ide_bar, reg_status), DF | ERR); |
b95739dc KW |
337 | |
338 | memread(guest_buf, buf, len); | |
339 | g_assert(memcmp(buf, cmpbuf, len) == 0); | |
340 | ||
341 | ||
342 | g_free(buf); | |
343 | g_free(cmpbuf); | |
344 | } | |
345 | ||
948eaed1 KW |
346 | static void test_bmdma_short_prdt(void) |
347 | { | |
9c268f8a | 348 | QPCIDevice *dev; |
b4ba67d9 | 349 | QPCIBar bmdma_bar, ide_bar; |
948eaed1 KW |
350 | uint8_t status; |
351 | ||
352 | PrdtEntry prdt[] = { | |
262f27b9 KW |
353 | { |
354 | .addr = 0, | |
355 | .size = cpu_to_le32(0x10 | PRDT_EOT), | |
356 | }, | |
948eaed1 KW |
357 | }; |
358 | ||
b4ba67d9 | 359 | dev = get_pci_device(&bmdma_bar, &ide_bar); |
9c268f8a | 360 | |
948eaed1 KW |
361 | /* Normal request */ |
362 | status = send_dma_request(CMD_READ_DMA, 0, 1, | |
00ea63fd | 363 | prdt, ARRAY_SIZE(prdt), NULL); |
948eaed1 | 364 | g_assert_cmphex(status, ==, 0); |
b4ba67d9 | 365 | assert_bit_clear(qpci_io_readb(dev, ide_bar, reg_status), DF | ERR); |
948eaed1 KW |
366 | |
367 | /* Abort the request before it completes */ | |
368 | status = send_dma_request(CMD_READ_DMA | CMDF_ABORT, 0, 1, | |
00ea63fd | 369 | prdt, ARRAY_SIZE(prdt), NULL); |
948eaed1 | 370 | g_assert_cmphex(status, ==, 0); |
b4ba67d9 | 371 | assert_bit_clear(qpci_io_readb(dev, ide_bar, reg_status), DF | ERR); |
948eaed1 KW |
372 | } |
373 | ||
58732810 SH |
374 | static void test_bmdma_one_sector_short_prdt(void) |
375 | { | |
9c268f8a | 376 | QPCIDevice *dev; |
b4ba67d9 | 377 | QPCIBar bmdma_bar, ide_bar; |
58732810 SH |
378 | uint8_t status; |
379 | ||
380 | /* Read 2 sectors but only give 1 sector in PRDT */ | |
381 | PrdtEntry prdt[] = { | |
382 | { | |
383 | .addr = 0, | |
384 | .size = cpu_to_le32(0x200 | PRDT_EOT), | |
385 | }, | |
386 | }; | |
387 | ||
b4ba67d9 | 388 | dev = get_pci_device(&bmdma_bar, &ide_bar); |
9c268f8a | 389 | |
58732810 SH |
390 | /* Normal request */ |
391 | status = send_dma_request(CMD_READ_DMA, 0, 2, | |
00ea63fd | 392 | prdt, ARRAY_SIZE(prdt), NULL); |
58732810 | 393 | g_assert_cmphex(status, ==, 0); |
b4ba67d9 | 394 | assert_bit_clear(qpci_io_readb(dev, ide_bar, reg_status), DF | ERR); |
58732810 SH |
395 | |
396 | /* Abort the request before it completes */ | |
397 | status = send_dma_request(CMD_READ_DMA | CMDF_ABORT, 0, 2, | |
00ea63fd | 398 | prdt, ARRAY_SIZE(prdt), NULL); |
58732810 | 399 | g_assert_cmphex(status, ==, 0); |
b4ba67d9 | 400 | assert_bit_clear(qpci_io_readb(dev, ide_bar, reg_status), DF | ERR); |
58732810 SH |
401 | } |
402 | ||
948eaed1 KW |
403 | static void test_bmdma_long_prdt(void) |
404 | { | |
9c268f8a | 405 | QPCIDevice *dev; |
b4ba67d9 | 406 | QPCIBar bmdma_bar, ide_bar; |
948eaed1 KW |
407 | uint8_t status; |
408 | ||
409 | PrdtEntry prdt[] = { | |
262f27b9 KW |
410 | { |
411 | .addr = 0, | |
412 | .size = cpu_to_le32(0x1000 | PRDT_EOT), | |
413 | }, | |
948eaed1 KW |
414 | }; |
415 | ||
b4ba67d9 | 416 | dev = get_pci_device(&bmdma_bar, &ide_bar); |
9c268f8a | 417 | |
948eaed1 KW |
418 | /* Normal request */ |
419 | status = send_dma_request(CMD_READ_DMA, 0, 1, | |
00ea63fd | 420 | prdt, ARRAY_SIZE(prdt), NULL); |
948eaed1 | 421 | g_assert_cmphex(status, ==, BM_STS_ACTIVE | BM_STS_INTR); |
b4ba67d9 | 422 | assert_bit_clear(qpci_io_readb(dev, ide_bar, reg_status), DF | ERR); |
948eaed1 KW |
423 | |
424 | /* Abort the request before it completes */ | |
425 | status = send_dma_request(CMD_READ_DMA | CMDF_ABORT, 0, 1, | |
00ea63fd | 426 | prdt, ARRAY_SIZE(prdt), NULL); |
948eaed1 | 427 | g_assert_cmphex(status, ==, BM_STS_INTR); |
b4ba67d9 | 428 | assert_bit_clear(qpci_io_readb(dev, ide_bar, reg_status), DF | ERR); |
948eaed1 KW |
429 | } |
430 | ||
d7b7e580 KW |
431 | static void test_bmdma_no_busmaster(void) |
432 | { | |
9c268f8a | 433 | QPCIDevice *dev; |
b4ba67d9 | 434 | QPCIBar bmdma_bar, ide_bar; |
d7b7e580 KW |
435 | uint8_t status; |
436 | ||
b4ba67d9 | 437 | dev = get_pci_device(&bmdma_bar, &ide_bar); |
9c268f8a | 438 | |
d7b7e580 KW |
439 | /* No PRDT_EOT, each entry addr 0/size 64k, and in theory qemu shouldn't be |
440 | * able to access it anyway because the Bus Master bit in the PCI command | |
441 | * register isn't set. This is complete nonsense, but it used to be pretty | |
442 | * good at confusing and occasionally crashing qemu. */ | |
443 | PrdtEntry prdt[4096] = { }; | |
444 | ||
445 | status = send_dma_request(CMD_READ_DMA | CMDF_NO_BM, 0, 512, | |
00ea63fd | 446 | prdt, ARRAY_SIZE(prdt), NULL); |
d7b7e580 KW |
447 | |
448 | /* Not entirely clear what the expected result is, but this is what we get | |
449 | * in practice. At least we want to be aware of any changes. */ | |
450 | g_assert_cmphex(status, ==, BM_STS_ACTIVE | BM_STS_INTR); | |
b4ba67d9 | 451 | assert_bit_clear(qpci_io_readb(dev, ide_bar, reg_status), DF | ERR); |
d7b7e580 KW |
452 | } |
453 | ||
b95739dc KW |
454 | static void test_bmdma_setup(void) |
455 | { | |
456 | ide_test_start( | |
b8e665e4 | 457 | "-drive file=%s,if=ide,serial=%s,cache=writeback,format=raw " |
b95739dc KW |
458 | "-global ide-hd.ver=%s", |
459 | tmp_path, "testdisk", "version"); | |
baca2b9e | 460 | qtest_irq_intercept_in(global_qtest, "ioapic"); |
b95739dc KW |
461 | } |
462 | ||
463 | static void test_bmdma_teardown(void) | |
464 | { | |
465 | ide_test_quit(); | |
466 | } | |
467 | ||
262f27b9 KW |
468 | static void string_cpu_to_be16(uint16_t *s, size_t bytes) |
469 | { | |
470 | g_assert((bytes & 1) == 0); | |
471 | bytes /= 2; | |
472 | ||
473 | while (bytes--) { | |
474 | *s = cpu_to_be16(*s); | |
475 | s++; | |
476 | } | |
477 | } | |
478 | ||
acbe4801 KW |
479 | static void test_identify(void) |
480 | { | |
9c268f8a | 481 | QPCIDevice *dev; |
b4ba67d9 | 482 | QPCIBar bmdma_bar, ide_bar; |
acbe4801 KW |
483 | uint8_t data; |
484 | uint16_t buf[256]; | |
485 | int i; | |
486 | int ret; | |
487 | ||
488 | ide_test_start( | |
b8e665e4 | 489 | "-drive file=%s,if=ide,serial=%s,cache=writeback,format=raw " |
acbe4801 KW |
490 | "-global ide-hd.ver=%s", |
491 | tmp_path, "testdisk", "version"); | |
492 | ||
b4ba67d9 | 493 | dev = get_pci_device(&bmdma_bar, &ide_bar); |
9c268f8a | 494 | |
acbe4801 | 495 | /* IDENTIFY command on device 0*/ |
b4ba67d9 DG |
496 | qpci_io_writeb(dev, ide_bar, reg_device, 0); |
497 | qpci_io_writeb(dev, ide_bar, reg_command, CMD_IDENTIFY); | |
acbe4801 KW |
498 | |
499 | /* Read in the IDENTIFY buffer and check registers */ | |
b4ba67d9 | 500 | data = qpci_io_readb(dev, ide_bar, reg_device); |
c27d5656 | 501 | g_assert_cmpint(data & DEV, ==, 0); |
acbe4801 KW |
502 | |
503 | for (i = 0; i < 256; i++) { | |
b4ba67d9 | 504 | data = qpci_io_readb(dev, ide_bar, reg_status); |
acbe4801 KW |
505 | assert_bit_set(data, DRDY | DRQ); |
506 | assert_bit_clear(data, BSY | DF | ERR); | |
507 | ||
b4ba67d9 | 508 | buf[i] = qpci_io_readw(dev, ide_bar, reg_data); |
acbe4801 KW |
509 | } |
510 | ||
b4ba67d9 | 511 | data = qpci_io_readb(dev, ide_bar, reg_status); |
acbe4801 KW |
512 | assert_bit_set(data, DRDY); |
513 | assert_bit_clear(data, BSY | DF | ERR | DRQ); | |
514 | ||
515 | /* Check serial number/version in the buffer */ | |
262f27b9 KW |
516 | string_cpu_to_be16(&buf[10], 20); |
517 | ret = memcmp(&buf[10], "testdisk ", 20); | |
acbe4801 KW |
518 | g_assert(ret == 0); |
519 | ||
262f27b9 KW |
520 | string_cpu_to_be16(&buf[23], 8); |
521 | ret = memcmp(&buf[23], "version ", 8); | |
acbe4801 KW |
522 | g_assert(ret == 0); |
523 | ||
524 | /* Write cache enabled bit */ | |
525 | assert_bit_set(buf[85], 0x20); | |
526 | ||
527 | ide_test_quit(); | |
528 | } | |
529 | ||
2dd7e10d EY |
530 | /* |
531 | * Write sector 1 with random data to make IDE storage dirty | |
532 | * Needed for flush tests so that flushes actually go though the block layer | |
533 | */ | |
534 | static void make_dirty(uint8_t device) | |
535 | { | |
9c268f8a | 536 | QPCIDevice *dev; |
b4ba67d9 | 537 | QPCIBar bmdma_bar, ide_bar; |
2dd7e10d EY |
538 | uint8_t status; |
539 | size_t len = 512; | |
540 | uintptr_t guest_buf; | |
541 | void* buf; | |
542 | ||
b4ba67d9 | 543 | dev = get_pci_device(&bmdma_bar, &ide_bar); |
9c268f8a | 544 | |
2dd7e10d EY |
545 | guest_buf = guest_alloc(guest_malloc, len); |
546 | buf = g_malloc(len); | |
547 | g_assert(guest_buf); | |
548 | g_assert(buf); | |
549 | ||
550 | memwrite(guest_buf, buf, len); | |
551 | ||
552 | PrdtEntry prdt[] = { | |
553 | { | |
554 | .addr = cpu_to_le32(guest_buf), | |
555 | .size = cpu_to_le32(len | PRDT_EOT), | |
556 | }, | |
557 | }; | |
558 | ||
559 | status = send_dma_request(CMD_WRITE_DMA, 1, 1, prdt, | |
560 | ARRAY_SIZE(prdt), NULL); | |
561 | g_assert_cmphex(status, ==, BM_STS_INTR); | |
b4ba67d9 | 562 | assert_bit_clear(qpci_io_readb(dev, ide_bar, reg_status), DF | ERR); |
2dd7e10d EY |
563 | |
564 | g_free(buf); | |
565 | } | |
566 | ||
bd07684a KW |
567 | static void test_flush(void) |
568 | { | |
9c268f8a | 569 | QPCIDevice *dev; |
b4ba67d9 | 570 | QPCIBar bmdma_bar, ide_bar; |
bd07684a KW |
571 | uint8_t data; |
572 | ||
573 | ide_test_start( | |
b8e665e4 | 574 | "-drive file=blkdebug::%s,if=ide,cache=writeback,format=raw", |
bd07684a KW |
575 | tmp_path); |
576 | ||
b4ba67d9 | 577 | dev = get_pci_device(&bmdma_bar, &ide_bar); |
9c268f8a | 578 | |
2dd7e10d EY |
579 | qtest_irq_intercept_in(global_qtest, "ioapic"); |
580 | ||
581 | /* Dirty media so that CMD_FLUSH_CACHE will actually go to disk */ | |
582 | make_dirty(0); | |
583 | ||
bd07684a | 584 | /* Delay the completion of the flush request until we explicitly do it */ |
5fb48d96 | 585 | g_free(hmp("qemu-io ide0-hd0 \"break flush_to_os A\"")); |
bd07684a KW |
586 | |
587 | /* FLUSH CACHE command on device 0*/ | |
b4ba67d9 DG |
588 | qpci_io_writeb(dev, ide_bar, reg_device, 0); |
589 | qpci_io_writeb(dev, ide_bar, reg_command, CMD_FLUSH_CACHE); | |
bd07684a KW |
590 | |
591 | /* Check status while request is in flight*/ | |
b4ba67d9 | 592 | data = qpci_io_readb(dev, ide_bar, reg_status); |
bd07684a KW |
593 | assert_bit_set(data, BSY | DRDY); |
594 | assert_bit_clear(data, DF | ERR | DRQ); | |
595 | ||
596 | /* Complete the command */ | |
5fb48d96 | 597 | g_free(hmp("qemu-io ide0-hd0 \"resume A\"")); |
bd07684a KW |
598 | |
599 | /* Check registers */ | |
b4ba67d9 | 600 | data = qpci_io_readb(dev, ide_bar, reg_device); |
bd07684a KW |
601 | g_assert_cmpint(data & DEV, ==, 0); |
602 | ||
22bfa16e | 603 | do { |
b4ba67d9 | 604 | data = qpci_io_readb(dev, ide_bar, reg_status); |
22bfa16e MR |
605 | } while (data & BSY); |
606 | ||
bd07684a KW |
607 | assert_bit_set(data, DRDY); |
608 | assert_bit_clear(data, BSY | DF | ERR | DRQ); | |
609 | ||
610 | ide_test_quit(); | |
611 | } | |
612 | ||
baca2b9e | 613 | static void test_retry_flush(const char *machine) |
14a92e5f | 614 | { |
9c268f8a | 615 | QPCIDevice *dev; |
b4ba67d9 | 616 | QPCIBar bmdma_bar, ide_bar; |
14a92e5f PB |
617 | uint8_t data; |
618 | const char *s; | |
14a92e5f PB |
619 | |
620 | prepare_blkdebug_script(debug_path, "flush_to_disk"); | |
621 | ||
622 | ide_test_start( | |
b8e665e4 KW |
623 | "-drive file=blkdebug:%s:%s,if=ide,cache=writeback,format=raw," |
624 | "rerror=stop,werror=stop", | |
14a92e5f PB |
625 | debug_path, tmp_path); |
626 | ||
b4ba67d9 | 627 | dev = get_pci_device(&bmdma_bar, &ide_bar); |
9c268f8a | 628 | |
2dd7e10d EY |
629 | qtest_irq_intercept_in(global_qtest, "ioapic"); |
630 | ||
631 | /* Dirty media so that CMD_FLUSH_CACHE will actually go to disk */ | |
632 | make_dirty(0); | |
633 | ||
14a92e5f | 634 | /* FLUSH CACHE command on device 0*/ |
b4ba67d9 DG |
635 | qpci_io_writeb(dev, ide_bar, reg_device, 0); |
636 | qpci_io_writeb(dev, ide_bar, reg_command, CMD_FLUSH_CACHE); | |
14a92e5f PB |
637 | |
638 | /* Check status while request is in flight*/ | |
b4ba67d9 | 639 | data = qpci_io_readb(dev, ide_bar, reg_status); |
14a92e5f PB |
640 | assert_bit_set(data, BSY | DRDY); |
641 | assert_bit_clear(data, DF | ERR | DRQ); | |
642 | ||
8fe941f7 | 643 | qmp_eventwait("STOP"); |
14a92e5f PB |
644 | |
645 | /* Complete the command */ | |
646 | s = "{'execute':'cont' }"; | |
647 | qmp_discard_response(s); | |
648 | ||
649 | /* Check registers */ | |
b4ba67d9 | 650 | data = qpci_io_readb(dev, ide_bar, reg_device); |
14a92e5f PB |
651 | g_assert_cmpint(data & DEV, ==, 0); |
652 | ||
653 | do { | |
b4ba67d9 | 654 | data = qpci_io_readb(dev, ide_bar, reg_status); |
14a92e5f PB |
655 | } while (data & BSY); |
656 | ||
657 | assert_bit_set(data, DRDY); | |
658 | assert_bit_clear(data, BSY | DF | ERR | DRQ); | |
659 | ||
660 | ide_test_quit(); | |
661 | } | |
662 | ||
f7f3ff1d KW |
663 | static void test_flush_nodev(void) |
664 | { | |
9c268f8a | 665 | QPCIDevice *dev; |
b4ba67d9 | 666 | QPCIBar bmdma_bar, ide_bar; |
9c268f8a | 667 | |
f7f3ff1d KW |
668 | ide_test_start(""); |
669 | ||
b4ba67d9 | 670 | dev = get_pci_device(&bmdma_bar, &ide_bar); |
9c268f8a | 671 | |
f7f3ff1d | 672 | /* FLUSH CACHE command on device 0*/ |
b4ba67d9 DG |
673 | qpci_io_writeb(dev, ide_bar, reg_device, 0); |
674 | qpci_io_writeb(dev, ide_bar, reg_command, CMD_FLUSH_CACHE); | |
f7f3ff1d KW |
675 | |
676 | /* Just testing that qemu doesn't crash... */ | |
677 | ||
678 | ide_test_quit(); | |
679 | } | |
680 | ||
041088c7 | 681 | static void test_pci_retry_flush(void) |
baca2b9e JS |
682 | { |
683 | test_retry_flush("pc"); | |
684 | } | |
685 | ||
041088c7 | 686 | static void test_isa_retry_flush(void) |
baca2b9e JS |
687 | { |
688 | test_retry_flush("isapc"); | |
689 | } | |
690 | ||
f7ba8d7f JS |
691 | typedef struct Read10CDB { |
692 | uint8_t opcode; | |
693 | uint8_t flags; | |
694 | uint32_t lba; | |
695 | uint8_t reserved; | |
696 | uint16_t nblocks; | |
697 | uint8_t control; | |
698 | uint16_t padding; | |
699 | } __attribute__((__packed__)) Read10CDB; | |
700 | ||
b4ba67d9 | 701 | static void send_scsi_cdb_read10(QPCIDevice *dev, QPCIBar ide_bar, |
9c268f8a | 702 | uint64_t lba, int nblocks) |
f7ba8d7f JS |
703 | { |
704 | Read10CDB pkt = { .padding = 0 }; | |
705 | int i; | |
706 | ||
00ea63fd JS |
707 | g_assert_cmpint(lba, <=, UINT32_MAX); |
708 | g_assert_cmpint(nblocks, <=, UINT16_MAX); | |
709 | g_assert_cmpint(nblocks, >=, 0); | |
710 | ||
f7ba8d7f JS |
711 | /* Construct SCSI CDB packet */ |
712 | pkt.opcode = 0x28; | |
713 | pkt.lba = cpu_to_be32(lba); | |
714 | pkt.nblocks = cpu_to_be16(nblocks); | |
715 | ||
716 | /* Send Packet */ | |
717 | for (i = 0; i < sizeof(Read10CDB)/2; i++) { | |
b4ba67d9 | 718 | qpci_io_writew(dev, ide_bar, reg_data, |
9c268f8a | 719 | le16_to_cpu(((uint16_t *)&pkt)[i])); |
f7ba8d7f JS |
720 | } |
721 | } | |
722 | ||
723 | static void nsleep(int64_t nsecs) | |
724 | { | |
725 | const struct timespec val = { .tv_nsec = nsecs }; | |
726 | nanosleep(&val, NULL); | |
727 | clock_set(nsecs); | |
728 | } | |
729 | ||
730 | static uint8_t ide_wait_clear(uint8_t flag) | |
731 | { | |
9c268f8a | 732 | QPCIDevice *dev; |
b4ba67d9 | 733 | QPCIBar bmdma_bar, ide_bar; |
f7ba8d7f | 734 | uint8_t data; |
9c73517c | 735 | time_t st; |
f7ba8d7f | 736 | |
b4ba67d9 | 737 | dev = get_pci_device(&bmdma_bar, &ide_bar); |
9c268f8a | 738 | |
f7ba8d7f | 739 | /* Wait with a 5 second timeout */ |
9c73517c JS |
740 | time(&st); |
741 | while (true) { | |
b4ba67d9 | 742 | data = qpci_io_readb(dev, ide_bar, reg_status); |
f7ba8d7f JS |
743 | if (!(data & flag)) { |
744 | return data; | |
745 | } | |
9c73517c JS |
746 | if (difftime(time(NULL), st) > 5.0) { |
747 | break; | |
748 | } | |
f7ba8d7f JS |
749 | nsleep(400); |
750 | } | |
751 | g_assert_not_reached(); | |
752 | } | |
753 | ||
754 | static void ide_wait_intr(int irq) | |
755 | { | |
9c73517c | 756 | time_t st; |
f7ba8d7f JS |
757 | bool intr; |
758 | ||
9c73517c JS |
759 | time(&st); |
760 | while (true) { | |
f7ba8d7f JS |
761 | intr = get_irq(irq); |
762 | if (intr) { | |
763 | return; | |
764 | } | |
9c73517c JS |
765 | if (difftime(time(NULL), st) > 5.0) { |
766 | break; | |
767 | } | |
f7ba8d7f JS |
768 | nsleep(400); |
769 | } | |
770 | ||
771 | g_assert_not_reached(); | |
772 | } | |
773 | ||
774 | static void cdrom_pio_impl(int nblocks) | |
775 | { | |
9c268f8a | 776 | QPCIDevice *dev; |
b4ba67d9 | 777 | QPCIBar bmdma_bar, ide_bar; |
f7ba8d7f JS |
778 | FILE *fh; |
779 | int patt_blocks = MAX(16, nblocks); | |
780 | size_t patt_len = ATAPI_BLOCK_SIZE * patt_blocks; | |
781 | char *pattern = g_malloc(patt_len); | |
782 | size_t rxsize = ATAPI_BLOCK_SIZE * nblocks; | |
783 | uint16_t *rx = g_malloc0(rxsize); | |
784 | int i, j; | |
785 | uint8_t data; | |
786 | uint16_t limit; | |
787 | ||
788 | /* Prepopulate the CDROM with an interesting pattern */ | |
789 | generate_pattern(pattern, patt_len, ATAPI_BLOCK_SIZE); | |
790 | fh = fopen(tmp_path, "w+"); | |
791 | fwrite(pattern, ATAPI_BLOCK_SIZE, patt_blocks, fh); | |
792 | fclose(fh); | |
793 | ||
794 | ide_test_start("-drive if=none,file=%s,media=cdrom,format=raw,id=sr0,index=0 " | |
795 | "-device ide-cd,drive=sr0,bus=ide.0", tmp_path); | |
b4ba67d9 | 796 | dev = get_pci_device(&bmdma_bar, &ide_bar); |
f7ba8d7f JS |
797 | qtest_irq_intercept_in(global_qtest, "ioapic"); |
798 | ||
799 | /* PACKET command on device 0 */ | |
b4ba67d9 DG |
800 | qpci_io_writeb(dev, ide_bar, reg_device, 0); |
801 | qpci_io_writeb(dev, ide_bar, reg_lba_middle, BYTE_COUNT_LIMIT & 0xFF); | |
802 | qpci_io_writeb(dev, ide_bar, reg_lba_high, (BYTE_COUNT_LIMIT >> 8 & 0xFF)); | |
803 | qpci_io_writeb(dev, ide_bar, reg_command, CMD_PACKET); | |
f348daf3 | 804 | /* HP0: Check_Status_A State */ |
f7ba8d7f JS |
805 | nsleep(400); |
806 | data = ide_wait_clear(BSY); | |
f348daf3 | 807 | /* HP1: Send_Packet State */ |
f7ba8d7f JS |
808 | assert_bit_set(data, DRQ | DRDY); |
809 | assert_bit_clear(data, ERR | DF | BSY); | |
810 | ||
811 | /* SCSI CDB (READ10) -- read n*2048 bytes from block 0 */ | |
b4ba67d9 | 812 | send_scsi_cdb_read10(dev, ide_bar, 0, nblocks); |
f7ba8d7f | 813 | |
f7ba8d7f JS |
814 | /* Read data back: occurs in bursts of 'BYTE_COUNT_LIMIT' bytes. |
815 | * If BYTE_COUNT_LIMIT is odd, we transfer BYTE_COUNT_LIMIT - 1 bytes. | |
816 | * We allow an odd limit only when the remaining transfer size is | |
817 | * less than BYTE_COUNT_LIMIT. However, SCSI's read10 command can only | |
818 | * request n blocks, so our request size is always even. | |
819 | * For this reason, we assume there is never a hanging byte to fetch. */ | |
820 | g_assert(!(rxsize & 1)); | |
821 | limit = BYTE_COUNT_LIMIT & ~1; | |
822 | for (i = 0; i < DIV_ROUND_UP(rxsize, limit); i++) { | |
823 | size_t offset = i * (limit / 2); | |
824 | size_t rem = (rxsize / 2) - offset; | |
a421f3c3 JS |
825 | |
826 | /* HP3: INTRQ_Wait */ | |
827 | ide_wait_intr(IDE_PRIMARY_IRQ); | |
828 | ||
829 | /* HP2: Check_Status_B (and clear IRQ) */ | |
f348daf3 PL |
830 | data = ide_wait_clear(BSY); |
831 | assert_bit_set(data, DRQ | DRDY); | |
832 | assert_bit_clear(data, ERR | DF | BSY); | |
a421f3c3 | 833 | |
f348daf3 | 834 | /* HP4: Transfer_Data */ |
f7ba8d7f | 835 | for (j = 0; j < MIN((limit / 2), rem); j++) { |
b4ba67d9 DG |
836 | rx[offset + j] = cpu_to_le16(qpci_io_readw(dev, ide_bar, |
837 | reg_data)); | |
f7ba8d7f | 838 | } |
f7ba8d7f | 839 | } |
a421f3c3 JS |
840 | |
841 | /* Check for final completion IRQ */ | |
842 | ide_wait_intr(IDE_PRIMARY_IRQ); | |
843 | ||
844 | /* Sanity check final state */ | |
f7ba8d7f JS |
845 | data = ide_wait_clear(DRQ); |
846 | assert_bit_set(data, DRDY); | |
847 | assert_bit_clear(data, DRQ | ERR | DF | BSY); | |
848 | ||
849 | g_assert_cmpint(memcmp(pattern, rx, rxsize), ==, 0); | |
850 | g_free(pattern); | |
851 | g_free(rx); | |
852 | test_bmdma_teardown(); | |
853 | } | |
854 | ||
855 | static void test_cdrom_pio(void) | |
856 | { | |
857 | cdrom_pio_impl(1); | |
858 | } | |
859 | ||
860 | static void test_cdrom_pio_large(void) | |
861 | { | |
862 | /* Test a few loops of the PIO DRQ mechanism. */ | |
863 | cdrom_pio_impl(BYTE_COUNT_LIMIT * 4 / ATAPI_BLOCK_SIZE); | |
864 | } | |
865 | ||
00ea63fd JS |
866 | |
867 | static void test_cdrom_dma(void) | |
868 | { | |
869 | static const size_t len = ATAPI_BLOCK_SIZE; | |
870 | char *pattern = g_malloc(ATAPI_BLOCK_SIZE * 16); | |
871 | char *rx = g_malloc0(len); | |
872 | uintptr_t guest_buf; | |
873 | PrdtEntry prdt[1]; | |
874 | FILE *fh; | |
875 | ||
876 | ide_test_start("-drive if=none,file=%s,media=cdrom,format=raw,id=sr0,index=0 " | |
877 | "-device ide-cd,drive=sr0,bus=ide.0", tmp_path); | |
878 | qtest_irq_intercept_in(global_qtest, "ioapic"); | |
879 | ||
880 | guest_buf = guest_alloc(guest_malloc, len); | |
881 | prdt[0].addr = cpu_to_le32(guest_buf); | |
882 | prdt[0].size = cpu_to_le32(len | PRDT_EOT); | |
883 | ||
884 | generate_pattern(pattern, ATAPI_BLOCK_SIZE * 16, ATAPI_BLOCK_SIZE); | |
885 | fh = fopen(tmp_path, "w+"); | |
886 | fwrite(pattern, ATAPI_BLOCK_SIZE, 16, fh); | |
887 | fclose(fh); | |
888 | ||
889 | send_dma_request(CMD_PACKET, 0, 1, prdt, 1, send_scsi_cdb_read10); | |
890 | ||
891 | /* Read back data from guest memory into local qtest memory */ | |
892 | memread(guest_buf, rx, len); | |
893 | g_assert_cmpint(memcmp(pattern, rx, len), ==, 0); | |
894 | ||
895 | g_free(pattern); | |
896 | g_free(rx); | |
897 | test_bmdma_teardown(); | |
898 | } | |
899 | ||
acbe4801 KW |
900 | int main(int argc, char **argv) |
901 | { | |
902 | const char *arch = qtest_get_arch(); | |
903 | int fd; | |
904 | int ret; | |
905 | ||
906 | /* Check architecture */ | |
907 | if (strcmp(arch, "i386") && strcmp(arch, "x86_64")) { | |
908 | g_test_message("Skipping test for non-x86\n"); | |
909 | return 0; | |
910 | } | |
911 | ||
14a92e5f PB |
912 | /* Create temporary blkdebug instructions */ |
913 | fd = mkstemp(debug_path); | |
914 | g_assert(fd >= 0); | |
915 | close(fd); | |
916 | ||
acbe4801 KW |
917 | /* Create a temporary raw image */ |
918 | fd = mkstemp(tmp_path); | |
919 | g_assert(fd >= 0); | |
920 | ret = ftruncate(fd, TEST_IMAGE_SIZE); | |
921 | g_assert(ret == 0); | |
922 | close(fd); | |
923 | ||
924 | /* Run the tests */ | |
925 | g_test_init(&argc, &argv, NULL); | |
926 | ||
927 | qtest_add_func("/ide/identify", test_identify); | |
928 | ||
b95739dc KW |
929 | qtest_add_func("/ide/bmdma/setup", test_bmdma_setup); |
930 | qtest_add_func("/ide/bmdma/simple_rw", test_bmdma_simple_rw); | |
948eaed1 | 931 | qtest_add_func("/ide/bmdma/short_prdt", test_bmdma_short_prdt); |
58732810 SH |
932 | qtest_add_func("/ide/bmdma/one_sector_short_prdt", |
933 | test_bmdma_one_sector_short_prdt); | |
948eaed1 | 934 | qtest_add_func("/ide/bmdma/long_prdt", test_bmdma_long_prdt); |
d7b7e580 | 935 | qtest_add_func("/ide/bmdma/no_busmaster", test_bmdma_no_busmaster); |
b95739dc KW |
936 | qtest_add_func("/ide/bmdma/teardown", test_bmdma_teardown); |
937 | ||
bd07684a | 938 | qtest_add_func("/ide/flush", test_flush); |
baca2b9e JS |
939 | qtest_add_func("/ide/flush/nodev", test_flush_nodev); |
940 | qtest_add_func("/ide/flush/retry_pci", test_pci_retry_flush); | |
941 | qtest_add_func("/ide/flush/retry_isa", test_isa_retry_flush); | |
14a92e5f | 942 | |
f7ba8d7f JS |
943 | qtest_add_func("/ide/cdrom/pio", test_cdrom_pio); |
944 | qtest_add_func("/ide/cdrom/pio_large", test_cdrom_pio_large); | |
00ea63fd | 945 | qtest_add_func("/ide/cdrom/dma", test_cdrom_dma); |
f7ba8d7f | 946 | |
acbe4801 KW |
947 | ret = g_test_run(); |
948 | ||
949 | /* Cleanup */ | |
950 | unlink(tmp_path); | |
14a92e5f | 951 | unlink(debug_path); |
acbe4801 KW |
952 | |
953 | return ret; | |
954 | } |