]>
Commit | Line | Data |
---|---|---|
863f6f52 FB |
1 | /* |
2 | * s390 PCI instructions | |
3 | * | |
4 | * Copyright 2014 IBM Corp. | |
5 | * Author(s): Frank Blaschka <[email protected]> | |
6 | * Hong Bo Li <[email protected]> | |
7 | * Yi Min Zhao <[email protected]> | |
8 | * | |
9 | * This work is licensed under the terms of the GNU GPL, version 2 or (at | |
10 | * your option) any later version. See the COPYING file in the top-level | |
11 | * directory. | |
12 | */ | |
13 | ||
9615495a | 14 | #include "qemu/osdep.h" |
4771d756 PB |
15 | #include "qemu-common.h" |
16 | #include "cpu.h" | |
863f6f52 FB |
17 | #include "s390-pci-inst.h" |
18 | #include "s390-pci-bus.h" | |
a9c94277 MA |
19 | #include "exec/memory-internal.h" |
20 | #include "qemu/error-report.h" | |
b3946626 | 21 | #include "sysemu/hw_accel.h" |
863f6f52 | 22 | |
229913f0 DA |
23 | #ifndef DEBUG_S390PCI_INST |
24 | #define DEBUG_S390PCI_INST 0 | |
863f6f52 FB |
25 | #endif |
26 | ||
229913f0 DA |
27 | #define DPRINTF(fmt, ...) \ |
28 | do { \ | |
29 | if (DEBUG_S390PCI_INST) { \ | |
30 | fprintf(stderr, "s390pci-inst: " fmt, ## __VA_ARGS__); \ | |
31 | } \ | |
32 | } while (0) | |
33 | ||
863f6f52 FB |
34 | static void s390_set_status_code(CPUS390XState *env, |
35 | uint8_t r, uint64_t status_code) | |
36 | { | |
37 | env->regs[r] &= ~0xff000000ULL; | |
38 | env->regs[r] |= (status_code & 0xff) << 24; | |
39 | } | |
40 | ||
41 | static int list_pci(ClpReqRspListPci *rrb, uint8_t *cc) | |
42 | { | |
4e3bfc16 | 43 | S390PCIBusDevice *pbdev = NULL; |
a975a24a | 44 | S390pciState *s = s390_get_phb(); |
4e3bfc16 YMZ |
45 | uint32_t res_code, initial_l2, g_l2; |
46 | int rc, i; | |
863f6f52 FB |
47 | uint64_t resume_token; |
48 | ||
49 | rc = 0; | |
50 | if (lduw_p(&rrb->request.hdr.len) != 32) { | |
51 | res_code = CLP_RC_LEN; | |
52 | rc = -EINVAL; | |
53 | goto out; | |
54 | } | |
55 | ||
56 | if ((ldl_p(&rrb->request.fmt) & CLP_MASK_FMT) != 0) { | |
57 | res_code = CLP_RC_FMT; | |
58 | rc = -EINVAL; | |
59 | goto out; | |
60 | } | |
61 | ||
62 | if ((ldl_p(&rrb->request.fmt) & ~CLP_MASK_FMT) != 0 || | |
bf328399 | 63 | ldq_p(&rrb->request.reserved1) != 0) { |
863f6f52 FB |
64 | res_code = CLP_RC_RESNOT0; |
65 | rc = -EINVAL; | |
66 | goto out; | |
67 | } | |
68 | ||
69 | resume_token = ldq_p(&rrb->request.resume_token); | |
70 | ||
71 | if (resume_token) { | |
a975a24a | 72 | pbdev = s390_pci_find_dev_by_idx(s, resume_token); |
863f6f52 FB |
73 | if (!pbdev) { |
74 | res_code = CLP_RC_LISTPCI_BADRT; | |
75 | rc = -EINVAL; | |
76 | goto out; | |
77 | } | |
4e3bfc16 | 78 | } else { |
a975a24a | 79 | pbdev = s390_pci_find_next_avail_dev(s, NULL); |
863f6f52 FB |
80 | } |
81 | ||
82 | if (lduw_p(&rrb->response.hdr.len) < 48) { | |
83 | res_code = CLP_RC_8K; | |
84 | rc = -EINVAL; | |
85 | goto out; | |
86 | } | |
87 | ||
88 | initial_l2 = lduw_p(&rrb->response.hdr.len); | |
89 | if ((initial_l2 - LIST_PCI_HDR_LEN) % sizeof(ClpFhListEntry) | |
90 | != 0) { | |
91 | res_code = CLP_RC_LEN; | |
92 | rc = -EINVAL; | |
93 | *cc = 3; | |
94 | goto out; | |
95 | } | |
96 | ||
97 | stl_p(&rrb->response.fmt, 0); | |
98 | stq_p(&rrb->response.reserved1, 0); | |
c188e303 | 99 | stl_p(&rrb->response.mdd, FH_MASK_SHM); |
863f6f52 | 100 | stw_p(&rrb->response.max_fn, PCI_MAX_FUNCTIONS); |
bf328399 | 101 | rrb->response.flags = UID_CHECKING_ENABLED; |
863f6f52 | 102 | rrb->response.entry_size = sizeof(ClpFhListEntry); |
4e3bfc16 YMZ |
103 | |
104 | i = 0; | |
863f6f52 | 105 | g_l2 = LIST_PCI_HDR_LEN; |
4e3bfc16 YMZ |
106 | while (g_l2 < initial_l2 && pbdev) { |
107 | stw_p(&rrb->response.fh_list[i].device_id, | |
863f6f52 | 108 | pci_get_word(pbdev->pdev->config + PCI_DEVICE_ID)); |
4e3bfc16 | 109 | stw_p(&rrb->response.fh_list[i].vendor_id, |
863f6f52 | 110 | pci_get_word(pbdev->pdev->config + PCI_VENDOR_ID)); |
5d1abf23 | 111 | /* Ignore RESERVED devices. */ |
4e3bfc16 | 112 | stl_p(&rrb->response.fh_list[i].config, |
5d1abf23 | 113 | pbdev->state == ZPCI_FS_STANDBY ? 0 : 1 << 31); |
4e3bfc16 YMZ |
114 | stl_p(&rrb->response.fh_list[i].fid, pbdev->fid); |
115 | stl_p(&rrb->response.fh_list[i].fh, pbdev->fh); | |
863f6f52 FB |
116 | |
117 | g_l2 += sizeof(ClpFhListEntry); | |
118 | /* Add endian check for DPRINTF? */ | |
119 | DPRINTF("g_l2 %d vendor id 0x%x device id 0x%x fid 0x%x fh 0x%x\n", | |
4e3bfc16 YMZ |
120 | g_l2, |
121 | lduw_p(&rrb->response.fh_list[i].vendor_id), | |
122 | lduw_p(&rrb->response.fh_list[i].device_id), | |
123 | ldl_p(&rrb->response.fh_list[i].fid), | |
124 | ldl_p(&rrb->response.fh_list[i].fh)); | |
a975a24a | 125 | pbdev = s390_pci_find_next_avail_dev(s, pbdev); |
4e3bfc16 YMZ |
126 | i++; |
127 | } | |
128 | ||
129 | if (!pbdev) { | |
863f6f52 FB |
130 | resume_token = 0; |
131 | } else { | |
4e3bfc16 | 132 | resume_token = pbdev->fh & FH_MASK_INDEX; |
863f6f52 FB |
133 | } |
134 | stq_p(&rrb->response.resume_token, resume_token); | |
135 | stw_p(&rrb->response.hdr.len, g_l2); | |
136 | stw_p(&rrb->response.hdr.rsp, CLP_RC_OK); | |
137 | out: | |
138 | if (rc) { | |
139 | DPRINTF("list pci failed rc 0x%x\n", rc); | |
140 | stw_p(&rrb->response.hdr.rsp, res_code); | |
141 | } | |
142 | return rc; | |
143 | } | |
144 | ||
468a9389 | 145 | int clp_service_call(S390CPU *cpu, uint8_t r2, uintptr_t ra) |
863f6f52 FB |
146 | { |
147 | ClpReqHdr *reqh; | |
148 | ClpRspHdr *resh; | |
149 | S390PCIBusDevice *pbdev; | |
150 | uint32_t req_len; | |
151 | uint32_t res_len; | |
152 | uint8_t buffer[4096 * 2]; | |
153 | uint8_t cc = 0; | |
154 | CPUS390XState *env = &cpu->env; | |
a975a24a | 155 | S390pciState *s = s390_get_phb(); |
863f6f52 FB |
156 | int i; |
157 | ||
158 | cpu_synchronize_state(CPU(cpu)); | |
159 | ||
160 | if (env->psw.mask & PSW_MASK_PSTATE) { | |
468a9389 | 161 | s390_program_interrupt(env, PGM_PRIVILEGED, 4, ra); |
863f6f52 FB |
162 | return 0; |
163 | } | |
164 | ||
6cb1e49d | 165 | if (s390_cpu_virt_mem_read(cpu, env->regs[r2], r2, buffer, sizeof(*reqh))) { |
98ee9bed | 166 | s390_cpu_virt_mem_handle_exc(cpu, ra); |
63ceef61 FB |
167 | return 0; |
168 | } | |
863f6f52 FB |
169 | reqh = (ClpReqHdr *)buffer; |
170 | req_len = lduw_p(&reqh->len); | |
171 | if (req_len < 16 || req_len > 8184 || (req_len % 8 != 0)) { | |
468a9389 | 172 | s390_program_interrupt(env, PGM_OPERAND, 4, ra); |
863f6f52 FB |
173 | return 0; |
174 | } | |
175 | ||
6cb1e49d | 176 | if (s390_cpu_virt_mem_read(cpu, env->regs[r2], r2, buffer, |
63ceef61 | 177 | req_len + sizeof(*resh))) { |
98ee9bed | 178 | s390_cpu_virt_mem_handle_exc(cpu, ra); |
63ceef61 FB |
179 | return 0; |
180 | } | |
863f6f52 FB |
181 | resh = (ClpRspHdr *)(buffer + req_len); |
182 | res_len = lduw_p(&resh->len); | |
183 | if (res_len < 8 || res_len > 8176 || (res_len % 8 != 0)) { | |
468a9389 | 184 | s390_program_interrupt(env, PGM_OPERAND, 4, ra); |
863f6f52 FB |
185 | return 0; |
186 | } | |
187 | if ((req_len + res_len) > 8192) { | |
468a9389 | 188 | s390_program_interrupt(env, PGM_OPERAND, 4, ra); |
863f6f52 FB |
189 | return 0; |
190 | } | |
191 | ||
6cb1e49d | 192 | if (s390_cpu_virt_mem_read(cpu, env->regs[r2], r2, buffer, |
63ceef61 | 193 | req_len + res_len)) { |
98ee9bed | 194 | s390_cpu_virt_mem_handle_exc(cpu, ra); |
63ceef61 FB |
195 | return 0; |
196 | } | |
863f6f52 FB |
197 | |
198 | if (req_len != 32) { | |
199 | stw_p(&resh->rsp, CLP_RC_LEN); | |
200 | goto out; | |
201 | } | |
202 | ||
203 | switch (lduw_p(&reqh->cmd)) { | |
204 | case CLP_LIST_PCI: { | |
205 | ClpReqRspListPci *rrb = (ClpReqRspListPci *)buffer; | |
206 | list_pci(rrb, &cc); | |
207 | break; | |
208 | } | |
209 | case CLP_SET_PCI_FN: { | |
210 | ClpReqSetPci *reqsetpci = (ClpReqSetPci *)reqh; | |
211 | ClpRspSetPci *ressetpci = (ClpRspSetPci *)resh; | |
212 | ||
a975a24a | 213 | pbdev = s390_pci_find_dev_by_fh(s, ldl_p(&reqsetpci->fh)); |
863f6f52 FB |
214 | if (!pbdev) { |
215 | stw_p(&ressetpci->hdr.rsp, CLP_RC_SETPCIFN_FH); | |
216 | goto out; | |
217 | } | |
218 | ||
219 | switch (reqsetpci->oc) { | |
220 | case CLP_SET_ENABLE_PCI_FN: | |
bd497683 YMZ |
221 | switch (reqsetpci->ndas) { |
222 | case 0: | |
223 | stw_p(&ressetpci->hdr.rsp, CLP_RC_SETPCIFN_DMAAS); | |
224 | goto out; | |
225 | case 1: | |
226 | break; | |
227 | default: | |
228 | stw_p(&ressetpci->hdr.rsp, CLP_RC_SETPCIFN_RES); | |
229 | goto out; | |
230 | } | |
231 | ||
232 | if (pbdev->fh & FH_MASK_ENABLE) { | |
233 | stw_p(&ressetpci->hdr.rsp, CLP_RC_SETPCIFN_FHOP); | |
234 | goto out; | |
235 | } | |
236 | ||
c188e303 | 237 | pbdev->fh |= FH_MASK_ENABLE; |
5d1abf23 | 238 | pbdev->state = ZPCI_FS_ENABLED; |
863f6f52 FB |
239 | stl_p(&ressetpci->fh, pbdev->fh); |
240 | stw_p(&ressetpci->hdr.rsp, CLP_RC_OK); | |
241 | break; | |
242 | case CLP_SET_DISABLE_PCI_FN: | |
bd497683 YMZ |
243 | if (!(pbdev->fh & FH_MASK_ENABLE)) { |
244 | stw_p(&ressetpci->hdr.rsp, CLP_RC_SETPCIFN_FHOP); | |
245 | goto out; | |
246 | } | |
247 | device_reset(DEVICE(pbdev)); | |
c188e303 | 248 | pbdev->fh &= ~FH_MASK_ENABLE; |
5d1abf23 | 249 | pbdev->state = ZPCI_FS_DISABLED; |
863f6f52 FB |
250 | stl_p(&ressetpci->fh, pbdev->fh); |
251 | stw_p(&ressetpci->hdr.rsp, CLP_RC_OK); | |
252 | break; | |
253 | default: | |
254 | DPRINTF("unknown set pci command\n"); | |
255 | stw_p(&ressetpci->hdr.rsp, CLP_RC_SETPCIFN_FHOP); | |
256 | break; | |
257 | } | |
258 | break; | |
259 | } | |
260 | case CLP_QUERY_PCI_FN: { | |
261 | ClpReqQueryPci *reqquery = (ClpReqQueryPci *)reqh; | |
262 | ClpRspQueryPci *resquery = (ClpRspQueryPci *)resh; | |
263 | ||
a975a24a | 264 | pbdev = s390_pci_find_dev_by_fh(s, ldl_p(&reqquery->fh)); |
863f6f52 FB |
265 | if (!pbdev) { |
266 | DPRINTF("query pci no pci dev\n"); | |
267 | stw_p(&resquery->hdr.rsp, CLP_RC_SETPCIFN_FH); | |
268 | goto out; | |
269 | } | |
270 | ||
271 | for (i = 0; i < PCI_BAR_COUNT; i++) { | |
272 | uint32_t data = pci_get_long(pbdev->pdev->config + | |
273 | PCI_BASE_ADDRESS_0 + (i * 4)); | |
274 | ||
275 | stl_p(&resquery->bar[i], data); | |
276 | resquery->bar_size[i] = pbdev->pdev->io_regions[i].size ? | |
277 | ctz64(pbdev->pdev->io_regions[i].size) : 0; | |
278 | DPRINTF("bar %d addr 0x%x size 0x%" PRIx64 "barsize 0x%x\n", i, | |
279 | ldl_p(&resquery->bar[i]), | |
280 | pbdev->pdev->io_regions[i].size, | |
281 | resquery->bar_size[i]); | |
282 | } | |
283 | ||
284 | stq_p(&resquery->sdma, ZPCI_SDMA_ADDR); | |
285 | stq_p(&resquery->edma, ZPCI_EDMA_ADDR); | |
67aad508 | 286 | stl_p(&resquery->fid, pbdev->fid); |
863f6f52 FB |
287 | stw_p(&resquery->pchid, 0); |
288 | stw_p(&resquery->ug, 1); | |
bf328399 | 289 | stl_p(&resquery->uid, pbdev->uid); |
863f6f52 FB |
290 | stw_p(&resquery->hdr.rsp, CLP_RC_OK); |
291 | break; | |
292 | } | |
293 | case CLP_QUERY_PCI_FNGRP: { | |
294 | ClpRspQueryPciGrp *resgrp = (ClpRspQueryPciGrp *)resh; | |
295 | resgrp->fr = 1; | |
296 | stq_p(&resgrp->dasm, 0); | |
297 | stq_p(&resgrp->msia, ZPCI_MSI_ADDR); | |
298 | stw_p(&resgrp->mui, 0); | |
299 | stw_p(&resgrp->i, 128); | |
0e7c259a | 300 | stw_p(&resgrp->maxstbl, 128); |
863f6f52 FB |
301 | resgrp->version = 0; |
302 | ||
303 | stw_p(&resgrp->hdr.rsp, CLP_RC_OK); | |
304 | break; | |
305 | } | |
306 | default: | |
307 | DPRINTF("unknown clp command\n"); | |
308 | stw_p(&resh->rsp, CLP_RC_CMD); | |
309 | break; | |
310 | } | |
311 | ||
312 | out: | |
6cb1e49d | 313 | if (s390_cpu_virt_mem_write(cpu, env->regs[r2], r2, buffer, |
63ceef61 | 314 | req_len + res_len)) { |
98ee9bed | 315 | s390_cpu_virt_mem_handle_exc(cpu, ra); |
63ceef61 FB |
316 | return 0; |
317 | } | |
863f6f52 FB |
318 | setcc(cpu, cc); |
319 | return 0; | |
320 | } | |
321 | ||
c748814b PM |
322 | /** |
323 | * Swap data contained in s390x big endian registers to little endian | |
324 | * PCI bars. | |
325 | * | |
326 | * @ptr: a pointer to a uint64_t data field | |
327 | * @len: the length of the valid data, must be 1,2,4 or 8 | |
328 | */ | |
329 | static int zpci_endian_swap(uint64_t *ptr, uint8_t len) | |
330 | { | |
331 | uint64_t data = *ptr; | |
332 | ||
333 | switch (len) { | |
334 | case 1: | |
335 | break; | |
336 | case 2: | |
337 | data = bswap16(data); | |
338 | break; | |
339 | case 4: | |
340 | data = bswap32(data); | |
341 | break; | |
342 | case 8: | |
343 | data = bswap64(data); | |
344 | break; | |
345 | default: | |
346 | return -EINVAL; | |
347 | } | |
348 | *ptr = data; | |
349 | return 0; | |
350 | } | |
351 | ||
4f6482bf PM |
352 | static MemoryRegion *s390_get_subregion(MemoryRegion *mr, uint64_t offset, |
353 | uint8_t len) | |
354 | { | |
355 | MemoryRegion *subregion; | |
356 | uint64_t subregion_size; | |
357 | ||
358 | QTAILQ_FOREACH(subregion, &mr->subregions, subregions_link) { | |
359 | subregion_size = int128_get64(subregion->size); | |
360 | if ((offset >= subregion->addr) && | |
361 | (offset + len) <= (subregion->addr + subregion_size)) { | |
362 | mr = subregion; | |
363 | break; | |
364 | } | |
365 | } | |
366 | return mr; | |
367 | } | |
368 | ||
ab0380ca PM |
369 | static MemTxResult zpci_read_bar(S390PCIBusDevice *pbdev, uint8_t pcias, |
370 | uint64_t offset, uint64_t *data, uint8_t len) | |
371 | { | |
372 | MemoryRegion *mr; | |
373 | ||
374 | mr = pbdev->pdev->io_regions[pcias].memory; | |
4f6482bf PM |
375 | mr = s390_get_subregion(mr, offset, len); |
376 | offset -= mr->addr; | |
ab0380ca PM |
377 | return memory_region_dispatch_read(mr, offset, data, len, |
378 | MEMTXATTRS_UNSPECIFIED); | |
379 | } | |
380 | ||
468a9389 | 381 | int pcilg_service_call(S390CPU *cpu, uint8_t r1, uint8_t r2, uintptr_t ra) |
863f6f52 FB |
382 | { |
383 | CPUS390XState *env = &cpu->env; | |
384 | S390PCIBusDevice *pbdev; | |
385 | uint64_t offset; | |
386 | uint64_t data; | |
88ee13c7 | 387 | MemTxResult result; |
863f6f52 FB |
388 | uint8_t len; |
389 | uint32_t fh; | |
390 | uint8_t pcias; | |
391 | ||
392 | cpu_synchronize_state(CPU(cpu)); | |
393 | ||
394 | if (env->psw.mask & PSW_MASK_PSTATE) { | |
468a9389 | 395 | s390_program_interrupt(env, PGM_PRIVILEGED, 4, ra); |
863f6f52 FB |
396 | return 0; |
397 | } | |
398 | ||
399 | if (r2 & 0x1) { | |
468a9389 | 400 | s390_program_interrupt(env, PGM_SPECIFICATION, 4, ra); |
863f6f52 FB |
401 | return 0; |
402 | } | |
403 | ||
404 | fh = env->regs[r2] >> 32; | |
405 | pcias = (env->regs[r2] >> 16) & 0xf; | |
406 | len = env->regs[r2] & 0xf; | |
407 | offset = env->regs[r2 + 1]; | |
408 | ||
8cbd6aab PM |
409 | if (!(fh & FH_MASK_ENABLE)) { |
410 | setcc(cpu, ZPCI_PCI_LS_INVAL_HANDLE); | |
411 | return 0; | |
412 | } | |
413 | ||
a975a24a | 414 | pbdev = s390_pci_find_dev_by_fh(s390_get_phb(), fh); |
5d1abf23 | 415 | if (!pbdev) { |
863f6f52 FB |
416 | DPRINTF("pcilg no pci dev\n"); |
417 | setcc(cpu, ZPCI_PCI_LS_INVAL_HANDLE); | |
418 | return 0; | |
419 | } | |
420 | ||
5d1abf23 | 421 | switch (pbdev->state) { |
5d1abf23 | 422 | case ZPCI_FS_PERMANENT_ERROR: |
5d1abf23 | 423 | case ZPCI_FS_ERROR: |
863f6f52 FB |
424 | setcc(cpu, ZPCI_PCI_LS_ERR); |
425 | s390_set_status_code(env, r2, ZPCI_PCI_ST_BLOCKED); | |
426 | return 0; | |
5d1abf23 YMZ |
427 | default: |
428 | break; | |
863f6f52 FB |
429 | } |
430 | ||
8cbd6aab PM |
431 | switch (pcias) { |
432 | case ZPCI_IO_BAR_MIN...ZPCI_IO_BAR_MAX: | |
433 | if (!len || (len > (8 - (offset & 0x7)))) { | |
468a9389 | 434 | s390_program_interrupt(env, PGM_OPERAND, 4, ra); |
863f6f52 FB |
435 | return 0; |
436 | } | |
ab0380ca | 437 | result = zpci_read_bar(pbdev, pcias, offset, &data, len); |
88ee13c7 | 438 | if (result != MEMTX_OK) { |
468a9389 | 439 | s390_program_interrupt(env, PGM_OPERAND, 4, ra); |
88ee13c7 PM |
440 | return 0; |
441 | } | |
8cbd6aab PM |
442 | break; |
443 | case ZPCI_CONFIG_BAR: | |
444 | if (!len || (len > (4 - (offset & 0x3))) || len == 3) { | |
468a9389 | 445 | s390_program_interrupt(env, PGM_OPERAND, 4, ra); |
863f6f52 FB |
446 | return 0; |
447 | } | |
448 | data = pci_host_config_read_common( | |
449 | pbdev->pdev, offset, pci_config_size(pbdev->pdev), len); | |
450 | ||
c748814b | 451 | if (zpci_endian_swap(&data, len)) { |
468a9389 | 452 | s390_program_interrupt(env, PGM_OPERAND, 4, ra); |
863f6f52 FB |
453 | return 0; |
454 | } | |
8cbd6aab PM |
455 | break; |
456 | default: | |
457 | DPRINTF("pcilg invalid space\n"); | |
863f6f52 FB |
458 | setcc(cpu, ZPCI_PCI_LS_ERR); |
459 | s390_set_status_code(env, r2, ZPCI_PCI_ST_INVAL_AS); | |
460 | return 0; | |
461 | } | |
462 | ||
463 | env->regs[r1] = data; | |
464 | setcc(cpu, ZPCI_PCI_LS_OK); | |
465 | return 0; | |
466 | } | |
467 | ||
8af27a9e PM |
468 | static MemTxResult zpci_write_bar(S390PCIBusDevice *pbdev, uint8_t pcias, |
469 | uint64_t offset, uint64_t data, uint8_t len) | |
470 | { | |
471 | MemoryRegion *mr; | |
472 | ||
4f6482bf PM |
473 | mr = pbdev->pdev->io_regions[pcias].memory; |
474 | mr = s390_get_subregion(mr, offset, len); | |
475 | offset -= mr->addr; | |
8af27a9e PM |
476 | return memory_region_dispatch_write(mr, offset, data, len, |
477 | MEMTXATTRS_UNSPECIFIED); | |
478 | } | |
479 | ||
468a9389 | 480 | int pcistg_service_call(S390CPU *cpu, uint8_t r1, uint8_t r2, uintptr_t ra) |
863f6f52 FB |
481 | { |
482 | CPUS390XState *env = &cpu->env; | |
483 | uint64_t offset, data; | |
484 | S390PCIBusDevice *pbdev; | |
88ee13c7 | 485 | MemTxResult result; |
863f6f52 FB |
486 | uint8_t len; |
487 | uint32_t fh; | |
488 | uint8_t pcias; | |
489 | ||
490 | cpu_synchronize_state(CPU(cpu)); | |
491 | ||
492 | if (env->psw.mask & PSW_MASK_PSTATE) { | |
468a9389 | 493 | s390_program_interrupt(env, PGM_PRIVILEGED, 4, ra); |
863f6f52 FB |
494 | return 0; |
495 | } | |
496 | ||
497 | if (r2 & 0x1) { | |
468a9389 | 498 | s390_program_interrupt(env, PGM_SPECIFICATION, 4, ra); |
863f6f52 FB |
499 | return 0; |
500 | } | |
501 | ||
502 | fh = env->regs[r2] >> 32; | |
503 | pcias = (env->regs[r2] >> 16) & 0xf; | |
504 | len = env->regs[r2] & 0xf; | |
505 | offset = env->regs[r2 + 1]; | |
7645b9a7 PM |
506 | data = env->regs[r1]; |
507 | ||
508 | if (!(fh & FH_MASK_ENABLE)) { | |
509 | setcc(cpu, ZPCI_PCI_LS_INVAL_HANDLE); | |
510 | return 0; | |
511 | } | |
863f6f52 | 512 | |
a975a24a | 513 | pbdev = s390_pci_find_dev_by_fh(s390_get_phb(), fh); |
5d1abf23 | 514 | if (!pbdev) { |
863f6f52 FB |
515 | DPRINTF("pcistg no pci dev\n"); |
516 | setcc(cpu, ZPCI_PCI_LS_INVAL_HANDLE); | |
517 | return 0; | |
518 | } | |
519 | ||
5d1abf23 | 520 | switch (pbdev->state) { |
7645b9a7 PM |
521 | /* ZPCI_FS_RESERVED, ZPCI_FS_STANDBY and ZPCI_FS_DISABLED |
522 | * are already covered by the FH_MASK_ENABLE check above | |
523 | */ | |
5d1abf23 | 524 | case ZPCI_FS_PERMANENT_ERROR: |
5d1abf23 | 525 | case ZPCI_FS_ERROR: |
863f6f52 FB |
526 | setcc(cpu, ZPCI_PCI_LS_ERR); |
527 | s390_set_status_code(env, r2, ZPCI_PCI_ST_BLOCKED); | |
528 | return 0; | |
5d1abf23 YMZ |
529 | default: |
530 | break; | |
863f6f52 FB |
531 | } |
532 | ||
7645b9a7 PM |
533 | switch (pcias) { |
534 | /* A ZPCI PCI card may use any BAR from BAR 0 to BAR 5 */ | |
535 | case ZPCI_IO_BAR_MIN...ZPCI_IO_BAR_MAX: | |
536 | /* Check length: | |
537 | * A length of 0 is invalid and length should not cross a double word | |
538 | */ | |
539 | if (!len || (len > (8 - (offset & 0x7)))) { | |
468a9389 | 540 | s390_program_interrupt(env, PGM_OPERAND, 4, ra); |
863f6f52 FB |
541 | return 0; |
542 | } | |
205e5de4 | 543 | |
8af27a9e | 544 | result = zpci_write_bar(pbdev, pcias, offset, data, len); |
88ee13c7 | 545 | if (result != MEMTX_OK) { |
468a9389 | 546 | s390_program_interrupt(env, PGM_OPERAND, 4, ra); |
88ee13c7 PM |
547 | return 0; |
548 | } | |
7645b9a7 PM |
549 | break; |
550 | case ZPCI_CONFIG_BAR: | |
551 | /* ZPCI uses the pseudo BAR number 15 as configuration space */ | |
552 | /* possible access lengths are 1,2,4 and must not cross a word */ | |
553 | if (!len || (len > (4 - (offset & 0x3))) || len == 3) { | |
468a9389 | 554 | s390_program_interrupt(env, PGM_OPERAND, 4, ra); |
863f6f52 FB |
555 | return 0; |
556 | } | |
7645b9a7 PM |
557 | /* len = 1,2,4 so we do not need to test */ |
558 | zpci_endian_swap(&data, len); | |
863f6f52 FB |
559 | pci_host_config_write_common(pbdev->pdev, offset, |
560 | pci_config_size(pbdev->pdev), | |
561 | data, len); | |
7645b9a7 PM |
562 | break; |
563 | default: | |
863f6f52 FB |
564 | DPRINTF("pcistg invalid space\n"); |
565 | setcc(cpu, ZPCI_PCI_LS_ERR); | |
566 | s390_set_status_code(env, r2, ZPCI_PCI_ST_INVAL_AS); | |
567 | return 0; | |
568 | } | |
569 | ||
570 | setcc(cpu, ZPCI_PCI_LS_OK); | |
571 | return 0; | |
572 | } | |
573 | ||
468a9389 | 574 | int rpcit_service_call(S390CPU *cpu, uint8_t r1, uint8_t r2, uintptr_t ra) |
863f6f52 FB |
575 | { |
576 | CPUS390XState *env = &cpu->env; | |
577 | uint32_t fh; | |
0125861e | 578 | uint16_t error = 0; |
863f6f52 | 579 | S390PCIBusDevice *pbdev; |
de91ea92 | 580 | S390PCIIOMMU *iommu; |
0125861e | 581 | S390IOTLBEntry entry; |
4e99a0f7 | 582 | hwaddr start, end; |
0125861e | 583 | IOMMUTLBEntry notify; |
863f6f52 FB |
584 | |
585 | cpu_synchronize_state(CPU(cpu)); | |
586 | ||
587 | if (env->psw.mask & PSW_MASK_PSTATE) { | |
468a9389 | 588 | s390_program_interrupt(env, PGM_PRIVILEGED, 4, ra); |
0125861e | 589 | return 0; |
863f6f52 FB |
590 | } |
591 | ||
592 | if (r2 & 0x1) { | |
468a9389 | 593 | s390_program_interrupt(env, PGM_SPECIFICATION, 4, ra); |
0125861e | 594 | return 0; |
863f6f52 FB |
595 | } |
596 | ||
597 | fh = env->regs[r1] >> 32; | |
4e99a0f7 YMZ |
598 | start = env->regs[r2]; |
599 | end = start + env->regs[r2 + 1]; | |
863f6f52 | 600 | |
a975a24a | 601 | pbdev = s390_pci_find_dev_by_fh(s390_get_phb(), fh); |
5d1abf23 | 602 | if (!pbdev) { |
863f6f52 FB |
603 | DPRINTF("rpcit no pci dev\n"); |
604 | setcc(cpu, ZPCI_PCI_LS_INVAL_HANDLE); | |
0125861e | 605 | return 0; |
863f6f52 FB |
606 | } |
607 | ||
5d1abf23 YMZ |
608 | switch (pbdev->state) { |
609 | case ZPCI_FS_RESERVED: | |
610 | case ZPCI_FS_STANDBY: | |
611 | case ZPCI_FS_DISABLED: | |
612 | case ZPCI_FS_PERMANENT_ERROR: | |
613 | setcc(cpu, ZPCI_PCI_LS_INVAL_HANDLE); | |
614 | return 0; | |
615 | case ZPCI_FS_ERROR: | |
616 | setcc(cpu, ZPCI_PCI_LS_ERR); | |
617 | s390_set_status_code(env, r1, ZPCI_MOD_ST_ERROR_RECOVER); | |
618 | return 0; | |
619 | default: | |
620 | break; | |
621 | } | |
622 | ||
de91ea92 YMZ |
623 | iommu = pbdev->iommu; |
624 | if (!iommu->g_iota) { | |
0125861e YMZ |
625 | error = ERR_EVENT_INVALAS; |
626 | goto err; | |
5d1abf23 YMZ |
627 | } |
628 | ||
de91ea92 | 629 | if (end < iommu->pba || start > iommu->pal) { |
0125861e YMZ |
630 | error = ERR_EVENT_OORANGE; |
631 | goto err; | |
5d1abf23 YMZ |
632 | } |
633 | ||
4e99a0f7 | 634 | while (start < end) { |
0125861e YMZ |
635 | error = s390_guest_io_table_walk(iommu->g_iota, start, &entry); |
636 | if (error) { | |
637 | break; | |
4e99a0f7 | 638 | } |
0125861e YMZ |
639 | notify.target_as = &address_space_memory; |
640 | notify.iova = entry.iova; | |
641 | notify.translated_addr = entry.translated_addr; | |
642 | notify.addr_mask = entry.len - 1; | |
643 | notify.perm = entry.perm; | |
644 | memory_region_notify_iommu(&iommu->iommu_mr, notify); | |
645 | start += entry.len; | |
863f6f52 FB |
646 | } |
647 | ||
0125861e YMZ |
648 | err: |
649 | if (error) { | |
650 | pbdev->state = ZPCI_FS_ERROR; | |
651 | setcc(cpu, ZPCI_PCI_LS_ERR); | |
652 | s390_set_status_code(env, r1, ZPCI_PCI_ST_FUNC_IN_ERR); | |
653 | s390_pci_generate_error_event(error, pbdev->fh, pbdev->fid, start, 0); | |
654 | } else { | |
655 | setcc(cpu, ZPCI_PCI_LS_OK); | |
656 | } | |
863f6f52 FB |
657 | return 0; |
658 | } | |
659 | ||
6cb1e49d | 660 | int pcistb_service_call(S390CPU *cpu, uint8_t r1, uint8_t r3, uint64_t gaddr, |
468a9389 | 661 | uint8_t ar, uintptr_t ra) |
863f6f52 FB |
662 | { |
663 | CPUS390XState *env = &cpu->env; | |
664 | S390PCIBusDevice *pbdev; | |
665 | MemoryRegion *mr; | |
88ee13c7 | 666 | MemTxResult result; |
0e7c259a | 667 | uint64_t offset; |
863f6f52 | 668 | int i; |
863f6f52 FB |
669 | uint32_t fh; |
670 | uint8_t pcias; | |
671 | uint8_t len; | |
63ceef61 | 672 | uint8_t buffer[128]; |
863f6f52 FB |
673 | |
674 | if (env->psw.mask & PSW_MASK_PSTATE) { | |
468a9389 | 675 | s390_program_interrupt(env, PGM_PRIVILEGED, 6, ra); |
863f6f52 FB |
676 | return 0; |
677 | } | |
678 | ||
679 | fh = env->regs[r1] >> 32; | |
680 | pcias = (env->regs[r1] >> 16) & 0xf; | |
681 | len = env->regs[r1] & 0xff; | |
0e7c259a | 682 | offset = env->regs[r3]; |
863f6f52 | 683 | |
0e7c259a PM |
684 | if (!(fh & FH_MASK_ENABLE)) { |
685 | setcc(cpu, ZPCI_PCI_LS_INVAL_HANDLE); | |
863f6f52 FB |
686 | return 0; |
687 | } | |
688 | ||
a975a24a | 689 | pbdev = s390_pci_find_dev_by_fh(s390_get_phb(), fh); |
5d1abf23 | 690 | if (!pbdev) { |
863f6f52 FB |
691 | DPRINTF("pcistb no pci dev fh 0x%x\n", fh); |
692 | setcc(cpu, ZPCI_PCI_LS_INVAL_HANDLE); | |
693 | return 0; | |
694 | } | |
695 | ||
5d1abf23 | 696 | switch (pbdev->state) { |
5d1abf23 | 697 | case ZPCI_FS_PERMANENT_ERROR: |
5d1abf23 | 698 | case ZPCI_FS_ERROR: |
863f6f52 FB |
699 | setcc(cpu, ZPCI_PCI_LS_ERR); |
700 | s390_set_status_code(env, r1, ZPCI_PCI_ST_BLOCKED); | |
701 | return 0; | |
5d1abf23 YMZ |
702 | default: |
703 | break; | |
863f6f52 FB |
704 | } |
705 | ||
0e7c259a PM |
706 | if (pcias > ZPCI_IO_BAR_MAX) { |
707 | DPRINTF("pcistb invalid space\n"); | |
708 | setcc(cpu, ZPCI_PCI_LS_ERR); | |
709 | s390_set_status_code(env, r1, ZPCI_PCI_ST_INVAL_AS); | |
710 | return 0; | |
711 | } | |
712 | ||
713 | /* Verify the address, offset and length */ | |
714 | /* offset must be a multiple of 8 */ | |
715 | if (offset % 8) { | |
716 | goto specification_error; | |
717 | } | |
718 | /* Length must be greater than 8, a multiple of 8 */ | |
719 | /* and not greater than maxstbl */ | |
720 | if ((len <= 8) || (len % 8) || (len > pbdev->maxstbl)) { | |
721 | goto specification_error; | |
722 | } | |
723 | /* Do not cross a 4K-byte boundary */ | |
724 | if (((offset & 0xfff) + len) > 0x1000) { | |
725 | goto specification_error; | |
726 | } | |
727 | /* Guest address must be double word aligned */ | |
728 | if (gaddr & 0x07UL) { | |
729 | goto specification_error; | |
730 | } | |
731 | ||
863f6f52 | 732 | mr = pbdev->pdev->io_regions[pcias].memory; |
4f6482bf PM |
733 | mr = s390_get_subregion(mr, offset, len); |
734 | offset -= mr->addr; | |
735 | ||
0e7c259a | 736 | if (!memory_region_access_valid(mr, offset, len, true)) { |
468a9389 | 737 | s390_program_interrupt(env, PGM_OPERAND, 6, ra); |
863f6f52 FB |
738 | return 0; |
739 | } | |
740 | ||
6cb1e49d | 741 | if (s390_cpu_virt_mem_read(cpu, gaddr, ar, buffer, len)) { |
98ee9bed | 742 | s390_cpu_virt_mem_handle_exc(cpu, ra); |
63ceef61 FB |
743 | return 0; |
744 | } | |
745 | ||
863f6f52 | 746 | for (i = 0; i < len / 8; i++) { |
0e7c259a PM |
747 | result = memory_region_dispatch_write(mr, offset + i * 8, |
748 | ldq_p(buffer + i * 8), 8, | |
749 | MEMTXATTRS_UNSPECIFIED); | |
88ee13c7 | 750 | if (result != MEMTX_OK) { |
468a9389 | 751 | s390_program_interrupt(env, PGM_OPERAND, 6, ra); |
88ee13c7 PM |
752 | return 0; |
753 | } | |
863f6f52 FB |
754 | } |
755 | ||
756 | setcc(cpu, ZPCI_PCI_LS_OK); | |
757 | return 0; | |
0e7c259a PM |
758 | |
759 | specification_error: | |
760 | s390_program_interrupt(env, PGM_SPECIFICATION, 6, ra); | |
761 | return 0; | |
863f6f52 FB |
762 | } |
763 | ||
764 | static int reg_irqs(CPUS390XState *env, S390PCIBusDevice *pbdev, ZpciFib fib) | |
765 | { | |
8581c115 | 766 | int ret, len; |
dde522bb | 767 | uint8_t isc = FIB_DATA_ISC(ldl_p(&fib.data)); |
863f6f52 | 768 | |
dde522bb FL |
769 | pbdev->routes.adapter.adapter_id = css_get_adapter_id( |
770 | CSS_IO_ADAPTER_PCI, isc); | |
8581c115 YMZ |
771 | pbdev->summary_ind = get_indicator(ldq_p(&fib.aisb), sizeof(uint64_t)); |
772 | len = BITS_TO_LONGS(FIB_DATA_NOI(ldl_p(&fib.data))) * sizeof(unsigned long); | |
773 | pbdev->indicator = get_indicator(ldq_p(&fib.aibv), len); | |
774 | ||
bac45d51 YMZ |
775 | ret = map_indicator(&pbdev->routes.adapter, pbdev->summary_ind); |
776 | if (ret) { | |
777 | goto out; | |
778 | } | |
779 | ||
780 | ret = map_indicator(&pbdev->routes.adapter, pbdev->indicator); | |
781 | if (ret) { | |
782 | goto out; | |
783 | } | |
863f6f52 FB |
784 | |
785 | pbdev->routes.adapter.summary_addr = ldq_p(&fib.aisb); | |
786 | pbdev->routes.adapter.summary_offset = FIB_DATA_AISBO(ldl_p(&fib.data)); | |
787 | pbdev->routes.adapter.ind_addr = ldq_p(&fib.aibv); | |
788 | pbdev->routes.adapter.ind_offset = FIB_DATA_AIBVO(ldl_p(&fib.data)); | |
dde522bb | 789 | pbdev->isc = isc; |
863f6f52 FB |
790 | pbdev->noi = FIB_DATA_NOI(ldl_p(&fib.data)); |
791 | pbdev->sum = FIB_DATA_SUM(ldl_p(&fib.data)); | |
792 | ||
793 | DPRINTF("reg_irqs adapter id %d\n", pbdev->routes.adapter.adapter_id); | |
794 | return 0; | |
bac45d51 YMZ |
795 | out: |
796 | release_indicator(&pbdev->routes.adapter, pbdev->summary_ind); | |
797 | release_indicator(&pbdev->routes.adapter, pbdev->indicator); | |
798 | pbdev->summary_ind = NULL; | |
799 | pbdev->indicator = NULL; | |
800 | return ret; | |
863f6f52 FB |
801 | } |
802 | ||
e141dbad | 803 | int pci_dereg_irqs(S390PCIBusDevice *pbdev) |
863f6f52 | 804 | { |
8581c115 YMZ |
805 | release_indicator(&pbdev->routes.adapter, pbdev->summary_ind); |
806 | release_indicator(&pbdev->routes.adapter, pbdev->indicator); | |
863f6f52 | 807 | |
8581c115 YMZ |
808 | pbdev->summary_ind = NULL; |
809 | pbdev->indicator = NULL; | |
863f6f52 FB |
810 | pbdev->routes.adapter.summary_addr = 0; |
811 | pbdev->routes.adapter.summary_offset = 0; | |
812 | pbdev->routes.adapter.ind_addr = 0; | |
813 | pbdev->routes.adapter.ind_offset = 0; | |
814 | pbdev->isc = 0; | |
815 | pbdev->noi = 0; | |
816 | pbdev->sum = 0; | |
817 | ||
818 | DPRINTF("dereg_irqs adapter id %d\n", pbdev->routes.adapter.adapter_id); | |
819 | return 0; | |
820 | } | |
821 | ||
468a9389 DH |
822 | static int reg_ioat(CPUS390XState *env, S390PCIIOMMU *iommu, ZpciFib fib, |
823 | uintptr_t ra) | |
863f6f52 FB |
824 | { |
825 | uint64_t pba = ldq_p(&fib.pba); | |
826 | uint64_t pal = ldq_p(&fib.pal); | |
827 | uint64_t g_iota = ldq_p(&fib.iota); | |
828 | uint8_t dt = (g_iota >> 2) & 0x7; | |
829 | uint8_t t = (g_iota >> 11) & 0x1; | |
830 | ||
831 | if (pba > pal || pba < ZPCI_SDMA_ADDR || pal > ZPCI_EDMA_ADDR) { | |
468a9389 | 832 | s390_program_interrupt(env, PGM_OPERAND, 6, ra); |
863f6f52 FB |
833 | return -EINVAL; |
834 | } | |
835 | ||
836 | /* currently we only support designation type 1 with translation */ | |
837 | if (!(dt == ZPCI_IOTA_RTTO && t)) { | |
838 | error_report("unsupported ioat dt %d t %d", dt, t); | |
468a9389 | 839 | s390_program_interrupt(env, PGM_OPERAND, 6, ra); |
863f6f52 FB |
840 | return -EINVAL; |
841 | } | |
842 | ||
de91ea92 YMZ |
843 | iommu->pba = pba; |
844 | iommu->pal = pal; | |
845 | iommu->g_iota = g_iota; | |
f0a399db | 846 | |
de91ea92 | 847 | s390_pci_iommu_enable(iommu); |
f0a399db | 848 | |
863f6f52 FB |
849 | return 0; |
850 | } | |
851 | ||
de91ea92 | 852 | void pci_dereg_ioat(S390PCIIOMMU *iommu) |
863f6f52 | 853 | { |
de91ea92 YMZ |
854 | s390_pci_iommu_disable(iommu); |
855 | iommu->pba = 0; | |
856 | iommu->pal = 0; | |
857 | iommu->g_iota = 0; | |
863f6f52 FB |
858 | } |
859 | ||
468a9389 DH |
860 | int mpcifc_service_call(S390CPU *cpu, uint8_t r1, uint64_t fiba, uint8_t ar, |
861 | uintptr_t ra) | |
863f6f52 FB |
862 | { |
863 | CPUS390XState *env = &cpu->env; | |
a6d9d4f2 | 864 | uint8_t oc, dmaas; |
863f6f52 FB |
865 | uint32_t fh; |
866 | ZpciFib fib; | |
867 | S390PCIBusDevice *pbdev; | |
868 | uint64_t cc = ZPCI_PCI_LS_OK; | |
869 | ||
870 | if (env->psw.mask & PSW_MASK_PSTATE) { | |
468a9389 | 871 | s390_program_interrupt(env, PGM_PRIVILEGED, 6, ra); |
863f6f52 FB |
872 | return 0; |
873 | } | |
874 | ||
875 | oc = env->regs[r1] & 0xff; | |
a6d9d4f2 | 876 | dmaas = (env->regs[r1] >> 16) & 0xff; |
863f6f52 FB |
877 | fh = env->regs[r1] >> 32; |
878 | ||
879 | if (fiba & 0x7) { | |
468a9389 | 880 | s390_program_interrupt(env, PGM_SPECIFICATION, 6, ra); |
863f6f52 FB |
881 | return 0; |
882 | } | |
883 | ||
a975a24a | 884 | pbdev = s390_pci_find_dev_by_fh(s390_get_phb(), fh); |
5d1abf23 | 885 | if (!pbdev) { |
863f6f52 FB |
886 | DPRINTF("mpcifc no pci dev fh 0x%x\n", fh); |
887 | setcc(cpu, ZPCI_PCI_LS_INVAL_HANDLE); | |
888 | return 0; | |
889 | } | |
890 | ||
5d1abf23 YMZ |
891 | switch (pbdev->state) { |
892 | case ZPCI_FS_RESERVED: | |
893 | case ZPCI_FS_STANDBY: | |
894 | case ZPCI_FS_DISABLED: | |
895 | case ZPCI_FS_PERMANENT_ERROR: | |
896 | setcc(cpu, ZPCI_PCI_LS_INVAL_HANDLE); | |
897 | return 0; | |
898 | default: | |
899 | break; | |
900 | } | |
901 | ||
6cb1e49d | 902 | if (s390_cpu_virt_mem_read(cpu, fiba, ar, (uint8_t *)&fib, sizeof(fib))) { |
98ee9bed | 903 | s390_cpu_virt_mem_handle_exc(cpu, ra); |
63ceef61 FB |
904 | return 0; |
905 | } | |
863f6f52 | 906 | |
a6d9d4f2 | 907 | if (fib.fmt != 0) { |
468a9389 | 908 | s390_program_interrupt(env, PGM_OPERAND, 6, ra); |
a6d9d4f2 YMZ |
909 | return 0; |
910 | } | |
911 | ||
863f6f52 FB |
912 | switch (oc) { |
913 | case ZPCI_MOD_FC_REG_INT: | |
a6d9d4f2 | 914 | if (pbdev->summary_ind) { |
863f6f52 | 915 | cc = ZPCI_PCI_LS_ERR; |
a6d9d4f2 YMZ |
916 | s390_set_status_code(env, r1, ZPCI_MOD_ST_SEQUENCE); |
917 | } else if (reg_irqs(env, pbdev, fib)) { | |
918 | cc = ZPCI_PCI_LS_ERR; | |
919 | s390_set_status_code(env, r1, ZPCI_MOD_ST_RES_NOT_AVAIL); | |
863f6f52 FB |
920 | } |
921 | break; | |
922 | case ZPCI_MOD_FC_DEREG_INT: | |
a6d9d4f2 YMZ |
923 | if (!pbdev->summary_ind) { |
924 | cc = ZPCI_PCI_LS_ERR; | |
925 | s390_set_status_code(env, r1, ZPCI_MOD_ST_SEQUENCE); | |
926 | } else { | |
927 | pci_dereg_irqs(pbdev); | |
928 | } | |
863f6f52 FB |
929 | break; |
930 | case ZPCI_MOD_FC_REG_IOAT: | |
a6d9d4f2 | 931 | if (dmaas != 0) { |
863f6f52 | 932 | cc = ZPCI_PCI_LS_ERR; |
a6d9d4f2 | 933 | s390_set_status_code(env, r1, ZPCI_MOD_ST_DMAAS_INVAL); |
de91ea92 | 934 | } else if (pbdev->iommu->enabled) { |
a6d9d4f2 YMZ |
935 | cc = ZPCI_PCI_LS_ERR; |
936 | s390_set_status_code(env, r1, ZPCI_MOD_ST_SEQUENCE); | |
468a9389 | 937 | } else if (reg_ioat(env, pbdev->iommu, fib, ra)) { |
a6d9d4f2 YMZ |
938 | cc = ZPCI_PCI_LS_ERR; |
939 | s390_set_status_code(env, r1, ZPCI_MOD_ST_INSUF_RES); | |
863f6f52 FB |
940 | } |
941 | break; | |
942 | case ZPCI_MOD_FC_DEREG_IOAT: | |
a6d9d4f2 YMZ |
943 | if (dmaas != 0) { |
944 | cc = ZPCI_PCI_LS_ERR; | |
945 | s390_set_status_code(env, r1, ZPCI_MOD_ST_DMAAS_INVAL); | |
de91ea92 | 946 | } else if (!pbdev->iommu->enabled) { |
a6d9d4f2 YMZ |
947 | cc = ZPCI_PCI_LS_ERR; |
948 | s390_set_status_code(env, r1, ZPCI_MOD_ST_SEQUENCE); | |
949 | } else { | |
de91ea92 | 950 | pci_dereg_ioat(pbdev->iommu); |
a6d9d4f2 | 951 | } |
863f6f52 FB |
952 | break; |
953 | case ZPCI_MOD_FC_REREG_IOAT: | |
a6d9d4f2 | 954 | if (dmaas != 0) { |
863f6f52 | 955 | cc = ZPCI_PCI_LS_ERR; |
a6d9d4f2 | 956 | s390_set_status_code(env, r1, ZPCI_MOD_ST_DMAAS_INVAL); |
de91ea92 | 957 | } else if (!pbdev->iommu->enabled) { |
a6d9d4f2 YMZ |
958 | cc = ZPCI_PCI_LS_ERR; |
959 | s390_set_status_code(env, r1, ZPCI_MOD_ST_SEQUENCE); | |
960 | } else { | |
de91ea92 | 961 | pci_dereg_ioat(pbdev->iommu); |
468a9389 | 962 | if (reg_ioat(env, pbdev->iommu, fib, ra)) { |
a6d9d4f2 YMZ |
963 | cc = ZPCI_PCI_LS_ERR; |
964 | s390_set_status_code(env, r1, ZPCI_MOD_ST_INSUF_RES); | |
965 | } | |
863f6f52 FB |
966 | } |
967 | break; | |
968 | case ZPCI_MOD_FC_RESET_ERROR: | |
5d1abf23 YMZ |
969 | switch (pbdev->state) { |
970 | case ZPCI_FS_BLOCKED: | |
971 | case ZPCI_FS_ERROR: | |
972 | pbdev->state = ZPCI_FS_ENABLED; | |
973 | break; | |
974 | default: | |
975 | cc = ZPCI_PCI_LS_ERR; | |
976 | s390_set_status_code(env, r1, ZPCI_MOD_ST_SEQUENCE); | |
977 | } | |
863f6f52 FB |
978 | break; |
979 | case ZPCI_MOD_FC_RESET_BLOCK: | |
5d1abf23 YMZ |
980 | switch (pbdev->state) { |
981 | case ZPCI_FS_ERROR: | |
982 | pbdev->state = ZPCI_FS_BLOCKED; | |
983 | break; | |
984 | default: | |
985 | cc = ZPCI_PCI_LS_ERR; | |
986 | s390_set_status_code(env, r1, ZPCI_MOD_ST_SEQUENCE); | |
987 | } | |
863f6f52 FB |
988 | break; |
989 | case ZPCI_MOD_FC_SET_MEASURE: | |
990 | pbdev->fmb_addr = ldq_p(&fib.fmb_addr); | |
991 | break; | |
992 | default: | |
468a9389 | 993 | s390_program_interrupt(&cpu->env, PGM_OPERAND, 6, ra); |
863f6f52 FB |
994 | cc = ZPCI_PCI_LS_ERR; |
995 | } | |
996 | ||
997 | setcc(cpu, cc); | |
998 | return 0; | |
999 | } | |
1000 | ||
468a9389 DH |
1001 | int stpcifc_service_call(S390CPU *cpu, uint8_t r1, uint64_t fiba, uint8_t ar, |
1002 | uintptr_t ra) | |
863f6f52 FB |
1003 | { |
1004 | CPUS390XState *env = &cpu->env; | |
0a608a6e | 1005 | uint8_t dmaas; |
863f6f52 FB |
1006 | uint32_t fh; |
1007 | ZpciFib fib; | |
1008 | S390PCIBusDevice *pbdev; | |
1009 | uint32_t data; | |
1010 | uint64_t cc = ZPCI_PCI_LS_OK; | |
1011 | ||
1012 | if (env->psw.mask & PSW_MASK_PSTATE) { | |
468a9389 | 1013 | s390_program_interrupt(env, PGM_PRIVILEGED, 6, ra); |
863f6f52 FB |
1014 | return 0; |
1015 | } | |
1016 | ||
1017 | fh = env->regs[r1] >> 32; | |
0a608a6e YMZ |
1018 | dmaas = (env->regs[r1] >> 16) & 0xff; |
1019 | ||
1020 | if (dmaas) { | |
1021 | setcc(cpu, ZPCI_PCI_LS_ERR); | |
1022 | s390_set_status_code(env, r1, ZPCI_STPCIFC_ST_INVAL_DMAAS); | |
1023 | return 0; | |
1024 | } | |
863f6f52 FB |
1025 | |
1026 | if (fiba & 0x7) { | |
468a9389 | 1027 | s390_program_interrupt(env, PGM_SPECIFICATION, 6, ra); |
863f6f52 FB |
1028 | return 0; |
1029 | } | |
1030 | ||
a975a24a | 1031 | pbdev = s390_pci_find_dev_by_idx(s390_get_phb(), fh & FH_MASK_INDEX); |
863f6f52 FB |
1032 | if (!pbdev) { |
1033 | setcc(cpu, ZPCI_PCI_LS_INVAL_HANDLE); | |
1034 | return 0; | |
1035 | } | |
1036 | ||
1037 | memset(&fib, 0, sizeof(fib)); | |
5d1abf23 YMZ |
1038 | |
1039 | switch (pbdev->state) { | |
1040 | case ZPCI_FS_RESERVED: | |
1041 | case ZPCI_FS_STANDBY: | |
1042 | setcc(cpu, ZPCI_PCI_LS_INVAL_HANDLE); | |
1043 | return 0; | |
1044 | case ZPCI_FS_DISABLED: | |
1045 | if (fh & FH_MASK_ENABLE) { | |
1046 | setcc(cpu, ZPCI_PCI_LS_INVAL_HANDLE); | |
1047 | return 0; | |
1048 | } | |
1049 | goto out; | |
1050 | /* BLOCKED bit is set to one coincident with the setting of ERROR bit. | |
1051 | * FH Enabled bit is set to one in states of ENABLED, BLOCKED or ERROR. */ | |
1052 | case ZPCI_FS_ERROR: | |
1053 | fib.fc |= 0x20; | |
1054 | case ZPCI_FS_BLOCKED: | |
1055 | fib.fc |= 0x40; | |
1056 | case ZPCI_FS_ENABLED: | |
1057 | fib.fc |= 0x80; | |
de91ea92 | 1058 | if (pbdev->iommu->enabled) { |
5d1abf23 YMZ |
1059 | fib.fc |= 0x10; |
1060 | } | |
1061 | if (!(fh & FH_MASK_ENABLE)) { | |
1062 | env->regs[r1] |= 1ULL << 63; | |
1063 | } | |
1064 | break; | |
1065 | case ZPCI_FS_PERMANENT_ERROR: | |
1066 | setcc(cpu, ZPCI_PCI_LS_ERR); | |
1067 | s390_set_status_code(env, r1, ZPCI_STPCIFC_ST_PERM_ERROR); | |
1068 | return 0; | |
1069 | } | |
1070 | ||
de91ea92 YMZ |
1071 | stq_p(&fib.pba, pbdev->iommu->pba); |
1072 | stq_p(&fib.pal, pbdev->iommu->pal); | |
1073 | stq_p(&fib.iota, pbdev->iommu->g_iota); | |
863f6f52 FB |
1074 | stq_p(&fib.aibv, pbdev->routes.adapter.ind_addr); |
1075 | stq_p(&fib.aisb, pbdev->routes.adapter.summary_addr); | |
1076 | stq_p(&fib.fmb_addr, pbdev->fmb_addr); | |
1077 | ||
c0eb33ab FB |
1078 | data = ((uint32_t)pbdev->isc << 28) | ((uint32_t)pbdev->noi << 16) | |
1079 | ((uint32_t)pbdev->routes.adapter.ind_offset << 8) | | |
1080 | ((uint32_t)pbdev->sum << 7) | pbdev->routes.adapter.summary_offset; | |
1081 | stl_p(&fib.data, data); | |
863f6f52 | 1082 | |
5d1abf23 | 1083 | out: |
6cb1e49d | 1084 | if (s390_cpu_virt_mem_write(cpu, fiba, ar, (uint8_t *)&fib, sizeof(fib))) { |
98ee9bed | 1085 | s390_cpu_virt_mem_handle_exc(cpu, ra); |
63ceef61 FB |
1086 | return 0; |
1087 | } | |
1088 | ||
863f6f52 FB |
1089 | setcc(cpu, cc); |
1090 | return 0; | |
1091 | } |