2 * Broadcom BCM470X / BCM5301X ARM platform code.
3 * Generic DTS part for all BCM53010, BCM53011, BCM53012, BCM53014, BCM53015,
4 * BCM53016, BCM53017, BCM53018, BCM4707, BCM4708 and BCM4709 SoCs
8 * Licensed under the GNU/GPL. See COPYING for details.
11 #include <dt-bindings/clock/bcm-nsp.h>
12 #include <dt-bindings/gpio/gpio.h>
13 #include <dt-bindings/input/input.h>
14 #include <dt-bindings/interrupt-controller/irq.h>
15 #include <dt-bindings/interrupt-controller/arm-gic.h>
16 #include "skeleton.dtsi"
19 interrupt-parent = <&gic>;
22 compatible = "simple-bus";
23 ranges = <0x00000000 0x18000000 0x00001000>;
28 compatible = "ns16550";
30 interrupts = <GIC_SPI 85 IRQ_TYPE_LEVEL_HIGH>;
31 clocks = <&iprocslow>;
36 compatible = "ns16550";
38 interrupts = <GIC_SPI 85 IRQ_TYPE_LEVEL_HIGH>;
39 clocks = <&iprocslow>;
45 compatible = "simple-bus";
46 ranges = <0x00000000 0x19000000 0x00023000>;
50 a9pll: arm_clk@00000 {
52 compatible = "brcm,nsp-armpll";
54 reg = <0x00000 0x1000>;
58 compatible = "arm,cortex-a9-scu";
59 reg = <0x20000 0x100>;
63 compatible = "arm,cortex-a9-global-timer";
64 reg = <0x20200 0x100>;
65 interrupts = <GIC_PPI 11 IRQ_TYPE_EDGE_RISING>;
66 clocks = <&periph_clk>;
70 compatible = "arm,cortex-a9-twd-timer";
72 interrupts = <GIC_PPI 13 (GIC_CPU_MASK_SIMPLE(2) |
73 IRQ_TYPE_EDGE_RISING)>;
74 clocks = <&periph_clk>;
78 compatible = "arm,cortex-a9-twd-wdt";
80 interrupts = <GIC_PPI 14 (GIC_CPU_MASK_SIMPLE(2) |
81 IRQ_TYPE_EDGE_RISING)>;
82 clocks = <&periph_clk>;
85 gic: interrupt-controller@21000 {
86 compatible = "arm,cortex-a9-gic";
87 #interrupt-cells = <3>;
90 reg = <0x21000 0x1000>,
94 L2: cache-controller@22000 {
95 compatible = "arm,pl310-cache";
96 reg = <0x22000 0x1000>;
100 prefetch-instr = <1>;
106 compatible = "arm,cortex-a9-pmu";
108 <GIC_SPI 8 IRQ_TYPE_LEVEL_HIGH>,
109 <GIC_SPI 9 IRQ_TYPE_LEVEL_HIGH>;
113 #address-cells = <1>;
119 compatible = "fixed-clock";
120 clock-frequency = <25000000>;
125 compatible = "fixed-factor-clock";
126 clocks = <&genpll BCM_NSP_GENPLL_IPROCFAST_CLK>;
131 iprocslow: iprocslow {
133 compatible = "fixed-factor-clock";
134 clocks = <&genpll BCM_NSP_GENPLL_IPROCFAST_CLK>;
139 periph_clk: periph_clk {
141 compatible = "fixed-factor-clock";
149 compatible = "brcm,ns-usb2-phy";
150 reg = <0x1800c000 0x1000>;
153 clocks = <&genpll BCM_NSP_GENPLL_USB_PHY_REF_CLK>;
154 clock-names = "phy-ref-clk";
158 compatible = "brcm,ns-ax-usb3-phy";
159 reg = <0x18105000 0x1000>, <0x18003000 0x1000>;
160 reg-names = "dmp", "ccb-mii";
165 compatible = "brcm,bus-axi";
166 reg = <0x18000000 0x1000>;
167 ranges = <0x00000000 0x18000000 0x00100000>;
168 #address-cells = <1>;
171 #interrupt-cells = <1>;
172 interrupt-map-mask = <0x000fffff 0xffff>;
175 <0x00000000 0 &gic GIC_SPI 85 IRQ_TYPE_LEVEL_HIGH>,
177 /* Switch Register Access Block */
178 <0x00007000 0 &gic GIC_SPI 95 IRQ_TYPE_LEVEL_HIGH>,
179 <0x00007000 1 &gic GIC_SPI 96 IRQ_TYPE_LEVEL_HIGH>,
180 <0x00007000 2 &gic GIC_SPI 97 IRQ_TYPE_LEVEL_HIGH>,
181 <0x00007000 3 &gic GIC_SPI 98 IRQ_TYPE_LEVEL_HIGH>,
182 <0x00007000 4 &gic GIC_SPI 99 IRQ_TYPE_LEVEL_HIGH>,
183 <0x00007000 5 &gic GIC_SPI 100 IRQ_TYPE_LEVEL_HIGH>,
184 <0x00007000 6 &gic GIC_SPI 101 IRQ_TYPE_LEVEL_HIGH>,
185 <0x00007000 7 &gic GIC_SPI 102 IRQ_TYPE_LEVEL_HIGH>,
186 <0x00007000 8 &gic GIC_SPI 103 IRQ_TYPE_LEVEL_HIGH>,
187 <0x00007000 9 &gic GIC_SPI 104 IRQ_TYPE_LEVEL_HIGH>,
188 <0x00007000 10 &gic GIC_SPI 105 IRQ_TYPE_LEVEL_HIGH>,
189 <0x00007000 11 &gic GIC_SPI 106 IRQ_TYPE_LEVEL_HIGH>,
190 <0x00007000 12 &gic GIC_SPI 107 IRQ_TYPE_LEVEL_HIGH>,
192 /* PCIe Controller 0 */
193 <0x00012000 0 &gic GIC_SPI 126 IRQ_TYPE_LEVEL_HIGH>,
194 <0x00012000 1 &gic GIC_SPI 127 IRQ_TYPE_LEVEL_HIGH>,
195 <0x00012000 2 &gic GIC_SPI 128 IRQ_TYPE_LEVEL_HIGH>,
196 <0x00012000 3 &gic GIC_SPI 129 IRQ_TYPE_LEVEL_HIGH>,
197 <0x00012000 4 &gic GIC_SPI 130 IRQ_TYPE_LEVEL_HIGH>,
198 <0x00012000 5 &gic GIC_SPI 131 IRQ_TYPE_LEVEL_HIGH>,
200 /* PCIe Controller 1 */
201 <0x00013000 0 &gic GIC_SPI 132 IRQ_TYPE_LEVEL_HIGH>,
202 <0x00013000 1 &gic GIC_SPI 133 IRQ_TYPE_LEVEL_HIGH>,
203 <0x00013000 2 &gic GIC_SPI 134 IRQ_TYPE_LEVEL_HIGH>,
204 <0x00013000 3 &gic GIC_SPI 135 IRQ_TYPE_LEVEL_HIGH>,
205 <0x00013000 4 &gic GIC_SPI 136 IRQ_TYPE_LEVEL_HIGH>,
206 <0x00013000 5 &gic GIC_SPI 137 IRQ_TYPE_LEVEL_HIGH>,
208 /* PCIe Controller 2 */
209 <0x00014000 0 &gic GIC_SPI 138 IRQ_TYPE_LEVEL_HIGH>,
210 <0x00014000 1 &gic GIC_SPI 138 IRQ_TYPE_LEVEL_HIGH>,
211 <0x00014000 2 &gic GIC_SPI 140 IRQ_TYPE_LEVEL_HIGH>,
212 <0x00014000 3 &gic GIC_SPI 141 IRQ_TYPE_LEVEL_HIGH>,
213 <0x00014000 4 &gic GIC_SPI 142 IRQ_TYPE_LEVEL_HIGH>,
214 <0x00014000 5 &gic GIC_SPI 143 IRQ_TYPE_LEVEL_HIGH>,
216 /* USB 2.0 Controller */
217 <0x00021000 0 &gic GIC_SPI 79 IRQ_TYPE_LEVEL_HIGH>,
219 /* USB 3.0 Controller */
220 <0x00023000 0 &gic GIC_SPI 80 IRQ_TYPE_LEVEL_HIGH>,
222 /* Ethernet Controller 0 */
223 <0x00024000 0 &gic GIC_SPI 147 IRQ_TYPE_LEVEL_HIGH>,
225 /* Ethernet Controller 1 */
226 <0x00025000 0 &gic GIC_SPI 148 IRQ_TYPE_LEVEL_HIGH>,
228 /* Ethernet Controller 2 */
229 <0x00026000 0 &gic GIC_SPI 149 IRQ_TYPE_LEVEL_HIGH>,
231 /* Ethernet Controller 3 */
232 <0x00027000 0 &gic GIC_SPI 150 IRQ_TYPE_LEVEL_HIGH>,
234 /* NAND Controller */
235 <0x00028000 0 &gic GIC_SPI 64 IRQ_TYPE_LEVEL_HIGH>,
236 <0x00028000 1 &gic GIC_SPI 65 IRQ_TYPE_LEVEL_HIGH>,
237 <0x00028000 2 &gic GIC_SPI 66 IRQ_TYPE_LEVEL_HIGH>,
238 <0x00028000 3 &gic GIC_SPI 67 IRQ_TYPE_LEVEL_HIGH>,
239 <0x00028000 4 &gic GIC_SPI 68 IRQ_TYPE_LEVEL_HIGH>,
240 <0x00028000 5 &gic GIC_SPI 69 IRQ_TYPE_LEVEL_HIGH>,
241 <0x00028000 6 &gic GIC_SPI 70 IRQ_TYPE_LEVEL_HIGH>,
242 <0x00028000 7 &gic GIC_SPI 71 IRQ_TYPE_LEVEL_HIGH>;
244 chipcommon: chipcommon@0 {
245 reg = <0x00000000 0x1000>;
252 reg = <0x00012000 0x1000>;
256 reg = <0x00013000 0x1000>;
260 reg = <0x00021000 0x1000>;
262 #address-cells = <1>;
266 interrupt-parent = <&gic>;
271 compatible = "generic-ehci";
272 reg = <0x00021000 0x1000>;
273 interrupts = <GIC_SPI 79 IRQ_TYPE_LEVEL_HIGH>;
280 compatible = "generic-ohci";
281 reg = <0x00022000 0x1000>;
282 interrupts = <GIC_SPI 79 IRQ_TYPE_LEVEL_HIGH>;
287 reg = <0x00023000 0x1000>;
289 #address-cells = <1>;
293 interrupt-parent = <&gic>;
298 compatible = "generic-xhci";
299 reg = <0x00023000 0x1000>;
300 interrupts = <GIC_SPI 80 IRQ_TYPE_LEVEL_HIGH>;
306 gmac0: ethernet@24000 {
307 reg = <0x24000 0x800>;
310 gmac1: ethernet@25000 {
311 reg = <0x25000 0x800>;
314 gmac2: ethernet@26000 {
315 reg = <0x26000 0x800>;
318 gmac3: ethernet@27000 {
319 reg = <0x27000 0x800>;
323 mdio: mdio@18003000 {
324 compatible = "brcm,iproc-mdio";
325 reg = <0x18003000 0x8>;
327 #address-cells = <0>;
332 compatible = "brcm,iproc-i2c";
333 reg = <0x18009000 0x50>;
334 interrupts = <GIC_SPI 121 IRQ_TYPE_NONE>;
335 #address-cells = <1>;
337 clock-frequency = <100000>;
341 lcpll0: lcpll0@1800c100 {
343 compatible = "brcm,nsp-lcpll0";
344 reg = <0x1800c100 0x14>;
346 clock-output-names = "lcpll0", "pcie_phy", "sdio",
350 genpll: genpll@1800c140 {
352 compatible = "brcm,nsp-genpll";
353 reg = <0x1800c140 0x24>;
355 clock-output-names = "genpll", "phy", "ethernetclk",
356 "usbclk", "iprocfast", "sata1",
360 thermal: thermal@1800c2c0 {
361 compatible = "brcm,ns-thermal";
362 reg = <0x1800c2c0 0x10>;
363 #thermal-sensor-cells = <0>;
366 srab: srab@18007000 {
367 compatible = "brcm,bcm5301x-srab";
368 reg = <0x18007000 0x1000>;
369 #address-cells = <1>;
374 /* ports are defined in board DTS */
378 compatible = "brcm,bcm5301x-rng";
379 reg = <0x18004000 0x14>;
382 nand: nand@18028000 {
383 compatible = "brcm,nand-iproc", "brcm,brcmnand-v6.1", "brcm,brcmnand";
384 reg = <0x18028000 0x600>, <0x1811a408 0x600>, <0x18028f00 0x20>;
385 reg-names = "nand", "iproc-idm", "iproc-ext";
386 interrupts = <GIC_SPI 68 IRQ_TYPE_LEVEL_HIGH>;
388 #address-cells = <1>;
395 compatible = "brcm,spi-bcm-qspi", "brcm,spi-nsp-qspi";
396 reg = <0x18029200 0x184>,
400 reg-names = "mspi", "bspi", "intr_regs", "intr_status_reg";
401 interrupts = <GIC_SPI 72 IRQ_TYPE_LEVEL_HIGH>,
402 <GIC_SPI 73 IRQ_TYPE_LEVEL_HIGH>,
403 <GIC_SPI 74 IRQ_TYPE_LEVEL_HIGH>,
404 <GIC_SPI 75 IRQ_TYPE_LEVEL_HIGH>,
405 <GIC_SPI 76 IRQ_TYPE_LEVEL_HIGH>,
406 <GIC_SPI 77 IRQ_TYPE_LEVEL_HIGH>,
407 <GIC_SPI 78 IRQ_TYPE_LEVEL_HIGH>;
408 interrupt-names = "spi_lr_fullness_reached",
409 "spi_lr_session_aborted",
411 "spi_lr_session_done",
415 clocks = <&iprocmed>;
416 clock-names = "iprocmed";
418 #address-cells = <1>;
422 compatible = "jedec,spi-nor";
424 spi-max-frequency = <20000000>;
425 linux,part-probe = "ofpart", "bcm47xxpart";
431 cpu_thermal: cpu-thermal {
432 polling-delay-passive = <0>;
433 polling-delay = <1000>;
434 coefficients = <(-556) 418000>;
435 thermal-sensors = <&thermal>;
439 temperature = <125000>;