1 # SPDX-License-Identifier: GPL-2.0
5 select ARCH_32BIT_OFF_T if !64BIT
6 select ARCH_BINFMT_ELF_STATE if MIPS_FP_SUPPORT
7 select ARCH_HAS_FORTIFY_SOURCE
9 select ARCH_HAS_PTE_SPECIAL if !(32BIT && CPU_HAS_RIXI)
10 select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST
11 select ARCH_HAS_UBSAN_SANITIZE_ALL
12 select ARCH_SUPPORTS_UPROBES
13 select ARCH_USE_BUILTIN_BSWAP
14 select ARCH_USE_CMPXCHG_LOCKREF if 64BIT
15 select ARCH_USE_QUEUED_RWLOCKS
16 select ARCH_USE_QUEUED_SPINLOCKS
17 select ARCH_WANT_DEFAULT_TOPDOWN_MMAP_LAYOUT if MMU
18 select ARCH_WANT_IPC_PARSE_VERSION
19 select BUILDTIME_TABLE_SORT
20 select CLONE_BACKWARDS
21 select CPU_NO_EFFICIENT_FFS if (TARGET_ISA_REV < 1)
22 select CPU_PM if CPU_IDLE
23 select GENERIC_ATOMIC64 if !64BIT
24 select GENERIC_CLOCKEVENTS
25 select GENERIC_CMOS_UPDATE
26 select GENERIC_CPU_AUTOPROBE
27 select GENERIC_GETTIMEOFDAY
29 select GENERIC_IRQ_PROBE
30 select GENERIC_IRQ_SHOW
31 select GENERIC_ISA_DMA if EISA
32 select GENERIC_LIB_ASHLDI3
33 select GENERIC_LIB_ASHRDI3
34 select GENERIC_LIB_CMPDI2
35 select GENERIC_LIB_LSHRDI3
36 select GENERIC_LIB_UCMPDI2
37 select GENERIC_SCHED_CLOCK if !CAVIUM_OCTEON_SOC
38 select GENERIC_SMP_IDLE_THREAD
39 select GENERIC_TIME_VSYSCALL
40 select GUP_GET_PTE_LOW_HIGH if CPU_MIPS32 && PHYS_ADDR_T_64BIT
41 select HANDLE_DOMAIN_IRQ
42 select HAVE_ARCH_COMPILER_H
43 select HAVE_ARCH_JUMP_LABEL
45 select HAVE_ARCH_MMAP_RND_BITS if MMU
46 select HAVE_ARCH_MMAP_RND_COMPAT_BITS if MMU && COMPAT
47 select HAVE_ARCH_SECCOMP_FILTER
48 select HAVE_ARCH_TRACEHOOK
49 select HAVE_ARCH_TRANSPARENT_HUGEPAGE if CPU_SUPPORTS_HUGEPAGES
50 select HAVE_ASM_MODVERSIONS
51 select HAVE_CBPF_JIT if !64BIT && !CPU_MICROMIPS
52 select HAVE_CONTEXT_TRACKING
54 select HAVE_C_RECORDMCOUNT
55 select HAVE_DEBUG_KMEMLEAK
56 select HAVE_DEBUG_STACKOVERFLOW
57 select HAVE_DMA_CONTIGUOUS
58 select HAVE_DYNAMIC_FTRACE
59 select HAVE_EBPF_JIT if 64BIT && !CPU_MICROMIPS && TARGET_ISA_REV >= 2
60 select HAVE_EXIT_THREAD
62 select HAVE_FTRACE_MCOUNT_RECORD
63 select HAVE_FUNCTION_GRAPH_TRACER
64 select HAVE_FUNCTION_TRACER
65 select HAVE_GCC_PLUGINS
66 select HAVE_GENERIC_VDSO
68 select HAVE_IOREMAP_PROT
69 select HAVE_IRQ_EXIT_ON_IRQ_STACK
70 select HAVE_IRQ_TIME_ACCOUNTING
72 select HAVE_KRETPROBES
73 select HAVE_LD_DEAD_CODE_DATA_ELIMINATION
74 select HAVE_MOD_ARCH_SPECIFIC
77 select HAVE_PERF_EVENTS
78 select HAVE_REGS_AND_STACK_ACCESS_API
80 select HAVE_SPARSE_SYSCALL_NR
81 select HAVE_STACKPROTECTOR
82 select HAVE_SYSCALL_TRACEPOINTS
83 select HAVE_VIRT_CPU_ACCOUNTING_GEN if 64BIT || !SMP
84 select IRQ_FORCED_THREADING
86 select MODULES_USE_ELF_REL if MODULES
87 select MODULES_USE_ELF_RELA if MODULES && 64BIT
88 select PERF_USE_VMALLOC
89 select PCI_MSI_ARCH_FALLBACKS if PCI_MSI
92 select SYSCTL_EXCEPTION_TRACE
95 config MIPS_FIXUP_BIGPHYS_ADDR
103 select SYS_SUPPORTS_32BIT_KERNEL
104 select SYS_SUPPORTS_LITTLE_ENDIAN
105 select SYS_SUPPORTS_ZBOOT
106 select DMA_NONCOHERENT
111 select GENERIC_IRQ_CHIP
112 select BUILTIN_DTB if MIPS_NO_APPENDED_DTB
114 select CPU_SUPPORTS_CPUFREQ
115 select MIPS_EXTERNAL_TIMER
117 menu "Machine selection"
121 default MIPS_GENERIC_KERNEL
123 config MIPS_GENERIC_KERNEL
124 bool "Generic board-agnostic MIPS kernel"
129 select CLKSRC_MIPS_GIC
131 select CPU_MIPSR2_IRQ_EI
132 select CPU_MIPSR2_IRQ_VI
134 select DMA_PERDEV_COHERENT
137 select MIPS_AUTO_PFN_OFFSET
138 select MIPS_CPU_SCACHE
140 select MIPS_L1_CACHE_SHIFT_7
141 select NO_EXCEPT_FILL
142 select PCI_DRIVERS_GENERIC
145 select SYS_HAS_CPU_MIPS32_R1
146 select SYS_HAS_CPU_MIPS32_R2
147 select SYS_HAS_CPU_MIPS32_R6
148 select SYS_HAS_CPU_MIPS64_R1
149 select SYS_HAS_CPU_MIPS64_R2
150 select SYS_HAS_CPU_MIPS64_R6
151 select SYS_SUPPORTS_32BIT_KERNEL
152 select SYS_SUPPORTS_64BIT_KERNEL
153 select SYS_SUPPORTS_BIG_ENDIAN
154 select SYS_SUPPORTS_HIGHMEM
155 select SYS_SUPPORTS_LITTLE_ENDIAN
156 select SYS_SUPPORTS_MICROMIPS
157 select SYS_SUPPORTS_MIPS16
158 select SYS_SUPPORTS_MIPS_CPS
159 select SYS_SUPPORTS_MULTITHREADING
160 select SYS_SUPPORTS_RELOCATABLE
161 select SYS_SUPPORTS_SMARTMIPS
162 select SYS_SUPPORTS_ZBOOT
164 select USB_EHCI_BIG_ENDIAN_DESC if CPU_BIG_ENDIAN
165 select USB_EHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN
166 select USB_OHCI_BIG_ENDIAN_DESC if CPU_BIG_ENDIAN
167 select USB_OHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN
168 select USB_UHCI_BIG_ENDIAN_DESC if CPU_BIG_ENDIAN
169 select USB_UHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN
172 Select this to build a kernel which aims to support multiple boards,
173 generally using a flattened device tree passed from the bootloader
174 using the boot protocol defined in the UHI (Unified Hosting
175 Interface) specification.
178 bool "Alchemy processor based machines"
179 select PHYS_ADDR_T_64BIT
183 select DMA_MAYBE_COHERENT # Au1000,1500,1100 aren't, rest is
184 select MIPS_FIXUP_BIGPHYS_ADDR if PCI
185 select SYS_HAS_CPU_MIPS32_R1
186 select SYS_SUPPORTS_32BIT_KERNEL
187 select SYS_SUPPORTS_APM_EMULATION
189 select SYS_SUPPORTS_ZBOOT
193 bool "Texas Instruments AR7"
195 select DMA_NONCOHERENT
199 select NO_EXCEPT_FILL
201 select SYS_HAS_CPU_MIPS32_R1
202 select SYS_HAS_EARLY_PRINTK
203 select SYS_SUPPORTS_32BIT_KERNEL
204 select SYS_SUPPORTS_LITTLE_ENDIAN
205 select SYS_SUPPORTS_MIPS16
206 select SYS_SUPPORTS_ZBOOT_UART16550
209 select HAVE_LEGACY_CLK
211 Support for the Texas Instruments AR7 System-on-a-Chip
212 family: TNETD7100, 7200 and 7300.
215 bool "Atheros AR231x/AR531x SoC support"
218 select DMA_NONCOHERENT
221 select SYS_HAS_CPU_MIPS32_R1
222 select SYS_SUPPORTS_BIG_ENDIAN
223 select SYS_SUPPORTS_32BIT_KERNEL
224 select SYS_HAS_EARLY_PRINTK
226 Support for Atheros AR231x and Atheros AR531x based boards
229 bool "Atheros AR71XX/AR724X/AR913X based boards"
230 select ARCH_HAS_RESET_CONTROLLER
234 select DMA_NONCOHERENT
239 select SYS_HAS_CPU_MIPS32_R2
240 select SYS_HAS_EARLY_PRINTK
241 select SYS_SUPPORTS_32BIT_KERNEL
242 select SYS_SUPPORTS_BIG_ENDIAN
243 select SYS_SUPPORTS_MIPS16
244 select SYS_SUPPORTS_ZBOOT_UART_PROM
246 select USB_EHCI_ROOT_HUB_TT if USB_EHCI_HCD_PLATFORM
248 Support for the Atheros AR71XX/AR724X/AR913X SoCs.
251 bool "Broadcom Generic BMIPS kernel"
252 select ARCH_HAS_RESET_CONTROLLER
253 select ARCH_HAS_SYNC_DMA_FOR_CPU_ALL
254 select ARCH_HAS_PHYS_TO_DMA
256 select NO_EXCEPT_FILL
262 select BCM6345_L1_IRQ
263 select BCM7038_L1_IRQ
264 select BCM7120_L2_IRQ
265 select BRCMSTB_L2_IRQ
267 select DMA_NONCOHERENT
268 select SYS_SUPPORTS_32BIT_KERNEL
269 select SYS_SUPPORTS_LITTLE_ENDIAN
270 select SYS_SUPPORTS_BIG_ENDIAN
271 select SYS_SUPPORTS_HIGHMEM
272 select SYS_HAS_CPU_BMIPS32_3300
273 select SYS_HAS_CPU_BMIPS4350
274 select SYS_HAS_CPU_BMIPS4380
275 select SYS_HAS_CPU_BMIPS5000
277 select USB_EHCI_BIG_ENDIAN_DESC if CPU_BIG_ENDIAN
278 select USB_EHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN
279 select USB_OHCI_BIG_ENDIAN_DESC if CPU_BIG_ENDIAN
280 select USB_OHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN
281 select HARDIRQS_SW_RESEND
283 Build a generic DT-based kernel image that boots on select
284 BCM33xx cable modem chips, BCM63xx DSL chips, and BCM7xxx set-top
285 box chips. Note that CONFIG_CPU_BIG_ENDIAN/CONFIG_CPU_LITTLE_ENDIAN
286 must be set appropriately for your board.
289 bool "Broadcom BCM47XX based boards"
293 select DMA_NONCOHERENT
296 select SYS_HAS_CPU_MIPS32_R1
297 select NO_EXCEPT_FILL
298 select SYS_SUPPORTS_32BIT_KERNEL
299 select SYS_SUPPORTS_LITTLE_ENDIAN
300 select SYS_SUPPORTS_MIPS16
301 select SYS_SUPPORTS_ZBOOT
302 select SYS_HAS_EARLY_PRINTK
303 select USE_GENERIC_EARLY_PRINTK_8250
305 select LEDS_GPIO_REGISTER
308 select BCM47XX_SSB if !BCM47XX_BCMA
310 Support for BCM47XX based boards
313 bool "Broadcom BCM63XX based boards"
318 select DMA_NONCOHERENT
320 select SYS_SUPPORTS_32BIT_KERNEL
321 select SYS_SUPPORTS_BIG_ENDIAN
322 select SYS_HAS_EARLY_PRINTK
325 select MIPS_L1_CACHE_SHIFT_4
327 select HAVE_LEGACY_CLK
329 Support for BCM63XX based boards
336 select DMA_NONCOHERENT
342 select PCI_GT64XXX_PCI0
343 select SYS_HAS_CPU_NEVADA
344 select SYS_HAS_EARLY_PRINTK
345 select SYS_SUPPORTS_32BIT_KERNEL
346 select SYS_SUPPORTS_64BIT_KERNEL
347 select SYS_SUPPORTS_LITTLE_ENDIAN
348 select USE_GENERIC_EARLY_PRINTK_8250
350 config MACH_DECSTATION
354 select CEVT_R4K if CPU_R4X00
356 select CSRC_R4K if CPU_R4X00
357 select CPU_DADDI_WORKAROUNDS if 64BIT
358 select CPU_R4000_WORKAROUNDS if 64BIT
359 select CPU_R4400_WORKAROUNDS if 64BIT
360 select DMA_NONCOHERENT
363 select SYS_HAS_CPU_R3000
364 select SYS_HAS_CPU_R4X00
365 select SYS_SUPPORTS_32BIT_KERNEL
366 select SYS_SUPPORTS_64BIT_KERNEL
367 select SYS_SUPPORTS_LITTLE_ENDIAN
368 select SYS_SUPPORTS_128HZ
369 select SYS_SUPPORTS_256HZ
370 select SYS_SUPPORTS_1024HZ
371 select MIPS_L1_CACHE_SHIFT_4
373 This enables support for DEC's MIPS based workstations. For details
374 see the Linux/MIPS FAQ on <http://www.linux-mips.org/> and the
375 DECstation porting pages on <http://decstation.unix-ag.org/>.
377 If you have one of the following DECstation Models you definitely
378 want to choose R4xx0 for the CPU Type:
385 otherwise choose R3000.
388 bool "Jazz family of machines"
391 select ARCH_MIGHT_HAVE_PC_PARPORT
392 select ARCH_MIGHT_HAVE_PC_SERIO
396 select ARCH_MAY_HAVE_PC_FDC
399 select DEFAULT_SGI_PARTITION if CPU_BIG_ENDIAN
400 select GENERIC_ISA_DMA
401 select HAVE_PCSPKR_PLATFORM
406 select SYS_HAS_CPU_R4X00
407 select SYS_SUPPORTS_32BIT_KERNEL
408 select SYS_SUPPORTS_64BIT_KERNEL
409 select SYS_SUPPORTS_100HZ
411 This a family of machines based on the MIPS R4030 chipset which was
412 used by several vendors to build RISC/os and Windows NT workstations.
413 Members include the Acer PICA, MIPS Magnum 4000, MIPS Millennium and
414 Olivetti M700-10 workstations.
416 config MACH_INGENIC_SOC
417 bool "Ingenic SoC based machines"
420 select SYS_SUPPORTS_ZBOOT_UART16550
423 bool "Lantiq based platforms"
424 select DMA_NONCOHERENT
428 select SYS_HAS_CPU_MIPS32_R1
429 select SYS_HAS_CPU_MIPS32_R2
430 select SYS_SUPPORTS_BIG_ENDIAN
431 select SYS_SUPPORTS_32BIT_KERNEL
432 select SYS_SUPPORTS_MIPS16
433 select SYS_SUPPORTS_MULTITHREADING
434 select SYS_SUPPORTS_VPE_LOADER
435 select SYS_HAS_EARLY_PRINTK
440 select HAVE_LEGACY_CLK
443 select PINCTRL_LANTIQ
444 select ARCH_HAS_RESET_CONTROLLER
445 select RESET_CONTROLLER
447 config MACH_LOONGSON32
448 bool "Loongson 32-bit family of machines"
449 select SYS_SUPPORTS_ZBOOT
451 This enables support for the Loongson-1 family of machines.
453 Loongson-1 is a family of 32-bit MIPS-compatible SoCs developed by
454 the Institute of Computing Technology (ICT), Chinese Academy of
457 config MACH_LOONGSON2EF
458 bool "Loongson-2E/F family of machines"
459 select SYS_SUPPORTS_ZBOOT
461 This enables the support of early Loongson-2E/F family of machines.
463 config MACH_LOONGSON64
464 bool "Loongson 64-bit family of machines"
465 select ARCH_SPARSEMEM_ENABLE
466 select ARCH_MIGHT_HAVE_PC_PARPORT
467 select ARCH_MIGHT_HAVE_PC_SERIO
468 select GENERIC_ISA_DMA_SUPPORT_BROKEN
478 select NO_EXCEPT_FILL
479 select NR_CPUS_DEFAULT_64
480 select USE_GENERIC_EARLY_PRINTK_8250
481 select PCI_DRIVERS_GENERIC
482 select SYS_HAS_CPU_LOONGSON64
483 select SYS_HAS_EARLY_PRINTK
484 select SYS_SUPPORTS_SMP
485 select SYS_SUPPORTS_HOTPLUG_CPU
486 select SYS_SUPPORTS_NUMA
487 select SYS_SUPPORTS_64BIT_KERNEL
488 select SYS_SUPPORTS_HIGHMEM
489 select SYS_SUPPORTS_LITTLE_ENDIAN
490 select SYS_SUPPORTS_ZBOOT
497 select PCI_HOST_GENERIC
499 This enables the support of Loongson-2/3 family of machines.
501 Loongson-2 and Loongson-3 are 64-bit general-purpose processors with
502 GS264/GS464/GS464E/GS464V microarchitecture (except old Loongson-2E
503 and Loongson-2F which will be removed), developed by the Institute
504 of Computing Technology (ICT), Chinese Academy of Sciences (CAS).
506 config MACH_PISTACHIO
507 bool "IMG Pistachio SoC based boards"
511 select CLKSRC_MIPS_GIC
514 select DMA_NONCOHERENT
518 select MIPS_CPU_SCACHE
522 select SYS_HAS_CPU_MIPS32_R2
523 select SYS_SUPPORTS_32BIT_KERNEL
524 select SYS_SUPPORTS_LITTLE_ENDIAN
525 select SYS_SUPPORTS_MIPS_CPS
526 select SYS_SUPPORTS_MULTITHREADING
527 select SYS_SUPPORTS_RELOCATABLE
528 select SYS_SUPPORTS_ZBOOT
529 select SYS_HAS_EARLY_PRINTK
530 select USE_GENERIC_EARLY_PRINTK_8250
533 This enables support for the IMG Pistachio SoC platform.
536 bool "MIPS Malta board"
537 select ARCH_MAY_HAVE_PC_FDC
538 select ARCH_MIGHT_HAVE_PC_PARPORT
539 select ARCH_MIGHT_HAVE_PC_SERIO
544 select CLKSRC_MIPS_GIC
547 select DMA_MAYBE_COHERENT
548 select GENERIC_ISA_DMA
549 select HAVE_PCSPKR_PLATFORM
555 select MIPS_CPU_SCACHE
557 select MIPS_L1_CACHE_SHIFT_6
559 select PCI_GT64XXX_PCI0
562 select SYS_HAS_CPU_MIPS32_R1
563 select SYS_HAS_CPU_MIPS32_R2
564 select SYS_HAS_CPU_MIPS32_R3_5
565 select SYS_HAS_CPU_MIPS32_R5
566 select SYS_HAS_CPU_MIPS32_R6
567 select SYS_HAS_CPU_MIPS64_R1
568 select SYS_HAS_CPU_MIPS64_R2
569 select SYS_HAS_CPU_MIPS64_R6
570 select SYS_HAS_CPU_NEVADA
571 select SYS_HAS_CPU_RM7000
572 select SYS_SUPPORTS_32BIT_KERNEL
573 select SYS_SUPPORTS_64BIT_KERNEL
574 select SYS_SUPPORTS_BIG_ENDIAN
575 select SYS_SUPPORTS_HIGHMEM
576 select SYS_SUPPORTS_LITTLE_ENDIAN
577 select SYS_SUPPORTS_MICROMIPS
578 select SYS_SUPPORTS_MIPS16
579 select SYS_SUPPORTS_MIPS_CMP
580 select SYS_SUPPORTS_MIPS_CPS
581 select SYS_SUPPORTS_MULTITHREADING
582 select SYS_SUPPORTS_RELOCATABLE
583 select SYS_SUPPORTS_SMARTMIPS
584 select SYS_SUPPORTS_VPE_LOADER
585 select SYS_SUPPORTS_ZBOOT
587 select WAR_ICACHE_REFILLS
588 select ZONE_DMA32 if 64BIT
590 This enables support for the MIPS Technologies Malta evaluation
594 bool "Microchip PIC32 Family"
596 This enables support for the Microchip PIC32 family of platforms.
598 Microchip PIC32 is a family of general-purpose 32 bit MIPS core
602 bool "NEC VR4100 series based machines"
605 select SYS_HAS_CPU_VR41XX
606 select SYS_SUPPORTS_MIPS16
610 bool "Ralink based machines"
614 select DMA_NONCOHERENT
617 select SYS_HAS_CPU_MIPS32_R1
618 select SYS_HAS_CPU_MIPS32_R2
619 select SYS_SUPPORTS_32BIT_KERNEL
620 select SYS_SUPPORTS_LITTLE_ENDIAN
621 select SYS_SUPPORTS_MIPS16
622 select SYS_SUPPORTS_ZBOOT
623 select SYS_HAS_EARLY_PRINTK
625 select ARCH_HAS_RESET_CONTROLLER
626 select RESET_CONTROLLER
629 bool "SGI IP22 (Indy/Indigo2)"
634 select ARCH_MIGHT_HAVE_PC_SERIO
638 select DEFAULT_SGI_PARTITION
639 select DMA_NONCOHERENT
643 select IP22_CPU_SCACHE
645 select GENERIC_ISA_DMA_SUPPORT_BROKEN
647 select SGI_HAS_INDYDOG
653 select SYS_HAS_CPU_R4X00
654 select SYS_HAS_CPU_R5000
655 select SYS_HAS_EARLY_PRINTK
656 select SYS_SUPPORTS_32BIT_KERNEL
657 select SYS_SUPPORTS_64BIT_KERNEL
658 select SYS_SUPPORTS_BIG_ENDIAN
659 select WAR_R4600_V1_INDEX_ICACHEOP
660 select WAR_R4600_V1_HIT_CACHEOP
661 select WAR_R4600_V2_HIT_CACHEOP
662 select MIPS_L1_CACHE_SHIFT_7
664 This are the SGI Indy, Challenge S and Indigo2, as well as certain
665 OEM variants like the Tandem CMN B006S. To compile a Linux kernel
666 that runs on these, say Y here.
669 bool "SGI IP27 (Origin200/2000)"
670 select ARCH_HAS_PHYS_TO_DMA
671 select ARCH_SPARSEMEM_ENABLE
674 select ARC_CMDLINE_ONLY
676 select DEFAULT_SGI_PARTITION
677 select SYS_HAS_EARLY_PRINTK
680 select IRQ_DOMAIN_HIERARCHY
681 select NR_CPUS_DEFAULT_64
682 select PCI_DRIVERS_GENERIC
683 select PCI_XTALK_BRIDGE
684 select SYS_HAS_CPU_R10000
685 select SYS_SUPPORTS_64BIT_KERNEL
686 select SYS_SUPPORTS_BIG_ENDIAN
687 select SYS_SUPPORTS_NUMA
688 select SYS_SUPPORTS_SMP
689 select WAR_R10000_LLSC
690 select MIPS_L1_CACHE_SHIFT_7
693 This are the SGI Origin 200, Origin 2000 and Onyx 2 Graphics
694 workstations. To compile a Linux kernel that runs on these, say Y
698 bool "SGI IP28 (Indigo2 R10k)"
703 select ARCH_MIGHT_HAVE_PC_SERIO
707 select DEFAULT_SGI_PARTITION
708 select DMA_NONCOHERENT
709 select GENERIC_ISA_DMA_SUPPORT_BROKEN
715 select SGI_HAS_INDYDOG
721 select SYS_HAS_CPU_R10000
722 select SYS_HAS_EARLY_PRINTK
723 select SYS_SUPPORTS_64BIT_KERNEL
724 select SYS_SUPPORTS_BIG_ENDIAN
725 select WAR_R10000_LLSC
726 select MIPS_L1_CACHE_SHIFT_7
728 This is the SGI Indigo2 with R10000 processor. To compile a Linux
729 kernel that runs on these, say Y here.
732 bool "SGI IP30 (Octane/Octane2)"
733 select ARCH_HAS_PHYS_TO_DMA
739 select SYNC_R4K if SMP
743 select IRQ_DOMAIN_HIERARCHY
744 select NR_CPUS_DEFAULT_2
745 select PCI_DRIVERS_GENERIC
746 select PCI_XTALK_BRIDGE
747 select SYS_HAS_EARLY_PRINTK
748 select SYS_HAS_CPU_R10000
749 select SYS_SUPPORTS_64BIT_KERNEL
750 select SYS_SUPPORTS_BIG_ENDIAN
751 select SYS_SUPPORTS_SMP
752 select WAR_R10000_LLSC
753 select MIPS_L1_CACHE_SHIFT_7
756 These are the SGI Octane and Octane2 graphics workstations. To
757 compile a Linux kernel that runs on these, say Y here.
763 select ARCH_HAS_PHYS_TO_DMA
769 select DMA_NONCOHERENT
772 select R5000_CPU_SCACHE
773 select RM7000_CPU_SCACHE
774 select SYS_HAS_CPU_R5000
775 select SYS_HAS_CPU_R10000 if BROKEN
776 select SYS_HAS_CPU_RM7000
777 select SYS_HAS_CPU_NEVADA
778 select SYS_SUPPORTS_64BIT_KERNEL
779 select SYS_SUPPORTS_BIG_ENDIAN
780 select WAR_ICACHE_REFILLS
782 If you want this kernel to run on SGI O2 workstation, say Y here.
785 bool "Sibyte BCM91120C-CRhine"
787 select SIBYTE_BCM1120
789 select SYS_HAS_CPU_SB1
790 select SYS_SUPPORTS_BIG_ENDIAN
791 select SYS_SUPPORTS_LITTLE_ENDIAN
794 bool "Sibyte BCM91120x-Carmel"
796 select SIBYTE_BCM1120
798 select SYS_HAS_CPU_SB1
799 select SYS_SUPPORTS_BIG_ENDIAN
800 select SYS_SUPPORTS_LITTLE_ENDIAN
803 bool "Sibyte BCM91125C-CRhone"
805 select SIBYTE_BCM1125
807 select SYS_HAS_CPU_SB1
808 select SYS_SUPPORTS_BIG_ENDIAN
809 select SYS_SUPPORTS_HIGHMEM
810 select SYS_SUPPORTS_LITTLE_ENDIAN
813 bool "Sibyte BCM91125E-Rhone"
815 select SIBYTE_BCM1125H
817 select SYS_HAS_CPU_SB1
818 select SYS_SUPPORTS_BIG_ENDIAN
819 select SYS_SUPPORTS_LITTLE_ENDIAN
822 bool "Sibyte BCM91250A-SWARM"
824 select HAVE_PATA_PLATFORM
827 select SYS_HAS_CPU_SB1
828 select SYS_SUPPORTS_BIG_ENDIAN
829 select SYS_SUPPORTS_HIGHMEM
830 select SYS_SUPPORTS_LITTLE_ENDIAN
831 select ZONE_DMA32 if 64BIT
832 select SWIOTLB if ARCH_DMA_ADDR_T_64BIT && PCI
834 config SIBYTE_LITTLESUR
835 bool "Sibyte BCM91250C2-LittleSur"
837 select HAVE_PATA_PLATFORM
840 select SYS_HAS_CPU_SB1
841 select SYS_SUPPORTS_BIG_ENDIAN
842 select SYS_SUPPORTS_HIGHMEM
843 select SYS_SUPPORTS_LITTLE_ENDIAN
844 select ZONE_DMA32 if 64BIT
846 config SIBYTE_SENTOSA
847 bool "Sibyte BCM91250E-Sentosa"
851 select SYS_HAS_CPU_SB1
852 select SYS_SUPPORTS_BIG_ENDIAN
853 select SYS_SUPPORTS_LITTLE_ENDIAN
854 select SWIOTLB if ARCH_DMA_ADDR_T_64BIT && PCI
857 bool "Sibyte BCM91480B-BigSur"
859 select NR_CPUS_DEFAULT_4
860 select SIBYTE_BCM1x80
862 select SYS_HAS_CPU_SB1
863 select SYS_SUPPORTS_BIG_ENDIAN
864 select SYS_SUPPORTS_HIGHMEM
865 select SYS_SUPPORTS_LITTLE_ENDIAN
866 select ZONE_DMA32 if 64BIT
867 select SWIOTLB if ARCH_DMA_ADDR_T_64BIT && PCI
870 bool "SNI RM200/300/400"
873 select FW_ARC if CPU_LITTLE_ENDIAN
874 select FW_ARC32 if CPU_LITTLE_ENDIAN
875 select FW_SNIPROM if CPU_BIG_ENDIAN
876 select ARCH_MAY_HAVE_PC_FDC
877 select ARCH_MIGHT_HAVE_PC_PARPORT
878 select ARCH_MIGHT_HAVE_PC_SERIO
882 select DEFAULT_SGI_PARTITION if CPU_BIG_ENDIAN
883 select DMA_NONCOHERENT
884 select GENERIC_ISA_DMA
886 select HAVE_PCSPKR_PLATFORM
892 select MIPS_L1_CACHE_SHIFT_6
893 select SWAP_IO_SPACE if CPU_BIG_ENDIAN
894 select SYS_HAS_CPU_R4X00
895 select SYS_HAS_CPU_R5000
896 select SYS_HAS_CPU_R10000
897 select R5000_CPU_SCACHE
898 select SYS_HAS_EARLY_PRINTK
899 select SYS_SUPPORTS_32BIT_KERNEL
900 select SYS_SUPPORTS_64BIT_KERNEL
901 select SYS_SUPPORTS_BIG_ENDIAN
902 select SYS_SUPPORTS_HIGHMEM
903 select SYS_SUPPORTS_LITTLE_ENDIAN
904 select WAR_R4600_V2_HIT_CACHEOP
906 The SNI RM200/300/400 are MIPS-based machines manufactured by
907 Siemens Nixdorf Informationssysteme (SNI), parent company of Pyramid
908 Technology and now in turn merged with Fujitsu. Say Y here to
909 support this machine type.
912 bool "Toshiba TX39 series based machines"
915 bool "Toshiba TX49 series based machines"
916 select WAR_TX49XX_ICACHE_INDEX_INV
918 config MIKROTIK_RB532
919 bool "Mikrotik RB532 boards"
922 select DMA_NONCOHERENT
925 select SYS_HAS_CPU_MIPS32_R1
926 select SYS_SUPPORTS_32BIT_KERNEL
927 select SYS_SUPPORTS_LITTLE_ENDIAN
931 select MIPS_L1_CACHE_SHIFT_4
933 Support the Mikrotik(tm) RouterBoard 532 series,
934 based on the IDT RC32434 SoC.
936 config CAVIUM_OCTEON_SOC
937 bool "Cavium Networks Octeon SoC based boards"
939 select ARCH_HAS_PHYS_TO_DMA
941 select PHYS_ADDR_T_64BIT
942 select SYS_SUPPORTS_64BIT_KERNEL
943 select SYS_SUPPORTS_BIG_ENDIAN
945 select EDAC_ATOMIC_SCRUB
946 select SYS_SUPPORTS_LITTLE_ENDIAN
947 select SYS_SUPPORTS_HOTPLUG_CPU if CPU_BIG_ENDIAN
948 select SYS_HAS_EARLY_PRINTK
949 select SYS_HAS_CPU_CAVIUM_OCTEON
951 select HAVE_PLAT_DELAY
952 select HAVE_PLAT_FW_INIT_CMDLINE
953 select HAVE_PLAT_MEMCPY
958 select ARCH_SPARSEMEM_ENABLE
959 select SYS_SUPPORTS_SMP
960 select NR_CPUS_DEFAULT_64
961 select MIPS_NR_CPU_NR_MAP_1024
963 select MTD_COMPLEX_MAPPINGS
965 select SYS_SUPPORTS_RELOCATABLE
967 This option supports all of the Octeon reference boards from Cavium
968 Networks. It builds a kernel that dynamically determines the Octeon
969 CPU type and supports all known board reference implementations.
970 Some of the supported boards are:
977 Say Y here for most Octeon reference boards.
980 bool "Netlogic XLR/XLS based systems"
983 select SYS_HAS_CPU_XLR
984 select SYS_SUPPORTS_SMP
987 select SYS_SUPPORTS_32BIT_KERNEL
988 select SYS_SUPPORTS_64BIT_KERNEL
989 select PHYS_ADDR_T_64BIT
990 select SYS_SUPPORTS_BIG_ENDIAN
991 select SYS_SUPPORTS_HIGHMEM
992 select NR_CPUS_DEFAULT_32
996 select ZONE_DMA32 if 64BIT
998 select SYS_HAS_EARLY_PRINTK
999 select SYS_SUPPORTS_ZBOOT
1000 select SYS_SUPPORTS_ZBOOT_UART16550
1002 Support for systems based on Netlogic XLR and XLS processors.
1003 Say Y here if you have a XLR or XLS based board.
1005 config NLM_XLP_BOARD
1006 bool "Netlogic XLP based systems"
1009 select SYS_HAS_CPU_XLP
1010 select SYS_SUPPORTS_SMP
1012 select SYS_SUPPORTS_32BIT_KERNEL
1013 select SYS_SUPPORTS_64BIT_KERNEL
1014 select PHYS_ADDR_T_64BIT
1016 select SYS_SUPPORTS_BIG_ENDIAN
1017 select SYS_SUPPORTS_LITTLE_ENDIAN
1018 select SYS_SUPPORTS_HIGHMEM
1019 select NR_CPUS_DEFAULT_32
1023 select ZONE_DMA32 if 64BIT
1025 select SYS_HAS_EARLY_PRINTK
1027 select SYS_SUPPORTS_ZBOOT
1028 select SYS_SUPPORTS_ZBOOT_UART16550
1030 This board is based on Netlogic XLP Processor.
1031 Say Y here if you have a XLP based board.
1035 source "arch/mips/alchemy/Kconfig"
1036 source "arch/mips/ath25/Kconfig"
1037 source "arch/mips/ath79/Kconfig"
1038 source "arch/mips/bcm47xx/Kconfig"
1039 source "arch/mips/bcm63xx/Kconfig"
1040 source "arch/mips/bmips/Kconfig"
1041 source "arch/mips/generic/Kconfig"
1042 source "arch/mips/ingenic/Kconfig"
1043 source "arch/mips/jazz/Kconfig"
1044 source "arch/mips/lantiq/Kconfig"
1045 source "arch/mips/pic32/Kconfig"
1046 source "arch/mips/pistachio/Kconfig"
1047 source "arch/mips/ralink/Kconfig"
1048 source "arch/mips/sgi-ip27/Kconfig"
1049 source "arch/mips/sibyte/Kconfig"
1050 source "arch/mips/txx9/Kconfig"
1051 source "arch/mips/vr41xx/Kconfig"
1052 source "arch/mips/cavium-octeon/Kconfig"
1053 source "arch/mips/loongson2ef/Kconfig"
1054 source "arch/mips/loongson32/Kconfig"
1055 source "arch/mips/loongson64/Kconfig"
1056 source "arch/mips/netlogic/Kconfig"
1060 config GENERIC_HWEIGHT
1064 config GENERIC_CALIBRATE_DELAY
1068 config SCHED_OMIT_FRAME_POINTER
1073 # Select some configuration options automatically based on user selections.
1078 config ARCH_MAY_HAVE_PC_FDC
1109 select CLOCKSOURCE_WATCHDOG if CPU_FREQ
1115 config MIPS_CLOCK_VSYSCALL
1116 def_bool CSRC_R4K || CLKSRC_MIPS_GIC
1125 config ARCH_SUPPORTS_UPROBES
1128 config DMA_MAYBE_COHERENT
1129 select ARCH_HAS_DMA_COHERENCE_H
1130 select DMA_NONCOHERENT
1133 config DMA_PERDEV_COHERENT
1135 select ARCH_HAS_SETUP_DMA_OPS
1136 select DMA_NONCOHERENT
1138 config DMA_NONCOHERENT
1141 # MIPS allows mixing "slightly different" Cacheability and Coherency
1142 # Attribute bits. It is believed that the uncached access through
1143 # KSEG1 and the implementation specific "uncached accelerated" used
1144 # by pgprot_writcombine can be mixed, and the latter sometimes provides
1145 # significant advantages.
1147 select ARCH_HAS_DMA_WRITE_COMBINE
1148 select ARCH_HAS_DMA_PREP_COHERENT
1149 select ARCH_HAS_SYNC_DMA_FOR_DEVICE
1150 select ARCH_HAS_DMA_SET_UNCACHED
1151 select DMA_NONCOHERENT_MMAP
1152 select NEED_DMA_MAP_STATE
1154 config SYS_HAS_EARLY_PRINTK
1157 config SYS_SUPPORTS_HOTPLUG_CPU
1160 config MIPS_BONITO64
1169 config NO_IOPORT_MAP
1173 def_bool CPU_NO_LOAD_STORE_LR
1175 config GENERIC_ISA_DMA
1177 select ZONE_DMA if GENERIC_ISA_DMA_SUPPORT_BROKEN=n
1180 config GENERIC_ISA_DMA_SUPPORT_BROKEN
1182 select GENERIC_ISA_DMA
1184 config HAVE_PLAT_DELAY
1187 config HAVE_PLAT_FW_INIT_CMDLINE
1190 config HAVE_PLAT_MEMCPY
1196 config HOLES_IN_ZONE
1199 config SYS_SUPPORTS_RELOCATABLE
1202 Selected if the platform supports relocating the kernel.
1203 The platform must provide plat_get_fdt() if it selects CONFIG_USE_OF
1204 to allow access to command line and entropy sources.
1206 config MIPS_CBPF_JIT
1208 depends on BPF_JIT && HAVE_CBPF_JIT
1210 config MIPS_EBPF_JIT
1212 depends on BPF_JIT && HAVE_EBPF_JIT
1216 # Endianness selection. Sufficiently obscure so many users don't know what to
1217 # answer,so we try hard to limit the available choices. Also the use of a
1218 # choice statement should be more obvious to the user.
1221 prompt "Endianness selection"
1223 Some MIPS machines can be configured for either little or big endian
1224 byte order. These modes require different kernels and a different
1225 Linux distribution. In general there is one preferred byteorder for a
1226 particular system but some systems are just as commonly used in the
1227 one or the other endianness.
1229 config CPU_BIG_ENDIAN
1231 depends on SYS_SUPPORTS_BIG_ENDIAN
1233 config CPU_LITTLE_ENDIAN
1234 bool "Little endian"
1235 depends on SYS_SUPPORTS_LITTLE_ENDIAN
1242 config SYS_SUPPORTS_APM_EMULATION
1245 config SYS_SUPPORTS_BIG_ENDIAN
1248 config SYS_SUPPORTS_LITTLE_ENDIAN
1251 config SYS_SUPPORTS_HUGETLBFS
1253 depends on CPU_SUPPORTS_HUGEPAGES
1256 config MIPS_HUGE_TLB_SUPPORT
1257 def_bool HUGETLB_PAGE || TRANSPARENT_HUGEPAGE
1274 config PCI_GT64XXX_PCI0
1277 config PCI_XTALK_BRIDGE
1280 config NO_EXCEPT_FILL
1286 config SWAP_IO_SPACE
1289 config SGI_HAS_INDYDOG
1301 config SGI_HAS_ZILOG
1304 config SGI_HAS_I8042
1307 config DEFAULT_SGI_PARTITION
1319 config MIPS_L1_CACHE_SHIFT_4
1322 config MIPS_L1_CACHE_SHIFT_5
1325 config MIPS_L1_CACHE_SHIFT_6
1328 config MIPS_L1_CACHE_SHIFT_7
1331 config MIPS_L1_CACHE_SHIFT
1333 default "7" if MIPS_L1_CACHE_SHIFT_7
1334 default "6" if MIPS_L1_CACHE_SHIFT_6
1335 default "5" if MIPS_L1_CACHE_SHIFT_5
1336 default "4" if MIPS_L1_CACHE_SHIFT_4
1339 config ARC_CMDLINE_ONLY
1343 bool "ARC console support"
1344 depends on SGI_IP22 || SGI_IP28 || (SNI_RM && CPU_LITTLE_ENDIAN)
1358 menu "CPU selection"
1364 config CPU_LOONGSON64
1365 bool "Loongson 64-bit CPU"
1366 depends on SYS_HAS_CPU_LOONGSON64
1367 select ARCH_HAS_PHYS_TO_DMA
1369 select CPU_HAS_PREFETCH
1370 select CPU_SUPPORTS_64BIT_KERNEL
1371 select CPU_SUPPORTS_HIGHMEM
1372 select CPU_SUPPORTS_HUGEPAGES
1373 select CPU_SUPPORTS_MSA
1374 select CPU_DIEI_BROKEN if !LOONGSON3_ENHANCEMENT
1375 select CPU_MIPSR2_IRQ_VI
1376 select WEAK_ORDERING
1377 select WEAK_REORDERING_BEYOND_LLSC
1378 select MIPS_ASID_BITS_VARIABLE
1379 select MIPS_PGD_C0_CONTEXT
1380 select MIPS_L1_CACHE_SHIFT_6
1385 The Loongson GSx64(GS264/GS464/GS464E/GS464V) series of processor
1386 cores implements the MIPS64R2 instruction set with many extensions,
1387 including most 64-bit Loongson-2 (2H, 2K) and Loongson-3 (3A1000,
1388 3B1000, 3B1500, 3A2000, 3A3000 and 3A4000) processors. However, old
1389 Loongson-2E/2F is not covered here and will be removed in future.
1391 config LOONGSON3_ENHANCEMENT
1392 bool "New Loongson-3 CPU Enhancements"
1394 depends on CPU_LOONGSON64
1396 New Loongson-3 cores (since Loongson-3A R2, as opposed to Loongson-3A
1397 R1, Loongson-3B R1 and Loongson-3B R2) has many enhancements, such as
1398 FTLB, L1-VCache, EI/DI/Wait/Prefetch instruction, DSP/DSPr2 ASE, User
1399 Local register, Read-Inhibit/Execute-Inhibit, SFB (Store Fill Buffer),
1400 Fast TLB refill support, etc.
1402 This option enable those enhancements which are not probed at run
1403 time. If you want a generic kernel to run on all Loongson 3 machines,
1404 please say 'N' here. If you want a high-performance kernel to run on
1405 new Loongson-3 machines only, please say 'Y' here.
1407 config CPU_LOONGSON3_WORKAROUNDS
1408 bool "Old Loongson-3 LLSC Workarounds"
1410 depends on CPU_LOONGSON64
1412 Loongson-3 processors have the llsc issues which require workarounds.
1413 Without workarounds the system may hang unexpectedly.
1415 Newer Loongson-3 will fix these issues and no workarounds are needed.
1416 The workarounds have no significant side effect on them but may
1417 decrease the performance of the system so this option should be
1418 disabled unless the kernel is intended to be run on old systems.
1420 If unsure, please say Y.
1422 config CPU_LOONGSON3_CPUCFG_EMULATION
1423 bool "Emulate the CPUCFG instruction on older Loongson cores"
1425 depends on CPU_LOONGSON64
1427 Loongson-3A R4 and newer have the CPUCFG instruction available for
1428 userland to query CPU capabilities, much like CPUID on x86. This
1429 option provides emulation of the instruction on older Loongson
1430 cores, back to Loongson-3A1000.
1432 If unsure, please say Y.
1434 config CPU_LOONGSON2E
1436 depends on SYS_HAS_CPU_LOONGSON2E
1437 select CPU_LOONGSON2EF
1439 The Loongson 2E processor implements the MIPS III instruction set
1440 with many extensions.
1442 It has an internal FPGA northbridge, which is compatible to
1445 config CPU_LOONGSON2F
1447 depends on SYS_HAS_CPU_LOONGSON2F
1448 select CPU_LOONGSON2EF
1451 The Loongson 2F processor implements the MIPS III instruction set
1452 with many extensions.
1454 Loongson2F have built-in DDR2 and PCIX controller. The PCIX controller
1455 have a similar programming interface with FPGA northbridge used in
1458 config CPU_LOONGSON1B
1460 depends on SYS_HAS_CPU_LOONGSON1B
1461 select CPU_LOONGSON32
1462 select LEDS_GPIO_REGISTER
1464 The Loongson 1B is a 32-bit SoC, which implements the MIPS32
1465 Release 1 instruction set and part of the MIPS32 Release 2
1468 config CPU_LOONGSON1C
1470 depends on SYS_HAS_CPU_LOONGSON1C
1471 select CPU_LOONGSON32
1472 select LEDS_GPIO_REGISTER
1474 The Loongson 1C is a 32-bit SoC, which implements the MIPS32
1475 Release 1 instruction set and part of the MIPS32 Release 2
1478 config CPU_MIPS32_R1
1479 bool "MIPS32 Release 1"
1480 depends on SYS_HAS_CPU_MIPS32_R1
1481 select CPU_HAS_PREFETCH
1482 select CPU_SUPPORTS_32BIT_KERNEL
1483 select CPU_SUPPORTS_HIGHMEM
1485 Choose this option to build a kernel for release 1 or later of the
1486 MIPS32 architecture. Most modern embedded systems with a 32-bit
1487 MIPS processor are based on a MIPS32 processor. If you know the
1488 specific type of processor in your system, choose those that one
1489 otherwise CPU_MIPS32_R1 is a safe bet for any MIPS32 system.
1490 Release 2 of the MIPS32 architecture is available since several
1491 years so chances are you even have a MIPS32 Release 2 processor
1492 in which case you should choose CPU_MIPS32_R2 instead for better
1495 config CPU_MIPS32_R2
1496 bool "MIPS32 Release 2"
1497 depends on SYS_HAS_CPU_MIPS32_R2
1498 select CPU_HAS_PREFETCH
1499 select CPU_SUPPORTS_32BIT_KERNEL
1500 select CPU_SUPPORTS_HIGHMEM
1501 select CPU_SUPPORTS_MSA
1504 Choose this option to build a kernel for release 2 or later of the
1505 MIPS32 architecture. Most modern embedded systems with a 32-bit
1506 MIPS processor are based on a MIPS32 processor. If you know the
1507 specific type of processor in your system, choose those that one
1508 otherwise CPU_MIPS32_R1 is a safe bet for any MIPS32 system.
1510 config CPU_MIPS32_R5
1511 bool "MIPS32 Release 5"
1512 depends on SYS_HAS_CPU_MIPS32_R5
1513 select CPU_HAS_PREFETCH
1514 select CPU_SUPPORTS_32BIT_KERNEL
1515 select CPU_SUPPORTS_HIGHMEM
1516 select CPU_SUPPORTS_MSA
1518 select MIPS_O32_FP64_SUPPORT
1520 Choose this option to build a kernel for release 5 or later of the
1521 MIPS32 architecture. New MIPS processors, starting with the Warrior
1522 family, are based on a MIPS32r5 processor. If you own an older
1523 processor, you probably need to select MIPS32r1 or MIPS32r2 instead.
1525 config CPU_MIPS32_R6
1526 bool "MIPS32 Release 6"
1527 depends on SYS_HAS_CPU_MIPS32_R6
1528 select CPU_HAS_PREFETCH
1529 select CPU_NO_LOAD_STORE_LR
1530 select CPU_SUPPORTS_32BIT_KERNEL
1531 select CPU_SUPPORTS_HIGHMEM
1532 select CPU_SUPPORTS_MSA
1534 select MIPS_O32_FP64_SUPPORT
1536 Choose this option to build a kernel for release 6 or later of the
1537 MIPS32 architecture. New MIPS processors, starting with the Warrior
1538 family, are based on a MIPS32r6 processor. If you own an older
1539 processor, you probably need to select MIPS32r1 or MIPS32r2 instead.
1541 config CPU_MIPS64_R1
1542 bool "MIPS64 Release 1"
1543 depends on SYS_HAS_CPU_MIPS64_R1
1544 select CPU_HAS_PREFETCH
1545 select CPU_SUPPORTS_32BIT_KERNEL
1546 select CPU_SUPPORTS_64BIT_KERNEL
1547 select CPU_SUPPORTS_HIGHMEM
1548 select CPU_SUPPORTS_HUGEPAGES
1550 Choose this option to build a kernel for release 1 or later of the
1551 MIPS64 architecture. Many modern embedded systems with a 64-bit
1552 MIPS processor are based on a MIPS64 processor. If you know the
1553 specific type of processor in your system, choose those that one
1554 otherwise CPU_MIPS64_R1 is a safe bet for any MIPS64 system.
1555 Release 2 of the MIPS64 architecture is available since several
1556 years so chances are you even have a MIPS64 Release 2 processor
1557 in which case you should choose CPU_MIPS64_R2 instead for better
1560 config CPU_MIPS64_R2
1561 bool "MIPS64 Release 2"
1562 depends on SYS_HAS_CPU_MIPS64_R2
1563 select CPU_HAS_PREFETCH
1564 select CPU_SUPPORTS_32BIT_KERNEL
1565 select CPU_SUPPORTS_64BIT_KERNEL
1566 select CPU_SUPPORTS_HIGHMEM
1567 select CPU_SUPPORTS_HUGEPAGES
1568 select CPU_SUPPORTS_MSA
1571 Choose this option to build a kernel for release 2 or later of the
1572 MIPS64 architecture. Many modern embedded systems with a 64-bit
1573 MIPS processor are based on a MIPS64 processor. If you know the
1574 specific type of processor in your system, choose those that one
1575 otherwise CPU_MIPS64_R1 is a safe bet for any MIPS64 system.
1577 config CPU_MIPS64_R5
1578 bool "MIPS64 Release 5"
1579 depends on SYS_HAS_CPU_MIPS64_R5
1580 select CPU_HAS_PREFETCH
1581 select CPU_SUPPORTS_32BIT_KERNEL
1582 select CPU_SUPPORTS_64BIT_KERNEL
1583 select CPU_SUPPORTS_HIGHMEM
1584 select CPU_SUPPORTS_HUGEPAGES
1585 select CPU_SUPPORTS_MSA
1586 select MIPS_O32_FP64_SUPPORT if 32BIT || MIPS32_O32
1589 Choose this option to build a kernel for release 5 or later of the
1590 MIPS64 architecture. This is a intermediate MIPS architecture
1591 release partly implementing release 6 features. Though there is no
1592 any hardware known to be based on this release.
1594 config CPU_MIPS64_R6
1595 bool "MIPS64 Release 6"
1596 depends on SYS_HAS_CPU_MIPS64_R6
1597 select CPU_HAS_PREFETCH
1598 select CPU_NO_LOAD_STORE_LR
1599 select CPU_SUPPORTS_32BIT_KERNEL
1600 select CPU_SUPPORTS_64BIT_KERNEL
1601 select CPU_SUPPORTS_HIGHMEM
1602 select CPU_SUPPORTS_HUGEPAGES
1603 select CPU_SUPPORTS_MSA
1604 select MIPS_O32_FP64_SUPPORT if 32BIT || MIPS32_O32
1607 Choose this option to build a kernel for release 6 or later of the
1608 MIPS64 architecture. New MIPS processors, starting with the Warrior
1609 family, are based on a MIPS64r6 processor. If you own an older
1610 processor, you probably need to select MIPS64r1 or MIPS64r2 instead.
1613 bool "MIPS Warrior P5600"
1614 depends on SYS_HAS_CPU_P5600
1615 select CPU_HAS_PREFETCH
1616 select CPU_SUPPORTS_32BIT_KERNEL
1617 select CPU_SUPPORTS_HIGHMEM
1618 select CPU_SUPPORTS_MSA
1619 select CPU_SUPPORTS_CPUFREQ
1620 select CPU_MIPSR2_IRQ_VI
1621 select CPU_MIPSR2_IRQ_EI
1623 select MIPS_O32_FP64_SUPPORT
1625 Choose this option to build a kernel for MIPS Warrior P5600 CPU.
1626 It's based on MIPS32r5 ISA with XPA, EVA, dual/quad issue exec pipes,
1627 MMU with two-levels TLB, UCA, MSA, MDU core level features and system
1628 level features like up to six P5600 calculation cores, CM2 with L2
1629 cache, IOCU/IOMMU (though might be unused depending on the system-
1630 specific IP core configuration), GIC, CPC, virtualisation module,
1635 depends on SYS_HAS_CPU_R3000
1638 select CPU_SUPPORTS_32BIT_KERNEL
1639 select CPU_SUPPORTS_HIGHMEM
1641 Please make sure to pick the right CPU type. Linux/MIPS is not
1642 designed to be generic, i.e. Kernels compiled for R3000 CPUs will
1643 *not* work on R4000 machines and vice versa. However, since most
1644 of the supported machines have an R4000 (or similar) CPU, R4x00
1645 might be a safe bet. If the resulting kernel does not work,
1646 try to recompile with R3000.
1650 depends on SYS_HAS_CPU_TX39XX
1651 select CPU_SUPPORTS_32BIT_KERNEL
1656 depends on SYS_HAS_CPU_VR41XX
1657 select CPU_SUPPORTS_32BIT_KERNEL
1658 select CPU_SUPPORTS_64BIT_KERNEL
1660 The options selects support for the NEC VR4100 series of processors.
1661 Only choose this option if you have one of these processors as a
1662 kernel built with this option will not run on any other type of
1663 processor or vice versa.
1667 depends on SYS_HAS_CPU_R4X00
1668 select CPU_SUPPORTS_32BIT_KERNEL
1669 select CPU_SUPPORTS_64BIT_KERNEL
1670 select CPU_SUPPORTS_HUGEPAGES
1672 MIPS Technologies R4000-series processors other than 4300, including
1673 the R4000, R4400, R4600, and 4700.
1677 depends on SYS_HAS_CPU_TX49XX
1678 select CPU_HAS_PREFETCH
1679 select CPU_SUPPORTS_32BIT_KERNEL
1680 select CPU_SUPPORTS_64BIT_KERNEL
1681 select CPU_SUPPORTS_HUGEPAGES
1685 depends on SYS_HAS_CPU_R5000
1686 select CPU_SUPPORTS_32BIT_KERNEL
1687 select CPU_SUPPORTS_64BIT_KERNEL
1688 select CPU_SUPPORTS_HUGEPAGES
1690 MIPS Technologies R5000-series processors other than the Nevada.
1694 depends on SYS_HAS_CPU_R5500
1695 select CPU_SUPPORTS_32BIT_KERNEL
1696 select CPU_SUPPORTS_64BIT_KERNEL
1697 select CPU_SUPPORTS_HUGEPAGES
1699 NEC VR5500 and VR5500A series processors implement 64-bit MIPS IV
1704 depends on SYS_HAS_CPU_NEVADA
1705 select CPU_SUPPORTS_32BIT_KERNEL
1706 select CPU_SUPPORTS_64BIT_KERNEL
1707 select CPU_SUPPORTS_HUGEPAGES
1709 QED / PMC-Sierra RM52xx-series ("Nevada") processors.
1713 depends on SYS_HAS_CPU_R10000
1714 select CPU_HAS_PREFETCH
1715 select CPU_SUPPORTS_32BIT_KERNEL
1716 select CPU_SUPPORTS_64BIT_KERNEL
1717 select CPU_SUPPORTS_HIGHMEM
1718 select CPU_SUPPORTS_HUGEPAGES
1720 MIPS Technologies R10000-series processors.
1724 depends on SYS_HAS_CPU_RM7000
1725 select CPU_HAS_PREFETCH
1726 select CPU_SUPPORTS_32BIT_KERNEL
1727 select CPU_SUPPORTS_64BIT_KERNEL
1728 select CPU_SUPPORTS_HIGHMEM
1729 select CPU_SUPPORTS_HUGEPAGES
1733 depends on SYS_HAS_CPU_SB1
1734 select CPU_SUPPORTS_32BIT_KERNEL
1735 select CPU_SUPPORTS_64BIT_KERNEL
1736 select CPU_SUPPORTS_HIGHMEM
1737 select CPU_SUPPORTS_HUGEPAGES
1738 select WEAK_ORDERING
1740 config CPU_CAVIUM_OCTEON
1741 bool "Cavium Octeon processor"
1742 depends on SYS_HAS_CPU_CAVIUM_OCTEON
1743 select CPU_HAS_PREFETCH
1744 select CPU_SUPPORTS_64BIT_KERNEL
1745 select WEAK_ORDERING
1746 select CPU_SUPPORTS_HIGHMEM
1747 select CPU_SUPPORTS_HUGEPAGES
1748 select USB_EHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN
1749 select USB_OHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN
1750 select MIPS_L1_CACHE_SHIFT_7
1753 The Cavium Octeon processor is a highly integrated chip containing
1754 many ethernet hardware widgets for networking tasks. The processor
1755 can have up to 16 Mips64v2 cores and 8 integrated gigabit ethernets.
1756 Full details can be found at http://www.caviumnetworks.com.
1759 bool "Broadcom BMIPS"
1760 depends on SYS_HAS_CPU_BMIPS
1762 select CPU_BMIPS32_3300 if SYS_HAS_CPU_BMIPS32_3300
1763 select CPU_BMIPS4350 if SYS_HAS_CPU_BMIPS4350
1764 select CPU_BMIPS4380 if SYS_HAS_CPU_BMIPS4380
1765 select CPU_BMIPS5000 if SYS_HAS_CPU_BMIPS5000
1766 select CPU_SUPPORTS_32BIT_KERNEL
1767 select DMA_NONCOHERENT
1769 select SWAP_IO_SPACE
1770 select WEAK_ORDERING
1771 select CPU_SUPPORTS_HIGHMEM
1772 select CPU_HAS_PREFETCH
1773 select CPU_SUPPORTS_CPUFREQ
1774 select MIPS_EXTERNAL_TIMER
1776 Support for BMIPS32/3300/4350/4380 and BMIPS5000 processors.
1779 bool "Netlogic XLR SoC"
1780 depends on SYS_HAS_CPU_XLR
1781 select CPU_SUPPORTS_32BIT_KERNEL
1782 select CPU_SUPPORTS_64BIT_KERNEL
1783 select CPU_SUPPORTS_HIGHMEM
1784 select CPU_SUPPORTS_HUGEPAGES
1785 select WEAK_ORDERING
1786 select WEAK_REORDERING_BEYOND_LLSC
1788 Netlogic Microsystems XLR/XLS processors.
1791 bool "Netlogic XLP SoC"
1792 depends on SYS_HAS_CPU_XLP
1793 select CPU_SUPPORTS_32BIT_KERNEL
1794 select CPU_SUPPORTS_64BIT_KERNEL
1795 select CPU_SUPPORTS_HIGHMEM
1796 select WEAK_ORDERING
1797 select WEAK_REORDERING_BEYOND_LLSC
1798 select CPU_HAS_PREFETCH
1800 select CPU_SUPPORTS_HUGEPAGES
1801 select MIPS_ASID_BITS_VARIABLE
1803 Netlogic Microsystems XLP processors.
1806 config CPU_MIPS32_3_5_FEATURES
1807 bool "MIPS32 Release 3.5 Features"
1808 depends on SYS_HAS_CPU_MIPS32_R3_5
1809 depends on CPU_MIPS32_R2 || CPU_MIPS32_R5 || CPU_MIPS32_R6 || \
1812 Choose this option to build a kernel for release 2 or later of the
1813 MIPS32 architecture including features from the 3.5 release such as
1814 support for Enhanced Virtual Addressing (EVA).
1816 config CPU_MIPS32_3_5_EVA
1817 bool "Enhanced Virtual Addressing (EVA)"
1818 depends on CPU_MIPS32_3_5_FEATURES
1822 Choose this option if you want to enable the Enhanced Virtual
1823 Addressing (EVA) on your MIPS32 core (such as proAptiv).
1824 One of its primary benefits is an increase in the maximum size
1825 of lowmem (up to 3GB). If unsure, say 'N' here.
1827 config CPU_MIPS32_R5_FEATURES
1828 bool "MIPS32 Release 5 Features"
1829 depends on SYS_HAS_CPU_MIPS32_R5
1830 depends on CPU_MIPS32_R2 || CPU_MIPS32_R5 || CPU_P5600
1832 Choose this option to build a kernel for release 2 or later of the
1833 MIPS32 architecture including features from release 5 such as
1834 support for Extended Physical Addressing (XPA).
1836 config CPU_MIPS32_R5_XPA
1837 bool "Extended Physical Addressing (XPA)"
1838 depends on CPU_MIPS32_R5_FEATURES
1840 depends on !PAGE_SIZE_4KB
1841 depends on SYS_SUPPORTS_HIGHMEM
1844 select PHYS_ADDR_T_64BIT
1847 Choose this option if you want to enable the Extended Physical
1848 Addressing (XPA) on your MIPS32 core (such as P5600 series). The
1849 benefit is to increase physical addressing equal to or greater
1850 than 40 bits. Note that this has the side effect of turning on
1851 64-bit addressing which in turn makes the PTEs 64-bit in size.
1852 If unsure, say 'N' here.
1855 config CPU_NOP_WORKAROUNDS
1858 config CPU_JUMP_WORKAROUNDS
1861 config CPU_LOONGSON2F_WORKAROUNDS
1862 bool "Loongson 2F Workarounds"
1864 select CPU_NOP_WORKAROUNDS
1865 select CPU_JUMP_WORKAROUNDS
1867 Loongson 2F01 / 2F02 processors have the NOP & JUMP issues which
1868 require workarounds. Without workarounds the system may hang
1869 unexpectedly. For more information please refer to the gas
1870 -mfix-loongson2f-nop and -mfix-loongson2f-jump options.
1872 Loongson 2F03 and later have fixed these issues and no workarounds
1873 are needed. The workarounds have no significant side effect on them
1874 but may decrease the performance of the system so this option should
1875 be disabled unless the kernel is intended to be run on 2F01 or 2F02
1878 If unsure, please say Y.
1879 endif # CPU_LOONGSON2F
1881 config SYS_SUPPORTS_ZBOOT
1883 select HAVE_KERNEL_GZIP
1884 select HAVE_KERNEL_BZIP2
1885 select HAVE_KERNEL_LZ4
1886 select HAVE_KERNEL_LZMA
1887 select HAVE_KERNEL_LZO
1888 select HAVE_KERNEL_XZ
1889 select HAVE_KERNEL_ZSTD
1891 config SYS_SUPPORTS_ZBOOT_UART16550
1893 select SYS_SUPPORTS_ZBOOT
1895 config SYS_SUPPORTS_ZBOOT_UART_PROM
1897 select SYS_SUPPORTS_ZBOOT
1899 config CPU_LOONGSON2EF
1901 select CPU_SUPPORTS_32BIT_KERNEL
1902 select CPU_SUPPORTS_64BIT_KERNEL
1903 select CPU_SUPPORTS_HIGHMEM
1904 select CPU_SUPPORTS_HUGEPAGES
1905 select ARCH_HAS_PHYS_TO_DMA
1907 config CPU_LOONGSON32
1911 select CPU_HAS_PREFETCH
1912 select CPU_SUPPORTS_32BIT_KERNEL
1913 select CPU_SUPPORTS_HIGHMEM
1914 select CPU_SUPPORTS_CPUFREQ
1916 config CPU_BMIPS32_3300
1917 select SMP_UP if SMP
1920 config CPU_BMIPS4350
1922 select SYS_SUPPORTS_SMP
1923 select SYS_SUPPORTS_HOTPLUG_CPU
1925 config CPU_BMIPS4380
1927 select MIPS_L1_CACHE_SHIFT_6
1928 select SYS_SUPPORTS_SMP
1929 select SYS_SUPPORTS_HOTPLUG_CPU
1932 config CPU_BMIPS5000
1934 select MIPS_CPU_SCACHE
1935 select MIPS_L1_CACHE_SHIFT_7
1936 select SYS_SUPPORTS_SMP
1937 select SYS_SUPPORTS_HOTPLUG_CPU
1940 config SYS_HAS_CPU_LOONGSON64
1942 select CPU_SUPPORTS_CPUFREQ
1945 config SYS_HAS_CPU_LOONGSON2E
1948 config SYS_HAS_CPU_LOONGSON2F
1950 select CPU_SUPPORTS_CPUFREQ
1951 select CPU_SUPPORTS_ADDRWINCFG if 64BIT
1953 config SYS_HAS_CPU_LOONGSON1B
1956 config SYS_HAS_CPU_LOONGSON1C
1959 config SYS_HAS_CPU_MIPS32_R1
1962 config SYS_HAS_CPU_MIPS32_R2
1965 config SYS_HAS_CPU_MIPS32_R3_5
1968 config SYS_HAS_CPU_MIPS32_R5
1970 select ARCH_HAS_SYNC_DMA_FOR_CPU if DMA_NONCOHERENT
1972 config SYS_HAS_CPU_MIPS32_R6
1974 select ARCH_HAS_SYNC_DMA_FOR_CPU if DMA_NONCOHERENT
1976 config SYS_HAS_CPU_MIPS64_R1
1979 config SYS_HAS_CPU_MIPS64_R2
1982 config SYS_HAS_CPU_MIPS64_R6
1984 select ARCH_HAS_SYNC_DMA_FOR_CPU if DMA_NONCOHERENT
1986 config SYS_HAS_CPU_P5600
1988 select ARCH_HAS_SYNC_DMA_FOR_CPU if DMA_NONCOHERENT
1990 config SYS_HAS_CPU_R3000
1993 config SYS_HAS_CPU_TX39XX
1996 config SYS_HAS_CPU_VR41XX
1999 config SYS_HAS_CPU_R4X00
2002 config SYS_HAS_CPU_TX49XX
2005 config SYS_HAS_CPU_R5000
2008 config SYS_HAS_CPU_R5500
2011 config SYS_HAS_CPU_NEVADA
2014 config SYS_HAS_CPU_R10000
2016 select ARCH_HAS_SYNC_DMA_FOR_CPU if DMA_NONCOHERENT
2018 config SYS_HAS_CPU_RM7000
2021 config SYS_HAS_CPU_SB1
2024 config SYS_HAS_CPU_CAVIUM_OCTEON
2027 config SYS_HAS_CPU_BMIPS
2030 config SYS_HAS_CPU_BMIPS32_3300
2032 select SYS_HAS_CPU_BMIPS
2034 config SYS_HAS_CPU_BMIPS4350
2036 select SYS_HAS_CPU_BMIPS
2038 config SYS_HAS_CPU_BMIPS4380
2040 select SYS_HAS_CPU_BMIPS
2042 config SYS_HAS_CPU_BMIPS5000
2044 select SYS_HAS_CPU_BMIPS
2045 select ARCH_HAS_SYNC_DMA_FOR_CPU
2047 config SYS_HAS_CPU_XLR
2050 config SYS_HAS_CPU_XLP
2054 # CPU may reorder R->R, R->W, W->R, W->W
2055 # Reordering beyond LL and SC is handled in WEAK_REORDERING_BEYOND_LLSC
2057 config WEAK_ORDERING
2061 # CPU may reorder reads and writes beyond LL/SC
2062 # CPU may reorder R->LL, R->LL, W->LL, W->LL, R->SC, R->SC, W->SC, W->SC
2064 config WEAK_REORDERING_BEYOND_LLSC
2069 # These two indicate any level of the MIPS32 and MIPS64 architecture
2073 default y if CPU_MIPS32_R1 || CPU_MIPS32_R2 || CPU_MIPS32_R5 || \
2074 CPU_MIPS32_R6 || CPU_P5600
2078 default y if CPU_MIPS64_R1 || CPU_MIPS64_R2 || CPU_MIPS64_R5 || \
2082 # These indicate the revision of the architecture
2086 default y if CPU_MIPS32_R1 || CPU_MIPS64_R1
2090 default y if CPU_MIPS32_R2 || CPU_MIPS64_R2 || CPU_CAVIUM_OCTEON
2092 select CPU_HAS_DIEI if !CPU_DIEI_BROKEN
2097 default y if CPU_MIPS32_R5 || CPU_MIPS64_R5 || CPU_P5600
2099 select CPU_HAS_DIEI if !CPU_DIEI_BROKEN
2104 default y if CPU_MIPS32_R6 || CPU_MIPS64_R6
2106 select CPU_HAS_DIEI if !CPU_DIEI_BROKEN
2107 select HAVE_ARCH_BITREVERSE
2108 select MIPS_ASID_BITS_VARIABLE
2109 select MIPS_CRC_SUPPORT
2112 config TARGET_ISA_REV
2114 default 1 if CPU_MIPSR1
2115 default 2 if CPU_MIPSR2
2116 default 5 if CPU_MIPSR5
2117 default 6 if CPU_MIPSR6
2120 Reflects the ISA revision being targeted by the kernel build. This
2121 is effectively the Kconfig equivalent of MIPS_ISA_REV.
2129 config SYS_SUPPORTS_32BIT_KERNEL
2131 config SYS_SUPPORTS_64BIT_KERNEL
2133 config CPU_SUPPORTS_32BIT_KERNEL
2135 config CPU_SUPPORTS_64BIT_KERNEL
2137 config CPU_SUPPORTS_CPUFREQ
2139 config CPU_SUPPORTS_ADDRWINCFG
2141 config CPU_SUPPORTS_HUGEPAGES
2143 depends on !(32BIT && (ARCH_PHYS_ADDR_T_64BIT || EVA))
2144 config MIPS_PGD_C0_CONTEXT
2146 default y if 64BIT && (CPU_MIPSR2 || CPU_MIPSR6) && !CPU_XLP
2149 # Set to y for ptrace access to watch registers.
2151 config HARDWARE_WATCHPOINTS
2153 default y if CPU_MIPSR1 || CPU_MIPSR2 || CPU_MIPSR6
2158 prompt "Kernel code model"
2160 You should only select this option if you have a workload that
2161 actually benefits from 64-bit processing or if your machine has
2162 large memory. You will only be presented a single option in this
2163 menu if your system does not support both 32-bit and 64-bit kernels.
2166 bool "32-bit kernel"
2167 depends on CPU_SUPPORTS_32BIT_KERNEL && SYS_SUPPORTS_32BIT_KERNEL
2170 Select this option if you want to build a 32-bit kernel.
2173 bool "64-bit kernel"
2174 depends on CPU_SUPPORTS_64BIT_KERNEL && SYS_SUPPORTS_64BIT_KERNEL
2176 Select this option if you want to build a 64-bit kernel.
2181 bool "KVM Guest Kernel"
2182 depends on CPU_MIPS32_R2
2183 depends on BROKEN_ON_SMP
2185 Select this option if building a guest kernel for KVM (Trap & Emulate)
2188 config KVM_GUEST_TIMER_FREQ
2189 int "Count/Compare Timer Frequency (MHz)"
2190 depends on KVM_GUEST
2193 Set this to non-zero if building a guest kernel for KVM to skip RTC
2194 emulation when determining guest CPU Frequency. Instead, the guest's
2195 timer frequency is specified directly.
2197 config MIPS_VA_BITS_48
2198 bool "48 bits virtual memory"
2201 Support a maximum at least 48 bits of application virtual
2202 memory. Default is 40 bits or less, depending on the CPU.
2203 For page sizes 16k and above, this option results in a small
2204 memory overhead for page tables. For 4k page size, a fourth
2205 level of page tables is added which imposes both a memory
2206 overhead as well as slower TLB fault handling.
2211 prompt "Kernel page size"
2212 default PAGE_SIZE_4KB
2214 config PAGE_SIZE_4KB
2216 depends on !CPU_LOONGSON2EF && !CPU_LOONGSON64
2218 This option select the standard 4kB Linux page size. On some
2219 R3000-family processors this is the only available page size. Using
2220 4kB page size will minimize memory consumption and is therefore
2221 recommended for low memory systems.
2223 config PAGE_SIZE_8KB
2225 depends on CPU_CAVIUM_OCTEON
2226 depends on !MIPS_VA_BITS_48
2228 Using 8kB page size will result in higher performance kernel at
2229 the price of higher memory consumption. This option is available
2230 only on cnMIPS processors. Note that you will need a suitable Linux
2231 distribution to support this.
2233 config PAGE_SIZE_16KB
2235 depends on !CPU_R3000 && !CPU_TX39XX
2237 Using 16kB page size will result in higher performance kernel at
2238 the price of higher memory consumption. This option is available on
2239 all non-R3000 family processors. Note that you will need a suitable
2240 Linux distribution to support this.
2242 config PAGE_SIZE_32KB
2244 depends on CPU_CAVIUM_OCTEON
2245 depends on !MIPS_VA_BITS_48
2247 Using 32kB page size will result in higher performance kernel at
2248 the price of higher memory consumption. This option is available
2249 only on cnMIPS cores. Note that you will need a suitable Linux
2250 distribution to support this.
2252 config PAGE_SIZE_64KB
2254 depends on !CPU_R3000 && !CPU_TX39XX
2256 Using 64kB page size will result in higher performance kernel at
2257 the price of higher memory consumption. This option is available on
2258 all non-R3000 family processor. Not that at the time of this
2259 writing this option is still high experimental.
2263 config FORCE_MAX_ZONEORDER
2264 int "Maximum zone order"
2265 range 14 64 if MIPS_HUGE_TLB_SUPPORT && PAGE_SIZE_64KB
2266 default "14" if MIPS_HUGE_TLB_SUPPORT && PAGE_SIZE_64KB
2267 range 13 64 if MIPS_HUGE_TLB_SUPPORT && PAGE_SIZE_32KB
2268 default "13" if MIPS_HUGE_TLB_SUPPORT && PAGE_SIZE_32KB
2269 range 12 64 if MIPS_HUGE_TLB_SUPPORT && PAGE_SIZE_16KB
2270 default "12" if MIPS_HUGE_TLB_SUPPORT && PAGE_SIZE_16KB
2274 The kernel memory allocator divides physically contiguous memory
2275 blocks into "zones", where each zone is a power of two number of
2276 pages. This option selects the largest power of two that the kernel
2277 keeps in the memory allocator. If you need to allocate very large
2278 blocks of physically contiguous memory, then you may need to
2279 increase this value.
2281 This config option is actually maximum order plus one. For example,
2282 a value of 11 means that the largest free memory block is 2^10 pages.
2284 The page size is not necessarily 4KB. Keep this in mind
2285 when choosing a value for this option.
2290 config IP22_CPU_SCACHE
2295 # Support for a MIPS32 / MIPS64 style S-caches
2297 config MIPS_CPU_SCACHE
2301 config R5000_CPU_SCACHE
2305 config RM7000_CPU_SCACHE
2309 config SIBYTE_DMA_PAGEOPS
2310 bool "Use DMA to clear/copy pages"
2313 Instead of using the CPU to zero and copy pages, use a Data Mover
2314 channel. These DMA channels are otherwise unused by the standard
2315 SiByte Linux port. Seems to give a small performance benefit.
2317 config CPU_HAS_PREFETCH
2320 config CPU_GENERIC_DUMP_TLB
2322 default y if !(CPU_R3000 || CPU_TX39XX)
2324 config MIPS_FP_SUPPORT
2325 bool "Floating Point support" if EXPERT
2328 Select y to include support for floating point in the kernel
2329 including initialization of FPU hardware, FP context save & restore
2330 and emulation of an FPU where necessary. Without this support any
2331 userland program attempting to use floating point instructions will
2334 If you know that your userland will not attempt to use floating point
2335 instructions then you can say n here to shrink the kernel a little.
2339 config CPU_R2300_FPU
2341 depends on MIPS_FP_SUPPORT
2342 default y if CPU_R3000 || CPU_TX39XX
2349 depends on MIPS_FP_SUPPORT
2350 default y if !CPU_R2300_FPU
2352 config CPU_R4K_CACHE_TLB
2354 default y if !(CPU_R3K_TLB || CPU_SB1 || CPU_CAVIUM_OCTEON)
2357 bool "MIPS MT SMP support (1 TC on each available VPE)"
2359 depends on SYS_SUPPORTS_MULTITHREADING && !CPU_MIPSR6 && !CPU_MICROMIPS
2360 select CPU_MIPSR2_IRQ_VI
2361 select CPU_MIPSR2_IRQ_EI
2366 select SYS_SUPPORTS_SMP
2367 select SYS_SUPPORTS_SCHED_SMT
2368 select MIPS_PERF_SHARED_TC_COUNTERS
2370 This is a kernel model which is known as SMVP. This is supported
2371 on cores with the MT ASE and uses the available VPEs to implement
2372 virtual processors which supports SMP. This is equivalent to the
2373 Intel Hyperthreading feature. For further information go to
2374 <http://www.imgtec.com/mips/mips-multithreading.asp>.
2380 bool "SMT (multithreading) scheduler support"
2381 depends on SYS_SUPPORTS_SCHED_SMT
2384 SMT scheduler support improves the CPU scheduler's decision making
2385 when dealing with MIPS MT enabled cores at a cost of slightly
2386 increased overhead in some places. If unsure say N here.
2388 config SYS_SUPPORTS_SCHED_SMT
2391 config SYS_SUPPORTS_MULTITHREADING
2394 config MIPS_MT_FPAFF
2395 bool "Dynamic FPU affinity for FP-intensive threads"
2397 depends on MIPS_MT_SMP
2399 config MIPSR2_TO_R6_EMULATOR
2400 bool "MIPS R2-to-R6 emulator"
2401 depends on CPU_MIPSR6
2402 depends on MIPS_FP_SUPPORT
2405 Choose this option if you want to run non-R6 MIPS userland code.
2406 Even if you say 'Y' here, the emulator will still be disabled by
2407 default. You can enable it using the 'mipsr2emu' kernel option.
2408 The only reason this is a build-time option is to save ~14K from the
2411 config SYS_SUPPORTS_VPE_LOADER
2413 depends on SYS_SUPPORTS_MULTITHREADING
2415 Indicates that the platform supports the VPE loader, and provides
2418 config MIPS_VPE_LOADER
2419 bool "VPE loader support."
2420 depends on SYS_SUPPORTS_VPE_LOADER && MODULES
2421 select CPU_MIPSR2_IRQ_VI
2422 select CPU_MIPSR2_IRQ_EI
2425 Includes a loader for loading an elf relocatable object
2426 onto another VPE and running it.
2428 config MIPS_VPE_LOADER_CMP
2431 depends on MIPS_VPE_LOADER && MIPS_CMP
2433 config MIPS_VPE_LOADER_MT
2436 depends on MIPS_VPE_LOADER && !MIPS_CMP
2438 config MIPS_VPE_LOADER_TOM
2439 bool "Load VPE program into memory hidden from linux"
2440 depends on MIPS_VPE_LOADER
2443 The loader can use memory that is present but has been hidden from
2444 Linux using the kernel command line option "mem=xxMB". It's up to
2445 you to ensure the amount you put in the option and the space your
2446 program requires is less or equal to the amount physically present.
2448 config MIPS_VPE_APSP_API
2449 bool "Enable support for AP/SP API (RTLX)"
2450 depends on MIPS_VPE_LOADER
2452 config MIPS_VPE_APSP_API_CMP
2455 depends on MIPS_VPE_APSP_API && MIPS_CMP
2457 config MIPS_VPE_APSP_API_MT
2460 depends on MIPS_VPE_APSP_API && !MIPS_CMP
2463 bool "MIPS CMP framework support (DEPRECATED)"
2464 depends on SYS_SUPPORTS_MIPS_CMP && !CPU_MIPSR6
2467 select SYS_SUPPORTS_SMP
2468 select WEAK_ORDERING
2471 Select this if you are using a bootloader which implements the "CMP
2472 framework" protocol (ie. YAMON) and want your kernel to make use of
2473 its ability to start secondary CPUs.
2475 Unless you have a specific need, you should use CONFIG_MIPS_CPS
2479 bool "MIPS Coherent Processing System support"
2480 depends on SYS_SUPPORTS_MIPS_CPS
2482 select MIPS_CPS_PM if HOTPLUG_CPU
2484 select SYNC_R4K if (CEVT_R4K || CSRC_R4K)
2485 select SYS_SUPPORTS_HOTPLUG_CPU
2486 select SYS_SUPPORTS_SCHED_SMT if CPU_MIPSR6
2487 select SYS_SUPPORTS_SMP
2488 select WEAK_ORDERING
2490 Select this if you wish to run an SMP kernel across multiple cores
2491 within a MIPS Coherent Processing System. When this option is
2492 enabled the kernel will probe for other cores and boot them with
2493 no external assistance. It is safe to enable this when hardware
2494 support is unavailable.
2507 config SB1_PASS_2_WORKAROUNDS
2509 depends on CPU_SB1 && (CPU_SB1_PASS_2_2 || CPU_SB1_PASS_2)
2512 config SB1_PASS_2_1_WORKAROUNDS
2514 depends on CPU_SB1 && CPU_SB1_PASS_2
2518 prompt "SmartMIPS or microMIPS ASE support"
2520 config CPU_NEEDS_NO_SMARTMIPS_OR_MICROMIPS
2523 Select this if you want neither microMIPS nor SmartMIPS support
2525 config CPU_HAS_SMARTMIPS
2526 depends on SYS_SUPPORTS_SMARTMIPS
2529 SmartMIPS is a extension of the MIPS32 architecture aimed at
2530 increased security at both hardware and software level for
2531 smartcards. Enabling this option will allow proper use of the
2532 SmartMIPS instructions by Linux applications. However a kernel with
2533 this option will not work on a MIPS core without SmartMIPS core. If
2534 you don't know you probably don't have SmartMIPS and should say N
2537 config CPU_MICROMIPS
2538 depends on 32BIT && SYS_SUPPORTS_MICROMIPS && !CPU_MIPSR6
2541 When this option is enabled the kernel will be built using the
2547 bool "Support for the MIPS SIMD Architecture"
2548 depends on CPU_SUPPORTS_MSA
2549 depends on MIPS_FP_SUPPORT
2550 depends on 64BIT || MIPS_O32_FP64_SUPPORT
2552 MIPS SIMD Architecture (MSA) introduces 128 bit wide vector registers
2553 and a set of SIMD instructions to operate on them. When this option
2554 is enabled the kernel will support allocating & switching MSA
2555 vector register contexts. If you know that your kernel will only be
2556 running on CPUs which do not support MSA or that your userland will
2557 not be making use of it then you may wish to say N here to reduce
2558 the size & complexity of your kernel.
2569 depends on !CPU_DIEI_BROKEN
2572 config CPU_DIEI_BROKEN
2578 config CPU_NO_LOAD_STORE_LR
2581 CPU lacks support for unaligned load and store instructions:
2582 LWL, LWR, SWL, SWR (Load/store word left/right).
2583 LDL, LDR, SDL, SDR (Load/store doubleword left/right, for 64bit
2587 # Vectored interrupt mode is an R2 feature
2589 config CPU_MIPSR2_IRQ_VI
2593 # Extended interrupt mode is an R2 feature
2595 config CPU_MIPSR2_IRQ_EI
2600 depends on !CPU_R3000
2606 config CPU_DADDI_WORKAROUNDS
2609 config CPU_R4000_WORKAROUNDS
2611 select CPU_R4400_WORKAROUNDS
2613 config CPU_R4400_WORKAROUNDS
2616 config CPU_R4X00_BUGS64
2618 default y if SYS_HAS_CPU_R4X00 && 64BIT && (TARGET_ISA_REV < 1)
2620 config MIPS_ASID_SHIFT
2622 default 6 if CPU_R3000 || CPU_TX39XX
2625 config MIPS_ASID_BITS
2627 default 0 if MIPS_ASID_BITS_VARIABLE
2628 default 6 if CPU_R3000 || CPU_TX39XX
2631 config MIPS_ASID_BITS_VARIABLE
2634 config MIPS_CRC_SUPPORT
2637 # R4600 erratum. Due to the lack of errata information the exact
2638 # technical details aren't known. I've experimentally found that disabling
2639 # interrupts during indexed I-cache flushes seems to be sufficient to deal
2641 config WAR_R4600_V1_INDEX_ICACHEOP
2644 # Pleasures of the R4600 V1.x. Cite from the IDT R4600 V1.7 errata:
2646 # 18. The CACHE instructions Hit_Writeback_Invalidate_D, Hit_Writeback_D,
2647 # Hit_Invalidate_D and Create_Dirty_Excl_D should only be
2648 # executed if there is no other dcache activity. If the dcache is
2649 # accessed for another instruction immediately preceding when these
2650 # cache instructions are executing, it is possible that the dcache
2651 # tag match outputs used by these cache instructions will be
2652 # incorrect. These cache instructions should be preceded by at least
2653 # four instructions that are not any kind of load or store
2656 # This is not allowed: lw
2660 # cache Hit_Writeback_Invalidate_D
2662 # This is allowed: lw
2667 # cache Hit_Writeback_Invalidate_D
2668 config WAR_R4600_V1_HIT_CACHEOP
2671 # Writeback and invalidate the primary cache dcache before DMA.
2673 # R4600 v2.0 bug: "The CACHE instructions Hit_Writeback_Inv_D,
2674 # Hit_Writeback_D, Hit_Invalidate_D and Create_Dirty_Exclusive_D will only
2675 # operate correctly if the internal data cache refill buffer is empty. These
2676 # CACHE instructions should be separated from any potential data cache miss
2677 # by a load instruction to an uncached address to empty the response buffer."
2678 # (Revision 2.0 device errata from IDT available on https://www.idt.com/
2680 config WAR_R4600_V2_HIT_CACHEOP
2683 # From TX49/H2 manual: "If the instruction (i.e. CACHE) is issued for
2684 # the line which this instruction itself exists, the following
2685 # operation is not guaranteed."
2687 # Workaround: do two phase flushing for Index_Invalidate_I
2688 config WAR_TX49XX_ICACHE_INDEX_INV
2691 # The RM7000 processors and the E9000 cores have a bug (though PMC-Sierra
2692 # opposes it being called that) where invalid instructions in the same
2693 # I-cache line worth of instructions being fetched may case spurious
2695 config WAR_ICACHE_REFILLS
2698 # On the R10000 up to version 2.6 (not sure about 2.7) there is a bug that
2699 # may cause ll / sc and lld / scd sequences to execute non-atomically.
2700 config WAR_R10000_LLSC
2703 # 34K core erratum: "Problems Executing the TLBR Instruction"
2704 config WAR_MIPS34K_MISSED_ITLB
2708 # - Highmem only makes sense for the 32-bit kernel.
2709 # - The current highmem code will only work properly on physically indexed
2710 # caches such as R3000, SB1, R7000 or those that look like they're virtually
2711 # indexed such as R4000/R4400 SC and MC versions or R10000. So for the
2712 # moment we protect the user and offer the highmem option only on machines
2713 # where it's known to be safe. This will not offer highmem on a few systems
2714 # such as MIPS32 and MIPS64 CPUs which may have virtual and physically
2715 # indexed CPUs but we're playing safe.
2716 # - We use SYS_SUPPORTS_HIGHMEM to offer highmem only for systems where we
2717 # know they might have memory configurations that could make use of highmem
2721 bool "High Memory Support"
2722 depends on 32BIT && CPU_SUPPORTS_HIGHMEM && SYS_SUPPORTS_HIGHMEM && !CPU_MIPS32_3_5_EVA
2724 config CPU_SUPPORTS_HIGHMEM
2727 config SYS_SUPPORTS_HIGHMEM
2730 config SYS_SUPPORTS_SMARTMIPS
2733 config SYS_SUPPORTS_MICROMIPS
2736 config SYS_SUPPORTS_MIPS16
2739 This option must be set if a kernel might be executed on a MIPS16-
2740 enabled CPU even if MIPS16 is not actually being used. In other
2741 words, it makes the kernel MIPS16-tolerant.
2743 config CPU_SUPPORTS_MSA
2746 config ARCH_FLATMEM_ENABLE
2748 depends on !NUMA && !CPU_LOONGSON2EF
2750 config ARCH_SPARSEMEM_ENABLE
2752 select SPARSEMEM_STATIC if !SGI_IP27
2756 depends on SYS_SUPPORTS_NUMA
2758 Say Y to compile the kernel to support NUMA (Non-Uniform Memory
2759 Access). This option improves performance on systems with more
2760 than two nodes; on two node systems it is generally better to
2761 leave it disabled; on single node systems leave this option
2764 config SYS_SUPPORTS_NUMA
2767 config HAVE_SETUP_PER_CPU_AREA
2771 config NEED_PER_CPU_EMBED_FIRST_CHUNK
2776 bool "Relocatable kernel"
2777 depends on SYS_SUPPORTS_RELOCATABLE
2778 depends on CPU_MIPS32_R2 || CPU_MIPS64_R2 || \
2779 CPU_MIPS32_R5 || CPU_MIPS64_R5 || \
2780 CPU_MIPS32_R6 || CPU_MIPS64_R6 || \
2781 CPU_P5600 || CAVIUM_OCTEON_SOC
2783 This builds a kernel image that retains relocation information
2784 so it can be loaded someplace besides the default 1MB.
2785 The relocations make the kernel binary about 15% larger,
2786 but are discarded at runtime
2788 config RELOCATION_TABLE_SIZE
2789 hex "Relocation table size"
2790 depends on RELOCATABLE
2791 range 0x0 0x01000000
2792 default "0x00100000"
2794 A table of relocation data will be appended to the kernel binary
2795 and parsed at boot to fix up the relocated kernel.
2797 This option allows the amount of space reserved for the table to be
2798 adjusted, although the default of 1Mb should be ok in most cases.
2800 The build will fail and a valid size suggested if this is too small.
2802 If unsure, leave at the default value.
2804 config RANDOMIZE_BASE
2805 bool "Randomize the address of the kernel image"
2806 depends on RELOCATABLE
2808 Randomizes the physical and virtual address at which the
2809 kernel image is loaded, as a security feature that
2810 deters exploit attempts relying on knowledge of the location
2811 of kernel internals.
2813 Entropy is generated using any coprocessor 0 registers available.
2815 The kernel will be offset by up to RANDOMIZE_BASE_MAX_OFFSET.
2819 config RANDOMIZE_BASE_MAX_OFFSET
2820 hex "Maximum kASLR offset" if EXPERT
2821 depends on RANDOMIZE_BASE
2822 range 0x0 0x40000000 if EVA || 64BIT
2823 range 0x0 0x08000000
2824 default "0x01000000"
2826 When kASLR is active, this provides the maximum offset that will
2827 be applied to the kernel image. It should be set according to the
2828 amount of physical RAM available in the target system minus
2829 PHYSICAL_START and must be a power of 2.
2831 This is limited by the size of KSEG0, 256Mb on 32-bit or 1Gb with
2832 EVA or 64-bit. The default is 16Mb.
2837 depends on NEED_MULTIPLE_NODES
2839 config HW_PERF_EVENTS
2840 bool "Enable hardware performance counter support for perf events"
2841 depends on PERF_EVENTS && !OPROFILE && (CPU_MIPS32 || CPU_MIPS64 || CPU_R10000 || CPU_SB1 || CPU_CAVIUM_OCTEON || CPU_XLP || CPU_LOONGSON64)
2844 Enable hardware performance counter support for perf events. If
2845 disabled, perf events will use software events only.
2848 bool "Enable DMI scanning"
2849 depends on MACH_LOONGSON64
2850 select DMI_SCAN_MACHINE_NON_EFI_FALLBACK
2853 Enabled scanning of DMI to identify machine quirks. Say Y
2854 here unless you have verified that your setup is not
2855 affected by entries in the DMI blacklist. Required by PNP
2859 bool "Multi-Processing support"
2860 depends on SYS_SUPPORTS_SMP
2862 This enables support for systems with more than one CPU. If you have
2863 a system with only one CPU, say N. If you have a system with more
2864 than one CPU, say Y.
2866 If you say N here, the kernel will run on uni- and multiprocessor
2867 machines, but will use only one CPU of a multiprocessor machine. If
2868 you say Y here, the kernel will run on many, but not all,
2869 uniprocessor machines. On a uniprocessor machine, the kernel
2870 will run faster if you say N here.
2872 People using multiprocessor machines who say Y here should also say
2873 Y to "Enhanced Real Time Clock Support", below.
2875 See also the SMP-HOWTO available at
2876 <https://www.tldp.org/docs.html#howto>.
2878 If you don't know what to do here, say N.
2881 bool "Support for hot-pluggable CPUs"
2882 depends on SMP && SYS_SUPPORTS_HOTPLUG_CPU
2884 Say Y here to allow turning CPUs off and on. CPUs can be
2885 controlled through /sys/devices/system/cpu.
2886 (Note: power management support will enable this option
2887 automatically on SMP systems. )
2888 Say N if you want to disable CPU hotplug.
2893 config SYS_SUPPORTS_MIPS_CMP
2896 config SYS_SUPPORTS_MIPS_CPS
2899 config SYS_SUPPORTS_SMP
2902 config NR_CPUS_DEFAULT_4
2905 config NR_CPUS_DEFAULT_8
2908 config NR_CPUS_DEFAULT_16
2911 config NR_CPUS_DEFAULT_32
2914 config NR_CPUS_DEFAULT_64
2918 int "Maximum number of CPUs (2-256)"
2921 default "4" if NR_CPUS_DEFAULT_4
2922 default "8" if NR_CPUS_DEFAULT_8
2923 default "16" if NR_CPUS_DEFAULT_16
2924 default "32" if NR_CPUS_DEFAULT_32
2925 default "64" if NR_CPUS_DEFAULT_64
2927 This allows you to specify the maximum number of CPUs which this
2928 kernel will support. The maximum supported value is 32 for 32-bit
2929 kernel and 64 for 64-bit kernels; the minimum value which makes
2930 sense is 1 for Qemu (useful only for kernel debugging purposes)
2931 and 2 for all others.
2933 This is purely to save memory - each supported CPU adds
2934 approximately eight kilobytes to the kernel image. For best
2935 performance should round up your number of processors to the next
2938 config MIPS_PERF_SHARED_TC_COUNTERS
2941 config MIPS_NR_CPU_NR_MAP_1024
2944 config MIPS_NR_CPU_NR_MAP
2947 default 1024 if MIPS_NR_CPU_NR_MAP_1024
2948 default NR_CPUS if !MIPS_NR_CPU_NR_MAP_1024
2951 # Timer Interrupt Frequency Configuration
2955 prompt "Timer frequency"
2958 Allows the configuration of the timer frequency.
2961 bool "24 HZ" if SYS_SUPPORTS_24HZ || SYS_SUPPORTS_ARBIT_HZ
2964 bool "48 HZ" if SYS_SUPPORTS_48HZ || SYS_SUPPORTS_ARBIT_HZ
2967 bool "100 HZ" if SYS_SUPPORTS_100HZ || SYS_SUPPORTS_ARBIT_HZ
2970 bool "128 HZ" if SYS_SUPPORTS_128HZ || SYS_SUPPORTS_ARBIT_HZ
2973 bool "250 HZ" if SYS_SUPPORTS_250HZ || SYS_SUPPORTS_ARBIT_HZ
2976 bool "256 HZ" if SYS_SUPPORTS_256HZ || SYS_SUPPORTS_ARBIT_HZ
2979 bool "1000 HZ" if SYS_SUPPORTS_1000HZ || SYS_SUPPORTS_ARBIT_HZ
2982 bool "1024 HZ" if SYS_SUPPORTS_1024HZ || SYS_SUPPORTS_ARBIT_HZ
2986 config SYS_SUPPORTS_24HZ
2989 config SYS_SUPPORTS_48HZ
2992 config SYS_SUPPORTS_100HZ
2995 config SYS_SUPPORTS_128HZ
2998 config SYS_SUPPORTS_250HZ
3001 config SYS_SUPPORTS_256HZ
3004 config SYS_SUPPORTS_1000HZ
3007 config SYS_SUPPORTS_1024HZ
3010 config SYS_SUPPORTS_ARBIT_HZ
3012 default y if !SYS_SUPPORTS_24HZ && \
3013 !SYS_SUPPORTS_48HZ && \
3014 !SYS_SUPPORTS_100HZ && \
3015 !SYS_SUPPORTS_128HZ && \
3016 !SYS_SUPPORTS_250HZ && \
3017 !SYS_SUPPORTS_256HZ && \
3018 !SYS_SUPPORTS_1000HZ && \
3019 !SYS_SUPPORTS_1024HZ
3025 default 100 if HZ_100
3026 default 128 if HZ_128
3027 default 250 if HZ_250
3028 default 256 if HZ_256
3029 default 1000 if HZ_1000
3030 default 1024 if HZ_1024
3033 def_bool HIGH_RES_TIMERS
3036 bool "Kexec system call"
3039 kexec is a system call that implements the ability to shutdown your
3040 current kernel, and to start another kernel. It is like a reboot
3041 but it is independent of the system firmware. And like a reboot
3042 you can start any kernel with it, not just Linux.
3044 The name comes from the similarity to the exec system call.
3046 It is an ongoing process to be certain the hardware in a machine
3047 is properly shutdown, so do not be surprised if this code does not
3048 initially work for you. As of this writing the exact hardware
3049 interface is strongly in flux, so no good recommendation can be
3053 bool "Kernel crash dumps"
3055 Generate crash dump after being started by kexec.
3056 This should be normally only set in special crash dump kernels
3057 which are loaded in the main kernel with kexec-tools into
3058 a specially reserved region and then later executed after
3059 a crash by kdump/kexec. The crash dump kernel must be compiled
3060 to a memory address not used by the main kernel or firmware using
3063 config PHYSICAL_START
3064 hex "Physical address where the kernel is loaded"
3065 default "0xffffffff84000000"
3066 depends on CRASH_DUMP
3068 This gives the CKSEG0 or KSEG0 address where the kernel is loaded.
3069 If you plan to use kernel for capturing the crash dump change
3070 this value to start of the reserved region (the "X" value as
3071 specified in the "crashkernel=YM@XM" command line boot parameter
3072 passed to the panic-ed kernel).
3074 config MIPS_O32_FP64_SUPPORT
3075 bool "Support for O32 binaries using 64-bit FP" if !CPU_MIPSR6
3076 depends on 32BIT || MIPS32_O32
3078 When this is enabled, the kernel will support use of 64-bit floating
3079 point registers with binaries using the O32 ABI along with the
3080 EF_MIPS_FP64 ELF header flag (typically built with -mfp64). On
3081 32-bit MIPS systems this support is at the cost of increasing the
3082 size and complexity of the compiled FPU emulator. Thus if you are
3083 running a MIPS32 system and know that none of your userland binaries
3084 will require 64-bit floating point, you may wish to reduce the size
3085 of your kernel & potentially improve FP emulation performance by
3088 Although binutils currently supports use of this flag the details
3089 concerning its effect upon the O32 ABI in userland are still being
3090 worked on. In order to avoid userland becoming dependent upon current
3091 behaviour before the details have been finalised, this option should
3092 be considered experimental and only enabled by those working upon
3100 select OF_EARLY_FLATTREE
3110 prompt "Kernel appended dtb support" if USE_OF
3111 default MIPS_NO_APPENDED_DTB
3113 config MIPS_NO_APPENDED_DTB
3116 Do not enable appended dtb support.
3118 config MIPS_ELF_APPENDED_DTB
3121 With this option, the boot code will look for a device tree binary
3122 DTB) included in the vmlinux ELF section .appended_dtb. By default
3123 it is empty and the DTB can be appended using binutils command
3126 objcopy --update-section .appended_dtb=<filename>.dtb vmlinux
3128 This is meant as a backward compatibility convenience for those
3129 systems with a bootloader that can't be upgraded to accommodate
3130 the documented boot protocol using a device tree.
3132 config MIPS_RAW_APPENDED_DTB
3133 bool "vmlinux.bin or vmlinuz.bin"
3135 With this option, the boot code will look for a device tree binary
3136 DTB) appended to raw vmlinux.bin or vmlinuz.bin.
3137 (e.g. cat vmlinux.bin <filename>.dtb > vmlinux_w_dtb).
3139 This is meant as a backward compatibility convenience for those
3140 systems with a bootloader that can't be upgraded to accommodate
3141 the documented boot protocol using a device tree.
3143 Beware that there is very little in terms of protection against
3144 this option being confused by leftover garbage in memory that might
3145 look like a DTB header after a reboot if no actual DTB is appended
3146 to vmlinux.bin. Do not leave this option active in a production kernel
3147 if you don't intend to always append a DTB.
3151 prompt "Kernel command line type" if !CMDLINE_OVERRIDE
3152 default MIPS_CMDLINE_FROM_DTB if USE_OF && !ATH79 && !MACH_INGENIC && \
3153 !MACH_LOONGSON64 && !MIPS_MALTA && \
3155 default MIPS_CMDLINE_FROM_BOOTLOADER
3157 config MIPS_CMDLINE_FROM_DTB
3159 bool "Dtb kernel arguments if available"
3161 config MIPS_CMDLINE_DTB_EXTEND
3163 bool "Extend dtb kernel arguments with bootloader arguments"
3165 config MIPS_CMDLINE_FROM_BOOTLOADER
3166 bool "Bootloader kernel arguments if available"
3168 config MIPS_CMDLINE_BUILTIN_EXTEND
3169 depends on CMDLINE_BOOL
3170 bool "Extend builtin kernel arguments with bootloader arguments"
3175 config LOCKDEP_SUPPORT
3179 config STACKTRACE_SUPPORT
3183 config PGTABLE_LEVELS
3185 default 4 if PAGE_SIZE_4KB && MIPS_VA_BITS_48
3186 default 3 if 64BIT && !PAGE_SIZE_64KB
3189 config MIPS_AUTO_PFN_OFFSET
3192 menu "Bus options (PCI, PCMCIA, EISA, ISA, TC)"
3194 config PCI_DRIVERS_GENERIC
3195 select PCI_DOMAINS_GENERIC if PCI
3198 config PCI_DRIVERS_LEGACY
3199 def_bool !PCI_DRIVERS_GENERIC
3200 select NO_GENERIC_PCI_IOPORT_MAP
3201 select PCI_DOMAINS if PCI
3204 # ISA support is now enabled via select. Too many systems still have the one
3205 # or other ISA chip on the board that users don't know about so don't expect
3206 # users to choose the right thing ...
3212 bool "TURBOchannel support"
3213 depends on MACH_DECSTATION
3215 TURBOchannel is a DEC (now Compaq (now HP)) bus for Alpha and MIPS
3216 processors. TURBOchannel programming specifications are available
3218 <ftp://ftp.hp.com/pub/alphaserver/archive/triadd/>
3220 <http://www.computer-refuge.org/classiccmp/ftp.digital.com/pub/DEC/TriAdd/>
3221 Linux driver support status is documented at:
3222 <http://www.linux-mips.org/wiki/DECstation>
3228 config ARCH_MMAP_RND_BITS_MIN
3232 config ARCH_MMAP_RND_BITS_MAX
3236 config ARCH_MMAP_RND_COMPAT_BITS_MIN
3239 config ARCH_MMAP_RND_COMPAT_BITS_MAX
3246 select MIPS_EXTERNAL_TIMER
3259 config MIPS32_COMPAT
3265 config SYSVIPC_COMPAT
3269 bool "Kernel support for o32 binaries"
3271 select ARCH_WANT_OLD_COMPAT_IPC
3273 select MIPS32_COMPAT
3274 select SYSVIPC_COMPAT if SYSVIPC
3276 Select this option if you want to run o32 binaries. These are pure
3277 32-bit binaries as used by the 32-bit Linux/MIPS port. Most of
3278 existing binaries are in this format.
3283 bool "Kernel support for n32 binaries"
3285 select ARCH_WANT_COMPAT_IPC_PARSE_VERSION
3287 select MIPS32_COMPAT
3288 select SYSVIPC_COMPAT if SYSVIPC
3290 Select this option if you want to run n32 binaries. These are
3291 64-bit binaries using 32-bit quantities for addressing and certain
3292 data that would normally be 64-bit. They are used in special
3299 default y if MIPS32_O32 || MIPS32_N32
3302 menu "Power management options"
3304 config ARCH_HIBERNATION_POSSIBLE
3306 depends on SYS_SUPPORTS_HOTPLUG_CPU || !SMP
3308 config ARCH_SUSPEND_POSSIBLE
3310 depends on SYS_SUPPORTS_HOTPLUG_CPU || !SMP
3312 source "kernel/power/Kconfig"
3316 config MIPS_EXTERNAL_TIMER
3319 menu "CPU Power Management"
3321 if CPU_SUPPORTS_CPUFREQ && MIPS_EXTERNAL_TIMER
3322 source "drivers/cpufreq/Kconfig"
3325 source "drivers/cpuidle/Kconfig"
3329 source "drivers/firmware/Kconfig"
3331 source "arch/mips/kvm/Kconfig"
3333 source "arch/mips/vdso/Kconfig"