2 * Copyright 2017 Advanced Micro Devices, Inc.
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
24 #include <linux/delay.h>
26 #include <linux/module.h>
27 #include <linux/slab.h>
30 #include "amd_powerplay.h"
31 #include "vega12_smumgr.h"
32 #include "hardwaremanager.h"
33 #include "ppatomfwctrl.h"
34 #include "atomfirmware.h"
35 #include "cgs_common.h"
36 #include "vega12_inc.h"
37 #include "pppcielanes.h"
38 #include "vega12_hwmgr.h"
39 #include "vega12_processpptables.h"
40 #include "vega12_pptable.h"
41 #include "vega12_thermal.h"
42 #include "vega12_ppsmc.h"
44 #include "amd_pcie_helpers.h"
45 #include "ppinterrupt.h"
46 #include "pp_overdriver.h"
47 #include "pp_thermal.h"
50 static int vega12_force_clock_level(struct pp_hwmgr *hwmgr,
51 enum pp_clock_type type, uint32_t mask);
52 static int vega12_get_clock_ranges(struct pp_hwmgr *hwmgr,
57 static void vega12_set_default_registry_data(struct pp_hwmgr *hwmgr)
59 struct vega12_hwmgr *data =
60 (struct vega12_hwmgr *)(hwmgr->backend);
62 data->gfxclk_average_alpha = PPVEGA12_VEGA12GFXCLKAVERAGEALPHA_DFLT;
63 data->socclk_average_alpha = PPVEGA12_VEGA12SOCCLKAVERAGEALPHA_DFLT;
64 data->uclk_average_alpha = PPVEGA12_VEGA12UCLKCLKAVERAGEALPHA_DFLT;
65 data->gfx_activity_average_alpha = PPVEGA12_VEGA12GFXACTIVITYAVERAGEALPHA_DFLT;
66 data->lowest_uclk_reserved_for_ulv = PPVEGA12_VEGA12LOWESTUCLKRESERVEDFORULV_DFLT;
68 data->display_voltage_mode = PPVEGA12_VEGA12DISPLAYVOLTAGEMODE_DFLT;
69 data->dcef_clk_quad_eqn_a = PPREGKEY_VEGA12QUADRATICEQUATION_DFLT;
70 data->dcef_clk_quad_eqn_b = PPREGKEY_VEGA12QUADRATICEQUATION_DFLT;
71 data->dcef_clk_quad_eqn_c = PPREGKEY_VEGA12QUADRATICEQUATION_DFLT;
72 data->disp_clk_quad_eqn_a = PPREGKEY_VEGA12QUADRATICEQUATION_DFLT;
73 data->disp_clk_quad_eqn_b = PPREGKEY_VEGA12QUADRATICEQUATION_DFLT;
74 data->disp_clk_quad_eqn_c = PPREGKEY_VEGA12QUADRATICEQUATION_DFLT;
75 data->pixel_clk_quad_eqn_a = PPREGKEY_VEGA12QUADRATICEQUATION_DFLT;
76 data->pixel_clk_quad_eqn_b = PPREGKEY_VEGA12QUADRATICEQUATION_DFLT;
77 data->pixel_clk_quad_eqn_c = PPREGKEY_VEGA12QUADRATICEQUATION_DFLT;
78 data->phy_clk_quad_eqn_a = PPREGKEY_VEGA12QUADRATICEQUATION_DFLT;
79 data->phy_clk_quad_eqn_b = PPREGKEY_VEGA12QUADRATICEQUATION_DFLT;
80 data->phy_clk_quad_eqn_c = PPREGKEY_VEGA12QUADRATICEQUATION_DFLT;
82 data->registry_data.disallowed_features = 0x0;
83 data->registry_data.od_state_in_dc_support = 0;
84 data->registry_data.thermal_support = 1;
85 data->registry_data.skip_baco_hardware = 0;
87 data->registry_data.log_avfs_param = 0;
88 data->registry_data.sclk_throttle_low_notification = 1;
89 data->registry_data.force_dpm_high = 0;
90 data->registry_data.stable_pstate_sclk_dpm_percentage = 75;
92 data->registry_data.didt_support = 0;
93 if (data->registry_data.didt_support) {
94 data->registry_data.didt_mode = 6;
95 data->registry_data.sq_ramping_support = 1;
96 data->registry_data.db_ramping_support = 0;
97 data->registry_data.td_ramping_support = 0;
98 data->registry_data.tcp_ramping_support = 0;
99 data->registry_data.dbr_ramping_support = 0;
100 data->registry_data.edc_didt_support = 1;
101 data->registry_data.gc_didt_support = 0;
102 data->registry_data.psm_didt_support = 0;
105 data->registry_data.pcie_lane_override = 0xff;
106 data->registry_data.pcie_speed_override = 0xff;
107 data->registry_data.pcie_clock_override = 0xffffffff;
108 data->registry_data.regulator_hot_gpio_support = 1;
109 data->registry_data.ac_dc_switch_gpio_support = 0;
110 data->registry_data.quick_transition_support = 0;
111 data->registry_data.zrpm_start_temp = 0xffff;
112 data->registry_data.zrpm_stop_temp = 0xffff;
113 data->registry_data.odn_feature_enable = 1;
114 data->registry_data.disable_water_mark = 0;
115 data->registry_data.disable_pp_tuning = 0;
116 data->registry_data.disable_xlpp_tuning = 0;
117 data->registry_data.disable_workload_policy = 0;
118 data->registry_data.perf_ui_tuning_profile_turbo = 0x19190F0F;
119 data->registry_data.perf_ui_tuning_profile_powerSave = 0x19191919;
120 data->registry_data.perf_ui_tuning_profile_xl = 0x00000F0A;
121 data->registry_data.force_workload_policy_mask = 0;
122 data->registry_data.disable_3d_fs_detection = 0;
123 data->registry_data.fps_support = 1;
124 data->registry_data.disable_auto_wattman = 1;
125 data->registry_data.auto_wattman_debug = 0;
126 data->registry_data.auto_wattman_sample_period = 100;
127 data->registry_data.auto_wattman_threshold = 50;
130 static int vega12_set_features_platform_caps(struct pp_hwmgr *hwmgr)
132 struct vega12_hwmgr *data =
133 (struct vega12_hwmgr *)(hwmgr->backend);
134 struct amdgpu_device *adev = hwmgr->adev;
136 if (data->vddci_control == VEGA12_VOLTAGE_CONTROL_NONE)
137 phm_cap_unset(hwmgr->platform_descriptor.platformCaps,
138 PHM_PlatformCaps_ControlVDDCI);
140 phm_cap_set(hwmgr->platform_descriptor.platformCaps,
141 PHM_PlatformCaps_TablelessHardwareInterface);
143 phm_cap_set(hwmgr->platform_descriptor.platformCaps,
144 PHM_PlatformCaps_EnableSMU7ThermalManagement);
146 if (adev->pg_flags & AMD_PG_SUPPORT_UVD) {
147 phm_cap_set(hwmgr->platform_descriptor.platformCaps,
148 PHM_PlatformCaps_UVDPowerGating);
149 phm_cap_set(hwmgr->platform_descriptor.platformCaps,
150 PHM_PlatformCaps_UVDDynamicPowerGating);
153 if (adev->pg_flags & AMD_PG_SUPPORT_VCE)
154 phm_cap_set(hwmgr->platform_descriptor.platformCaps,
155 PHM_PlatformCaps_VCEPowerGating);
157 phm_cap_set(hwmgr->platform_descriptor.platformCaps,
158 PHM_PlatformCaps_UnTabledHardwareInterface);
160 if (data->registry_data.odn_feature_enable)
161 phm_cap_set(hwmgr->platform_descriptor.platformCaps,
162 PHM_PlatformCaps_ODNinACSupport);
164 phm_cap_set(hwmgr->platform_descriptor.platformCaps,
165 PHM_PlatformCaps_OD6inACSupport);
166 phm_cap_set(hwmgr->platform_descriptor.platformCaps,
167 PHM_PlatformCaps_OD6PlusinACSupport);
170 phm_cap_set(hwmgr->platform_descriptor.platformCaps,
171 PHM_PlatformCaps_ActivityReporting);
172 phm_cap_set(hwmgr->platform_descriptor.platformCaps,
173 PHM_PlatformCaps_FanSpeedInTableIsRPM);
175 if (data->registry_data.od_state_in_dc_support) {
176 if (data->registry_data.odn_feature_enable)
177 phm_cap_set(hwmgr->platform_descriptor.platformCaps,
178 PHM_PlatformCaps_ODNinDCSupport);
180 phm_cap_set(hwmgr->platform_descriptor.platformCaps,
181 PHM_PlatformCaps_OD6inDCSupport);
182 phm_cap_set(hwmgr->platform_descriptor.platformCaps,
183 PHM_PlatformCaps_OD6PlusinDCSupport);
187 if (data->registry_data.thermal_support
188 && data->registry_data.fuzzy_fan_control_support
189 && hwmgr->thermal_controller.advanceFanControlParameters.usTMax)
190 phm_cap_set(hwmgr->platform_descriptor.platformCaps,
191 PHM_PlatformCaps_ODFuzzyFanControlSupport);
193 phm_cap_set(hwmgr->platform_descriptor.platformCaps,
194 PHM_PlatformCaps_DynamicPowerManagement);
195 phm_cap_set(hwmgr->platform_descriptor.platformCaps,
196 PHM_PlatformCaps_SMC);
197 phm_cap_set(hwmgr->platform_descriptor.platformCaps,
198 PHM_PlatformCaps_ThermalPolicyDelay);
200 if (data->registry_data.force_dpm_high)
201 phm_cap_set(hwmgr->platform_descriptor.platformCaps,
202 PHM_PlatformCaps_ExclusiveModeAlwaysHigh);
204 phm_cap_set(hwmgr->platform_descriptor.platformCaps,
205 PHM_PlatformCaps_DynamicUVDState);
207 if (data->registry_data.sclk_throttle_low_notification)
208 phm_cap_set(hwmgr->platform_descriptor.platformCaps,
209 PHM_PlatformCaps_SclkThrottleLowNotification);
211 /* power tune caps */
212 /* assume disabled */
213 phm_cap_unset(hwmgr->platform_descriptor.platformCaps,
214 PHM_PlatformCaps_PowerContainment);
215 phm_cap_unset(hwmgr->platform_descriptor.platformCaps,
216 PHM_PlatformCaps_DiDtSupport);
217 phm_cap_unset(hwmgr->platform_descriptor.platformCaps,
218 PHM_PlatformCaps_SQRamping);
219 phm_cap_unset(hwmgr->platform_descriptor.platformCaps,
220 PHM_PlatformCaps_DBRamping);
221 phm_cap_unset(hwmgr->platform_descriptor.platformCaps,
222 PHM_PlatformCaps_TDRamping);
223 phm_cap_unset(hwmgr->platform_descriptor.platformCaps,
224 PHM_PlatformCaps_TCPRamping);
225 phm_cap_unset(hwmgr->platform_descriptor.platformCaps,
226 PHM_PlatformCaps_DBRRamping);
227 phm_cap_unset(hwmgr->platform_descriptor.platformCaps,
228 PHM_PlatformCaps_DiDtEDCEnable);
229 phm_cap_unset(hwmgr->platform_descriptor.platformCaps,
230 PHM_PlatformCaps_GCEDC);
231 phm_cap_unset(hwmgr->platform_descriptor.platformCaps,
232 PHM_PlatformCaps_PSM);
234 if (data->registry_data.didt_support) {
235 phm_cap_set(hwmgr->platform_descriptor.platformCaps, PHM_PlatformCaps_DiDtSupport);
236 if (data->registry_data.sq_ramping_support)
237 phm_cap_set(hwmgr->platform_descriptor.platformCaps, PHM_PlatformCaps_SQRamping);
238 if (data->registry_data.db_ramping_support)
239 phm_cap_set(hwmgr->platform_descriptor.platformCaps, PHM_PlatformCaps_DBRamping);
240 if (data->registry_data.td_ramping_support)
241 phm_cap_set(hwmgr->platform_descriptor.platformCaps, PHM_PlatformCaps_TDRamping);
242 if (data->registry_data.tcp_ramping_support)
243 phm_cap_set(hwmgr->platform_descriptor.platformCaps, PHM_PlatformCaps_TCPRamping);
244 if (data->registry_data.dbr_ramping_support)
245 phm_cap_set(hwmgr->platform_descriptor.platformCaps, PHM_PlatformCaps_DBRRamping);
246 if (data->registry_data.edc_didt_support)
247 phm_cap_set(hwmgr->platform_descriptor.platformCaps, PHM_PlatformCaps_DiDtEDCEnable);
248 if (data->registry_data.gc_didt_support)
249 phm_cap_set(hwmgr->platform_descriptor.platformCaps, PHM_PlatformCaps_GCEDC);
250 if (data->registry_data.psm_didt_support)
251 phm_cap_set(hwmgr->platform_descriptor.platformCaps, PHM_PlatformCaps_PSM);
254 phm_cap_set(hwmgr->platform_descriptor.platformCaps,
255 PHM_PlatformCaps_RegulatorHot);
257 if (data->registry_data.ac_dc_switch_gpio_support) {
258 phm_cap_set(hwmgr->platform_descriptor.platformCaps,
259 PHM_PlatformCaps_AutomaticDCTransition);
260 phm_cap_set(hwmgr->platform_descriptor.platformCaps,
261 PHM_PlatformCaps_SMCtoPPLIBAcdcGpioScheme);
264 if (data->registry_data.quick_transition_support) {
265 phm_cap_unset(hwmgr->platform_descriptor.platformCaps,
266 PHM_PlatformCaps_AutomaticDCTransition);
267 phm_cap_unset(hwmgr->platform_descriptor.platformCaps,
268 PHM_PlatformCaps_SMCtoPPLIBAcdcGpioScheme);
269 phm_cap_set(hwmgr->platform_descriptor.platformCaps,
270 PHM_PlatformCaps_Falcon_QuickTransition);
273 if (data->lowest_uclk_reserved_for_ulv != PPVEGA12_VEGA12LOWESTUCLKRESERVEDFORULV_DFLT) {
274 phm_cap_unset(hwmgr->platform_descriptor.platformCaps,
275 PHM_PlatformCaps_LowestUclkReservedForUlv);
276 if (data->lowest_uclk_reserved_for_ulv == 1)
277 phm_cap_set(hwmgr->platform_descriptor.platformCaps,
278 PHM_PlatformCaps_LowestUclkReservedForUlv);
281 if (data->registry_data.custom_fan_support)
282 phm_cap_set(hwmgr->platform_descriptor.platformCaps,
283 PHM_PlatformCaps_CustomFanControlSupport);
288 static void vega12_init_dpm_defaults(struct pp_hwmgr *hwmgr)
290 struct vega12_hwmgr *data = (struct vega12_hwmgr *)(hwmgr->backend);
293 data->smu_features[GNLD_DPM_PREFETCHER].smu_feature_id =
294 FEATURE_DPM_PREFETCHER_BIT;
295 data->smu_features[GNLD_DPM_GFXCLK].smu_feature_id =
296 FEATURE_DPM_GFXCLK_BIT;
297 data->smu_features[GNLD_DPM_UCLK].smu_feature_id =
298 FEATURE_DPM_UCLK_BIT;
299 data->smu_features[GNLD_DPM_SOCCLK].smu_feature_id =
300 FEATURE_DPM_SOCCLK_BIT;
301 data->smu_features[GNLD_DPM_UVD].smu_feature_id =
303 data->smu_features[GNLD_DPM_VCE].smu_feature_id =
305 data->smu_features[GNLD_ULV].smu_feature_id =
307 data->smu_features[GNLD_DPM_MP0CLK].smu_feature_id =
308 FEATURE_DPM_MP0CLK_BIT;
309 data->smu_features[GNLD_DPM_LINK].smu_feature_id =
310 FEATURE_DPM_LINK_BIT;
311 data->smu_features[GNLD_DPM_DCEFCLK].smu_feature_id =
312 FEATURE_DPM_DCEFCLK_BIT;
313 data->smu_features[GNLD_DS_GFXCLK].smu_feature_id =
314 FEATURE_DS_GFXCLK_BIT;
315 data->smu_features[GNLD_DS_SOCCLK].smu_feature_id =
316 FEATURE_DS_SOCCLK_BIT;
317 data->smu_features[GNLD_DS_LCLK].smu_feature_id =
319 data->smu_features[GNLD_PPT].smu_feature_id =
321 data->smu_features[GNLD_TDC].smu_feature_id =
323 data->smu_features[GNLD_THERMAL].smu_feature_id =
325 data->smu_features[GNLD_GFX_PER_CU_CG].smu_feature_id =
326 FEATURE_GFX_PER_CU_CG_BIT;
327 data->smu_features[GNLD_RM].smu_feature_id =
329 data->smu_features[GNLD_DS_DCEFCLK].smu_feature_id =
330 FEATURE_DS_DCEFCLK_BIT;
331 data->smu_features[GNLD_ACDC].smu_feature_id =
333 data->smu_features[GNLD_VR0HOT].smu_feature_id =
335 data->smu_features[GNLD_VR1HOT].smu_feature_id =
337 data->smu_features[GNLD_FW_CTF].smu_feature_id =
339 data->smu_features[GNLD_LED_DISPLAY].smu_feature_id =
340 FEATURE_LED_DISPLAY_BIT;
341 data->smu_features[GNLD_FAN_CONTROL].smu_feature_id =
342 FEATURE_FAN_CONTROL_BIT;
343 data->smu_features[GNLD_DIDT].smu_feature_id = FEATURE_GFX_EDC_BIT;
344 data->smu_features[GNLD_GFXOFF].smu_feature_id = FEATURE_GFXOFF_BIT;
345 data->smu_features[GNLD_CG].smu_feature_id = FEATURE_CG_BIT;
346 data->smu_features[GNLD_ACG].smu_feature_id = FEATURE_ACG_BIT;
348 for (i = 0; i < GNLD_FEATURES_MAX; i++) {
349 data->smu_features[i].smu_feature_bitmap =
350 (uint64_t)(1ULL << data->smu_features[i].smu_feature_id);
351 data->smu_features[i].allowed =
352 ((data->registry_data.disallowed_features >> i) & 1) ?
357 static int vega12_set_private_data_based_on_pptable(struct pp_hwmgr *hwmgr)
362 static int vega12_hwmgr_backend_fini(struct pp_hwmgr *hwmgr)
364 kfree(hwmgr->backend);
365 hwmgr->backend = NULL;
370 static int vega12_hwmgr_backend_init(struct pp_hwmgr *hwmgr)
373 struct vega12_hwmgr *data;
374 struct amdgpu_device *adev = hwmgr->adev;
376 data = kzalloc(sizeof(struct vega12_hwmgr), GFP_KERNEL);
380 hwmgr->backend = data;
382 vega12_set_default_registry_data(hwmgr);
384 data->disable_dpm_mask = 0xff;
385 data->workload_mask = 0xff;
387 /* need to set voltage control types before EVV patching */
388 data->vddc_control = VEGA12_VOLTAGE_CONTROL_NONE;
389 data->mvdd_control = VEGA12_VOLTAGE_CONTROL_NONE;
390 data->vddci_control = VEGA12_VOLTAGE_CONTROL_NONE;
392 data->water_marks_bitmap = 0;
393 data->avfs_exist = false;
395 vega12_set_features_platform_caps(hwmgr);
397 vega12_init_dpm_defaults(hwmgr);
399 /* Parse pptable data read from VBIOS */
400 vega12_set_private_data_based_on_pptable(hwmgr);
402 data->is_tlu_enabled = false;
404 hwmgr->platform_descriptor.hardwareActivityPerformanceLevels =
405 VEGA12_MAX_HARDWARE_POWERLEVELS;
406 hwmgr->platform_descriptor.hardwarePerformanceLevels = 2;
407 hwmgr->platform_descriptor.minimumClocksReductionPercentage = 50;
409 hwmgr->platform_descriptor.vbiosInterruptId = 0x20000400; /* IRQ_SOURCE1_SW_INT */
410 /* The true clock step depends on the frequency, typically 4.5 or 9 MHz. Here we use 5. */
411 hwmgr->platform_descriptor.clockStep.engineClock = 500;
412 hwmgr->platform_descriptor.clockStep.memoryClock = 500;
414 data->total_active_cus = adev->gfx.cu_info.number;
415 /* Setup default Overdrive Fan control settings */
416 data->odn_fan_table.target_fan_speed =
417 hwmgr->thermal_controller.advanceFanControlParameters.usMaxFanRPM;
418 data->odn_fan_table.target_temperature =
419 hwmgr->thermal_controller.advanceFanControlParameters.ucTargetTemperature;
420 data->odn_fan_table.min_performance_clock =
421 hwmgr->thermal_controller.advanceFanControlParameters.ulMinFanSCLKAcousticLimit;
422 data->odn_fan_table.min_fan_limit =
423 hwmgr->thermal_controller.advanceFanControlParameters.usFanPWMMinLimit *
424 hwmgr->thermal_controller.fanInfo.ulMaxRPM / 100;
426 if (hwmgr->feature_mask & PP_GFXOFF_MASK)
427 data->gfxoff_controlled_by_driver = true;
429 data->gfxoff_controlled_by_driver = false;
434 static int vega12_init_sclk_threshold(struct pp_hwmgr *hwmgr)
436 struct vega12_hwmgr *data =
437 (struct vega12_hwmgr *)(hwmgr->backend);
439 data->low_sclk_interrupt_threshold = 0;
444 static int vega12_setup_asic_task(struct pp_hwmgr *hwmgr)
446 PP_ASSERT_WITH_CODE(!vega12_init_sclk_threshold(hwmgr),
447 "Failed to init sclk threshold!",
454 * @fn vega12_init_dpm_state
455 * @brief Function to initialize all Soft Min/Max and Hard Min/Max to 0xff.
457 * @param dpm_state - the address of the DPM Table to initiailize.
460 static void vega12_init_dpm_state(struct vega12_dpm_state *dpm_state)
462 dpm_state->soft_min_level = 0x0;
463 dpm_state->soft_max_level = 0xffff;
464 dpm_state->hard_min_level = 0x0;
465 dpm_state->hard_max_level = 0xffff;
468 static int vega12_get_number_of_dpm_level(struct pp_hwmgr *hwmgr,
469 PPCLK_e clk_id, uint32_t *num_of_levels)
473 ret = smum_send_msg_to_smc_with_parameter(hwmgr,
474 PPSMC_MSG_GetDpmFreqByIndex,
475 (clk_id << 16 | 0xFF));
476 PP_ASSERT_WITH_CODE(!ret,
477 "[GetNumOfDpmLevel] failed to get dpm levels!",
480 *num_of_levels = smum_get_argument(hwmgr);
481 PP_ASSERT_WITH_CODE(*num_of_levels > 0,
482 "[GetNumOfDpmLevel] number of clk levels is invalid!",
488 static int vega12_get_dpm_frequency_by_index(struct pp_hwmgr *hwmgr,
489 PPCLK_e clkID, uint32_t index, uint32_t *clock)
494 *SMU expects the Clock ID to be in the top 16 bits.
495 *Lower 16 bits specify the level
497 PP_ASSERT_WITH_CODE(smum_send_msg_to_smc_with_parameter(hwmgr,
498 PPSMC_MSG_GetDpmFreqByIndex, (clkID << 16 | index)) == 0,
499 "[GetDpmFrequencyByIndex] Failed to get dpm frequency from SMU!",
502 *clock = smum_get_argument(hwmgr);
507 static int vega12_setup_single_dpm_table(struct pp_hwmgr *hwmgr,
508 struct vega12_single_dpm_table *dpm_table, PPCLK_e clk_id)
511 uint32_t i, num_of_levels, clk;
513 ret = vega12_get_number_of_dpm_level(hwmgr, clk_id, &num_of_levels);
514 PP_ASSERT_WITH_CODE(!ret,
515 "[SetupSingleDpmTable] failed to get clk levels!",
518 dpm_table->count = num_of_levels;
520 for (i = 0; i < num_of_levels; i++) {
521 ret = vega12_get_dpm_frequency_by_index(hwmgr, clk_id, i, &clk);
522 PP_ASSERT_WITH_CODE(!ret,
523 "[SetupSingleDpmTable] failed to get clk of specific level!",
525 dpm_table->dpm_levels[i].value = clk;
526 dpm_table->dpm_levels[i].enabled = true;
533 * This function is to initialize all DPM state tables
534 * for SMU based on the dependency table.
535 * Dynamic state patching function will then trim these
536 * state tables to the allowed range based
537 * on the power policy or external client requests,
538 * such as UVD request, etc.
540 static int vega12_setup_default_dpm_tables(struct pp_hwmgr *hwmgr)
543 struct vega12_hwmgr *data =
544 (struct vega12_hwmgr *)(hwmgr->backend);
545 struct vega12_single_dpm_table *dpm_table;
548 memset(&data->dpm_table, 0, sizeof(data->dpm_table));
551 dpm_table = &(data->dpm_table.soc_table);
552 if (data->smu_features[GNLD_DPM_SOCCLK].enabled) {
553 ret = vega12_setup_single_dpm_table(hwmgr, dpm_table, PPCLK_SOCCLK);
554 PP_ASSERT_WITH_CODE(!ret,
555 "[SetupDefaultDpmTable] failed to get socclk dpm levels!",
558 dpm_table->count = 1;
559 dpm_table->dpm_levels[0].value = data->vbios_boot_state.soc_clock / 100;
561 vega12_init_dpm_state(&(dpm_table->dpm_state));
564 dpm_table = &(data->dpm_table.gfx_table);
565 if (data->smu_features[GNLD_DPM_GFXCLK].enabled) {
566 ret = vega12_setup_single_dpm_table(hwmgr, dpm_table, PPCLK_GFXCLK);
567 PP_ASSERT_WITH_CODE(!ret,
568 "[SetupDefaultDpmTable] failed to get gfxclk dpm levels!",
571 dpm_table->count = 1;
572 dpm_table->dpm_levels[0].value = data->vbios_boot_state.gfx_clock / 100;
574 vega12_init_dpm_state(&(dpm_table->dpm_state));
577 dpm_table = &(data->dpm_table.mem_table);
578 if (data->smu_features[GNLD_DPM_UCLK].enabled) {
579 ret = vega12_setup_single_dpm_table(hwmgr, dpm_table, PPCLK_UCLK);
580 PP_ASSERT_WITH_CODE(!ret,
581 "[SetupDefaultDpmTable] failed to get memclk dpm levels!",
584 dpm_table->count = 1;
585 dpm_table->dpm_levels[0].value = data->vbios_boot_state.mem_clock / 100;
587 vega12_init_dpm_state(&(dpm_table->dpm_state));
590 dpm_table = &(data->dpm_table.eclk_table);
591 if (data->smu_features[GNLD_DPM_VCE].enabled) {
592 ret = vega12_setup_single_dpm_table(hwmgr, dpm_table, PPCLK_ECLK);
593 PP_ASSERT_WITH_CODE(!ret,
594 "[SetupDefaultDpmTable] failed to get eclk dpm levels!",
597 dpm_table->count = 1;
598 dpm_table->dpm_levels[0].value = data->vbios_boot_state.eclock / 100;
600 vega12_init_dpm_state(&(dpm_table->dpm_state));
603 dpm_table = &(data->dpm_table.vclk_table);
604 if (data->smu_features[GNLD_DPM_UVD].enabled) {
605 ret = vega12_setup_single_dpm_table(hwmgr, dpm_table, PPCLK_VCLK);
606 PP_ASSERT_WITH_CODE(!ret,
607 "[SetupDefaultDpmTable] failed to get vclk dpm levels!",
610 dpm_table->count = 1;
611 dpm_table->dpm_levels[0].value = data->vbios_boot_state.vclock / 100;
613 vega12_init_dpm_state(&(dpm_table->dpm_state));
616 dpm_table = &(data->dpm_table.dclk_table);
617 if (data->smu_features[GNLD_DPM_UVD].enabled) {
618 ret = vega12_setup_single_dpm_table(hwmgr, dpm_table, PPCLK_DCLK);
619 PP_ASSERT_WITH_CODE(!ret,
620 "[SetupDefaultDpmTable] failed to get dclk dpm levels!",
623 dpm_table->count = 1;
624 dpm_table->dpm_levels[0].value = data->vbios_boot_state.dclock / 100;
626 vega12_init_dpm_state(&(dpm_table->dpm_state));
629 dpm_table = &(data->dpm_table.dcef_table);
630 if (data->smu_features[GNLD_DPM_DCEFCLK].enabled) {
631 ret = vega12_setup_single_dpm_table(hwmgr, dpm_table, PPCLK_DCEFCLK);
632 PP_ASSERT_WITH_CODE(!ret,
633 "[SetupDefaultDpmTable] failed to get dcefclk dpm levels!",
636 dpm_table->count = 1;
637 dpm_table->dpm_levels[0].value = data->vbios_boot_state.dcef_clock / 100;
639 vega12_init_dpm_state(&(dpm_table->dpm_state));
642 dpm_table = &(data->dpm_table.pixel_table);
643 if (data->smu_features[GNLD_DPM_DCEFCLK].enabled) {
644 ret = vega12_setup_single_dpm_table(hwmgr, dpm_table, PPCLK_PIXCLK);
645 PP_ASSERT_WITH_CODE(!ret,
646 "[SetupDefaultDpmTable] failed to get pixclk dpm levels!",
649 dpm_table->count = 0;
650 vega12_init_dpm_state(&(dpm_table->dpm_state));
653 dpm_table = &(data->dpm_table.display_table);
654 if (data->smu_features[GNLD_DPM_DCEFCLK].enabled) {
655 ret = vega12_setup_single_dpm_table(hwmgr, dpm_table, PPCLK_DISPCLK);
656 PP_ASSERT_WITH_CODE(!ret,
657 "[SetupDefaultDpmTable] failed to get dispclk dpm levels!",
660 dpm_table->count = 0;
661 vega12_init_dpm_state(&(dpm_table->dpm_state));
664 dpm_table = &(data->dpm_table.phy_table);
665 if (data->smu_features[GNLD_DPM_DCEFCLK].enabled) {
666 ret = vega12_setup_single_dpm_table(hwmgr, dpm_table, PPCLK_PHYCLK);
667 PP_ASSERT_WITH_CODE(!ret,
668 "[SetupDefaultDpmTable] failed to get phyclk dpm levels!",
671 dpm_table->count = 0;
672 vega12_init_dpm_state(&(dpm_table->dpm_state));
674 /* save a copy of the default DPM table */
675 memcpy(&(data->golden_dpm_table), &(data->dpm_table),
676 sizeof(struct vega12_dpm_table));
682 static int vega12_save_default_power_profile(struct pp_hwmgr *hwmgr)
684 struct vega12_hwmgr *data = (struct vega12_hwmgr *)(hwmgr->backend);
685 struct vega12_single_dpm_table *dpm_table = &(data->dpm_table.gfx_table);
688 hwmgr->default_gfx_power_profile.type = AMD_PP_GFX_PROFILE;
689 hwmgr->default_compute_power_profile.type = AMD_PP_COMPUTE_PROFILE;
691 /* Optimize compute power profile: Use only highest
692 * 2 power levels (if more than 2 are available)
694 if (dpm_table->count > 2)
695 min_level = dpm_table->count - 2;
696 else if (dpm_table->count == 2)
701 hwmgr->default_compute_power_profile.min_sclk =
702 dpm_table->dpm_levels[min_level].value;
704 hwmgr->gfx_power_profile = hwmgr->default_gfx_power_profile;
705 hwmgr->compute_power_profile = hwmgr->default_compute_power_profile;
712 * Initializes the SMC table and uploads it
714 * @param hwmgr the address of the powerplay hardware manager.
715 * @param pInput the pointer to input data (PowerState)
718 static int vega12_init_smc_table(struct pp_hwmgr *hwmgr)
721 struct vega12_hwmgr *data =
722 (struct vega12_hwmgr *)(hwmgr->backend);
723 PPTable_t *pp_table = &(data->smc_state_table.pp_table);
724 struct pp_atomfwctrl_bios_boot_up_values boot_up_values;
725 struct phm_ppt_v3_information *pptable_information =
726 (struct phm_ppt_v3_information *)hwmgr->pptable;
728 result = pp_atomfwctrl_get_vbios_bootup_values(hwmgr, &boot_up_values);
730 data->vbios_boot_state.vddc = boot_up_values.usVddc;
731 data->vbios_boot_state.vddci = boot_up_values.usVddci;
732 data->vbios_boot_state.mvddc = boot_up_values.usMvddc;
733 data->vbios_boot_state.gfx_clock = boot_up_values.ulGfxClk;
734 data->vbios_boot_state.mem_clock = boot_up_values.ulUClk;
735 data->vbios_boot_state.soc_clock = boot_up_values.ulSocClk;
736 data->vbios_boot_state.dcef_clock = boot_up_values.ulDCEFClk;
737 data->vbios_boot_state.uc_cooling_id = boot_up_values.ucCoolingID;
738 data->vbios_boot_state.eclock = boot_up_values.ulEClk;
739 data->vbios_boot_state.dclock = boot_up_values.ulDClk;
740 data->vbios_boot_state.vclock = boot_up_values.ulVClk;
741 smum_send_msg_to_smc_with_parameter(hwmgr,
742 PPSMC_MSG_SetMinDeepSleepDcefclk,
743 (uint32_t)(data->vbios_boot_state.dcef_clock / 100));
746 memcpy(pp_table, pptable_information->smc_pptable, sizeof(PPTable_t));
748 result = smum_smc_table_manager(hwmgr,
749 (uint8_t *)pp_table, TABLE_PPTABLE, false);
750 PP_ASSERT_WITH_CODE(!result,
751 "Failed to upload PPtable!", return result);
756 static int vega12_set_allowed_featuresmask(struct pp_hwmgr *hwmgr)
758 struct vega12_hwmgr *data =
759 (struct vega12_hwmgr *)(hwmgr->backend);
761 uint32_t allowed_features_low = 0, allowed_features_high = 0;
763 for (i = 0; i < GNLD_FEATURES_MAX; i++)
764 if (data->smu_features[i].allowed)
765 data->smu_features[i].smu_feature_id > 31 ?
766 (allowed_features_high |= ((data->smu_features[i].smu_feature_bitmap >> SMU_FEATURES_HIGH_SHIFT) & 0xFFFFFFFF)) :
767 (allowed_features_low |= ((data->smu_features[i].smu_feature_bitmap >> SMU_FEATURES_LOW_SHIFT) & 0xFFFFFFFF));
770 smum_send_msg_to_smc_with_parameter(hwmgr, PPSMC_MSG_SetAllowedFeaturesMaskHigh, allowed_features_high) == 0,
771 "[SetAllowedFeaturesMask] Attempt to set allowed features mask (high) failed!",
775 smum_send_msg_to_smc_with_parameter(hwmgr, PPSMC_MSG_SetAllowedFeaturesMaskLow, allowed_features_low) == 0,
776 "[SetAllowedFeaturesMask] Attempt to set allowed features mask (low) failed!",
782 static void vega12_init_powergate_state(struct pp_hwmgr *hwmgr)
784 struct vega12_hwmgr *data =
785 (struct vega12_hwmgr *)(hwmgr->backend);
787 data->uvd_power_gated = true;
788 data->vce_power_gated = true;
790 if (data->smu_features[GNLD_DPM_UVD].enabled)
791 data->uvd_power_gated = false;
793 if (data->smu_features[GNLD_DPM_VCE].enabled)
794 data->vce_power_gated = false;
797 static int vega12_enable_all_smu_features(struct pp_hwmgr *hwmgr)
799 struct vega12_hwmgr *data =
800 (struct vega12_hwmgr *)(hwmgr->backend);
801 uint64_t features_enabled;
806 smum_send_msg_to_smc(hwmgr, PPSMC_MSG_EnableAllSmuFeatures) == 0,
807 "[EnableAllSMUFeatures] Failed to enable all smu features!",
810 if (vega12_get_enabled_smc_features(hwmgr, &features_enabled) == 0) {
811 for (i = 0; i < GNLD_FEATURES_MAX; i++) {
812 enabled = (features_enabled & data->smu_features[i].smu_feature_bitmap) ? true : false;
813 data->smu_features[i].enabled = enabled;
814 data->smu_features[i].supported = enabled;
818 vega12_init_powergate_state(hwmgr);
823 static int vega12_disable_all_smu_features(struct pp_hwmgr *hwmgr)
825 struct vega12_hwmgr *data =
826 (struct vega12_hwmgr *)(hwmgr->backend);
827 uint64_t features_enabled;
832 smum_send_msg_to_smc(hwmgr, PPSMC_MSG_DisableAllSmuFeatures) == 0,
833 "[DisableAllSMUFeatures] Failed to disable all smu features!",
836 if (vega12_get_enabled_smc_features(hwmgr, &features_enabled) == 0) {
837 for (i = 0; i < GNLD_FEATURES_MAX; i++) {
838 enabled = (features_enabled & data->smu_features[i].smu_feature_bitmap) ? true : false;
839 data->smu_features[i].enabled = enabled;
840 data->smu_features[i].supported = enabled;
847 static int vega12_odn_initialize_default_settings(
848 struct pp_hwmgr *hwmgr)
853 static int vega12_set_overdrive_target_percentage(struct pp_hwmgr *hwmgr,
854 uint32_t adjust_percent)
856 return smum_send_msg_to_smc_with_parameter(hwmgr,
857 PPSMC_MSG_OverDriveSetPercentage, adjust_percent);
860 static int vega12_power_control_set_level(struct pp_hwmgr *hwmgr)
862 int adjust_percent, result = 0;
864 if (PP_CAP(PHM_PlatformCaps_PowerContainment)) {
866 hwmgr->platform_descriptor.TDPAdjustmentPolarity ?
867 hwmgr->platform_descriptor.TDPAdjustment :
868 (-1 * hwmgr->platform_descriptor.TDPAdjustment);
869 result = vega12_set_overdrive_target_percentage(hwmgr,
870 (uint32_t)adjust_percent);
875 static int vega12_get_all_clock_ranges_helper(struct pp_hwmgr *hwmgr,
876 PPCLK_e clkid, struct vega12_clock_range *clock)
880 smum_send_msg_to_smc_with_parameter(hwmgr, PPSMC_MSG_GetMaxDpmFreq, (clkid << 16)) == 0,
881 "[GetClockRanges] Failed to get max ac clock from SMC!",
883 clock->ACMax = smum_get_argument(hwmgr);
887 smum_send_msg_to_smc_with_parameter(hwmgr, PPSMC_MSG_GetMinDpmFreq, (clkid << 16)) == 0,
888 "[GetClockRanges] Failed to get min ac clock from SMC!",
890 clock->ACMin = smum_get_argument(hwmgr);
894 smum_send_msg_to_smc_with_parameter(hwmgr, PPSMC_MSG_GetDcModeMaxDpmFreq, (clkid << 16)) == 0,
895 "[GetClockRanges] Failed to get max dc clock from SMC!",
897 clock->DCMax = smum_get_argument(hwmgr);
902 static int vega12_get_all_clock_ranges(struct pp_hwmgr *hwmgr)
904 struct vega12_hwmgr *data =
905 (struct vega12_hwmgr *)(hwmgr->backend);
908 for (i = 0; i < PPCLK_COUNT; i++)
909 PP_ASSERT_WITH_CODE(!vega12_get_all_clock_ranges_helper(hwmgr,
910 i, &(data->clk_range[i])),
911 "Failed to get clk range from SMC!",
917 static int vega12_enable_dpm_tasks(struct pp_hwmgr *hwmgr)
919 int tmp_result, result = 0;
921 smum_send_msg_to_smc_with_parameter(hwmgr,
922 PPSMC_MSG_NumOfDisplays, 0);
924 result = vega12_set_allowed_featuresmask(hwmgr);
925 PP_ASSERT_WITH_CODE(result == 0,
926 "[EnableDPMTasks] Failed to set allowed featuresmask!\n",
929 tmp_result = vega12_init_smc_table(hwmgr);
930 PP_ASSERT_WITH_CODE(!tmp_result,
931 "Failed to initialize SMC table!",
932 result = tmp_result);
934 result = vega12_enable_all_smu_features(hwmgr);
935 PP_ASSERT_WITH_CODE(!result,
936 "Failed to enable all smu features!",
939 tmp_result = vega12_power_control_set_level(hwmgr);
940 PP_ASSERT_WITH_CODE(!tmp_result,
941 "Failed to power control set level!",
942 result = tmp_result);
944 result = vega12_get_all_clock_ranges(hwmgr);
945 PP_ASSERT_WITH_CODE(!result,
946 "Failed to get all clock ranges!",
949 result = vega12_odn_initialize_default_settings(hwmgr);
950 PP_ASSERT_WITH_CODE(!result,
951 "Failed to power control set level!",
954 result = vega12_setup_default_dpm_tables(hwmgr);
955 PP_ASSERT_WITH_CODE(!result,
956 "Failed to setup default DPM tables!",
961 static int vega12_patch_boot_state(struct pp_hwmgr *hwmgr,
962 struct pp_hw_power_state *hw_ps)
967 static uint32_t vega12_find_lowest_dpm_level(
968 struct vega12_single_dpm_table *table)
972 for (i = 0; i < table->count; i++) {
973 if (table->dpm_levels[i].enabled)
977 if (i >= table->count) {
979 table->dpm_levels[i].enabled = true;
985 static uint32_t vega12_find_highest_dpm_level(
986 struct vega12_single_dpm_table *table)
989 PP_ASSERT_WITH_CODE(table->count <= MAX_REGULAR_DPM_NUMBER,
990 "[FindHighestDPMLevel] DPM Table has too many entries!",
991 return MAX_REGULAR_DPM_NUMBER - 1);
993 for (i = table->count - 1; i >= 0; i--) {
994 if (table->dpm_levels[i].enabled)
1000 table->dpm_levels[i].enabled = true;
1006 static int vega12_upload_dpm_min_level(struct pp_hwmgr *hwmgr)
1008 struct vega12_hwmgr *data = hwmgr->backend;
1012 if (data->smu_features[GNLD_DPM_GFXCLK].enabled) {
1013 min_freq = data->dpm_table.gfx_table.dpm_state.soft_min_level;
1014 PP_ASSERT_WITH_CODE(!(ret = smum_send_msg_to_smc_with_parameter(
1015 hwmgr, PPSMC_MSG_SetSoftMinByFreq,
1016 (PPCLK_GFXCLK << 16) | (min_freq & 0xffff))),
1017 "Failed to set soft min gfxclk !",
1021 if (data->smu_features[GNLD_DPM_UCLK].enabled) {
1022 min_freq = data->dpm_table.mem_table.dpm_state.soft_min_level;
1023 PP_ASSERT_WITH_CODE(!(ret = smum_send_msg_to_smc_with_parameter(
1024 hwmgr, PPSMC_MSG_SetSoftMinByFreq,
1025 (PPCLK_UCLK << 16) | (min_freq & 0xffff))),
1026 "Failed to set soft min memclk !",
1029 min_freq = data->dpm_table.mem_table.dpm_state.hard_min_level;
1030 PP_ASSERT_WITH_CODE(!(ret = smum_send_msg_to_smc_with_parameter(
1031 hwmgr, PPSMC_MSG_SetHardMinByFreq,
1032 (PPCLK_UCLK << 16) | (min_freq & 0xffff))),
1033 "Failed to set hard min memclk !",
1037 if (data->smu_features[GNLD_DPM_UVD].enabled) {
1038 min_freq = data->dpm_table.vclk_table.dpm_state.soft_min_level;
1040 PP_ASSERT_WITH_CODE(!(ret = smum_send_msg_to_smc_with_parameter(
1041 hwmgr, PPSMC_MSG_SetSoftMinByFreq,
1042 (PPCLK_VCLK << 16) | (min_freq & 0xffff))),
1043 "Failed to set soft min vclk!",
1046 min_freq = data->dpm_table.dclk_table.dpm_state.soft_min_level;
1048 PP_ASSERT_WITH_CODE(!(ret = smum_send_msg_to_smc_with_parameter(
1049 hwmgr, PPSMC_MSG_SetSoftMinByFreq,
1050 (PPCLK_DCLK << 16) | (min_freq & 0xffff))),
1051 "Failed to set soft min dclk!",
1055 if (data->smu_features[GNLD_DPM_VCE].enabled) {
1056 min_freq = data->dpm_table.eclk_table.dpm_state.soft_min_level;
1058 PP_ASSERT_WITH_CODE(!(ret = smum_send_msg_to_smc_with_parameter(
1059 hwmgr, PPSMC_MSG_SetSoftMinByFreq,
1060 (PPCLK_ECLK << 16) | (min_freq & 0xffff))),
1061 "Failed to set soft min eclk!",
1065 if (data->smu_features[GNLD_DPM_SOCCLK].enabled) {
1066 min_freq = data->dpm_table.soc_table.dpm_state.soft_min_level;
1068 PP_ASSERT_WITH_CODE(!(ret = smum_send_msg_to_smc_with_parameter(
1069 hwmgr, PPSMC_MSG_SetSoftMinByFreq,
1070 (PPCLK_SOCCLK << 16) | (min_freq & 0xffff))),
1071 "Failed to set soft min socclk!",
1079 static int vega12_upload_dpm_max_level(struct pp_hwmgr *hwmgr)
1081 struct vega12_hwmgr *data = hwmgr->backend;
1085 if (data->smu_features[GNLD_DPM_GFXCLK].enabled) {
1086 max_freq = data->dpm_table.gfx_table.dpm_state.soft_max_level;
1088 PP_ASSERT_WITH_CODE(!(ret = smum_send_msg_to_smc_with_parameter(
1089 hwmgr, PPSMC_MSG_SetSoftMaxByFreq,
1090 (PPCLK_GFXCLK << 16) | (max_freq & 0xffff))),
1091 "Failed to set soft max gfxclk!",
1095 if (data->smu_features[GNLD_DPM_UCLK].enabled) {
1096 max_freq = data->dpm_table.mem_table.dpm_state.soft_max_level;
1098 PP_ASSERT_WITH_CODE(!(ret = smum_send_msg_to_smc_with_parameter(
1099 hwmgr, PPSMC_MSG_SetSoftMaxByFreq,
1100 (PPCLK_UCLK << 16) | (max_freq & 0xffff))),
1101 "Failed to set soft max memclk!",
1105 if (data->smu_features[GNLD_DPM_UVD].enabled) {
1106 max_freq = data->dpm_table.vclk_table.dpm_state.soft_max_level;
1108 PP_ASSERT_WITH_CODE(!(ret = smum_send_msg_to_smc_with_parameter(
1109 hwmgr, PPSMC_MSG_SetSoftMaxByFreq,
1110 (PPCLK_VCLK << 16) | (max_freq & 0xffff))),
1111 "Failed to set soft max vclk!",
1114 max_freq = data->dpm_table.dclk_table.dpm_state.soft_max_level;
1115 PP_ASSERT_WITH_CODE(!(ret = smum_send_msg_to_smc_with_parameter(
1116 hwmgr, PPSMC_MSG_SetSoftMaxByFreq,
1117 (PPCLK_DCLK << 16) | (max_freq & 0xffff))),
1118 "Failed to set soft max dclk!",
1122 if (data->smu_features[GNLD_DPM_VCE].enabled) {
1123 max_freq = data->dpm_table.eclk_table.dpm_state.soft_max_level;
1125 PP_ASSERT_WITH_CODE(!(ret = smum_send_msg_to_smc_with_parameter(
1126 hwmgr, PPSMC_MSG_SetSoftMaxByFreq,
1127 (PPCLK_ECLK << 16) | (max_freq & 0xffff))),
1128 "Failed to set soft max eclk!",
1132 if (data->smu_features[GNLD_DPM_SOCCLK].enabled) {
1133 max_freq = data->dpm_table.soc_table.dpm_state.soft_max_level;
1135 PP_ASSERT_WITH_CODE(!(ret = smum_send_msg_to_smc_with_parameter(
1136 hwmgr, PPSMC_MSG_SetSoftMaxByFreq,
1137 (PPCLK_SOCCLK << 16) | (max_freq & 0xffff))),
1138 "Failed to set soft max socclk!",
1145 int vega12_enable_disable_vce_dpm(struct pp_hwmgr *hwmgr, bool enable)
1147 struct vega12_hwmgr *data =
1148 (struct vega12_hwmgr *)(hwmgr->backend);
1150 if (data->smu_features[GNLD_DPM_VCE].supported) {
1151 PP_ASSERT_WITH_CODE(!vega12_enable_smc_features(hwmgr,
1153 data->smu_features[GNLD_DPM_VCE].smu_feature_bitmap),
1154 "Attempt to Enable/Disable DPM VCE Failed!",
1156 data->smu_features[GNLD_DPM_VCE].enabled = enable;
1162 static uint32_t vega12_dpm_get_sclk(struct pp_hwmgr *hwmgr, bool low)
1164 struct vega12_hwmgr *data =
1165 (struct vega12_hwmgr *)(hwmgr->backend);
1168 if (!data->smu_features[GNLD_DPM_GFXCLK].enabled)
1172 PP_ASSERT_WITH_CODE(
1173 vega12_get_clock_ranges(hwmgr, &gfx_clk, PPCLK_GFXCLK, false) == 0,
1174 "[GetSclks]: fail to get min PPCLK_GFXCLK\n",
1177 PP_ASSERT_WITH_CODE(
1178 vega12_get_clock_ranges(hwmgr, &gfx_clk, PPCLK_GFXCLK, true) == 0,
1179 "[GetSclks]: fail to get max PPCLK_GFXCLK\n",
1182 return (gfx_clk * 100);
1185 static uint32_t vega12_dpm_get_mclk(struct pp_hwmgr *hwmgr, bool low)
1187 struct vega12_hwmgr *data =
1188 (struct vega12_hwmgr *)(hwmgr->backend);
1191 if (!data->smu_features[GNLD_DPM_UCLK].enabled)
1195 PP_ASSERT_WITH_CODE(
1196 vega12_get_clock_ranges(hwmgr, &mem_clk, PPCLK_UCLK, false) == 0,
1197 "[GetMclks]: fail to get min PPCLK_UCLK\n",
1200 PP_ASSERT_WITH_CODE(
1201 vega12_get_clock_ranges(hwmgr, &mem_clk, PPCLK_UCLK, true) == 0,
1202 "[GetMclks]: fail to get max PPCLK_UCLK\n",
1205 return (mem_clk * 100);
1208 static int vega12_get_gpu_power(struct pp_hwmgr *hwmgr, uint32_t *query)
1213 PP_ASSERT_WITH_CODE(!smum_send_msg_to_smc(hwmgr,
1214 PPSMC_MSG_GetCurrPkgPwr),
1215 "Failed to get current package power!",
1218 value = smum_get_argument(hwmgr);
1219 /* power value is an integer */
1220 *query = value << 8;
1225 static int vega12_get_current_gfx_clk_freq(struct pp_hwmgr *hwmgr, uint32_t *gfx_freq)
1227 uint32_t gfx_clk = 0;
1231 PP_ASSERT_WITH_CODE(smum_send_msg_to_smc_with_parameter(hwmgr,
1232 PPSMC_MSG_GetDpmClockFreq, (PPCLK_GFXCLK << 16)) == 0,
1233 "[GetCurrentGfxClkFreq] Attempt to get Current GFXCLK Frequency Failed!",
1235 gfx_clk = smum_get_argument(hwmgr);
1237 *gfx_freq = gfx_clk * 100;
1242 static int vega12_get_current_mclk_freq(struct pp_hwmgr *hwmgr, uint32_t *mclk_freq)
1244 uint32_t mem_clk = 0;
1248 PP_ASSERT_WITH_CODE(
1249 smum_send_msg_to_smc_with_parameter(hwmgr, PPSMC_MSG_GetDpmClockFreq, (PPCLK_UCLK << 16)) == 0,
1250 "[GetCurrentMClkFreq] Attempt to get Current MCLK Frequency Failed!",
1252 mem_clk = smum_get_argument(hwmgr);
1254 *mclk_freq = mem_clk * 100;
1259 static int vega12_get_current_activity_percent(
1260 struct pp_hwmgr *hwmgr,
1261 uint32_t *activity_percent)
1264 uint32_t current_activity = 50;
1267 ret = smum_send_msg_to_smc_with_parameter(hwmgr, PPSMC_MSG_GetAverageGfxActivity, 0);
1269 current_activity = smum_get_argument(hwmgr);
1270 if (current_activity > 100) {
1272 "[GetCurrentActivityPercent] Activity Percentage Exceeds 100!");
1273 current_activity = 100;
1277 "[GetCurrentActivityPercent] Attempt To Send Get Average Graphics Activity to SMU Failed!");
1279 *activity_percent = current_activity;
1284 static int vega12_read_sensor(struct pp_hwmgr *hwmgr, int idx,
1285 void *value, int *size)
1287 struct vega12_hwmgr *data = (struct vega12_hwmgr *)(hwmgr->backend);
1291 case AMDGPU_PP_SENSOR_GFX_SCLK:
1292 ret = vega12_get_current_gfx_clk_freq(hwmgr, (uint32_t *)value);
1296 case AMDGPU_PP_SENSOR_GFX_MCLK:
1297 ret = vega12_get_current_mclk_freq(hwmgr, (uint32_t *)value);
1301 case AMDGPU_PP_SENSOR_GPU_LOAD:
1302 ret = vega12_get_current_activity_percent(hwmgr, (uint32_t *)value);
1306 case AMDGPU_PP_SENSOR_GPU_TEMP:
1307 *((uint32_t *)value) = vega12_thermal_get_temperature(hwmgr);
1310 case AMDGPU_PP_SENSOR_UVD_POWER:
1311 *((uint32_t *)value) = data->uvd_power_gated ? 0 : 1;
1314 case AMDGPU_PP_SENSOR_VCE_POWER:
1315 *((uint32_t *)value) = data->vce_power_gated ? 0 : 1;
1318 case AMDGPU_PP_SENSOR_GPU_POWER:
1319 ret = vega12_get_gpu_power(hwmgr, (uint32_t *)value);
1321 case AMDGPU_PP_SENSOR_ENABLED_SMC_FEATURES_MASK:
1322 ret = vega12_get_enabled_smc_features(hwmgr, (uint64_t *)value);
1333 static int vega12_notify_smc_display_change(struct pp_hwmgr *hwmgr,
1336 struct vega12_hwmgr *data = (struct vega12_hwmgr *)(hwmgr->backend);
1338 if (data->smu_features[GNLD_DPM_UCLK].enabled)
1339 return smum_send_msg_to_smc_with_parameter(hwmgr,
1340 PPSMC_MSG_SetUclkFastSwitch,
1346 int vega12_display_clock_voltage_request(struct pp_hwmgr *hwmgr,
1347 struct pp_display_clock_request *clock_req)
1350 struct vega12_hwmgr *data = (struct vega12_hwmgr *)(hwmgr->backend);
1351 enum amd_pp_clock_type clk_type = clock_req->clock_type;
1352 uint32_t clk_freq = clock_req->clock_freq_in_khz / 1000;
1353 PPCLK_e clk_select = 0;
1354 uint32_t clk_request = 0;
1356 if (data->smu_features[GNLD_DPM_DCEFCLK].enabled) {
1358 case amd_pp_dcef_clock:
1359 clk_select = PPCLK_DCEFCLK;
1361 case amd_pp_disp_clock:
1362 clk_select = PPCLK_DISPCLK;
1364 case amd_pp_pixel_clock:
1365 clk_select = PPCLK_PIXCLK;
1367 case amd_pp_phy_clock:
1368 clk_select = PPCLK_PHYCLK;
1371 pr_info("[DisplayClockVoltageRequest]Invalid Clock Type!");
1377 clk_request = (clk_select << 16) | clk_freq;
1378 result = smum_send_msg_to_smc_with_parameter(hwmgr,
1379 PPSMC_MSG_SetHardMinByFreq,
1387 static int vega12_notify_smc_display_config_after_ps_adjustment(
1388 struct pp_hwmgr *hwmgr)
1390 struct vega12_hwmgr *data =
1391 (struct vega12_hwmgr *)(hwmgr->backend);
1392 struct PP_Clocks min_clocks = {0};
1393 struct pp_display_clock_request clock_req;
1395 if ((hwmgr->display_config->num_display > 1) &&
1396 !hwmgr->display_config->multi_monitor_in_sync &&
1397 !hwmgr->display_config->nb_pstate_switch_disable)
1398 vega12_notify_smc_display_change(hwmgr, false);
1400 vega12_notify_smc_display_change(hwmgr, true);
1402 min_clocks.dcefClock = hwmgr->display_config->min_dcef_set_clk;
1403 min_clocks.dcefClockInSR = hwmgr->display_config->min_dcef_deep_sleep_set_clk;
1404 min_clocks.memoryClock = hwmgr->display_config->min_mem_set_clock;
1406 if (data->smu_features[GNLD_DPM_DCEFCLK].supported) {
1407 clock_req.clock_type = amd_pp_dcef_clock;
1408 clock_req.clock_freq_in_khz = min_clocks.dcefClock/10;
1409 if (!vega12_display_clock_voltage_request(hwmgr, &clock_req)) {
1410 if (data->smu_features[GNLD_DS_DCEFCLK].supported)
1411 PP_ASSERT_WITH_CODE(
1412 !smum_send_msg_to_smc_with_parameter(
1413 hwmgr, PPSMC_MSG_SetMinDeepSleepDcefclk,
1414 min_clocks.dcefClockInSR /100),
1415 "Attempt to set divider for DCEFCLK Failed!",
1418 pr_info("Attempt to set Hard Min for DCEFCLK Failed!");
1425 static int vega12_force_dpm_highest(struct pp_hwmgr *hwmgr)
1427 struct vega12_hwmgr *data =
1428 (struct vega12_hwmgr *)(hwmgr->backend);
1430 uint32_t soft_level;
1432 soft_level = vega12_find_highest_dpm_level(&(data->dpm_table.gfx_table));
1434 data->dpm_table.gfx_table.dpm_state.soft_min_level =
1435 data->dpm_table.gfx_table.dpm_state.soft_max_level =
1436 data->dpm_table.gfx_table.dpm_levels[soft_level].value;
1438 soft_level = vega12_find_highest_dpm_level(&(data->dpm_table.mem_table));
1440 data->dpm_table.mem_table.dpm_state.soft_min_level =
1441 data->dpm_table.mem_table.dpm_state.soft_max_level =
1442 data->dpm_table.mem_table.dpm_levels[soft_level].value;
1444 PP_ASSERT_WITH_CODE(!vega12_upload_dpm_min_level(hwmgr),
1445 "Failed to upload boot level to highest!",
1448 PP_ASSERT_WITH_CODE(!vega12_upload_dpm_max_level(hwmgr),
1449 "Failed to upload dpm max level to highest!",
1455 static int vega12_force_dpm_lowest(struct pp_hwmgr *hwmgr)
1457 struct vega12_hwmgr *data =
1458 (struct vega12_hwmgr *)(hwmgr->backend);
1459 uint32_t soft_level;
1461 soft_level = vega12_find_lowest_dpm_level(&(data->dpm_table.gfx_table));
1463 data->dpm_table.gfx_table.dpm_state.soft_min_level =
1464 data->dpm_table.gfx_table.dpm_state.soft_max_level =
1465 data->dpm_table.gfx_table.dpm_levels[soft_level].value;
1467 soft_level = vega12_find_lowest_dpm_level(&(data->dpm_table.mem_table));
1469 data->dpm_table.mem_table.dpm_state.soft_min_level =
1470 data->dpm_table.mem_table.dpm_state.soft_max_level =
1471 data->dpm_table.mem_table.dpm_levels[soft_level].value;
1473 PP_ASSERT_WITH_CODE(!vega12_upload_dpm_min_level(hwmgr),
1474 "Failed to upload boot level to highest!",
1477 PP_ASSERT_WITH_CODE(!vega12_upload_dpm_max_level(hwmgr),
1478 "Failed to upload dpm max level to highest!",
1485 static int vega12_unforce_dpm_levels(struct pp_hwmgr *hwmgr)
1487 PP_ASSERT_WITH_CODE(!vega12_upload_dpm_min_level(hwmgr),
1488 "Failed to upload DPM Bootup Levels!",
1491 PP_ASSERT_WITH_CODE(!vega12_upload_dpm_max_level(hwmgr),
1492 "Failed to upload DPM Max Levels!",
1498 static int vega12_get_profiling_clk_mask(struct pp_hwmgr *hwmgr, enum amd_dpm_forced_level level,
1499 uint32_t *sclk_mask, uint32_t *mclk_mask, uint32_t *soc_mask)
1501 struct vega12_hwmgr *data = (struct vega12_hwmgr *)(hwmgr->backend);
1502 struct vega12_single_dpm_table *gfx_dpm_table = &(data->dpm_table.gfx_table);
1503 struct vega12_single_dpm_table *mem_dpm_table = &(data->dpm_table.mem_table);
1504 struct vega12_single_dpm_table *soc_dpm_table = &(data->dpm_table.soc_table);
1510 if (gfx_dpm_table->count > VEGA12_UMD_PSTATE_GFXCLK_LEVEL &&
1511 mem_dpm_table->count > VEGA12_UMD_PSTATE_MCLK_LEVEL &&
1512 soc_dpm_table->count > VEGA12_UMD_PSTATE_SOCCLK_LEVEL) {
1513 *sclk_mask = VEGA12_UMD_PSTATE_GFXCLK_LEVEL;
1514 *mclk_mask = VEGA12_UMD_PSTATE_MCLK_LEVEL;
1515 *soc_mask = VEGA12_UMD_PSTATE_SOCCLK_LEVEL;
1518 if (level == AMD_DPM_FORCED_LEVEL_PROFILE_MIN_SCLK) {
1520 } else if (level == AMD_DPM_FORCED_LEVEL_PROFILE_MIN_MCLK) {
1522 } else if (level == AMD_DPM_FORCED_LEVEL_PROFILE_PEAK) {
1523 *sclk_mask = gfx_dpm_table->count - 1;
1524 *mclk_mask = mem_dpm_table->count - 1;
1525 *soc_mask = soc_dpm_table->count - 1;
1531 static void vega12_set_fan_control_mode(struct pp_hwmgr *hwmgr, uint32_t mode)
1534 case AMD_FAN_CTRL_NONE:
1536 case AMD_FAN_CTRL_MANUAL:
1537 if (PP_CAP(PHM_PlatformCaps_MicrocodeFanControl))
1538 vega12_fan_ctrl_stop_smc_fan_control(hwmgr);
1540 case AMD_FAN_CTRL_AUTO:
1541 if (PP_CAP(PHM_PlatformCaps_MicrocodeFanControl))
1542 vega12_fan_ctrl_start_smc_fan_control(hwmgr);
1549 static int vega12_dpm_force_dpm_level(struct pp_hwmgr *hwmgr,
1550 enum amd_dpm_forced_level level)
1553 uint32_t sclk_mask = 0;
1554 uint32_t mclk_mask = 0;
1555 uint32_t soc_mask = 0;
1558 case AMD_DPM_FORCED_LEVEL_HIGH:
1559 ret = vega12_force_dpm_highest(hwmgr);
1561 case AMD_DPM_FORCED_LEVEL_LOW:
1562 ret = vega12_force_dpm_lowest(hwmgr);
1564 case AMD_DPM_FORCED_LEVEL_AUTO:
1565 ret = vega12_unforce_dpm_levels(hwmgr);
1567 case AMD_DPM_FORCED_LEVEL_PROFILE_STANDARD:
1568 case AMD_DPM_FORCED_LEVEL_PROFILE_MIN_SCLK:
1569 case AMD_DPM_FORCED_LEVEL_PROFILE_MIN_MCLK:
1570 case AMD_DPM_FORCED_LEVEL_PROFILE_PEAK:
1571 ret = vega12_get_profiling_clk_mask(hwmgr, level, &sclk_mask, &mclk_mask, &soc_mask);
1574 vega12_force_clock_level(hwmgr, PP_SCLK, 1 << sclk_mask);
1575 vega12_force_clock_level(hwmgr, PP_MCLK, 1 << mclk_mask);
1577 case AMD_DPM_FORCED_LEVEL_MANUAL:
1578 case AMD_DPM_FORCED_LEVEL_PROFILE_EXIT:
1586 static uint32_t vega12_get_fan_control_mode(struct pp_hwmgr *hwmgr)
1588 struct vega12_hwmgr *data = (struct vega12_hwmgr *)(hwmgr->backend);
1590 if (data->smu_features[GNLD_FAN_CONTROL].enabled == false)
1591 return AMD_FAN_CTRL_MANUAL;
1593 return AMD_FAN_CTRL_AUTO;
1596 static int vega12_get_dal_power_level(struct pp_hwmgr *hwmgr,
1597 struct amd_pp_simple_clock_info *info)
1600 struct phm_ppt_v2_information *table_info =
1601 (struct phm_ppt_v2_information *)hwmgr->pptable;
1602 struct phm_clock_and_voltage_limits *max_limits =
1603 &table_info->max_clock_voltage_on_ac;
1605 info->engine_max_clock = max_limits->sclk;
1606 info->memory_max_clock = max_limits->mclk;
1611 static int vega12_get_clock_ranges(struct pp_hwmgr *hwmgr,
1613 PPCLK_e clock_select,
1616 struct vega12_hwmgr *data = (struct vega12_hwmgr *)(hwmgr->backend);
1619 *clock = data->clk_range[clock_select].ACMax;
1621 *clock = data->clk_range[clock_select].ACMin;
1626 static int vega12_get_sclks(struct pp_hwmgr *hwmgr,
1627 struct pp_clock_levels_with_latency *clocks)
1629 struct vega12_hwmgr *data = (struct vega12_hwmgr *)(hwmgr->backend);
1632 struct vega12_single_dpm_table *dpm_table;
1634 if (!data->smu_features[GNLD_DPM_GFXCLK].enabled)
1637 dpm_table = &(data->dpm_table.gfx_table);
1638 ucount = (dpm_table->count > MAX_NUM_CLOCKS) ?
1639 MAX_NUM_CLOCKS : dpm_table->count;
1641 for (i = 0; i < ucount; i++) {
1642 clocks->data[i].clocks_in_khz =
1643 dpm_table->dpm_levels[i].value * 1000;
1645 clocks->data[i].latency_in_us = 0;
1648 clocks->num_levels = ucount;
1653 static uint32_t vega12_get_mem_latency(struct pp_hwmgr *hwmgr,
1659 static int vega12_get_memclocks(struct pp_hwmgr *hwmgr,
1660 struct pp_clock_levels_with_latency *clocks)
1662 struct vega12_hwmgr *data = (struct vega12_hwmgr *)(hwmgr->backend);
1665 struct vega12_single_dpm_table *dpm_table;
1666 if (!data->smu_features[GNLD_DPM_UCLK].enabled)
1669 dpm_table = &(data->dpm_table.mem_table);
1670 ucount = (dpm_table->count > MAX_NUM_CLOCKS) ?
1671 MAX_NUM_CLOCKS : dpm_table->count;
1673 for (i = 0; i < ucount; i++) {
1674 clocks->data[i].clocks_in_khz = dpm_table->dpm_levels[i].value * 1000;
1675 data->mclk_latency_table.entries[i].frequency = dpm_table->dpm_levels[i].value * 100;
1676 clocks->data[i].latency_in_us =
1677 data->mclk_latency_table.entries[i].latency =
1678 vega12_get_mem_latency(hwmgr, dpm_table->dpm_levels[i].value);
1681 clocks->num_levels = data->mclk_latency_table.count = ucount;
1686 static int vega12_get_dcefclocks(struct pp_hwmgr *hwmgr,
1687 struct pp_clock_levels_with_latency *clocks)
1689 struct vega12_hwmgr *data = (struct vega12_hwmgr *)(hwmgr->backend);
1692 struct vega12_single_dpm_table *dpm_table;
1694 if (!data->smu_features[GNLD_DPM_DCEFCLK].enabled)
1698 dpm_table = &(data->dpm_table.dcef_table);
1699 ucount = (dpm_table->count > MAX_NUM_CLOCKS) ?
1700 MAX_NUM_CLOCKS : dpm_table->count;
1702 for (i = 0; i < ucount; i++) {
1703 clocks->data[i].clocks_in_khz =
1704 dpm_table->dpm_levels[i].value * 1000;
1706 clocks->data[i].latency_in_us = 0;
1709 clocks->num_levels = ucount;
1714 static int vega12_get_socclocks(struct pp_hwmgr *hwmgr,
1715 struct pp_clock_levels_with_latency *clocks)
1717 struct vega12_hwmgr *data = (struct vega12_hwmgr *)(hwmgr->backend);
1720 struct vega12_single_dpm_table *dpm_table;
1722 if (!data->smu_features[GNLD_DPM_SOCCLK].enabled)
1726 dpm_table = &(data->dpm_table.soc_table);
1727 ucount = (dpm_table->count > MAX_NUM_CLOCKS) ?
1728 MAX_NUM_CLOCKS : dpm_table->count;
1730 for (i = 0; i < ucount; i++) {
1731 clocks->data[i].clocks_in_khz =
1732 dpm_table->dpm_levels[i].value * 1000;
1734 clocks->data[i].latency_in_us = 0;
1737 clocks->num_levels = ucount;
1743 static int vega12_get_clock_by_type_with_latency(struct pp_hwmgr *hwmgr,
1744 enum amd_pp_clock_type type,
1745 struct pp_clock_levels_with_latency *clocks)
1750 case amd_pp_sys_clock:
1751 ret = vega12_get_sclks(hwmgr, clocks);
1753 case amd_pp_mem_clock:
1754 ret = vega12_get_memclocks(hwmgr, clocks);
1756 case amd_pp_dcef_clock:
1757 ret = vega12_get_dcefclocks(hwmgr, clocks);
1759 case amd_pp_soc_clock:
1760 ret = vega12_get_socclocks(hwmgr, clocks);
1769 static int vega12_get_clock_by_type_with_voltage(struct pp_hwmgr *hwmgr,
1770 enum amd_pp_clock_type type,
1771 struct pp_clock_levels_with_voltage *clocks)
1773 clocks->num_levels = 0;
1778 static int vega12_set_watermarks_for_clocks_ranges(struct pp_hwmgr *hwmgr,
1781 struct vega12_hwmgr *data = (struct vega12_hwmgr *)(hwmgr->backend);
1782 Watermarks_t *table = &(data->smc_state_table.water_marks_table);
1783 struct dm_pp_wm_sets_with_clock_ranges_soc15 *wm_with_clock_ranges = clock_ranges;
1785 if (!data->registry_data.disable_water_mark &&
1786 data->smu_features[GNLD_DPM_DCEFCLK].supported &&
1787 data->smu_features[GNLD_DPM_SOCCLK].supported) {
1788 smu_set_watermarks_for_clocks_ranges(table, wm_with_clock_ranges);
1789 data->water_marks_bitmap |= WaterMarksExist;
1790 data->water_marks_bitmap &= ~WaterMarksLoaded;
1796 static int vega12_force_clock_level(struct pp_hwmgr *hwmgr,
1797 enum pp_clock_type type, uint32_t mask)
1799 struct vega12_hwmgr *data = (struct vega12_hwmgr *)(hwmgr->backend);
1800 uint32_t soft_min_level, soft_max_level;
1805 soft_min_level = mask ? (ffs(mask) - 1) : 0;
1806 soft_max_level = mask ? (fls(mask) - 1) : 0;
1808 data->dpm_table.gfx_table.dpm_state.soft_min_level =
1809 data->dpm_table.gfx_table.dpm_levels[soft_min_level].value;
1810 data->dpm_table.gfx_table.dpm_state.soft_max_level =
1811 data->dpm_table.gfx_table.dpm_levels[soft_max_level].value;
1813 ret = vega12_upload_dpm_min_level(hwmgr);
1814 PP_ASSERT_WITH_CODE(!ret,
1815 "Failed to upload boot level to lowest!",
1818 ret = vega12_upload_dpm_max_level(hwmgr);
1819 PP_ASSERT_WITH_CODE(!ret,
1820 "Failed to upload dpm max level to highest!",
1825 soft_min_level = mask ? (ffs(mask) - 1) : 0;
1826 soft_max_level = mask ? (fls(mask) - 1) : 0;
1828 data->dpm_table.mem_table.dpm_state.soft_min_level =
1829 data->dpm_table.mem_table.dpm_levels[soft_min_level].value;
1830 data->dpm_table.mem_table.dpm_state.soft_max_level =
1831 data->dpm_table.mem_table.dpm_levels[soft_max_level].value;
1833 ret = vega12_upload_dpm_min_level(hwmgr);
1834 PP_ASSERT_WITH_CODE(!ret,
1835 "Failed to upload boot level to lowest!",
1838 ret = vega12_upload_dpm_max_level(hwmgr);
1839 PP_ASSERT_WITH_CODE(!ret,
1840 "Failed to upload dpm max level to highest!",
1855 static int vega12_print_clock_levels(struct pp_hwmgr *hwmgr,
1856 enum pp_clock_type type, char *buf)
1858 int i, now, size = 0;
1859 struct pp_clock_levels_with_latency clocks;
1863 PP_ASSERT_WITH_CODE(
1864 vega12_get_current_gfx_clk_freq(hwmgr, &now) == 0,
1865 "Attempt to get current gfx clk Failed!",
1868 PP_ASSERT_WITH_CODE(
1869 vega12_get_sclks(hwmgr, &clocks) == 0,
1870 "Attempt to get gfx clk levels Failed!",
1872 for (i = 0; i < clocks.num_levels; i++)
1873 size += sprintf(buf + size, "%d: %uMhz %s\n",
1874 i, clocks.data[i].clocks_in_khz / 1000,
1875 (clocks.data[i].clocks_in_khz / 1000 == now / 100) ? "*" : "");
1879 PP_ASSERT_WITH_CODE(
1880 vega12_get_current_mclk_freq(hwmgr, &now) == 0,
1881 "Attempt to get current mclk freq Failed!",
1884 PP_ASSERT_WITH_CODE(
1885 vega12_get_memclocks(hwmgr, &clocks) == 0,
1886 "Attempt to get memory clk levels Failed!",
1888 for (i = 0; i < clocks.num_levels; i++)
1889 size += sprintf(buf + size, "%d: %uMhz %s\n",
1890 i, clocks.data[i].clocks_in_khz / 1000,
1891 (clocks.data[i].clocks_in_khz / 1000 == now / 100) ? "*" : "");
1903 static int vega12_apply_clocks_adjust_rules(struct pp_hwmgr *hwmgr)
1905 struct vega12_hwmgr *data = (struct vega12_hwmgr *)(hwmgr->backend);
1906 struct vega12_single_dpm_table *dpm_table;
1907 bool vblank_too_short = false;
1908 bool disable_mclk_switching;
1909 uint32_t i, latency;
1911 disable_mclk_switching = ((1 < hwmgr->display_config->num_display) &&
1912 !hwmgr->display_config->multi_monitor_in_sync) ||
1914 latency = hwmgr->display_config->dce_tolerable_mclk_in_active_latency;
1917 dpm_table = &(data->dpm_table.gfx_table);
1918 dpm_table->dpm_state.soft_min_level = dpm_table->dpm_levels[0].value;
1919 dpm_table->dpm_state.soft_max_level = dpm_table->dpm_levels[dpm_table->count - 1].value;
1920 dpm_table->dpm_state.hard_min_level = dpm_table->dpm_levels[0].value;
1921 dpm_table->dpm_state.hard_max_level = dpm_table->dpm_levels[dpm_table->count - 1].value;
1923 if (PP_CAP(PHM_PlatformCaps_UMDPState)) {
1924 if (VEGA12_UMD_PSTATE_GFXCLK_LEVEL < dpm_table->count) {
1925 dpm_table->dpm_state.soft_min_level = dpm_table->dpm_levels[VEGA12_UMD_PSTATE_GFXCLK_LEVEL].value;
1926 dpm_table->dpm_state.soft_max_level = dpm_table->dpm_levels[VEGA12_UMD_PSTATE_GFXCLK_LEVEL].value;
1929 if (hwmgr->dpm_level == AMD_DPM_FORCED_LEVEL_PROFILE_MIN_SCLK) {
1930 dpm_table->dpm_state.soft_min_level = dpm_table->dpm_levels[0].value;
1931 dpm_table->dpm_state.soft_max_level = dpm_table->dpm_levels[0].value;
1934 if (hwmgr->dpm_level == AMD_DPM_FORCED_LEVEL_PROFILE_PEAK) {
1935 dpm_table->dpm_state.soft_min_level = dpm_table->dpm_levels[dpm_table->count - 1].value;
1936 dpm_table->dpm_state.soft_max_level = dpm_table->dpm_levels[dpm_table->count - 1].value;
1941 dpm_table = &(data->dpm_table.mem_table);
1942 dpm_table->dpm_state.soft_min_level = dpm_table->dpm_levels[0].value;
1943 dpm_table->dpm_state.soft_max_level = dpm_table->dpm_levels[dpm_table->count - 1].value;
1944 dpm_table->dpm_state.hard_min_level = dpm_table->dpm_levels[0].value;
1945 dpm_table->dpm_state.hard_max_level = dpm_table->dpm_levels[dpm_table->count - 1].value;
1947 if (PP_CAP(PHM_PlatformCaps_UMDPState)) {
1948 if (VEGA12_UMD_PSTATE_MCLK_LEVEL < dpm_table->count) {
1949 dpm_table->dpm_state.soft_min_level = dpm_table->dpm_levels[VEGA12_UMD_PSTATE_MCLK_LEVEL].value;
1950 dpm_table->dpm_state.soft_max_level = dpm_table->dpm_levels[VEGA12_UMD_PSTATE_MCLK_LEVEL].value;
1953 if (hwmgr->dpm_level == AMD_DPM_FORCED_LEVEL_PROFILE_MIN_MCLK) {
1954 dpm_table->dpm_state.soft_min_level = dpm_table->dpm_levels[0].value;
1955 dpm_table->dpm_state.soft_max_level = dpm_table->dpm_levels[0].value;
1958 if (hwmgr->dpm_level == AMD_DPM_FORCED_LEVEL_PROFILE_PEAK) {
1959 dpm_table->dpm_state.soft_min_level = dpm_table->dpm_levels[dpm_table->count - 1].value;
1960 dpm_table->dpm_state.soft_max_level = dpm_table->dpm_levels[dpm_table->count - 1].value;
1964 /* honour DAL's UCLK Hardmin */
1965 if (dpm_table->dpm_state.hard_min_level < (hwmgr->display_config->min_mem_set_clock / 100))
1966 dpm_table->dpm_state.hard_min_level = hwmgr->display_config->min_mem_set_clock / 100;
1968 /* Hardmin is dependent on displayconfig */
1969 if (disable_mclk_switching) {
1970 dpm_table->dpm_state.hard_min_level = dpm_table->dpm_levels[dpm_table->count - 1].value;
1971 for (i = 0; i < data->mclk_latency_table.count - 1; i++) {
1972 if (data->mclk_latency_table.entries[i].latency <= latency) {
1973 if (dpm_table->dpm_levels[i].value >= (hwmgr->display_config->min_mem_set_clock / 100)) {
1974 dpm_table->dpm_state.hard_min_level = dpm_table->dpm_levels[i].value;
1981 if (hwmgr->display_config->nb_pstate_switch_disable)
1982 dpm_table->dpm_state.hard_min_level = dpm_table->dpm_levels[dpm_table->count - 1].value;
1985 dpm_table = &(data->dpm_table.vclk_table);
1986 dpm_table->dpm_state.soft_min_level = dpm_table->dpm_levels[0].value;
1987 dpm_table->dpm_state.soft_max_level = dpm_table->dpm_levels[dpm_table->count - 1].value;
1988 dpm_table->dpm_state.hard_min_level = dpm_table->dpm_levels[0].value;
1989 dpm_table->dpm_state.hard_max_level = dpm_table->dpm_levels[dpm_table->count - 1].value;
1991 if (PP_CAP(PHM_PlatformCaps_UMDPState)) {
1992 if (VEGA12_UMD_PSTATE_UVDCLK_LEVEL < dpm_table->count) {
1993 dpm_table->dpm_state.soft_min_level = dpm_table->dpm_levels[VEGA12_UMD_PSTATE_UVDCLK_LEVEL].value;
1994 dpm_table->dpm_state.soft_max_level = dpm_table->dpm_levels[VEGA12_UMD_PSTATE_UVDCLK_LEVEL].value;
1997 if (hwmgr->dpm_level == AMD_DPM_FORCED_LEVEL_PROFILE_PEAK) {
1998 dpm_table->dpm_state.soft_min_level = dpm_table->dpm_levels[dpm_table->count - 1].value;
1999 dpm_table->dpm_state.soft_max_level = dpm_table->dpm_levels[dpm_table->count - 1].value;
2004 dpm_table = &(data->dpm_table.dclk_table);
2005 dpm_table->dpm_state.soft_min_level = dpm_table->dpm_levels[0].value;
2006 dpm_table->dpm_state.soft_max_level = dpm_table->dpm_levels[dpm_table->count - 1].value;
2007 dpm_table->dpm_state.hard_min_level = dpm_table->dpm_levels[0].value;
2008 dpm_table->dpm_state.hard_max_level = dpm_table->dpm_levels[dpm_table->count - 1].value;
2010 if (PP_CAP(PHM_PlatformCaps_UMDPState)) {
2011 if (VEGA12_UMD_PSTATE_UVDCLK_LEVEL < dpm_table->count) {
2012 dpm_table->dpm_state.soft_min_level = dpm_table->dpm_levels[VEGA12_UMD_PSTATE_UVDCLK_LEVEL].value;
2013 dpm_table->dpm_state.soft_max_level = dpm_table->dpm_levels[VEGA12_UMD_PSTATE_UVDCLK_LEVEL].value;
2016 if (hwmgr->dpm_level == AMD_DPM_FORCED_LEVEL_PROFILE_PEAK) {
2017 dpm_table->dpm_state.soft_min_level = dpm_table->dpm_levels[dpm_table->count - 1].value;
2018 dpm_table->dpm_state.soft_max_level = dpm_table->dpm_levels[dpm_table->count - 1].value;
2023 dpm_table = &(data->dpm_table.soc_table);
2024 dpm_table->dpm_state.soft_min_level = dpm_table->dpm_levels[0].value;
2025 dpm_table->dpm_state.soft_max_level = dpm_table->dpm_levels[dpm_table->count - 1].value;
2026 dpm_table->dpm_state.hard_min_level = dpm_table->dpm_levels[0].value;
2027 dpm_table->dpm_state.hard_max_level = dpm_table->dpm_levels[dpm_table->count - 1].value;
2029 if (PP_CAP(PHM_PlatformCaps_UMDPState)) {
2030 if (VEGA12_UMD_PSTATE_SOCCLK_LEVEL < dpm_table->count) {
2031 dpm_table->dpm_state.soft_min_level = dpm_table->dpm_levels[VEGA12_UMD_PSTATE_SOCCLK_LEVEL].value;
2032 dpm_table->dpm_state.soft_max_level = dpm_table->dpm_levels[VEGA12_UMD_PSTATE_SOCCLK_LEVEL].value;
2035 if (hwmgr->dpm_level == AMD_DPM_FORCED_LEVEL_PROFILE_PEAK) {
2036 dpm_table->dpm_state.soft_min_level = dpm_table->dpm_levels[dpm_table->count - 1].value;
2037 dpm_table->dpm_state.soft_max_level = dpm_table->dpm_levels[dpm_table->count - 1].value;
2042 dpm_table = &(data->dpm_table.eclk_table);
2043 dpm_table->dpm_state.soft_min_level = dpm_table->dpm_levels[0].value;
2044 dpm_table->dpm_state.soft_max_level = dpm_table->dpm_levels[dpm_table->count - 1].value;
2045 dpm_table->dpm_state.hard_min_level = dpm_table->dpm_levels[0].value;
2046 dpm_table->dpm_state.hard_max_level = dpm_table->dpm_levels[dpm_table->count - 1].value;
2048 if (PP_CAP(PHM_PlatformCaps_UMDPState)) {
2049 if (VEGA12_UMD_PSTATE_VCEMCLK_LEVEL < dpm_table->count) {
2050 dpm_table->dpm_state.soft_min_level = dpm_table->dpm_levels[VEGA12_UMD_PSTATE_VCEMCLK_LEVEL].value;
2051 dpm_table->dpm_state.soft_max_level = dpm_table->dpm_levels[VEGA12_UMD_PSTATE_VCEMCLK_LEVEL].value;
2054 if (hwmgr->dpm_level == AMD_DPM_FORCED_LEVEL_PROFILE_PEAK) {
2055 dpm_table->dpm_state.soft_min_level = dpm_table->dpm_levels[dpm_table->count - 1].value;
2056 dpm_table->dpm_state.soft_max_level = dpm_table->dpm_levels[dpm_table->count - 1].value;
2063 static int vega12_set_uclk_to_highest_dpm_level(struct pp_hwmgr *hwmgr,
2064 struct vega12_single_dpm_table *dpm_table)
2066 struct vega12_hwmgr *data = (struct vega12_hwmgr *)(hwmgr->backend);
2069 if (data->smu_features[GNLD_DPM_UCLK].enabled) {
2070 PP_ASSERT_WITH_CODE(dpm_table->count > 0,
2071 "[SetUclkToHightestDpmLevel] Dpm table has no entry!",
2073 PP_ASSERT_WITH_CODE(dpm_table->count <= NUM_UCLK_DPM_LEVELS,
2074 "[SetUclkToHightestDpmLevel] Dpm table has too many entries!",
2077 dpm_table->dpm_state.hard_min_level = dpm_table->dpm_levels[dpm_table->count - 1].value;
2078 PP_ASSERT_WITH_CODE(!(ret = smum_send_msg_to_smc_with_parameter(hwmgr,
2079 PPSMC_MSG_SetHardMinByFreq,
2080 (PPCLK_UCLK << 16 ) | dpm_table->dpm_state.hard_min_level)),
2081 "[SetUclkToHightestDpmLevel] Set hard min uclk failed!",
2088 static int vega12_pre_display_configuration_changed_task(struct pp_hwmgr *hwmgr)
2090 struct vega12_hwmgr *data = (struct vega12_hwmgr *)(hwmgr->backend);
2093 smum_send_msg_to_smc_with_parameter(hwmgr,
2094 PPSMC_MSG_NumOfDisplays, 0);
2096 ret = vega12_set_uclk_to_highest_dpm_level(hwmgr,
2097 &data->dpm_table.mem_table);
2102 static int vega12_display_configuration_changed_task(struct pp_hwmgr *hwmgr)
2104 struct vega12_hwmgr *data = (struct vega12_hwmgr *)(hwmgr->backend);
2106 Watermarks_t *wm_table = &(data->smc_state_table.water_marks_table);
2108 if ((data->water_marks_bitmap & WaterMarksExist) &&
2109 !(data->water_marks_bitmap & WaterMarksLoaded)) {
2110 result = smum_smc_table_manager(hwmgr,
2111 (uint8_t *)wm_table, TABLE_WATERMARKS, false);
2112 PP_ASSERT_WITH_CODE(result, "Failed to update WMTABLE!", return EINVAL);
2113 data->water_marks_bitmap |= WaterMarksLoaded;
2116 if ((data->water_marks_bitmap & WaterMarksExist) &&
2117 data->smu_features[GNLD_DPM_DCEFCLK].supported &&
2118 data->smu_features[GNLD_DPM_SOCCLK].supported)
2119 smum_send_msg_to_smc_with_parameter(hwmgr,
2120 PPSMC_MSG_NumOfDisplays, hwmgr->display_config->num_display);
2125 int vega12_enable_disable_uvd_dpm(struct pp_hwmgr *hwmgr, bool enable)
2127 struct vega12_hwmgr *data =
2128 (struct vega12_hwmgr *)(hwmgr->backend);
2130 if (data->smu_features[GNLD_DPM_UVD].supported) {
2131 PP_ASSERT_WITH_CODE(!vega12_enable_smc_features(hwmgr,
2133 data->smu_features[GNLD_DPM_UVD].smu_feature_bitmap),
2134 "Attempt to Enable/Disable DPM UVD Failed!",
2136 data->smu_features[GNLD_DPM_UVD].enabled = enable;
2142 static void vega12_power_gate_vce(struct pp_hwmgr *hwmgr, bool bgate)
2144 struct vega12_hwmgr *data = (struct vega12_hwmgr *)(hwmgr->backend);
2146 if (data->vce_power_gated == bgate)
2149 data->vce_power_gated = bgate;
2150 vega12_enable_disable_vce_dpm(hwmgr, !bgate);
2153 static void vega12_power_gate_uvd(struct pp_hwmgr *hwmgr, bool bgate)
2155 struct vega12_hwmgr *data = (struct vega12_hwmgr *)(hwmgr->backend);
2157 if (data->uvd_power_gated == bgate)
2160 data->uvd_power_gated = bgate;
2161 vega12_enable_disable_uvd_dpm(hwmgr, !bgate);
2165 vega12_check_smc_update_required_for_display_configuration(struct pp_hwmgr *hwmgr)
2167 struct vega12_hwmgr *data = (struct vega12_hwmgr *)(hwmgr->backend);
2168 bool is_update_required = false;
2170 if (data->display_timing.num_existing_displays != hwmgr->display_config->num_display)
2171 is_update_required = true;
2173 if (data->registry_data.gfx_clk_deep_sleep_support) {
2174 if (data->display_timing.min_clock_in_sr != hwmgr->display_config->min_core_set_clock_in_sr)
2175 is_update_required = true;
2178 return is_update_required;
2181 static int vega12_disable_dpm_tasks(struct pp_hwmgr *hwmgr)
2183 int tmp_result, result = 0;
2185 tmp_result = vega12_disable_all_smu_features(hwmgr);
2186 PP_ASSERT_WITH_CODE((tmp_result == 0),
2187 "Failed to disable all smu features!", result = tmp_result);
2192 static int vega12_power_off_asic(struct pp_hwmgr *hwmgr)
2194 struct vega12_hwmgr *data = (struct vega12_hwmgr *)(hwmgr->backend);
2197 result = vega12_disable_dpm_tasks(hwmgr);
2198 PP_ASSERT_WITH_CODE((0 == result),
2199 "[disable_dpm_tasks] Failed to disable DPM!",
2201 data->water_marks_bitmap &= ~(WaterMarksLoaded);
2207 static void vega12_find_min_clock_index(struct pp_hwmgr *hwmgr,
2208 uint32_t *sclk_idx, uint32_t *mclk_idx,
2209 uint32_t min_sclk, uint32_t min_mclk)
2211 struct vega12_hwmgr *data = (struct vega12_hwmgr *)(hwmgr->backend);
2212 struct vega12_dpm_table *dpm_table = &(data->dpm_table);
2215 for (i = 0; i < dpm_table->gfx_table.count; i++) {
2216 if (dpm_table->gfx_table.dpm_levels[i].enabled &&
2217 dpm_table->gfx_table.dpm_levels[i].value >= min_sclk) {
2223 for (i = 0; i < dpm_table->mem_table.count; i++) {
2224 if (dpm_table->mem_table.dpm_levels[i].enabled &&
2225 dpm_table->mem_table.dpm_levels[i].value >= min_mclk) {
2234 static int vega12_set_power_profile_state(struct pp_hwmgr *hwmgr,
2235 struct amd_pp_profile *request)
2240 static int vega12_get_sclk_od(struct pp_hwmgr *hwmgr)
2242 struct vega12_hwmgr *data = (struct vega12_hwmgr *)(hwmgr->backend);
2243 struct vega12_single_dpm_table *sclk_table = &(data->dpm_table.gfx_table);
2244 struct vega12_single_dpm_table *golden_sclk_table =
2245 &(data->golden_dpm_table.gfx_table);
2248 value = (sclk_table->dpm_levels[sclk_table->count - 1].value -
2249 golden_sclk_table->dpm_levels[golden_sclk_table->count - 1].value) *
2251 golden_sclk_table->dpm_levels[golden_sclk_table->count - 1].value;
2256 static int vega12_set_sclk_od(struct pp_hwmgr *hwmgr, uint32_t value)
2261 static int vega12_get_mclk_od(struct pp_hwmgr *hwmgr)
2263 struct vega12_hwmgr *data = (struct vega12_hwmgr *)(hwmgr->backend);
2264 struct vega12_single_dpm_table *mclk_table = &(data->dpm_table.mem_table);
2265 struct vega12_single_dpm_table *golden_mclk_table =
2266 &(data->golden_dpm_table.mem_table);
2269 value = (mclk_table->dpm_levels
2270 [mclk_table->count - 1].value -
2271 golden_mclk_table->dpm_levels
2272 [golden_mclk_table->count - 1].value) *
2274 golden_mclk_table->dpm_levels
2275 [golden_mclk_table->count - 1].value;
2280 static int vega12_set_mclk_od(struct pp_hwmgr *hwmgr, uint32_t value)
2286 static int vega12_notify_cac_buffer_info(struct pp_hwmgr *hwmgr,
2287 uint32_t virtual_addr_low,
2288 uint32_t virtual_addr_hi,
2289 uint32_t mc_addr_low,
2290 uint32_t mc_addr_hi,
2293 smum_send_msg_to_smc_with_parameter(hwmgr,
2294 PPSMC_MSG_SetSystemVirtualDramAddrHigh,
2296 smum_send_msg_to_smc_with_parameter(hwmgr,
2297 PPSMC_MSG_SetSystemVirtualDramAddrLow,
2299 smum_send_msg_to_smc_with_parameter(hwmgr,
2300 PPSMC_MSG_DramLogSetDramAddrHigh,
2303 smum_send_msg_to_smc_with_parameter(hwmgr,
2304 PPSMC_MSG_DramLogSetDramAddrLow,
2307 smum_send_msg_to_smc_with_parameter(hwmgr,
2308 PPSMC_MSG_DramLogSetDramSize,
2313 static int vega12_get_thermal_temperature_range(struct pp_hwmgr *hwmgr,
2314 struct PP_TemperatureRange *thermal_data)
2316 struct phm_ppt_v3_information *pptable_information =
2317 (struct phm_ppt_v3_information *)hwmgr->pptable;
2319 memcpy(thermal_data, &SMU7ThermalWithDelayPolicy[0], sizeof(struct PP_TemperatureRange));
2321 thermal_data->max = pptable_information->us_software_shutdown_temp *
2322 PP_TEMPERATURE_UNITS_PER_CENTIGRADES;
2327 static int vega12_enable_gfx_off(struct pp_hwmgr *hwmgr)
2329 struct vega12_hwmgr *data =
2330 (struct vega12_hwmgr *)(hwmgr->backend);
2333 if (data->gfxoff_controlled_by_driver)
2334 ret = smum_send_msg_to_smc(hwmgr, PPSMC_MSG_AllowGfxOff);
2339 static int vega12_disable_gfx_off(struct pp_hwmgr *hwmgr)
2341 struct vega12_hwmgr *data =
2342 (struct vega12_hwmgr *)(hwmgr->backend);
2345 if (data->gfxoff_controlled_by_driver)
2346 ret = smum_send_msg_to_smc(hwmgr, PPSMC_MSG_DisallowGfxOff);
2351 static int vega12_gfx_off_control(struct pp_hwmgr *hwmgr, bool enable)
2354 return vega12_enable_gfx_off(hwmgr);
2356 return vega12_disable_gfx_off(hwmgr);
2359 static int vega12_get_performance_level(struct pp_hwmgr *hwmgr, const struct pp_hw_power_state *state,
2360 PHM_PerformanceLevelDesignation designation, uint32_t index,
2361 PHM_PerformanceLevel *level)
2366 static const struct pp_hwmgr_func vega12_hwmgr_funcs = {
2367 .backend_init = vega12_hwmgr_backend_init,
2368 .backend_fini = vega12_hwmgr_backend_fini,
2369 .asic_setup = vega12_setup_asic_task,
2370 .dynamic_state_management_enable = vega12_enable_dpm_tasks,
2371 .dynamic_state_management_disable = vega12_disable_dpm_tasks,
2372 .patch_boot_state = vega12_patch_boot_state,
2373 .get_sclk = vega12_dpm_get_sclk,
2374 .get_mclk = vega12_dpm_get_mclk,
2375 .notify_smc_display_config_after_ps_adjustment =
2376 vega12_notify_smc_display_config_after_ps_adjustment,
2377 .force_dpm_level = vega12_dpm_force_dpm_level,
2378 .stop_thermal_controller = vega12_thermal_stop_thermal_controller,
2379 .get_fan_speed_info = vega12_fan_ctrl_get_fan_speed_info,
2380 .reset_fan_speed_to_default =
2381 vega12_fan_ctrl_reset_fan_speed_to_default,
2382 .get_fan_speed_rpm = vega12_fan_ctrl_get_fan_speed_rpm,
2383 .set_fan_control_mode = vega12_set_fan_control_mode,
2384 .get_fan_control_mode = vega12_get_fan_control_mode,
2385 .read_sensor = vega12_read_sensor,
2386 .get_dal_power_level = vega12_get_dal_power_level,
2387 .get_clock_by_type_with_latency = vega12_get_clock_by_type_with_latency,
2388 .get_clock_by_type_with_voltage = vega12_get_clock_by_type_with_voltage,
2389 .set_watermarks_for_clocks_ranges = vega12_set_watermarks_for_clocks_ranges,
2390 .display_clock_voltage_request = vega12_display_clock_voltage_request,
2391 .force_clock_level = vega12_force_clock_level,
2392 .print_clock_levels = vega12_print_clock_levels,
2393 .apply_clocks_adjust_rules =
2394 vega12_apply_clocks_adjust_rules,
2395 .pre_display_config_changed =
2396 vega12_pre_display_configuration_changed_task,
2397 .display_config_changed = vega12_display_configuration_changed_task,
2398 .powergate_uvd = vega12_power_gate_uvd,
2399 .powergate_vce = vega12_power_gate_vce,
2400 .check_smc_update_required_for_display_configuration =
2401 vega12_check_smc_update_required_for_display_configuration,
2402 .power_off_asic = vega12_power_off_asic,
2403 .disable_smc_firmware_ctf = vega12_thermal_disable_alert,
2405 .set_power_profile_state = vega12_set_power_profile_state,
2406 .get_sclk_od = vega12_get_sclk_od,
2407 .set_sclk_od = vega12_set_sclk_od,
2408 .get_mclk_od = vega12_get_mclk_od,
2409 .set_mclk_od = vega12_set_mclk_od,
2411 .notify_cac_buffer_info = vega12_notify_cac_buffer_info,
2412 .get_thermal_temperature_range = vega12_get_thermal_temperature_range,
2413 .register_irq_handlers = smu9_register_irq_handlers,
2414 .start_thermal_controller = vega12_start_thermal_controller,
2415 .powergate_gfx = vega12_gfx_off_control,
2416 .get_performance_level = vega12_get_performance_level,
2419 int vega12_hwmgr_init(struct pp_hwmgr *hwmgr)
2421 hwmgr->hwmgr_func = &vega12_hwmgr_funcs;
2422 hwmgr->pptable_func = &vega12_pptable_funcs;