2 * Copyright 2015 Advanced Micro Devices, Inc.
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
26 #ifndef __AMDGPU_DM_H__
27 #define __AMDGPU_DM_H__
30 #include <drm/drm_atomic.h>
33 * This file contains the definition for amdgpu_display_manager
34 * and its API for amdgpu driver's use.
35 * This component provides all the display related functionality
36 * and this is the only component that calls DAL API.
37 * The API contained here intended for amdgpu driver use.
38 * The API that is called directly from KMS framework is located
39 * in amdgpu_dm_kms.h file
42 #define AMDGPU_DM_MAX_DISPLAY_INDEX 31
44 #include "include/amdgpu_dal_power_if.h"
45 #include "amdgpu_dm_irq.h"
48 #include "irq_types.h"
49 #include "signal_types.h"
51 /* Forward declarations */
54 struct amdgpu_dm_irq_handler_data;
57 struct common_irq_params {
58 struct amdgpu_device *adev;
59 enum dc_irq_source irq_src;
62 struct irq_list_head {
63 struct list_head head;
64 /* In case this interrupt needs post-processing, 'work' will be queued*/
65 struct work_struct work;
68 struct dm_comressor_info {
70 struct amdgpu_bo *bo_ptr;
74 struct amdgpu_display_manager {
76 struct cgs_device *cgs_device;
78 struct amdgpu_device *adev; /*AMD base driver*/
79 struct drm_device *ddev; /*DRM base driver*/
80 u16 display_indexes_num;
83 * 'irq_source_handler_table' holds a list of handlers
84 * per (DAL) IRQ source.
86 * Each IRQ source may need to be handled at different contexts.
87 * By 'context' we mean, for example:
88 * - The ISR context, which is the direct interrupt handler.
89 * - The 'deferred' context - this is the post-processing of the
90 * interrupt, but at a lower priority.
92 * Note that handlers are called in the same order as they were
95 struct irq_list_head irq_handler_list_low_tab[DAL_IRQ_SOURCES_NUMBER];
96 struct list_head irq_handler_list_high_tab[DAL_IRQ_SOURCES_NUMBER];
98 struct common_irq_params
99 pflip_params[DC_IRQ_SOURCE_PFLIP_LAST - DC_IRQ_SOURCE_PFLIP_FIRST + 1];
101 struct common_irq_params
102 vblank_params[DC_IRQ_SOURCE_VBLANK6 - DC_IRQ_SOURCE_VBLANK1 + 1];
104 /* this spin lock synchronizes access to 'irq_handler_list_table' */
105 spinlock_t irq_handler_list_table_lock;
107 struct backlight_device *backlight_dev;
109 const struct dc_link *backlight_link;
111 struct mod_freesync *freesync_module;
114 * Caches device atomic state for suspend/resume
116 struct drm_atomic_state *cached_state;
118 struct dm_comressor_info compressor;
120 const struct firmware *fw_dmcu;
121 uint32_t dmcu_fw_version;
124 struct amdgpu_dm_connector {
126 struct drm_connector base;
127 uint32_t connector_id;
129 /* we need to mind the EDID between detect
130 and get modes due to analog/digital/tvencoder */
133 /* shared with amdgpu */
134 struct amdgpu_hpd hpd;
136 /* number of modes generated from EDID at 'dc_sink' */
139 /* The 'old' sink - before an HPD.
140 * The 'current' sink is in dc_link->sink. */
141 struct dc_sink *dc_sink;
142 struct dc_link *dc_link;
143 struct dc_sink *dc_em_sink;
146 struct drm_dp_mst_topology_mgr mst_mgr;
147 struct amdgpu_dm_dp_aux dm_dp_aux;
148 struct drm_dp_mst_port *port;
149 struct amdgpu_dm_connector *mst_port;
150 struct amdgpu_encoder *mst_encoder;
152 /* TODO see if we can merge with ddc_bus or make a dm_connector */
153 struct amdgpu_i2c_adapter *i2c;
155 /* Monitor range limits */
160 struct mutex hpd_lock;
165 #define to_amdgpu_dm_connector(x) container_of(x, struct amdgpu_dm_connector, base)
167 extern const struct amdgpu_ip_block_version dm_ip_block;
169 struct amdgpu_framebuffer;
170 struct amdgpu_display_manager;
171 struct dc_validation_set;
172 struct dc_plane_state;
174 struct dm_plane_state {
175 struct drm_plane_state base;
176 struct dc_plane_state *dc_state;
179 struct dm_crtc_state {
180 struct drm_crtc_state base;
181 struct dc_stream_state *stream;
186 bool freesync_enabled;
187 struct dc_crtc_timing_adjust adjust;
188 struct dc_info_packet vrr_infopacket;
191 #define to_dm_crtc_state(x) container_of(x, struct dm_crtc_state, base)
193 struct dm_atomic_state {
194 struct drm_atomic_state base;
196 struct dc_state *context;
199 #define to_dm_atomic_state(x) container_of(x, struct dm_atomic_state, base)
201 struct dm_connector_state {
202 struct drm_connector_state base;
204 enum amdgpu_rmx_type scaling;
205 uint8_t underscan_vborder;
206 uint8_t underscan_hborder;
207 bool underscan_enable;
208 bool freesync_enable;
209 bool freesync_capable;
212 #define to_dm_connector_state(x)\
213 container_of((x), struct dm_connector_state, base)
215 void amdgpu_dm_connector_funcs_reset(struct drm_connector *connector);
216 struct drm_connector_state *
217 amdgpu_dm_connector_atomic_duplicate_state(struct drm_connector *connector);
218 int amdgpu_dm_connector_atomic_set_property(struct drm_connector *connector,
219 struct drm_connector_state *state,
220 struct drm_property *property,
223 int amdgpu_dm_connector_atomic_get_property(struct drm_connector *connector,
224 const struct drm_connector_state *state,
225 struct drm_property *property,
228 int amdgpu_dm_get_encoder_crtc_mask(struct amdgpu_device *adev);
230 void amdgpu_dm_connector_init_helper(struct amdgpu_display_manager *dm,
231 struct amdgpu_dm_connector *aconnector,
233 struct dc_link *link,
236 enum drm_mode_status amdgpu_dm_connector_mode_valid(struct drm_connector *connector,
237 struct drm_display_mode *mode);
239 void dm_restore_drm_connector_state(struct drm_device *dev,
240 struct drm_connector *connector);
242 void amdgpu_dm_update_freesync_caps(struct drm_connector *connector,
245 /* amdgpu_dm_crc.c */
246 #ifdef CONFIG_DEBUG_FS
247 int amdgpu_dm_crtc_set_crc_source(struct drm_crtc *crtc, const char *src_name);
248 int amdgpu_dm_crtc_verify_crc_source(struct drm_crtc *crtc,
249 const char *src_name,
251 void amdgpu_dm_crtc_handle_crc_irq(struct drm_crtc *crtc);
253 #define amdgpu_dm_crtc_set_crc_source NULL
254 #define amdgpu_dm_crtc_verify_crc_source NULL
255 #define amdgpu_dm_crtc_handle_crc_irq(x)
258 #define MAX_COLOR_LUT_ENTRIES 4096
259 /* Legacy gamm LUT users such as X doesn't like large LUT sizes */
260 #define MAX_COLOR_LEGACY_LUT_ENTRIES 256
262 void amdgpu_dm_init_color_mod(void);
263 int amdgpu_dm_set_degamma_lut(struct drm_crtc_state *crtc_state,
264 struct dc_plane_state *dc_plane_state);
265 void amdgpu_dm_set_ctm(struct dm_crtc_state *crtc);
266 int amdgpu_dm_set_regamma_lut(struct dm_crtc_state *crtc);
268 extern const struct drm_encoder_helper_funcs amdgpu_dm_encoder_helper_funcs;
270 #endif /* __AMDGPU_DM_H__ */