]> Git Repo - linux.git/blame - drivers/net/ethernet/qlogic/qed/qed_debug.c
Linux 6.14-rc3
[linux.git] / drivers / net / ethernet / qlogic / qed / qed_debug.c
CommitLineData
ab81e23c 1// SPDX-License-Identifier: (GPL-2.0-only OR BSD-3-Clause)
c965db44
TT
2/* QLogic qed NIC Driver
3 * Copyright (c) 2015 QLogic Corporation
6c95dd8f 4 * Copyright (c) 2019-2021 Marvell International Ltd.
c965db44
TT
5 */
6
7#include <linux/module.h>
8#include <linux/vmalloc.h>
9#include <linux/crc32.h>
10#include "qed.h"
8a52bbab 11#include "qed_cxt.h"
c965db44 12#include "qed_hsi.h"
ee824f4b 13#include "qed_dbg_hsi.h"
c965db44
TT
14#include "qed_hw.h"
15#include "qed_mcp.h"
16#include "qed_reg_addr.h"
17
c965db44
TT
18/* Memory groups enum */
19enum mem_groups {
20 MEM_GROUP_PXP_MEM,
21 MEM_GROUP_DMAE_MEM,
22 MEM_GROUP_CM_MEM,
23 MEM_GROUP_QM_MEM,
da090917 24 MEM_GROUP_DORQ_MEM,
c965db44
TT
25 MEM_GROUP_BRB_RAM,
26 MEM_GROUP_BRB_MEM,
27 MEM_GROUP_PRS_MEM,
2d22bc83
MK
28 MEM_GROUP_SDM_MEM,
29 MEM_GROUP_PBUF,
c965db44 30 MEM_GROUP_IOR,
2d22bc83 31 MEM_GROUP_RAM,
c965db44 32 MEM_GROUP_BTB_RAM,
2d22bc83
MK
33 MEM_GROUP_RDIF_CTX,
34 MEM_GROUP_TDIF_CTX,
35 MEM_GROUP_CFC_MEM,
c965db44 36 MEM_GROUP_CONN_CFC_MEM,
c965db44
TT
37 MEM_GROUP_CAU_PI,
38 MEM_GROUP_CAU_MEM,
2d22bc83 39 MEM_GROUP_CAU_MEM_EXT,
c965db44
TT
40 MEM_GROUP_PXP_ILT,
41 MEM_GROUP_MULD_MEM,
42 MEM_GROUP_BTB_MEM,
43 MEM_GROUP_IGU_MEM,
44 MEM_GROUP_IGU_MSIX,
45 MEM_GROUP_CAU_SB,
46 MEM_GROUP_BMB_RAM,
47 MEM_GROUP_BMB_MEM,
2d22bc83
MK
48 MEM_GROUP_TM_MEM,
49 MEM_GROUP_TASK_CFC_MEM,
c965db44
TT
50 MEM_GROUPS_NUM
51};
52
53/* Memory groups names */
54static const char * const s_mem_group_names[] = {
55 "PXP_MEM",
56 "DMAE_MEM",
57 "CM_MEM",
58 "QM_MEM",
da090917 59 "DORQ_MEM",
c965db44
TT
60 "BRB_RAM",
61 "BRB_MEM",
62 "PRS_MEM",
2d22bc83
MK
63 "SDM_MEM",
64 "PBUF",
c965db44 65 "IOR",
2d22bc83 66 "RAM",
c965db44 67 "BTB_RAM",
2d22bc83
MK
68 "RDIF_CTX",
69 "TDIF_CTX",
70 "CFC_MEM",
c965db44 71 "CONN_CFC_MEM",
c965db44
TT
72 "CAU_PI",
73 "CAU_MEM",
2d22bc83 74 "CAU_MEM_EXT",
c965db44
TT
75 "PXP_ILT",
76 "MULD_MEM",
77 "BTB_MEM",
78 "IGU_MEM",
79 "IGU_MSIX",
80 "CAU_SB",
81 "BMB_RAM",
82 "BMB_MEM",
2d22bc83
MK
83 "TM_MEM",
84 "TASK_CFC_MEM",
c965db44
TT
85};
86
87/* Idle check conditions */
7b6859fb
MY
88
89static u32 cond5(const u32 *r, const u32 *imm)
c965db44
TT
90{
91 return ((r[0] & imm[0]) != imm[1]) && ((r[1] & imm[2]) != imm[3]);
92}
93
7b6859fb 94static u32 cond7(const u32 *r, const u32 *imm)
c965db44
TT
95{
96 return ((r[0] >> imm[0]) & imm[1]) != imm[2];
97}
98
7b6859fb 99static u32 cond6(const u32 *r, const u32 *imm)
c965db44
TT
100{
101 return (r[0] & imm[0]) != imm[1];
102}
103
7b6859fb 104static u32 cond9(const u32 *r, const u32 *imm)
c965db44
TT
105{
106 return ((r[0] & imm[0]) >> imm[1]) !=
107 (((r[0] & imm[2]) >> imm[3]) | ((r[1] & imm[4]) << imm[5]));
108}
109
7b6859fb 110static u32 cond10(const u32 *r, const u32 *imm)
c965db44
TT
111{
112 return ((r[0] & imm[0]) >> imm[1]) != (r[0] & imm[2]);
113}
114
7b6859fb 115static u32 cond4(const u32 *r, const u32 *imm)
c965db44
TT
116{
117 return (r[0] & ~imm[0]) != imm[1];
118}
119
120static u32 cond0(const u32 *r, const u32 *imm)
7b6859fb
MY
121{
122 return (r[0] & ~r[1]) != imm[0];
123}
124
6c95dd8f
PK
125static u32 cond14(const u32 *r, const u32 *imm)
126{
127 return (r[0] | imm[0]) != imm[1];
128}
129
7b6859fb 130static u32 cond1(const u32 *r, const u32 *imm)
c965db44
TT
131{
132 return r[0] != imm[0];
133}
134
7b6859fb 135static u32 cond11(const u32 *r, const u32 *imm)
c965db44
TT
136{
137 return r[0] != r[1] && r[2] == imm[0];
138}
139
7b6859fb 140static u32 cond12(const u32 *r, const u32 *imm)
c965db44
TT
141{
142 return r[0] != r[1] && r[2] > imm[0];
143}
144
145static u32 cond3(const u32 *r, const u32 *imm)
146{
147 return r[0] != r[1];
148}
149
7b6859fb 150static u32 cond13(const u32 *r, const u32 *imm)
c965db44
TT
151{
152 return r[0] & imm[0];
153}
154
7b6859fb 155static u32 cond8(const u32 *r, const u32 *imm)
c965db44
TT
156{
157 return r[0] < (r[1] - imm[0]);
158}
159
160static u32 cond2(const u32 *r, const u32 *imm)
161{
162 return r[0] > imm[0];
163}
164
165/* Array of Idle Check conditions */
166static u32(*cond_arr[]) (const u32 *r, const u32 *imm) = {
167 cond0,
168 cond1,
169 cond2,
170 cond3,
171 cond4,
172 cond5,
173 cond6,
174 cond7,
175 cond8,
176 cond9,
177 cond10,
178 cond11,
179 cond12,
7b6859fb 180 cond13,
6c95dd8f 181 cond14,
c965db44
TT
182};
183
2d22bc83
MK
184#define NUM_PHYS_BLOCKS 84
185
186#define NUM_DBG_RESET_REGS 8
187
c965db44
TT
188/******************************* Data Types **********************************/
189
2d22bc83
MK
190enum hw_types {
191 HW_TYPE_ASIC,
c965db44
TT
192 PLATFORM_RESERVED,
193 PLATFORM_RESERVED2,
194 PLATFORM_RESERVED3,
2d22bc83
MK
195 PLATFORM_RESERVED4,
196 MAX_HW_TYPES
197};
198
199/* CM context types */
200enum cm_ctx_types {
201 CM_CTX_CONN_AG,
202 CM_CTX_CONN_ST,
203 CM_CTX_TASK_AG,
204 CM_CTX_TASK_ST,
205 NUM_CM_CTX_TYPES
206};
207
208/* Debug bus frame modes */
209enum dbg_bus_frame_modes {
210 DBG_BUS_FRAME_MODE_4ST = 0, /* 4 Storm dwords (no HW) */
211 DBG_BUS_FRAME_MODE_2ST_2HW = 1, /* 2 Storm dwords, 2 HW dwords */
212 DBG_BUS_FRAME_MODE_1ST_3HW = 2, /* 1 Storm dwords, 3 HW dwords */
213 DBG_BUS_FRAME_MODE_4HW = 3, /* 4 HW dwords (no Storms) */
214 DBG_BUS_FRAME_MODE_8HW = 4, /* 8 HW dwords (no Storms) */
215 DBG_BUS_NUM_FRAME_MODES
c965db44
TT
216};
217
6c95dd8f
PK
218/* Debug bus SEMI frame modes */
219enum dbg_bus_semi_frame_modes {
220 DBG_BUS_SEMI_FRAME_MODE_4FAST = 0, /* 4 fast dw */
221 DBG_BUS_SEMI_FRAME_MODE_2FAST_2SLOW = 1, /* 2 fast dw, 2 slow dw */
222 DBG_BUS_SEMI_FRAME_MODE_1FAST_3SLOW = 2, /* 1 fast dw,3 slow dw */
223 DBG_BUS_SEMI_FRAME_MODE_4SLOW = 3, /* 4 slow dw */
224 DBG_BUS_SEMI_NUM_FRAME_MODES
225};
226
227/* Debug bus filter types */
228enum dbg_bus_filter_types {
229 DBG_BUS_FILTER_TYPE_OFF, /* Filter always off */
230 DBG_BUS_FILTER_TYPE_PRE, /* Filter before trigger only */
231 DBG_BUS_FILTER_TYPE_POST, /* Filter after trigger only */
232 DBG_BUS_FILTER_TYPE_ON /* Filter always on */
233};
234
235/* Debug bus pre-trigger recording types */
236enum dbg_bus_pre_trigger_types {
237 DBG_BUS_PRE_TRIGGER_FROM_ZERO, /* Record from time 0 */
238 DBG_BUS_PRE_TRIGGER_NUM_CHUNKS, /* Record some chunks before trigger */
239 DBG_BUS_PRE_TRIGGER_DROP /* Drop data before trigger */
240};
241
242/* Debug bus post-trigger recording types */
243enum dbg_bus_post_trigger_types {
244 DBG_BUS_POST_TRIGGER_RECORD, /* Start recording after trigger */
245 DBG_BUS_POST_TRIGGER_DROP /* Drop data after trigger */
246};
247
248/* Debug bus other engine mode */
249enum dbg_bus_other_engine_modes {
250 DBG_BUS_OTHER_ENGINE_MODE_NONE,
251 DBG_BUS_OTHER_ENGINE_MODE_DOUBLE_BW_TX,
252 DBG_BUS_OTHER_ENGINE_MODE_DOUBLE_BW_RX,
253 DBG_BUS_OTHER_ENGINE_MODE_CROSS_ENGINE_TX,
254 DBG_BUS_OTHER_ENGINE_MODE_CROSS_ENGINE_RX
255};
256
257/* DBG block Framing mode definitions */
258struct framing_mode_defs {
259 u8 id;
260 u8 blocks_dword_mask;
261 u8 storms_dword_mask;
262 u8 semi_framing_mode_id;
263 u8 full_buf_thr;
264};
265
c965db44
TT
266/* Chip constant definitions */
267struct chip_defs {
268 const char *name;
6c95dd8f
PK
269 u8 dwords_per_cycle;
270 u8 num_framing_modes;
8a52bbab 271 u32 num_ilt_pages;
6c95dd8f 272 struct framing_mode_defs *framing_modes;
c965db44
TT
273};
274
2d22bc83
MK
275/* HW type constant definitions */
276struct hw_type_defs {
c965db44
TT
277 const char *name;
278 u32 delay_factor;
da090917
TT
279 u32 dmae_thresh;
280 u32 log_thresh;
c965db44
TT
281};
282
2d22bc83
MK
283/* RBC reset definitions */
284struct rbc_reset_defs {
285 u32 reset_reg_addr;
286 u32 reset_val[MAX_CHIP_IDS];
287};
288
7b6859fb
MY
289/* Storm constant definitions.
290 * Addresses are in bytes, sizes are in quad-regs.
291 */
c965db44
TT
292struct storm_defs {
293 char letter;
2d22bc83 294 enum block_id sem_block_id;
c965db44
TT
295 enum dbg_bus_clients dbg_client_id[MAX_CHIP_IDS];
296 bool has_vfc;
297 u32 sem_fast_mem_addr;
298 u32 sem_frame_mode_addr;
299 u32 sem_slow_enable_addr;
300 u32 sem_slow_mode_addr;
301 u32 sem_slow_mode1_conf_addr;
302 u32 sem_sync_dbg_empty_addr;
2d22bc83 303 u32 sem_gpre_vect_addr;
c965db44 304 u32 cm_ctx_wr_addr;
2d22bc83
MK
305 u32 cm_ctx_rd_addr[NUM_CM_CTX_TYPES];
306 u32 cm_ctx_lid_sizes[MAX_CHIP_IDS][NUM_CM_CTX_TYPES];
c965db44
TT
307};
308
2d22bc83
MK
309/* Debug Bus Constraint operation constant definitions */
310struct dbg_bus_constraint_op_defs {
311 u8 hw_op_val;
312 bool is_cyclic;
c965db44
TT
313};
314
2d22bc83
MK
315/* Storm Mode definitions */
316struct storm_mode_defs {
317 const char *name;
318 bool is_fast_dbg;
319 u8 id_in_hw;
320 u32 src_disable_reg_addr;
321 u32 src_enable_val;
c965db44
TT
322 bool exists[MAX_CHIP_IDS];
323};
324
325struct grc_param_defs {
326 u32 default_val[MAX_CHIP_IDS];
327 u32 min;
328 u32 max;
329 bool is_preset;
50bc60cb 330 bool is_persistent;
c965db44 331 u32 exclude_all_preset_val;
2d22bc83 332 u32 crash_preset_val[MAX_CHIP_IDS];
c965db44
TT
333};
334
7b6859fb 335/* Address is in 128b units. Width is in bits. */
c965db44
TT
336struct rss_mem_defs {
337 const char *mem_name;
338 const char *type_name;
7b6859fb 339 u32 addr;
da090917 340 u32 entry_width;
c965db44 341 u32 num_entries[MAX_CHIP_IDS];
c965db44
TT
342};
343
344struct vfc_ram_defs {
345 const char *mem_name;
346 const char *type_name;
347 u32 base_row;
348 u32 num_rows;
349};
350
351struct big_ram_defs {
352 const char *instance_name;
353 enum mem_groups mem_group_id;
354 enum mem_groups ram_mem_group_id;
355 enum dbg_grc_params grc_param;
356 u32 addr_reg_addr;
357 u32 data_reg_addr;
da090917
TT
358 u32 is_256b_reg_addr;
359 u32 is_256b_bit_offset[MAX_CHIP_IDS];
360 u32 ram_size[MAX_CHIP_IDS]; /* In dwords */
c965db44
TT
361};
362
363struct phy_defs {
364 const char *phy_name;
7b6859fb
MY
365
366 /* PHY base GRC address */
c965db44 367 u32 base_addr;
7b6859fb
MY
368
369 /* Relative address of indirect TBUS address register (bits 0..7) */
c965db44 370 u32 tbus_addr_lo_addr;
7b6859fb
MY
371
372 /* Relative address of indirect TBUS address register (bits 8..10) */
c965db44 373 u32 tbus_addr_hi_addr;
7b6859fb
MY
374
375 /* Relative address of indirect TBUS data register (bits 0..7) */
c965db44 376 u32 tbus_data_lo_addr;
7b6859fb
MY
377
378 /* Relative address of indirect TBUS data register (bits 8..11) */
c965db44
TT
379 u32 tbus_data_hi_addr;
380};
381
d52c89f1
MK
382/* Split type definitions */
383struct split_type_defs {
384 const char *name;
385};
386
c965db44
TT
387/******************************** Constants **********************************/
388
c965db44 389#define BYTES_IN_DWORD sizeof(u32)
c965db44
TT
390/* In the macros below, size and offset are specified in bits */
391#define CEIL_DWORDS(size) DIV_ROUND_UP(size, 32)
392#define FIELD_BIT_OFFSET(type, field) type ## _ ## field ## _ ## OFFSET
393#define FIELD_BIT_SIZE(type, field) type ## _ ## field ## _ ## SIZE
394#define FIELD_DWORD_OFFSET(type, field) \
6c95dd8f 395 ((int)(FIELD_BIT_OFFSET(type, field) / 32))
c965db44
TT
396#define FIELD_DWORD_SHIFT(type, field) (FIELD_BIT_OFFSET(type, field) % 32)
397#define FIELD_BIT_MASK(type, field) \
398 (((1 << FIELD_BIT_SIZE(type, field)) - 1) << \
399 FIELD_DWORD_SHIFT(type, field))
7b6859fb 400
c965db44
TT
401#define SET_VAR_FIELD(var, type, field, val) \
402 do { \
403 var[FIELD_DWORD_OFFSET(type, field)] &= \
404 (~FIELD_BIT_MASK(type, field)); \
405 var[FIELD_DWORD_OFFSET(type, field)] |= \
406 (val) << FIELD_DWORD_SHIFT(type, field); \
407 } while (0)
7b6859fb 408
c965db44
TT
409#define ARR_REG_WR(dev, ptt, addr, arr, arr_size) \
410 do { \
411 for (i = 0; i < (arr_size); i++) \
412 qed_wr(dev, ptt, addr, (arr)[i]); \
413 } while (0)
7b6859fb 414
c965db44
TT
415#define DWORDS_TO_BYTES(dwords) ((dwords) * BYTES_IN_DWORD)
416#define BYTES_TO_DWORDS(bytes) ((bytes) / BYTES_IN_DWORD)
7b6859fb 417
2d22bc83
MK
418/* extra lines include a signature line + optional latency events line */
419#define NUM_EXTRA_DBG_LINES(block) \
420 (GET_FIELD((block)->flags, DBG_BLOCK_CHIP_HAS_LATENCY_EVENTS) ? 2 : 1)
421#define NUM_DBG_LINES(block) \
422 ((block)->num_of_dbg_bus_lines + NUM_EXTRA_DBG_LINES(block))
423
424#define USE_DMAE true
425#define PROTECT_WIDE_BUS true
7b6859fb 426
c965db44
TT
427#define RAM_LINES_TO_DWORDS(lines) ((lines) * 2)
428#define RAM_LINES_TO_BYTES(lines) \
429 DWORDS_TO_BYTES(RAM_LINES_TO_DWORDS(lines))
7b6859fb 430
c965db44
TT
431#define REG_DUMP_LEN_SHIFT 24
432#define MEM_DUMP_ENTRY_SIZE_DWORDS \
433 BYTES_TO_DWORDS(sizeof(struct dbg_dump_mem))
7b6859fb 434
c965db44
TT
435#define IDLE_CHK_RULE_SIZE_DWORDS \
436 BYTES_TO_DWORDS(sizeof(struct dbg_idle_chk_rule))
7b6859fb 437
c965db44
TT
438#define IDLE_CHK_RESULT_HDR_DWORDS \
439 BYTES_TO_DWORDS(sizeof(struct dbg_idle_chk_result_hdr))
7b6859fb 440
c965db44
TT
441#define IDLE_CHK_RESULT_REG_HDR_DWORDS \
442 BYTES_TO_DWORDS(sizeof(struct dbg_idle_chk_result_reg_hdr))
7b6859fb 443
8a52bbab
MK
444#define PAGE_MEM_DESC_SIZE_DWORDS \
445 BYTES_TO_DWORDS(sizeof(struct phys_mem_desc))
446
c965db44
TT
447#define IDLE_CHK_MAX_ENTRIES_SIZE 32
448
449/* The sizes and offsets below are specified in bits */
450#define VFC_CAM_CMD_STRUCT_SIZE 64
451#define VFC_CAM_CMD_ROW_OFFSET 48
452#define VFC_CAM_CMD_ROW_SIZE 9
453#define VFC_CAM_ADDR_STRUCT_SIZE 16
454#define VFC_CAM_ADDR_OP_OFFSET 0
455#define VFC_CAM_ADDR_OP_SIZE 4
456#define VFC_CAM_RESP_STRUCT_SIZE 256
457#define VFC_RAM_ADDR_STRUCT_SIZE 16
458#define VFC_RAM_ADDR_OP_OFFSET 0
459#define VFC_RAM_ADDR_OP_SIZE 2
460#define VFC_RAM_ADDR_ROW_OFFSET 2
461#define VFC_RAM_ADDR_ROW_SIZE 10
462#define VFC_RAM_RESP_STRUCT_SIZE 256
7b6859fb 463
c965db44
TT
464#define VFC_CAM_CMD_DWORDS CEIL_DWORDS(VFC_CAM_CMD_STRUCT_SIZE)
465#define VFC_CAM_ADDR_DWORDS CEIL_DWORDS(VFC_CAM_ADDR_STRUCT_SIZE)
466#define VFC_CAM_RESP_DWORDS CEIL_DWORDS(VFC_CAM_RESP_STRUCT_SIZE)
467#define VFC_RAM_CMD_DWORDS VFC_CAM_CMD_DWORDS
468#define VFC_RAM_ADDR_DWORDS CEIL_DWORDS(VFC_RAM_ADDR_STRUCT_SIZE)
469#define VFC_RAM_RESP_DWORDS CEIL_DWORDS(VFC_RAM_RESP_STRUCT_SIZE)
7b6859fb 470
c965db44 471#define NUM_VFC_RAM_TYPES 4
7b6859fb 472
c965db44 473#define VFC_CAM_NUM_ROWS 512
7b6859fb 474
c965db44
TT
475#define VFC_OPCODE_CAM_RD 14
476#define VFC_OPCODE_RAM_RD 0
7b6859fb 477
c965db44 478#define NUM_RSS_MEM_TYPES 5
7b6859fb 479
c965db44 480#define NUM_BIG_RAM_TYPES 3
c7d852e3 481#define BIG_RAM_NAME_LEN 3
7b6859fb 482
c965db44
TT
483#define NUM_PHY_TBUS_ADDRESSES 2048
484#define PHY_DUMP_SIZE_DWORDS (NUM_PHY_TBUS_ADDRESSES / 2)
7b6859fb 485
c965db44 486#define RESET_REG_UNRESET_OFFSET 4
7b6859fb 487
c965db44 488#define STALL_DELAY_MS 500
7b6859fb 489
c965db44 490#define STATIC_DEBUG_LINE_DWORDS 9
7b6859fb 491
20921c0c 492#define NUM_COMMON_GLOBAL_PARAMS 10
2d22bc83
MK
493
494#define MAX_RECURSION_DEPTH 10
7b6859fb 495
6c95dd8f 496#define FW_IMG_KUKU 0
c965db44 497#define FW_IMG_MAIN 1
6c95dd8f 498#define FW_IMG_L2B 2
7b6859fb 499
c965db44 500#define REG_FIFO_ELEMENT_DWORDS 2
7b6859fb 501#define REG_FIFO_DEPTH_ELEMENTS 32
c965db44
TT
502#define REG_FIFO_DEPTH_DWORDS \
503 (REG_FIFO_ELEMENT_DWORDS * REG_FIFO_DEPTH_ELEMENTS)
7b6859fb 504
c965db44 505#define IGU_FIFO_ELEMENT_DWORDS 4
7b6859fb 506#define IGU_FIFO_DEPTH_ELEMENTS 64
c965db44
TT
507#define IGU_FIFO_DEPTH_DWORDS \
508 (IGU_FIFO_ELEMENT_DWORDS * IGU_FIFO_DEPTH_ELEMENTS)
7b6859fb 509
c965db44 510#define PROTECTION_OVERRIDE_ELEMENT_DWORDS 2
7b6859fb 511#define PROTECTION_OVERRIDE_DEPTH_ELEMENTS 20
c965db44
TT
512#define PROTECTION_OVERRIDE_DEPTH_DWORDS \
513 (PROTECTION_OVERRIDE_DEPTH_ELEMENTS * \
514 PROTECTION_OVERRIDE_ELEMENT_DWORDS)
7b6859fb 515
c965db44
TT
516#define MCP_SPAD_TRACE_OFFSIZE_ADDR \
517 (MCP_REG_SCRATCH + \
518 offsetof(struct static_init, sections[SPAD_SECTION_TRACE]))
7b6859fb 519
2d22bc83
MK
520#define MAX_SW_PLTAFORM_STR_SIZE 64
521
c965db44
TT
522#define EMPTY_FW_VERSION_STR "???_???_???_???"
523#define EMPTY_FW_IMAGE_STR "???????????????"
524
525/***************************** Constant Arrays *******************************/
526
6c95dd8f
PK
527/* DBG block framing mode definitions, in descending preference order */
528static struct framing_mode_defs s_framing_mode_defs[4] = {
529 {DBG_BUS_FRAME_MODE_4ST, 0x0, 0xf,
530 DBG_BUS_SEMI_FRAME_MODE_4FAST,
531 10},
532 {DBG_BUS_FRAME_MODE_4HW, 0xf, 0x0, DBG_BUS_SEMI_FRAME_MODE_4SLOW,
533 10},
534 {DBG_BUS_FRAME_MODE_2ST_2HW, 0x3, 0xc,
535 DBG_BUS_SEMI_FRAME_MODE_2FAST_2SLOW, 10},
536 {DBG_BUS_FRAME_MODE_1ST_3HW, 0x7, 0x8,
537 DBG_BUS_SEMI_FRAME_MODE_1FAST_3SLOW, 10}
538};
539
c965db44
TT
540/* Chip constant definitions array */
541static struct chip_defs s_chip_defs[MAX_CHIP_IDS] = {
6c95dd8f
PK
542 {"bb", 4, DBG_BUS_NUM_FRAME_MODES, PSWRQ2_REG_ILT_MEMORY_SIZE_BB / 2,
543 s_framing_mode_defs},
544 {"ah", 4, DBG_BUS_NUM_FRAME_MODES, PSWRQ2_REG_ILT_MEMORY_SIZE_K2 / 2,
545 s_framing_mode_defs}
c965db44
TT
546};
547
548/* Storm constant definitions array */
549static struct storm_defs s_storm_defs[] = {
550 /* Tstorm */
551 {'T', BLOCK_TSEM,
2d22bc83
MK
552 {DBG_BUS_CLIENT_RBCT, DBG_BUS_CLIENT_RBCT},
553 true,
554 TSEM_REG_FAST_MEMORY,
6c95dd8f
PK
555 TSEM_REG_DBG_FRAME_MODE, TSEM_REG_SLOW_DBG_ACTIVE,
556 TSEM_REG_SLOW_DBG_MODE, TSEM_REG_DBG_MODE1_CFG,
2d22bc83
MK
557 TSEM_REG_SYNC_DBG_EMPTY, TSEM_REG_DBG_GPRE_VECT,
558 TCM_REG_CTX_RBC_ACCS,
559 {TCM_REG_AGG_CON_CTX, TCM_REG_SM_CON_CTX, TCM_REG_AGG_TASK_CTX,
560 TCM_REG_SM_TASK_CTX},
561 {{4, 16, 2, 4}, {4, 16, 2, 4}} /* {bb} {k2} */
562 },
7b6859fb 563
c965db44
TT
564 /* Mstorm */
565 {'M', BLOCK_MSEM,
2d22bc83
MK
566 {DBG_BUS_CLIENT_RBCT, DBG_BUS_CLIENT_RBCM},
567 false,
568 MSEM_REG_FAST_MEMORY,
6c95dd8f
PK
569 MSEM_REG_DBG_FRAME_MODE,
570 MSEM_REG_SLOW_DBG_ACTIVE,
571 MSEM_REG_SLOW_DBG_MODE,
572 MSEM_REG_DBG_MODE1_CFG,
2d22bc83
MK
573 MSEM_REG_SYNC_DBG_EMPTY,
574 MSEM_REG_DBG_GPRE_VECT,
575 MCM_REG_CTX_RBC_ACCS,
576 {MCM_REG_AGG_CON_CTX, MCM_REG_SM_CON_CTX, MCM_REG_AGG_TASK_CTX,
577 MCM_REG_SM_TASK_CTX },
578 {{1, 10, 2, 7}, {1, 10, 2, 7}} /* {bb} {k2}*/
579 },
7b6859fb 580
c965db44
TT
581 /* Ustorm */
582 {'U', BLOCK_USEM,
2d22bc83
MK
583 {DBG_BUS_CLIENT_RBCU, DBG_BUS_CLIENT_RBCU},
584 false,
585 USEM_REG_FAST_MEMORY,
6c95dd8f
PK
586 USEM_REG_DBG_FRAME_MODE,
587 USEM_REG_SLOW_DBG_ACTIVE,
588 USEM_REG_SLOW_DBG_MODE,
589 USEM_REG_DBG_MODE1_CFG,
2d22bc83
MK
590 USEM_REG_SYNC_DBG_EMPTY,
591 USEM_REG_DBG_GPRE_VECT,
592 UCM_REG_CTX_RBC_ACCS,
593 {UCM_REG_AGG_CON_CTX, UCM_REG_SM_CON_CTX, UCM_REG_AGG_TASK_CTX,
594 UCM_REG_SM_TASK_CTX},
595 {{2, 13, 3, 3}, {2, 13, 3, 3}} /* {bb} {k2} */
596 },
7b6859fb 597
c965db44
TT
598 /* Xstorm */
599 {'X', BLOCK_XSEM,
2d22bc83
MK
600 {DBG_BUS_CLIENT_RBCX, DBG_BUS_CLIENT_RBCX},
601 false,
602 XSEM_REG_FAST_MEMORY,
6c95dd8f
PK
603 XSEM_REG_DBG_FRAME_MODE,
604 XSEM_REG_SLOW_DBG_ACTIVE,
605 XSEM_REG_SLOW_DBG_MODE,
606 XSEM_REG_DBG_MODE1_CFG,
2d22bc83
MK
607 XSEM_REG_SYNC_DBG_EMPTY,
608 XSEM_REG_DBG_GPRE_VECT,
609 XCM_REG_CTX_RBC_ACCS,
610 {XCM_REG_AGG_CON_CTX, XCM_REG_SM_CON_CTX, 0, 0},
611 {{9, 15, 0, 0}, {9, 15, 0, 0}} /* {bb} {k2} */
612 },
7b6859fb 613
c965db44
TT
614 /* Ystorm */
615 {'Y', BLOCK_YSEM,
2d22bc83
MK
616 {DBG_BUS_CLIENT_RBCX, DBG_BUS_CLIENT_RBCY},
617 false,
618 YSEM_REG_FAST_MEMORY,
6c95dd8f
PK
619 YSEM_REG_DBG_FRAME_MODE,
620 YSEM_REG_SLOW_DBG_ACTIVE,
621 YSEM_REG_SLOW_DBG_MODE,
622 YSEM_REG_DBG_MODE1_CFG,
2d22bc83
MK
623 YSEM_REG_SYNC_DBG_EMPTY,
624 YSEM_REG_DBG_GPRE_VECT,
625 YCM_REG_CTX_RBC_ACCS,
626 {YCM_REG_AGG_CON_CTX, YCM_REG_SM_CON_CTX, YCM_REG_AGG_TASK_CTX,
627 YCM_REG_SM_TASK_CTX},
628 {{2, 3, 2, 12}, {2, 3, 2, 12}} /* {bb} {k2} */
629 },
7b6859fb 630
c965db44
TT
631 /* Pstorm */
632 {'P', BLOCK_PSEM,
2d22bc83
MK
633 {DBG_BUS_CLIENT_RBCS, DBG_BUS_CLIENT_RBCS},
634 true,
635 PSEM_REG_FAST_MEMORY,
6c95dd8f
PK
636 PSEM_REG_DBG_FRAME_MODE,
637 PSEM_REG_SLOW_DBG_ACTIVE,
638 PSEM_REG_SLOW_DBG_MODE,
639 PSEM_REG_DBG_MODE1_CFG,
2d22bc83
MK
640 PSEM_REG_SYNC_DBG_EMPTY,
641 PSEM_REG_DBG_GPRE_VECT,
642 PCM_REG_CTX_RBC_ACCS,
643 {0, PCM_REG_SM_CON_CTX, 0, 0},
644 {{0, 10, 0, 0}, {0, 10, 0, 0}} /* {bb} {k2} */
645 },
646};
647
648static struct hw_type_defs s_hw_type_defs[] = {
649 /* HW_TYPE_ASIC */
da090917
TT
650 {"asic", 1, 256, 32768},
651 {"reserved", 0, 0, 0},
652 {"reserved2", 0, 0, 0},
6c95dd8f
PK
653 {"reserved3", 0, 0, 0},
654 {"reserved4", 0, 0, 0}
c965db44
TT
655};
656
657static struct grc_param_defs s_grc_param_defs[] = {
7b6859fb 658 /* DBG_GRC_PARAM_DUMP_TSTORM */
2d22bc83 659 {{1, 1}, 0, 1, false, false, 1, {1, 1}},
7b6859fb
MY
660
661 /* DBG_GRC_PARAM_DUMP_MSTORM */
2d22bc83 662 {{1, 1}, 0, 1, false, false, 1, {1, 1}},
7b6859fb
MY
663
664 /* DBG_GRC_PARAM_DUMP_USTORM */
2d22bc83 665 {{1, 1}, 0, 1, false, false, 1, {1, 1}},
7b6859fb
MY
666
667 /* DBG_GRC_PARAM_DUMP_XSTORM */
2d22bc83 668 {{1, 1}, 0, 1, false, false, 1, {1, 1}},
7b6859fb
MY
669
670 /* DBG_GRC_PARAM_DUMP_YSTORM */
2d22bc83 671 {{1, 1}, 0, 1, false, false, 1, {1, 1}},
7b6859fb
MY
672
673 /* DBG_GRC_PARAM_DUMP_PSTORM */
2d22bc83 674 {{1, 1}, 0, 1, false, false, 1, {1, 1}},
7b6859fb
MY
675
676 /* DBG_GRC_PARAM_DUMP_REGS */
2d22bc83 677 {{1, 1}, 0, 1, false, false, 0, {1, 1}},
7b6859fb
MY
678
679 /* DBG_GRC_PARAM_DUMP_RAM */
2d22bc83 680 {{1, 1}, 0, 1, false, false, 0, {1, 1}},
7b6859fb
MY
681
682 /* DBG_GRC_PARAM_DUMP_PBUF */
2d22bc83 683 {{1, 1}, 0, 1, false, false, 0, {1, 1}},
7b6859fb
MY
684
685 /* DBG_GRC_PARAM_DUMP_IOR */
2d22bc83 686 {{0, 0}, 0, 1, false, false, 0, {1, 1}},
7b6859fb
MY
687
688 /* DBG_GRC_PARAM_DUMP_VFC */
2d22bc83 689 {{0, 0}, 0, 1, false, false, 0, {1, 1}},
7b6859fb
MY
690
691 /* DBG_GRC_PARAM_DUMP_CM_CTX */
2d22bc83 692 {{1, 1}, 0, 1, false, false, 0, {1, 1}},
7b6859fb
MY
693
694 /* DBG_GRC_PARAM_DUMP_ILT */
2d22bc83 695 {{1, 1}, 0, 1, false, false, 0, {1, 1}},
7b6859fb
MY
696
697 /* DBG_GRC_PARAM_DUMP_RSS */
2d22bc83 698 {{1, 1}, 0, 1, false, false, 0, {1, 1}},
7b6859fb
MY
699
700 /* DBG_GRC_PARAM_DUMP_CAU */
2d22bc83 701 {{1, 1}, 0, 1, false, false, 0, {1, 1}},
7b6859fb
MY
702
703 /* DBG_GRC_PARAM_DUMP_QM */
2d22bc83 704 {{1, 1}, 0, 1, false, false, 0, {1, 1}},
7b6859fb
MY
705
706 /* DBG_GRC_PARAM_DUMP_MCP */
2d22bc83 707 {{1, 1}, 0, 1, false, false, 0, {1, 1}},
7b6859fb 708
2d22bc83
MK
709 /* DBG_GRC_PARAM_DUMP_DORQ */
710 {{1, 1}, 0, 1, false, false, 0, {1, 1}},
7b6859fb
MY
711
712 /* DBG_GRC_PARAM_DUMP_CFC */
2d22bc83 713 {{1, 1}, 0, 1, false, false, 0, {1, 1}},
7b6859fb
MY
714
715 /* DBG_GRC_PARAM_DUMP_IGU */
2d22bc83 716 {{1, 1}, 0, 1, false, false, 0, {1, 1}},
7b6859fb
MY
717
718 /* DBG_GRC_PARAM_DUMP_BRB */
2d22bc83 719 {{0, 0}, 0, 1, false, false, 0, {1, 1}},
7b6859fb
MY
720
721 /* DBG_GRC_PARAM_DUMP_BTB */
2d22bc83 722 {{0, 0}, 0, 1, false, false, 0, {1, 1}},
7b6859fb
MY
723
724 /* DBG_GRC_PARAM_DUMP_BMB */
2d22bc83 725 {{0, 0}, 0, 1, false, false, 0, {0, 0}},
7b6859fb 726
2d22bc83
MK
727 /* DBG_GRC_PARAM_RESERVED1 */
728 {{0, 0}, 0, 1, false, false, 0, {0, 0}},
7b6859fb
MY
729
730 /* DBG_GRC_PARAM_DUMP_MULD */
2d22bc83 731 {{1, 1}, 0, 1, false, false, 0, {1, 1}},
7b6859fb
MY
732
733 /* DBG_GRC_PARAM_DUMP_PRS */
2d22bc83 734 {{1, 1}, 0, 1, false, false, 0, {1, 1}},
7b6859fb
MY
735
736 /* DBG_GRC_PARAM_DUMP_DMAE */
2d22bc83 737 {{1, 1}, 0, 1, false, false, 0, {1, 1}},
7b6859fb
MY
738
739 /* DBG_GRC_PARAM_DUMP_TM */
2d22bc83 740 {{1, 1}, 0, 1, false, false, 0, {1, 1}},
7b6859fb
MY
741
742 /* DBG_GRC_PARAM_DUMP_SDM */
2d22bc83 743 {{1, 1}, 0, 1, false, false, 0, {1, 1}},
7b6859fb
MY
744
745 /* DBG_GRC_PARAM_DUMP_DIF */
2d22bc83 746 {{1, 1}, 0, 1, false, false, 0, {1, 1}},
7b6859fb
MY
747
748 /* DBG_GRC_PARAM_DUMP_STATIC */
2d22bc83 749 {{1, 1}, 0, 1, false, false, 0, {1, 1}},
7b6859fb
MY
750
751 /* DBG_GRC_PARAM_UNSTALL */
2d22bc83 752 {{0, 0}, 0, 1, false, false, 0, {0, 0}},
7b6859fb 753
2d22bc83
MK
754 /* DBG_GRC_PARAM_RESERVED2 */
755 {{0, 0}, 0, 1, false, false, 0, {0, 0}},
7b6859fb 756
2d22bc83
MK
757 /* DBG_GRC_PARAM_MCP_TRACE_META_SIZE */
758 {{0, 0}, 1, 0xffffffff, false, true, 0, {0, 0}},
7b6859fb
MY
759
760 /* DBG_GRC_PARAM_EXCLUDE_ALL */
2d22bc83 761 {{0, 0}, 0, 1, true, false, 0, {0, 0}},
7b6859fb
MY
762
763 /* DBG_GRC_PARAM_CRASH */
2d22bc83 764 {{0, 0}, 0, 1, true, false, 0, {0, 0}},
7b6859fb
MY
765
766 /* DBG_GRC_PARAM_PARITY_SAFE */
2d22bc83 767 {{0, 0}, 0, 1, false, false, 0, {0, 0}},
7b6859fb
MY
768
769 /* DBG_GRC_PARAM_DUMP_CM */
2d22bc83 770 {{1, 1}, 0, 1, false, false, 0, {1, 1}},
7b6859fb
MY
771
772 /* DBG_GRC_PARAM_DUMP_PHY */
2d22bc83 773 {{0, 0}, 0, 1, false, false, 0, {0, 0}},
7b6859fb
MY
774
775 /* DBG_GRC_PARAM_NO_MCP */
2d22bc83 776 {{0, 0}, 0, 1, false, false, 0, {0, 0}},
7b6859fb
MY
777
778 /* DBG_GRC_PARAM_NO_FW_VER */
2d22bc83 779 {{0, 0}, 0, 1, false, false, 0, {0, 0}},
8a52bbab
MK
780
781 /* DBG_GRC_PARAM_RESERVED3 */
2d22bc83 782 {{0, 0}, 0, 1, false, false, 0, {0, 0}},
8a52bbab
MK
783
784 /* DBG_GRC_PARAM_DUMP_MCP_HW_DUMP */
2d22bc83 785 {{0, 1}, 0, 1, false, false, 0, {0, 1}},
8a52bbab
MK
786
787 /* DBG_GRC_PARAM_DUMP_ILT_CDUC */
2d22bc83 788 {{1, 1}, 0, 1, false, false, 0, {0, 0}},
8a52bbab
MK
789
790 /* DBG_GRC_PARAM_DUMP_ILT_CDUT */
2d22bc83 791 {{1, 1}, 0, 1, false, false, 0, {0, 0}},
8a52bbab
MK
792
793 /* DBG_GRC_PARAM_DUMP_CAU_EXT */
2d22bc83 794 {{0, 0}, 0, 1, false, false, 0, {1, 1}}
c965db44
TT
795};
796
797static struct rss_mem_defs s_rss_mem_defs[] = {
2d22bc83
MK
798 {"rss_mem_cid", "rss_cid", 0, 32,
799 {256, 320}},
7b6859fb 800
2d22bc83
MK
801 {"rss_mem_key_msb", "rss_key", 1024, 256,
802 {128, 208}},
7b6859fb 803
2d22bc83
MK
804 {"rss_mem_key_lsb", "rss_key", 2048, 64,
805 {128, 208}},
7b6859fb 806
2d22bc83
MK
807 {"rss_mem_info", "rss_info", 3072, 16,
808 {128, 208}},
7b6859fb 809
2d22bc83
MK
810 {"rss_mem_ind", "rss_ind", 4096, 16,
811 {16384, 26624}}
c965db44
TT
812};
813
814static struct vfc_ram_defs s_vfc_ram_defs[] = {
815 {"vfc_ram_tt1", "vfc_ram", 0, 512},
816 {"vfc_ram_mtt2", "vfc_ram", 512, 128},
817 {"vfc_ram_stt2", "vfc_ram", 640, 32},
818 {"vfc_ram_ro_vect", "vfc_ram", 672, 32}
819};
820
821static struct big_ram_defs s_big_ram_defs[] = {
2d22bc83
MK
822 {"BRB", MEM_GROUP_BRB_MEM, MEM_GROUP_BRB_RAM, DBG_GRC_PARAM_DUMP_BRB,
823 BRB_REG_BIG_RAM_ADDRESS, BRB_REG_BIG_RAM_DATA,
824 MISC_REG_BLOCK_256B_EN, {0, 0},
825 {153600, 180224}},
7b6859fb 826
2d22bc83
MK
827 {"BTB", MEM_GROUP_BTB_MEM, MEM_GROUP_BTB_RAM, DBG_GRC_PARAM_DUMP_BTB,
828 BTB_REG_BIG_RAM_ADDRESS, BTB_REG_BIG_RAM_DATA,
829 MISC_REG_BLOCK_256B_EN, {0, 1},
830 {92160, 117760}},
7b6859fb 831
2d22bc83
MK
832 {"BMB", MEM_GROUP_BMB_MEM, MEM_GROUP_BMB_RAM, DBG_GRC_PARAM_DUMP_BMB,
833 BMB_REG_BIG_RAM_ADDRESS, BMB_REG_BIG_RAM_DATA,
834 MISCS_REG_BLOCK_256B_EN, {0, 0},
835 {36864, 36864}}
836};
7b6859fb 837
2d22bc83
MK
838static struct rbc_reset_defs s_rbc_reset_defs[] = {
839 {MISCS_REG_RESET_PL_HV,
840 {0x0, 0x400}},
841 {MISC_REG_RESET_PL_PDA_VMAIN_1,
842 {0x4404040, 0x4404040}},
843 {MISC_REG_RESET_PL_PDA_VMAIN_2,
844 {0x7, 0x7c00007}},
845 {MISC_REG_RESET_PL_PDA_VAUX,
846 {0x2, 0x2}},
c965db44
TT
847};
848
849static struct phy_defs s_phy_defs[] = {
7b6859fb 850 {"nw_phy", NWS_REG_NWS_CMU_K2,
6c95dd8f
PK
851 PHY_NW_IP_REG_PHY0_TOP_TBUS_ADDR_7_0_K2,
852 PHY_NW_IP_REG_PHY0_TOP_TBUS_ADDR_15_8_K2,
853 PHY_NW_IP_REG_PHY0_TOP_TBUS_DATA_7_0_K2,
854 PHY_NW_IP_REG_PHY0_TOP_TBUS_DATA_11_8_K2},
855 {"sgmii_phy", MS_REG_MS_CMU_K2,
856 PHY_SGMII_IP_REG_AHB_CMU_CSR_0_X132_K2,
857 PHY_SGMII_IP_REG_AHB_CMU_CSR_0_X133_K2,
858 PHY_SGMII_IP_REG_AHB_CMU_CSR_0_X130_K2,
859 PHY_SGMII_IP_REG_AHB_CMU_CSR_0_X131_K2},
860 {"pcie_phy0", PHY_PCIE_REG_PHY0_K2,
861 PHY_PCIE_IP_REG_AHB_CMU_CSR_0_X132_K2,
862 PHY_PCIE_IP_REG_AHB_CMU_CSR_0_X133_K2,
863 PHY_PCIE_IP_REG_AHB_CMU_CSR_0_X130_K2,
864 PHY_PCIE_IP_REG_AHB_CMU_CSR_0_X131_K2},
865 {"pcie_phy1", PHY_PCIE_REG_PHY1_K2,
866 PHY_PCIE_IP_REG_AHB_CMU_CSR_0_X132_K2,
867 PHY_PCIE_IP_REG_AHB_CMU_CSR_0_X133_K2,
868 PHY_PCIE_IP_REG_AHB_CMU_CSR_0_X130_K2,
869 PHY_PCIE_IP_REG_AHB_CMU_CSR_0_X131_K2},
c965db44
TT
870};
871
d52c89f1
MK
872static struct split_type_defs s_split_type_defs[] = {
873 /* SPLIT_TYPE_NONE */
874 {"eng"},
875
876 /* SPLIT_TYPE_PORT */
877 {"port"},
878
879 /* SPLIT_TYPE_PF */
880 {"pf"},
881
882 /* SPLIT_TYPE_PORT_PF */
883 {"port"},
884
885 /* SPLIT_TYPE_VF */
886 {"vf"}
887};
888
6c95dd8f
PK
889/******************************** Variables **********************************/
890
891/* The version of the calling app */
892static u32 s_app_ver;
893
c965db44
TT
894/**************************** Private Functions ******************************/
895
6c95dd8f
PK
896static void qed_static_asserts(void)
897{
898}
899
c965db44
TT
900/* Reads and returns a single dword from the specified unaligned buffer */
901static u32 qed_read_unaligned_dword(u8 *buf)
902{
903 u32 dword;
904
905 memcpy((u8 *)&dword, buf, sizeof(dword));
906 return dword;
907}
908
3b86bd07
SRK
909/* Sets the value of the specified GRC param */
910static void qed_grc_set_param(struct qed_hwfn *p_hwfn,
911 enum dbg_grc_params grc_param, u32 val)
912{
913 struct dbg_tools_data *dev_data = &p_hwfn->dbg_info;
914
915 dev_data->grc.param_val[grc_param] = val;
916}
917
be086e7c
MY
918/* Returns the value of the specified GRC param */
919static u32 qed_grc_get_param(struct qed_hwfn *p_hwfn,
920 enum dbg_grc_params grc_param)
921{
922 struct dbg_tools_data *dev_data = &p_hwfn->dbg_info;
923
924 return dev_data->grc.param_val[grc_param];
925}
926
927/* Initializes the GRC parameters */
928static void qed_dbg_grc_init_params(struct qed_hwfn *p_hwfn)
929{
930 struct dbg_tools_data *dev_data = &p_hwfn->dbg_info;
931
932 if (!dev_data->grc.params_initialized) {
933 qed_dbg_grc_set_params_default(p_hwfn);
934 dev_data->grc.params_initialized = 1;
935 }
936}
937
2d22bc83
MK
938/* Sets pointer and size for the specified binary buffer type */
939static void qed_set_dbg_bin_buf(struct qed_hwfn *p_hwfn,
940 enum bin_dbg_buffer_type buf_type,
941 const u32 *ptr, u32 size)
942{
943 struct virt_mem_desc *buf = &p_hwfn->dbg_arrays[buf_type];
944
945 buf->ptr = (void *)ptr;
946 buf->size = size;
947}
948
c965db44 949/* Initializes debug data for the specified device */
2d22bc83 950static enum dbg_status qed_dbg_dev_init(struct qed_hwfn *p_hwfn)
c965db44
TT
951{
952 struct dbg_tools_data *dev_data = &p_hwfn->dbg_info;
d52c89f1 953 u8 num_pfs = 0, max_pfs_per_port = 0;
c965db44
TT
954
955 if (dev_data->initialized)
956 return DBG_STATUS_OK;
957
6c95dd8f
PK
958 if (!s_app_ver)
959 return DBG_STATUS_APP_VERSION_NOT_SET;
960
d52c89f1 961 /* Set chip */
c965db44
TT
962 if (QED_IS_K2(p_hwfn->cdev)) {
963 dev_data->chip_id = CHIP_K2;
964 dev_data->mode_enable[MODE_K2] = 1;
d52c89f1
MK
965 dev_data->num_vfs = MAX_NUM_VFS_K2;
966 num_pfs = MAX_NUM_PFS_K2;
967 max_pfs_per_port = MAX_NUM_PFS_K2 / 2;
c965db44 968 } else if (QED_IS_BB_B0(p_hwfn->cdev)) {
7b6859fb 969 dev_data->chip_id = CHIP_BB;
9c79ddaa 970 dev_data->mode_enable[MODE_BB] = 1;
d52c89f1
MK
971 dev_data->num_vfs = MAX_NUM_VFS_BB;
972 num_pfs = MAX_NUM_PFS_BB;
973 max_pfs_per_port = MAX_NUM_PFS_BB;
c965db44
TT
974 } else {
975 return DBG_STATUS_UNKNOWN_CHIP;
976 }
977
2d22bc83
MK
978 /* Set HW type */
979 dev_data->hw_type = HW_TYPE_ASIC;
c965db44 980 dev_data->mode_enable[MODE_ASIC] = 1;
be086e7c 981
d52c89f1 982 /* Set port mode */
2d22bc83
MK
983 switch (p_hwfn->cdev->num_ports_in_engine) {
984 case 1:
d52c89f1
MK
985 dev_data->mode_enable[MODE_PORTS_PER_ENG_1] = 1;
986 break;
2d22bc83 987 case 2:
d52c89f1
MK
988 dev_data->mode_enable[MODE_PORTS_PER_ENG_2] = 1;
989 break;
2d22bc83 990 case 4:
d52c89f1
MK
991 dev_data->mode_enable[MODE_PORTS_PER_ENG_4] = 1;
992 break;
993 }
994
995 /* Set 100G mode */
2d22bc83 996 if (QED_IS_CMT(p_hwfn->cdev))
d52c89f1
MK
997 dev_data->mode_enable[MODE_100G] = 1;
998
999 /* Set number of ports */
1000 if (dev_data->mode_enable[MODE_PORTS_PER_ENG_1] ||
1001 dev_data->mode_enable[MODE_100G])
1002 dev_data->num_ports = 1;
1003 else if (dev_data->mode_enable[MODE_PORTS_PER_ENG_2])
1004 dev_data->num_ports = 2;
1005 else if (dev_data->mode_enable[MODE_PORTS_PER_ENG_4])
1006 dev_data->num_ports = 4;
1007
1008 /* Set number of PFs per port */
1009 dev_data->num_pfs_per_port = min_t(u32,
1010 num_pfs / dev_data->num_ports,
1011 max_pfs_per_port);
1012
be086e7c
MY
1013 /* Initializes the GRC parameters */
1014 qed_dbg_grc_init_params(p_hwfn);
1015
da090917 1016 dev_data->use_dmae = true;
da090917 1017 dev_data->initialized = 1;
7b6859fb 1018
c965db44
TT
1019 return DBG_STATUS_OK;
1020}
1021
2d22bc83
MK
1022static const struct dbg_block *get_dbg_block(struct qed_hwfn *p_hwfn,
1023 enum block_id block_id)
1024{
1025 const struct dbg_block *dbg_block;
1026
1027 dbg_block = p_hwfn->dbg_arrays[BIN_BUF_DBG_BLOCKS].ptr;
1028 return dbg_block + block_id;
1029}
1030
1031static const struct dbg_block_chip *qed_get_dbg_block_per_chip(struct qed_hwfn
1032 *p_hwfn,
1033 enum block_id
1034 block_id)
1035{
1036 struct dbg_tools_data *dev_data = &p_hwfn->dbg_info;
1037
1038 return (const struct dbg_block_chip *)
1039 p_hwfn->dbg_arrays[BIN_BUF_DBG_BLOCKS_CHIP_DATA].ptr +
1040 block_id * MAX_CHIP_IDS + dev_data->chip_id;
1041}
1042
1043static const struct dbg_reset_reg *qed_get_dbg_reset_reg(struct qed_hwfn
1044 *p_hwfn,
1045 u8 reset_reg_id)
7b6859fb
MY
1046{
1047 struct dbg_tools_data *dev_data = &p_hwfn->dbg_info;
1048
2d22bc83
MK
1049 return (const struct dbg_reset_reg *)
1050 p_hwfn->dbg_arrays[BIN_BUF_DBG_RESET_REGS].ptr +
1051 reset_reg_id * MAX_CHIP_IDS + dev_data->chip_id;
7b6859fb
MY
1052}
1053
c965db44
TT
1054/* Reads the FW info structure for the specified Storm from the chip,
1055 * and writes it to the specified fw_info pointer.
1056 */
d52c89f1
MK
1057static void qed_read_storm_fw_info(struct qed_hwfn *p_hwfn,
1058 struct qed_ptt *p_ptt,
1059 u8 storm_id, struct fw_info *fw_info)
c965db44 1060{
7b6859fb 1061 struct storm_defs *storm = &s_storm_defs[storm_id];
c965db44 1062 struct fw_info_location fw_info_location;
5ab90341 1063 u32 addr, i, size, *dest;
c965db44
TT
1064
1065 memset(&fw_info_location, 0, sizeof(fw_info_location));
1066 memset(fw_info, 0, sizeof(*fw_info));
7b6859fb
MY
1067
1068 /* Read first the address that points to fw_info location.
1069 * The address is located in the last line of the Storm RAM.
1070 */
1071 addr = storm->sem_fast_mem_addr + SEM_FAST_REG_INT_RAM +
2d22bc83
MK
1072 DWORDS_TO_BYTES(SEM_FAST_REG_INT_RAM_SIZE) -
1073 sizeof(fw_info_location);
1074
7b6859fb 1075 dest = (u32 *)&fw_info_location;
5ab90341 1076 size = BYTES_TO_DWORDS(sizeof(fw_info_location));
7b6859fb 1077
5ab90341 1078 for (i = 0; i < size; i++, addr += BYTES_IN_DWORD)
c965db44 1079 dest[i] = qed_rd(p_hwfn, p_ptt, addr);
7b6859fb
MY
1080
1081 /* Read FW version info from Storm RAM */
5ab90341
AL
1082 size = le32_to_cpu(fw_info_location.size);
1083 if (!size || size > sizeof(*fw_info))
1084 return;
1085
1086 addr = le32_to_cpu(fw_info_location.grc_addr);
1087 dest = (u32 *)fw_info;
1088 size = BYTES_TO_DWORDS(size);
1089
1090 for (i = 0; i < size; i++, addr += BYTES_IN_DWORD)
1091 dest[i] = qed_rd(p_hwfn, p_ptt, addr);
c965db44
TT
1092}
1093
7b6859fb
MY
1094/* Dumps the specified string to the specified buffer.
1095 * Returns the dumped size in bytes.
c965db44
TT
1096 */
1097static u32 qed_dump_str(char *dump_buf, bool dump, const char *str)
1098{
1099 if (dump)
1100 strcpy(dump_buf, str);
7b6859fb 1101
c965db44
TT
1102 return (u32)strlen(str) + 1;
1103}
1104
7b6859fb
MY
1105/* Dumps zeros to align the specified buffer to dwords.
1106 * Returns the dumped size in bytes.
c965db44
TT
1107 */
1108static u32 qed_dump_align(char *dump_buf, bool dump, u32 byte_offset)
1109{
7b6859fb 1110 u8 offset_in_dword, align_size;
c965db44 1111
7b6859fb 1112 offset_in_dword = (u8)(byte_offset & 0x3);
c965db44
TT
1113 align_size = offset_in_dword ? BYTES_IN_DWORD - offset_in_dword : 0;
1114
1115 if (dump && align_size)
1116 memset(dump_buf, 0, align_size);
7b6859fb 1117
c965db44
TT
1118 return align_size;
1119}
1120
1121/* Writes the specified string param to the specified buffer.
1122 * Returns the dumped size in dwords.
1123 */
1124static u32 qed_dump_str_param(u32 *dump_buf,
1125 bool dump,
1126 const char *param_name, const char *param_val)
1127{
1128 char *char_buf = (char *)dump_buf;
1129 u32 offset = 0;
1130
1131 /* Dump param name */
1132 offset += qed_dump_str(char_buf + offset, dump, param_name);
1133
1134 /* Indicate a string param value */
1135 if (dump)
1136 *(char_buf + offset) = 1;
1137 offset++;
1138
1139 /* Dump param value */
1140 offset += qed_dump_str(char_buf + offset, dump, param_val);
1141
1142 /* Align buffer to next dword */
1143 offset += qed_dump_align(char_buf + offset, dump, offset);
7b6859fb 1144
c965db44
TT
1145 return BYTES_TO_DWORDS(offset);
1146}
1147
1148/* Writes the specified numeric param to the specified buffer.
1149 * Returns the dumped size in dwords.
1150 */
1151static u32 qed_dump_num_param(u32 *dump_buf,
1152 bool dump, const char *param_name, u32 param_val)
1153{
1154 char *char_buf = (char *)dump_buf;
1155 u32 offset = 0;
1156
1157 /* Dump param name */
1158 offset += qed_dump_str(char_buf + offset, dump, param_name);
1159
1160 /* Indicate a numeric param value */
1161 if (dump)
1162 *(char_buf + offset) = 0;
1163 offset++;
1164
1165 /* Align buffer to next dword */
1166 offset += qed_dump_align(char_buf + offset, dump, offset);
1167
1168 /* Dump param value (and change offset from bytes to dwords) */
1169 offset = BYTES_TO_DWORDS(offset);
1170 if (dump)
1171 *(dump_buf + offset) = param_val;
1172 offset++;
7b6859fb 1173
c965db44
TT
1174 return offset;
1175}
1176
1177/* Reads the FW version and writes it as a param to the specified buffer.
1178 * Returns the dumped size in dwords.
1179 */
1180static u32 qed_dump_fw_ver_param(struct qed_hwfn *p_hwfn,
1181 struct qed_ptt *p_ptt,
1182 u32 *dump_buf, bool dump)
1183{
c965db44
TT
1184 char fw_ver_str[16] = EMPTY_FW_VERSION_STR;
1185 char fw_img_str[16] = EMPTY_FW_IMAGE_STR;
1186 struct fw_info fw_info = { {0}, {0} };
c965db44
TT
1187 u32 offset = 0;
1188
be086e7c 1189 if (dump && !qed_grc_get_param(p_hwfn, DBG_GRC_PARAM_NO_FW_VER)) {
d52c89f1
MK
1190 /* Read FW info from chip */
1191 qed_read_fw_info(p_hwfn, p_ptt, &fw_info);
1192
1193 /* Create FW version/image strings */
1194 if (snprintf(fw_ver_str, sizeof(fw_ver_str),
1195 "%d_%d_%d_%d", fw_info.ver.num.major,
1196 fw_info.ver.num.minor, fw_info.ver.num.rev,
1197 fw_info.ver.num.eng) < 0)
1198 DP_NOTICE(p_hwfn,
1199 "Unexpected debug error: invalid FW version string\n");
1200 switch (fw_info.ver.image_id) {
6c95dd8f
PK
1201 case FW_IMG_KUKU:
1202 strcpy(fw_img_str, "kuku");
1203 break;
d52c89f1
MK
1204 case FW_IMG_MAIN:
1205 strcpy(fw_img_str, "main");
1206 break;
6c95dd8f
PK
1207 case FW_IMG_L2B:
1208 strcpy(fw_img_str, "l2b");
1209 break;
d52c89f1
MK
1210 default:
1211 strcpy(fw_img_str, "unknown");
1212 break;
c965db44
TT
1213 }
1214 }
1215
1216 /* Dump FW version, image and timestamp */
1217 offset += qed_dump_str_param(dump_buf + offset,
1218 dump, "fw-version", fw_ver_str);
1219 offset += qed_dump_str_param(dump_buf + offset,
1220 dump, "fw-image", fw_img_str);
1451e467 1221 offset += qed_dump_num_param(dump_buf + offset, dump, "fw-timestamp",
5ab90341 1222 le32_to_cpu(fw_info.ver.timestamp));
7b6859fb 1223
c965db44
TT
1224 return offset;
1225}
1226
1227/* Reads the MFW version and writes it as a param to the specified buffer.
1228 * Returns the dumped size in dwords.
1229 */
1230static u32 qed_dump_mfw_ver_param(struct qed_hwfn *p_hwfn,
1231 struct qed_ptt *p_ptt,
1232 u32 *dump_buf, bool dump)
1233{
1234 char mfw_ver_str[16] = EMPTY_FW_VERSION_STR;
1235
7b6859fb
MY
1236 if (dump &&
1237 !qed_grc_get_param(p_hwfn, DBG_GRC_PARAM_NO_FW_VER)) {
c965db44
TT
1238 u32 global_section_offsize, global_section_addr, mfw_ver;
1239 u32 public_data_addr, global_section_offsize_addr;
c965db44 1240
7b6859fb
MY
1241 /* Find MCP public data GRC address. Needs to be ORed with
1242 * MCP_REG_SCRATCH due to a HW bug.
c965db44 1243 */
7b6859fb
MY
1244 public_data_addr = qed_rd(p_hwfn,
1245 p_ptt,
c965db44 1246 MISC_REG_SHARED_MEM_ADDR) |
7b6859fb 1247 MCP_REG_SCRATCH;
c965db44
TT
1248
1249 /* Find MCP public global section offset */
1250 global_section_offsize_addr = public_data_addr +
1251 offsetof(struct mcp_public_data,
1252 sections) +
1253 sizeof(offsize_t) * PUBLIC_GLOBAL;
1254 global_section_offsize = qed_rd(p_hwfn, p_ptt,
1255 global_section_offsize_addr);
7b6859fb
MY
1256 global_section_addr =
1257 MCP_REG_SCRATCH +
1258 (global_section_offsize & OFFSIZE_OFFSET_MASK) * 4;
c965db44
TT
1259
1260 /* Read MFW version from MCP public global section */
1261 mfw_ver = qed_rd(p_hwfn, p_ptt,
1262 global_section_addr +
1263 offsetof(struct public_global, mfw_ver));
1264
1265 /* Dump MFW version param */
7b6859fb
MY
1266 if (snprintf(mfw_ver_str, sizeof(mfw_ver_str), "%d_%d_%d_%d",
1267 (u8)(mfw_ver >> 24), (u8)(mfw_ver >> 16),
1268 (u8)(mfw_ver >> 8), (u8)mfw_ver) < 0)
c965db44
TT
1269 DP_NOTICE(p_hwfn,
1270 "Unexpected debug error: invalid MFW version string\n");
1271 }
1272
1273 return qed_dump_str_param(dump_buf, dump, "mfw-version", mfw_ver_str);
1274}
1275
2d22bc83
MK
1276/* Reads the chip revision from the chip and writes it as a param to the
1277 * specified buffer. Returns the dumped size in dwords.
1278 */
1279static u32 qed_dump_chip_revision_param(struct qed_hwfn *p_hwfn,
1280 struct qed_ptt *p_ptt,
1281 u32 *dump_buf, bool dump)
1282{
1283 struct dbg_tools_data *dev_data = &p_hwfn->dbg_info;
1284 char param_str[3] = "??";
1285
1286 if (dev_data->hw_type == HW_TYPE_ASIC) {
1287 u32 chip_rev, chip_metal;
1288
1289 chip_rev = qed_rd(p_hwfn, p_ptt, MISCS_REG_CHIP_REV);
1290 chip_metal = qed_rd(p_hwfn, p_ptt, MISCS_REG_CHIP_METAL);
1291
1292 param_str[0] = 'a' + (u8)chip_rev;
1293 param_str[1] = '0' + (u8)chip_metal;
1294 }
1295
1296 return qed_dump_str_param(dump_buf, dump, "chip-revision", param_str);
1297}
1298
c965db44
TT
1299/* Writes a section header to the specified buffer.
1300 * Returns the dumped size in dwords.
1301 */
1302static u32 qed_dump_section_hdr(u32 *dump_buf,
1303 bool dump, const char *name, u32 num_params)
1304{
1305 return qed_dump_num_param(dump_buf, dump, name, num_params);
1306}
1307
1308/* Writes the common global params to the specified buffer.
1309 * Returns the dumped size in dwords.
1310 */
1311static u32 qed_dump_common_global_params(struct qed_hwfn *p_hwfn,
1312 struct qed_ptt *p_ptt,
1313 u32 *dump_buf,
1314 bool dump,
1315 u8 num_specific_global_params)
1316{
1317 struct dbg_tools_data *dev_data = &p_hwfn->dbg_info;
1318 u32 offset = 0;
7b6859fb 1319 u8 num_params;
c965db44 1320
7b6859fb 1321 /* Dump global params section header */
2d22bc83
MK
1322 num_params = NUM_COMMON_GLOBAL_PARAMS + num_specific_global_params +
1323 (dev_data->chip_id == CHIP_BB ? 1 : 0);
c965db44 1324 offset += qed_dump_section_hdr(dump_buf + offset,
be086e7c 1325 dump, "global_params", num_params);
c965db44
TT
1326
1327 /* Store params */
1328 offset += qed_dump_fw_ver_param(p_hwfn, p_ptt, dump_buf + offset, dump);
1329 offset += qed_dump_mfw_ver_param(p_hwfn,
1330 p_ptt, dump_buf + offset, dump);
2d22bc83
MK
1331 offset += qed_dump_chip_revision_param(p_hwfn,
1332 p_ptt, dump_buf + offset, dump);
c965db44
TT
1333 offset += qed_dump_num_param(dump_buf + offset,
1334 dump, "tools-version", TOOLS_VERSION);
1335 offset += qed_dump_str_param(dump_buf + offset,
1336 dump,
1337 "chip",
1338 s_chip_defs[dev_data->chip_id].name);
1339 offset += qed_dump_str_param(dump_buf + offset,
1340 dump,
1341 "platform",
2d22bc83
MK
1342 s_hw_type_defs[dev_data->hw_type].name);
1343 offset += qed_dump_num_param(dump_buf + offset,
1344 dump, "pci-func", p_hwfn->abs_pf_id);
6c95dd8f
PK
1345 offset += qed_dump_num_param(dump_buf + offset,
1346 dump, "epoch", qed_get_epoch_time());
2d22bc83
MK
1347 if (dev_data->chip_id == CHIP_BB)
1348 offset += qed_dump_num_param(dump_buf + offset,
1349 dump, "path", QED_PATH_ID(p_hwfn));
7b6859fb 1350
c965db44
TT
1351 return offset;
1352}
1353
7b6859fb
MY
1354/* Writes the "last" section (including CRC) to the specified buffer at the
1355 * given offset. Returns the dumped size in dwords.
c965db44 1356 */
da090917 1357static u32 qed_dump_last_section(u32 *dump_buf, u32 offset, bool dump)
c965db44 1358{
7b6859fb 1359 u32 start_offset = offset;
c965db44
TT
1360
1361 /* Dump CRC section header */
1362 offset += qed_dump_section_hdr(dump_buf + offset, dump, "last", 0);
1363
7b6859fb 1364 /* Calculate CRC32 and add it to the dword after the "last" section */
c965db44 1365 if (dump)
7b6859fb
MY
1366 *(dump_buf + offset) = ~crc32(0xffffffff,
1367 (u8 *)dump_buf,
c965db44 1368 DWORDS_TO_BYTES(offset));
7b6859fb 1369
c965db44 1370 offset++;
7b6859fb 1371
c965db44
TT
1372 return offset - start_offset;
1373}
1374
1375/* Update blocks reset state */
1376static void qed_update_blocks_reset_state(struct qed_hwfn *p_hwfn,
1377 struct qed_ptt *p_ptt)
1378{
1379 struct dbg_tools_data *dev_data = &p_hwfn->dbg_info;
2d22bc83
MK
1380 u32 reg_val[NUM_DBG_RESET_REGS] = { 0 };
1381 u8 rst_reg_id;
1382 u32 blk_id;
c965db44
TT
1383
1384 /* Read reset registers */
2d22bc83
MK
1385 for (rst_reg_id = 0; rst_reg_id < NUM_DBG_RESET_REGS; rst_reg_id++) {
1386 const struct dbg_reset_reg *rst_reg;
1387 bool rst_reg_removed;
1388 u32 rst_reg_addr;
1389
1390 rst_reg = qed_get_dbg_reset_reg(p_hwfn, rst_reg_id);
1391 rst_reg_removed = GET_FIELD(rst_reg->data,
1392 DBG_RESET_REG_IS_REMOVED);
1393 rst_reg_addr = DWORDS_TO_BYTES(GET_FIELD(rst_reg->data,
1394 DBG_RESET_REG_ADDR));
1395
1396 if (!rst_reg_removed)
1397 reg_val[rst_reg_id] = qed_rd(p_hwfn, p_ptt,
1398 rst_reg_addr);
1399 }
c965db44
TT
1400
1401 /* Check if blocks are in reset */
2d22bc83
MK
1402 for (blk_id = 0; blk_id < NUM_PHYS_BLOCKS; blk_id++) {
1403 const struct dbg_block_chip *blk;
1404 bool has_rst_reg;
1405 bool is_removed;
1406
1407 blk = qed_get_dbg_block_per_chip(p_hwfn, (enum block_id)blk_id);
1408 is_removed = GET_FIELD(blk->flags, DBG_BLOCK_CHIP_IS_REMOVED);
1409 has_rst_reg = GET_FIELD(blk->flags,
1410 DBG_BLOCK_CHIP_HAS_RESET_REG);
1411
1412 if (!is_removed && has_rst_reg)
1413 dev_data->block_in_reset[blk_id] =
1414 !(reg_val[blk->reset_reg_id] &
1415 BIT(blk->reset_reg_bit_offset));
1416 }
1417}
1418
1419/* is_mode_match recursive function */
1420static bool qed_is_mode_match_rec(struct qed_hwfn *p_hwfn,
1421 u16 *modes_buf_offset, u8 rec_depth)
1422{
1423 struct dbg_tools_data *dev_data = &p_hwfn->dbg_info;
1424 u8 *dbg_array;
1425 bool arg1, arg2;
1426 u8 tree_val;
1427
1428 if (rec_depth > MAX_RECURSION_DEPTH) {
1429 DP_NOTICE(p_hwfn,
1430 "Unexpected error: is_mode_match_rec exceeded the max recursion depth. This is probably due to a corrupt init/debug buffer.\n");
1431 return false;
1432 }
1433
1434 /* Get next element from modes tree buffer */
1435 dbg_array = p_hwfn->dbg_arrays[BIN_BUF_DBG_MODE_TREE].ptr;
1436 tree_val = dbg_array[(*modes_buf_offset)++];
7b6859fb 1437
2d22bc83
MK
1438 switch (tree_val) {
1439 case INIT_MODE_OP_NOT:
1440 return !qed_is_mode_match_rec(p_hwfn,
1441 modes_buf_offset, rec_depth + 1);
1442 case INIT_MODE_OP_OR:
1443 case INIT_MODE_OP_AND:
1444 arg1 = qed_is_mode_match_rec(p_hwfn,
1445 modes_buf_offset, rec_depth + 1);
1446 arg2 = qed_is_mode_match_rec(p_hwfn,
1447 modes_buf_offset, rec_depth + 1);
1448 return (tree_val == INIT_MODE_OP_OR) ? (arg1 ||
1449 arg2) : (arg1 && arg2);
1450 default:
1451 return dev_data->mode_enable[tree_val - MAX_INIT_MODE_OPS] > 0;
7b6859fb 1452 }
c965db44
TT
1453}
1454
2d22bc83
MK
1455/* Returns true if the mode (specified using modes_buf_offset) is enabled */
1456static bool qed_is_mode_match(struct qed_hwfn *p_hwfn, u16 *modes_buf_offset)
1457{
1458 return qed_is_mode_match_rec(p_hwfn, modes_buf_offset, 0);
1459}
1460
c965db44
TT
1461/* Enable / disable the Debug block */
1462static void qed_bus_enable_dbg_block(struct qed_hwfn *p_hwfn,
1463 struct qed_ptt *p_ptt, bool enable)
1464{
1465 qed_wr(p_hwfn, p_ptt, DBG_REG_DBG_BLOCK_ON, enable ? 1 : 0);
1466}
1467
1468/* Resets the Debug block */
1469static void qed_bus_reset_dbg_block(struct qed_hwfn *p_hwfn,
1470 struct qed_ptt *p_ptt)
1471{
2d22bc83
MK
1472 u32 reset_reg_addr, old_reset_reg_val, new_reset_reg_val;
1473 const struct dbg_reset_reg *reset_reg;
1474 const struct dbg_block_chip *block;
c965db44 1475
2d22bc83
MK
1476 block = qed_get_dbg_block_per_chip(p_hwfn, BLOCK_DBG);
1477 reset_reg = qed_get_dbg_reset_reg(p_hwfn, block->reset_reg_id);
1478 reset_reg_addr =
1479 DWORDS_TO_BYTES(GET_FIELD(reset_reg->data, DBG_RESET_REG_ADDR));
c965db44 1480
2d22bc83
MK
1481 old_reset_reg_val = qed_rd(p_hwfn, p_ptt, reset_reg_addr);
1482 new_reset_reg_val =
1483 old_reset_reg_val & ~BIT(block->reset_reg_bit_offset);
c965db44 1484
2d22bc83
MK
1485 qed_wr(p_hwfn, p_ptt, reset_reg_addr, new_reset_reg_val);
1486 qed_wr(p_hwfn, p_ptt, reset_reg_addr, old_reset_reg_val);
c965db44
TT
1487}
1488
7b6859fb
MY
1489/* Enable / disable Debug Bus clients according to the specified mask
1490 * (1 = enable, 0 = disable).
c965db44
TT
1491 */
1492static void qed_bus_enable_clients(struct qed_hwfn *p_hwfn,
1493 struct qed_ptt *p_ptt, u32 client_mask)
1494{
1495 qed_wr(p_hwfn, p_ptt, DBG_REG_CLIENT_ENABLE, client_mask);
1496}
1497
2d22bc83
MK
1498static void qed_bus_config_dbg_line(struct qed_hwfn *p_hwfn,
1499 struct qed_ptt *p_ptt,
1500 enum block_id block_id,
1501 u8 line_id,
1502 u8 enable_mask,
1503 u8 right_shift,
1504 u8 force_valid_mask, u8 force_frame_mask)
1505{
1506 const struct dbg_block_chip *block =
1507 qed_get_dbg_block_per_chip(p_hwfn, block_id);
1508
1509 qed_wr(p_hwfn, p_ptt, DWORDS_TO_BYTES(block->dbg_select_reg_addr),
1510 line_id);
1511 qed_wr(p_hwfn, p_ptt, DWORDS_TO_BYTES(block->dbg_dword_enable_reg_addr),
1512 enable_mask);
1513 qed_wr(p_hwfn, p_ptt, DWORDS_TO_BYTES(block->dbg_shift_reg_addr),
1514 right_shift);
1515 qed_wr(p_hwfn, p_ptt, DWORDS_TO_BYTES(block->dbg_force_valid_reg_addr),
1516 force_valid_mask);
1517 qed_wr(p_hwfn, p_ptt, DWORDS_TO_BYTES(block->dbg_force_frame_reg_addr),
1518 force_frame_mask);
1519}
1520
1521/* Disable debug bus in all blocks */
1522static void qed_bus_disable_blocks(struct qed_hwfn *p_hwfn,
1523 struct qed_ptt *p_ptt)
c965db44 1524{
c965db44 1525 struct dbg_tools_data *dev_data = &p_hwfn->dbg_info;
2d22bc83 1526 u32 block_id;
7b6859fb 1527
2d22bc83
MK
1528 /* Disable all blocks */
1529 for (block_id = 0; block_id < MAX_BLOCK_ID; block_id++) {
1530 const struct dbg_block_chip *block_per_chip =
1531 qed_get_dbg_block_per_chip(p_hwfn,
1532 (enum block_id)block_id);
c965db44 1533
2d22bc83
MK
1534 if (GET_FIELD(block_per_chip->flags,
1535 DBG_BLOCK_CHIP_IS_REMOVED) ||
1536 dev_data->block_in_reset[block_id])
1537 continue;
1538
1539 /* Disable debug bus */
1540 if (GET_FIELD(block_per_chip->flags,
1541 DBG_BLOCK_CHIP_HAS_DBG_BUS)) {
1542 u32 dbg_en_addr =
1543 block_per_chip->dbg_dword_enable_reg_addr;
1544 u16 modes_buf_offset =
1545 GET_FIELD(block_per_chip->dbg_bus_mode.data,
1546 DBG_MODE_HDR_MODES_BUF_OFFSET);
1547 bool eval_mode =
1548 GET_FIELD(block_per_chip->dbg_bus_mode.data,
1549 DBG_MODE_HDR_EVAL_MODE) > 0;
1550
1551 if (!eval_mode ||
1552 qed_is_mode_match(p_hwfn, &modes_buf_offset))
1553 qed_wr(p_hwfn, p_ptt,
1554 DWORDS_TO_BYTES(dbg_en_addr),
1555 0);
1556 }
c965db44
TT
1557 }
1558}
1559
c965db44
TT
1560/* Returns true if the specified entity (indicated by GRC param) should be
1561 * included in the dump, false otherwise.
1562 */
1563static bool qed_grc_is_included(struct qed_hwfn *p_hwfn,
1564 enum dbg_grc_params grc_param)
1565{
1566 return qed_grc_get_param(p_hwfn, grc_param) > 0;
1567}
1568
2d22bc83
MK
1569/* Returns the storm_id that matches the specified Storm letter,
1570 * or MAX_DBG_STORMS if invalid storm letter.
1571 */
1572static enum dbg_storms qed_get_id_from_letter(char storm_letter)
1573{
1574 u8 storm_id;
1575
1576 for (storm_id = 0; storm_id < MAX_DBG_STORMS; storm_id++)
1577 if (s_storm_defs[storm_id].letter == storm_letter)
1578 return (enum dbg_storms)storm_id;
1579
1580 return MAX_DBG_STORMS;
1581}
1582
c965db44
TT
1583/* Returns true of the specified Storm should be included in the dump, false
1584 * otherwise.
1585 */
1586static bool qed_grc_is_storm_included(struct qed_hwfn *p_hwfn,
1587 enum dbg_storms storm)
1588{
1589 return qed_grc_get_param(p_hwfn, (enum dbg_grc_params)storm) > 0;
1590}
1591
1592/* Returns true if the specified memory should be included in the dump, false
1593 * otherwise.
1594 */
1595static bool qed_grc_is_mem_included(struct qed_hwfn *p_hwfn,
1596 enum block_id block_id, u8 mem_group_id)
1597{
2d22bc83 1598 const struct dbg_block *block;
c965db44
TT
1599 u8 i;
1600
2d22bc83
MK
1601 block = get_dbg_block(p_hwfn, block_id);
1602
1603 /* If the block is associated with a Storm, check Storm match */
1604 if (block->associated_storm_letter) {
1605 enum dbg_storms associated_storm_id =
1606 qed_get_id_from_letter(block->associated_storm_letter);
1607
1608 if (associated_storm_id == MAX_DBG_STORMS ||
1609 !qed_grc_is_storm_included(p_hwfn, associated_storm_id))
1610 return false;
1611 }
c965db44 1612
7b6859fb
MY
1613 for (i = 0; i < NUM_BIG_RAM_TYPES; i++) {
1614 struct big_ram_defs *big_ram = &s_big_ram_defs[i];
1615
1616 if (mem_group_id == big_ram->mem_group_id ||
1617 mem_group_id == big_ram->ram_mem_group_id)
1618 return qed_grc_is_included(p_hwfn, big_ram->grc_param);
1619 }
1620
1621 switch (mem_group_id) {
1622 case MEM_GROUP_PXP_ILT:
1623 case MEM_GROUP_PXP_MEM:
c965db44 1624 return qed_grc_is_included(p_hwfn, DBG_GRC_PARAM_DUMP_PXP);
7b6859fb 1625 case MEM_GROUP_RAM:
c965db44 1626 return qed_grc_is_included(p_hwfn, DBG_GRC_PARAM_DUMP_RAM);
7b6859fb 1627 case MEM_GROUP_PBUF:
c965db44 1628 return qed_grc_is_included(p_hwfn, DBG_GRC_PARAM_DUMP_PBUF);
7b6859fb
MY
1629 case MEM_GROUP_CAU_MEM:
1630 case MEM_GROUP_CAU_SB:
1631 case MEM_GROUP_CAU_PI:
c965db44 1632 return qed_grc_is_included(p_hwfn, DBG_GRC_PARAM_DUMP_CAU);
2d22bc83
MK
1633 case MEM_GROUP_CAU_MEM_EXT:
1634 return qed_grc_is_included(p_hwfn, DBG_GRC_PARAM_DUMP_CAU_EXT);
7b6859fb 1635 case MEM_GROUP_QM_MEM:
c965db44 1636 return qed_grc_is_included(p_hwfn, DBG_GRC_PARAM_DUMP_QM);
7b6859fb
MY
1637 case MEM_GROUP_CFC_MEM:
1638 case MEM_GROUP_CONN_CFC_MEM:
1639 case MEM_GROUP_TASK_CFC_MEM:
da090917
TT
1640 return qed_grc_is_included(p_hwfn, DBG_GRC_PARAM_DUMP_CFC) ||
1641 qed_grc_is_included(p_hwfn, DBG_GRC_PARAM_DUMP_CM_CTX);
2d22bc83
MK
1642 case MEM_GROUP_DORQ_MEM:
1643 return qed_grc_is_included(p_hwfn, DBG_GRC_PARAM_DUMP_DORQ);
7b6859fb
MY
1644 case MEM_GROUP_IGU_MEM:
1645 case MEM_GROUP_IGU_MSIX:
c965db44 1646 return qed_grc_is_included(p_hwfn, DBG_GRC_PARAM_DUMP_IGU);
7b6859fb 1647 case MEM_GROUP_MULD_MEM:
c965db44 1648 return qed_grc_is_included(p_hwfn, DBG_GRC_PARAM_DUMP_MULD);
7b6859fb 1649 case MEM_GROUP_PRS_MEM:
c965db44 1650 return qed_grc_is_included(p_hwfn, DBG_GRC_PARAM_DUMP_PRS);
7b6859fb 1651 case MEM_GROUP_DMAE_MEM:
c965db44 1652 return qed_grc_is_included(p_hwfn, DBG_GRC_PARAM_DUMP_DMAE);
7b6859fb 1653 case MEM_GROUP_TM_MEM:
c965db44 1654 return qed_grc_is_included(p_hwfn, DBG_GRC_PARAM_DUMP_TM);
7b6859fb 1655 case MEM_GROUP_SDM_MEM:
c965db44 1656 return qed_grc_is_included(p_hwfn, DBG_GRC_PARAM_DUMP_SDM);
7b6859fb
MY
1657 case MEM_GROUP_TDIF_CTX:
1658 case MEM_GROUP_RDIF_CTX:
c965db44 1659 return qed_grc_is_included(p_hwfn, DBG_GRC_PARAM_DUMP_DIF);
7b6859fb 1660 case MEM_GROUP_CM_MEM:
c965db44 1661 return qed_grc_is_included(p_hwfn, DBG_GRC_PARAM_DUMP_CM);
7b6859fb 1662 case MEM_GROUP_IOR:
c965db44 1663 return qed_grc_is_included(p_hwfn, DBG_GRC_PARAM_DUMP_IOR);
7b6859fb
MY
1664 default:
1665 return true;
1666 }
c965db44
TT
1667}
1668
1669/* Stalls all Storms */
1670static void qed_grc_stall_storms(struct qed_hwfn *p_hwfn,
1671 struct qed_ptt *p_ptt, bool stall)
1672{
7b6859fb 1673 u32 reg_addr;
c965db44
TT
1674 u8 storm_id;
1675
1676 for (storm_id = 0; storm_id < MAX_DBG_STORMS; storm_id++) {
7b6859fb
MY
1677 if (!qed_grc_is_storm_included(p_hwfn,
1678 (enum dbg_storms)storm_id))
1679 continue;
c965db44 1680
7b6859fb 1681 reg_addr = s_storm_defs[storm_id].sem_fast_mem_addr +
6c95dd8f 1682 SEM_FAST_REG_STALL_0;
7b6859fb 1683 qed_wr(p_hwfn, p_ptt, reg_addr, stall ? 1 : 0);
c965db44
TT
1684 }
1685
1686 msleep(STALL_DELAY_MS);
1687}
1688
2d22bc83
MK
1689/* Takes all blocks out of reset. If rbc_only is true, only RBC clients are
1690 * taken out of reset.
1691 */
c965db44 1692static void qed_grc_unreset_blocks(struct qed_hwfn *p_hwfn,
2d22bc83 1693 struct qed_ptt *p_ptt, bool rbc_only)
c965db44
TT
1694{
1695 struct dbg_tools_data *dev_data = &p_hwfn->dbg_info;
2d22bc83
MK
1696 u8 chip_id = dev_data->chip_id;
1697 u32 i;
c965db44 1698
2d22bc83
MK
1699 /* Take RBCs out of reset */
1700 for (i = 0; i < ARRAY_SIZE(s_rbc_reset_defs); i++)
1701 if (s_rbc_reset_defs[i].reset_val[dev_data->chip_id])
1702 qed_wr(p_hwfn,
1703 p_ptt,
1704 s_rbc_reset_defs[i].reset_reg_addr +
1705 RESET_REG_UNRESET_OFFSET,
1706 s_rbc_reset_defs[i].reset_val[chip_id]);
7b6859fb 1707
2d22bc83
MK
1708 if (!rbc_only) {
1709 u32 reg_val[NUM_DBG_RESET_REGS] = { 0 };
1710 u8 reset_reg_id;
1711 u32 block_id;
c965db44 1712
2d22bc83
MK
1713 /* Fill reset regs values */
1714 for (block_id = 0; block_id < NUM_PHYS_BLOCKS; block_id++) {
1715 bool is_removed, has_reset_reg, unreset_before_dump;
1716 const struct dbg_block_chip *block;
1717
1718 block = qed_get_dbg_block_per_chip(p_hwfn,
1719 (enum block_id)
1720 block_id);
1721 is_removed =
1722 GET_FIELD(block->flags, DBG_BLOCK_CHIP_IS_REMOVED);
1723 has_reset_reg =
1724 GET_FIELD(block->flags,
1725 DBG_BLOCK_CHIP_HAS_RESET_REG);
1726 unreset_before_dump =
1727 GET_FIELD(block->flags,
1728 DBG_BLOCK_CHIP_UNRESET_BEFORE_DUMP);
1729
1730 if (!is_removed && has_reset_reg && unreset_before_dump)
1731 reg_val[block->reset_reg_id] |=
1732 BIT(block->reset_reg_bit_offset);
1733 }
7b6859fb 1734
2d22bc83
MK
1735 /* Write reset registers */
1736 for (reset_reg_id = 0; reset_reg_id < NUM_DBG_RESET_REGS;
1737 reset_reg_id++) {
1738 const struct dbg_reset_reg *reset_reg;
1739 u32 reset_reg_addr;
7b6859fb 1740
2d22bc83
MK
1741 reset_reg = qed_get_dbg_reset_reg(p_hwfn, reset_reg_id);
1742
1743 if (GET_FIELD
1744 (reset_reg->data, DBG_RESET_REG_IS_REMOVED))
1745 continue;
1746
1747 if (reg_val[reset_reg_id]) {
1748 reset_reg_addr =
1749 GET_FIELD(reset_reg->data,
1750 DBG_RESET_REG_ADDR);
1751 qed_wr(p_hwfn,
1752 p_ptt,
1753 DWORDS_TO_BYTES(reset_reg_addr) +
1754 RESET_REG_UNRESET_OFFSET,
1755 reg_val[reset_reg_id]);
1756 }
1757 }
c965db44
TT
1758 }
1759}
1760
be086e7c 1761/* Returns the attention block data of the specified block */
c965db44 1762static const struct dbg_attn_block_type_data *
2d22bc83
MK
1763qed_get_block_attn_data(struct qed_hwfn *p_hwfn,
1764 enum block_id block_id, enum dbg_attn_type attn_type)
c965db44
TT
1765{
1766 const struct dbg_attn_block *base_attn_block_arr =
2d22bc83
MK
1767 (const struct dbg_attn_block *)
1768 p_hwfn->dbg_arrays[BIN_BUF_DBG_ATTN_BLOCKS].ptr;
c965db44
TT
1769
1770 return &base_attn_block_arr[block_id].per_type_data[attn_type];
1771}
1772
1773/* Returns the attention registers of the specified block */
1774static const struct dbg_attn_reg *
2d22bc83
MK
1775qed_get_block_attn_regs(struct qed_hwfn *p_hwfn,
1776 enum block_id block_id, enum dbg_attn_type attn_type,
c965db44
TT
1777 u8 *num_attn_regs)
1778{
1779 const struct dbg_attn_block_type_data *block_type_data =
2d22bc83 1780 qed_get_block_attn_data(p_hwfn, block_id, attn_type);
c965db44
TT
1781
1782 *num_attn_regs = block_type_data->num_regs;
7b6859fb 1783
2d22bc83
MK
1784 return (const struct dbg_attn_reg *)
1785 p_hwfn->dbg_arrays[BIN_BUF_DBG_ATTN_REGS].ptr +
1786 block_type_data->regs_offset;
c965db44
TT
1787}
1788
1789/* For each block, clear the status of all parities */
1790static void qed_grc_clear_all_prty(struct qed_hwfn *p_hwfn,
1791 struct qed_ptt *p_ptt)
1792{
1793 struct dbg_tools_data *dev_data = &p_hwfn->dbg_info;
7b6859fb 1794 const struct dbg_attn_reg *attn_reg_arr;
6c95dd8f 1795 u32 block_id, sts_clr_address;
c965db44 1796 u8 reg_idx, num_attn_regs;
c965db44 1797
2d22bc83 1798 for (block_id = 0; block_id < NUM_PHYS_BLOCKS; block_id++) {
c965db44
TT
1799 if (dev_data->block_in_reset[block_id])
1800 continue;
1801
2d22bc83
MK
1802 attn_reg_arr = qed_get_block_attn_regs(p_hwfn,
1803 (enum block_id)block_id,
c965db44
TT
1804 ATTN_TYPE_PARITY,
1805 &num_attn_regs);
7b6859fb 1806
c965db44
TT
1807 for (reg_idx = 0; reg_idx < num_attn_regs; reg_idx++) {
1808 const struct dbg_attn_reg *reg_data =
1809 &attn_reg_arr[reg_idx];
7b6859fb
MY
1810 u16 modes_buf_offset;
1811 bool eval_mode;
c965db44
TT
1812
1813 /* Check mode */
7b6859fb
MY
1814 eval_mode = GET_FIELD(reg_data->mode.data,
1815 DBG_MODE_HDR_EVAL_MODE) > 0;
1816 modes_buf_offset =
c965db44
TT
1817 GET_FIELD(reg_data->mode.data,
1818 DBG_MODE_HDR_MODES_BUF_OFFSET);
1819
6c95dd8f 1820 sts_clr_address = reg_data->sts_clr_address;
7b6859fb 1821 /* If Mode match: clear parity status */
c965db44
TT
1822 if (!eval_mode ||
1823 qed_is_mode_match(p_hwfn, &modes_buf_offset))
c965db44 1824 qed_rd(p_hwfn, p_ptt,
6c95dd8f 1825 DWORDS_TO_BYTES(sts_clr_address));
c965db44
TT
1826 }
1827 }
1828}
1829
6c95dd8f
PK
1830/* Finds the meta data image in NVRAM */
1831static enum dbg_status qed_find_nvram_image(struct qed_hwfn *p_hwfn,
1832 struct qed_ptt *p_ptt,
1833 u32 image_type,
1834 u32 *nvram_offset_bytes,
5401c3e0
CS
1835 u32 *nvram_size_bytes,
1836 bool b_can_sleep)
6c95dd8f
PK
1837{
1838 u32 ret_mcp_resp, ret_mcp_param, ret_txn_size;
1839 struct mcp_file_att file_att;
1840 int nvm_result;
1841
1842 /* Call NVRAM get file command */
1843 nvm_result = qed_mcp_nvm_rd_cmd(p_hwfn,
1844 p_ptt,
1845 DRV_MSG_CODE_NVM_GET_FILE_ATT,
1846 image_type,
1847 &ret_mcp_resp,
1848 &ret_mcp_param,
1849 &ret_txn_size,
5401c3e0
CS
1850 (u32 *)&file_att,
1851 b_can_sleep);
6c95dd8f
PK
1852
1853 /* Check response */
1854 if (nvm_result || (ret_mcp_resp & FW_MSG_CODE_MASK) !=
1855 FW_MSG_CODE_NVM_OK)
1856 return DBG_STATUS_NVRAM_GET_IMAGE_FAILED;
1857
1858 /* Update return values */
1859 *nvram_offset_bytes = file_att.nvm_start_addr;
1860 *nvram_size_bytes = file_att.len;
1861
1862 DP_VERBOSE(p_hwfn,
1863 QED_MSG_DEBUG,
1864 "find_nvram_image: found NVRAM image of type %d in NVRAM offset %d bytes with size %d bytes\n",
1865 image_type, *nvram_offset_bytes, *nvram_size_bytes);
1866
1867 /* Check alignment */
1868 if (*nvram_size_bytes & 0x3)
1869 return DBG_STATUS_NON_ALIGNED_NVRAM_IMAGE;
1870
1871 return DBG_STATUS_OK;
1872}
1873
1874/* Reads data from NVRAM */
1875static enum dbg_status qed_nvram_read(struct qed_hwfn *p_hwfn,
1876 struct qed_ptt *p_ptt,
1877 u32 nvram_offset_bytes,
5401c3e0
CS
1878 u32 nvram_size_bytes,
1879 u32 *ret_buf,
1880 bool b_can_sleep)
6c95dd8f
PK
1881{
1882 u32 ret_mcp_resp, ret_mcp_param, ret_read_size, bytes_to_copy;
1883 s32 bytes_left = nvram_size_bytes;
1884 u32 read_offset = 0, param = 0;
1885
1886 DP_VERBOSE(p_hwfn,
1887 QED_MSG_DEBUG,
1888 "nvram_read: reading image of size %d bytes from NVRAM\n",
1889 nvram_size_bytes);
1890
1891 do {
1892 bytes_to_copy =
1893 (bytes_left >
1894 MCP_DRV_NVM_BUF_LEN) ? MCP_DRV_NVM_BUF_LEN : bytes_left;
1895
1896 /* Call NVRAM read command */
1897 SET_MFW_FIELD(param,
1898 DRV_MB_PARAM_NVM_OFFSET,
1899 nvram_offset_bytes + read_offset);
1900 SET_MFW_FIELD(param, DRV_MB_PARAM_NVM_LEN, bytes_to_copy);
1901 if (qed_mcp_nvm_rd_cmd(p_hwfn, p_ptt,
1902 DRV_MSG_CODE_NVM_READ_NVRAM, param,
1903 &ret_mcp_resp,
1904 &ret_mcp_param, &ret_read_size,
1905 (u32 *)((u8 *)ret_buf + read_offset),
5401c3e0 1906 b_can_sleep))
6c95dd8f
PK
1907 return DBG_STATUS_NVRAM_READ_FAILED;
1908
1909 /* Check response */
1910 if ((ret_mcp_resp & FW_MSG_CODE_MASK) != FW_MSG_CODE_NVM_OK)
1911 return DBG_STATUS_NVRAM_READ_FAILED;
1912
1913 /* Update read offset */
1914 read_offset += ret_read_size;
1915 bytes_left -= ret_read_size;
1916 } while (bytes_left > 0);
1917
1918 return DBG_STATUS_OK;
1919}
1920
c965db44 1921/* Dumps GRC registers section header. Returns the dumped size in dwords.
2d22bc83 1922 * the following parameters are dumped:
d52c89f1
MK
1923 * - count: no. of dumped entries
1924 * - split_type: split type
1925 * - split_id: split ID (dumped only if split_id != SPLIT_TYPE_NONE)
2d22bc83 1926 * - reg_type_name: register type name (dumped only if reg_type_name != NULL)
c965db44
TT
1927 */
1928static u32 qed_grc_dump_regs_hdr(u32 *dump_buf,
1929 bool dump,
1930 u32 num_reg_entries,
d52c89f1 1931 enum init_split_types split_type,
2d22bc83 1932 u8 split_id, const char *reg_type_name)
c965db44 1933{
d52c89f1 1934 u8 num_params = 2 +
2d22bc83 1935 (split_type != SPLIT_TYPE_NONE ? 1 : 0) + (reg_type_name ? 1 : 0);
c965db44
TT
1936 u32 offset = 0;
1937
1938 offset += qed_dump_section_hdr(dump_buf + offset,
1939 dump, "grc_regs", num_params);
1940 offset += qed_dump_num_param(dump_buf + offset,
1941 dump, "count", num_reg_entries);
1942 offset += qed_dump_str_param(dump_buf + offset,
d52c89f1
MK
1943 dump, "split",
1944 s_split_type_defs[split_type].name);
1945 if (split_type != SPLIT_TYPE_NONE)
c965db44
TT
1946 offset += qed_dump_num_param(dump_buf + offset,
1947 dump, "id", split_id);
2d22bc83 1948 if (reg_type_name)
c965db44 1949 offset += qed_dump_str_param(dump_buf + offset,
2d22bc83 1950 dump, "type", reg_type_name);
7b6859fb 1951
c965db44
TT
1952 return offset;
1953}
1954
da090917
TT
1955/* Reads the specified registers into the specified buffer.
1956 * The addr and len arguments are specified in dwords.
1957 */
1958void qed_read_regs(struct qed_hwfn *p_hwfn,
1959 struct qed_ptt *p_ptt, u32 *buf, u32 addr, u32 len)
1960{
1961 u32 i;
1962
1963 for (i = 0; i < len; i++)
1964 buf[i] = qed_rd(p_hwfn, p_ptt, DWORDS_TO_BYTES(addr + i));
1965}
1966
be086e7c
MY
1967/* Dumps the GRC registers in the specified address range.
1968 * Returns the dumped size in dwords.
7b6859fb 1969 * The addr and len arguments are specified in dwords.
be086e7c
MY
1970 */
1971static u32 qed_grc_dump_addr_range(struct qed_hwfn *p_hwfn,
7b6859fb
MY
1972 struct qed_ptt *p_ptt,
1973 u32 *dump_buf,
d52c89f1
MK
1974 bool dump, u32 addr, u32 len, bool wide_bus,
1975 enum init_split_types split_type,
1976 u8 split_id)
be086e7c 1977{
da090917 1978 struct dbg_tools_data *dev_data = &p_hwfn->dbg_info;
7d841182 1979 u8 port_id = 0, pf_id = 0, vf_id = 0;
2d22bc83
MK
1980 bool read_using_dmae = false;
1981 u32 thresh;
7d841182 1982 u16 fid;
be086e7c 1983
2d22bc83
MK
1984 if (!dump)
1985 return len;
7b6859fb 1986
d52c89f1
MK
1987 switch (split_type) {
1988 case SPLIT_TYPE_PORT:
1989 port_id = split_id;
1990 break;
1991 case SPLIT_TYPE_PF:
1992 pf_id = split_id;
1993 break;
1994 case SPLIT_TYPE_PORT_PF:
1995 port_id = split_id / dev_data->num_pfs_per_port;
1996 pf_id = port_id + dev_data->num_ports *
1997 (split_id % dev_data->num_pfs_per_port);
1998 break;
1999 case SPLIT_TYPE_VF:
2000 vf_id = split_id;
2001 break;
2002 default:
2003 break;
2004 }
2005
da090917 2006 /* Try reading using DMAE */
2d22bc83
MK
2007 if (dev_data->use_dmae && split_type != SPLIT_TYPE_VF &&
2008 (len >= s_hw_type_defs[dev_data->hw_type].dmae_thresh ||
2009 (PROTECT_WIDE_BUS && wide_bus))) {
2010 struct qed_dmae_params dmae_params;
2011
2012 /* Set DMAE params */
2013 memset(&dmae_params, 0, sizeof(dmae_params));
2014 SET_FIELD(dmae_params.flags, QED_DMAE_PARAMS_COMPLETION_DST, 1);
2015 switch (split_type) {
2016 case SPLIT_TYPE_PORT:
2017 SET_FIELD(dmae_params.flags, QED_DMAE_PARAMS_PORT_VALID,
2018 1);
2019 dmae_params.port_id = port_id;
2020 break;
2021 case SPLIT_TYPE_PF:
2022 SET_FIELD(dmae_params.flags,
2023 QED_DMAE_PARAMS_SRC_PF_VALID, 1);
2024 dmae_params.src_pfid = pf_id;
2025 break;
2026 case SPLIT_TYPE_PORT_PF:
2027 SET_FIELD(dmae_params.flags, QED_DMAE_PARAMS_PORT_VALID,
2028 1);
2029 SET_FIELD(dmae_params.flags,
2030 QED_DMAE_PARAMS_SRC_PF_VALID, 1);
2031 dmae_params.port_id = port_id;
2032 dmae_params.src_pfid = pf_id;
2033 break;
2034 default:
2035 break;
2036 }
2037
2038 /* Execute DMAE command */
2039 read_using_dmae = !qed_dmae_grc2host(p_hwfn,
2040 p_ptt,
2041 DWORDS_TO_BYTES(addr),
2042 (u64)(uintptr_t)(dump_buf),
2043 len, &dmae_params);
2044 if (!read_using_dmae) {
2045 dev_data->use_dmae = 0;
2046 DP_VERBOSE(p_hwfn,
2047 QED_MSG_DEBUG,
2048 "Failed reading from chip using DMAE, using GRC instead\n");
2049 }
da090917
TT
2050 }
2051
2d22bc83
MK
2052 if (read_using_dmae)
2053 goto print_log;
2054
d52c89f1
MK
2055 /* If not read using DMAE, read using GRC */
2056
2057 /* Set pretend */
2d22bc83
MK
2058 if (split_type != dev_data->pretend.split_type ||
2059 split_id != dev_data->pretend.split_id) {
d52c89f1
MK
2060 switch (split_type) {
2061 case SPLIT_TYPE_PORT:
2062 qed_port_pretend(p_hwfn, p_ptt, port_id);
2063 break;
2064 case SPLIT_TYPE_PF:
2d22bc83
MK
2065 fid = FIELD_VALUE(PXP_PRETEND_CONCRETE_FID_PFID,
2066 pf_id);
d52c89f1
MK
2067 qed_fid_pretend(p_hwfn, p_ptt, fid);
2068 break;
2069 case SPLIT_TYPE_PORT_PF:
2d22bc83
MK
2070 fid = FIELD_VALUE(PXP_PRETEND_CONCRETE_FID_PFID,
2071 pf_id);
d52c89f1
MK
2072 qed_port_fid_pretend(p_hwfn, p_ptt, port_id, fid);
2073 break;
2074 case SPLIT_TYPE_VF:
2d22bc83
MK
2075 fid = FIELD_VALUE(PXP_PRETEND_CONCRETE_FID_VFVALID, 1)
2076 | FIELD_VALUE(PXP_PRETEND_CONCRETE_FID_VFID,
2077 vf_id);
d52c89f1
MK
2078 qed_fid_pretend(p_hwfn, p_ptt, fid);
2079 break;
2080 default:
2081 break;
2082 }
2083
2084 dev_data->pretend.split_type = (u8)split_type;
2085 dev_data->pretend.split_id = split_id;
2086 }
2087
2088 /* Read registers using GRC */
da090917
TT
2089 qed_read_regs(p_hwfn, p_ptt, dump_buf, addr, len);
2090
2d22bc83
MK
2091print_log:
2092 /* Print log */
2093 dev_data->num_regs_read += len;
2094 thresh = s_hw_type_defs[dev_data->hw_type].log_thresh;
2095 if ((dev_data->num_regs_read / thresh) >
2096 ((dev_data->num_regs_read - len) / thresh))
2097 DP_VERBOSE(p_hwfn,
2098 QED_MSG_DEBUG,
2099 "Dumped %d registers...\n", dev_data->num_regs_read);
2100
da090917 2101 return len;
be086e7c
MY
2102}
2103
7b6859fb
MY
2104/* Dumps GRC registers sequence header. Returns the dumped size in dwords.
2105 * The addr and len arguments are specified in dwords.
2106 */
2107static u32 qed_grc_dump_reg_entry_hdr(u32 *dump_buf,
2108 bool dump, u32 addr, u32 len)
be086e7c
MY
2109{
2110 if (dump)
2111 *dump_buf = addr | (len << REG_DUMP_LEN_SHIFT);
7b6859fb 2112
be086e7c
MY
2113 return 1;
2114}
2115
7b6859fb
MY
2116/* Dumps GRC registers sequence. Returns the dumped size in dwords.
2117 * The addr and len arguments are specified in dwords.
2118 */
c965db44 2119static u32 qed_grc_dump_reg_entry(struct qed_hwfn *p_hwfn,
7b6859fb
MY
2120 struct qed_ptt *p_ptt,
2121 u32 *dump_buf,
d52c89f1
MK
2122 bool dump, u32 addr, u32 len, bool wide_bus,
2123 enum init_split_types split_type, u8 split_id)
c965db44 2124{
be086e7c
MY
2125 u32 offset = 0;
2126
2127 offset += qed_grc_dump_reg_entry_hdr(dump_buf, dump, addr, len);
2128 offset += qed_grc_dump_addr_range(p_hwfn,
2129 p_ptt,
7b6859fb 2130 dump_buf + offset,
d52c89f1
MK
2131 dump, addr, len, wide_bus,
2132 split_type, split_id);
7b6859fb 2133
be086e7c
MY
2134 return offset;
2135}
2136
2137/* Dumps GRC registers sequence with skip cycle.
2138 * Returns the dumped size in dwords.
7b6859fb
MY
2139 * - addr: start GRC address in dwords
2140 * - total_len: total no. of dwords to dump
2141 * - read_len: no. consecutive dwords to read
2142 * - skip_len: no. of dwords to skip (and fill with zeros)
be086e7c
MY
2143 */
2144static u32 qed_grc_dump_reg_entry_skip(struct qed_hwfn *p_hwfn,
7b6859fb
MY
2145 struct qed_ptt *p_ptt,
2146 u32 *dump_buf,
2147 bool dump,
2148 u32 addr,
2149 u32 total_len,
be086e7c
MY
2150 u32 read_len, u32 skip_len)
2151{
2152 u32 offset = 0, reg_offset = 0;
c965db44 2153
be086e7c 2154 offset += qed_grc_dump_reg_entry_hdr(dump_buf, dump, addr, total_len);
7b6859fb
MY
2155
2156 if (!dump)
2157 return offset + total_len;
2158
2159 while (reg_offset < total_len) {
2160 u32 curr_len = min_t(u32, read_len, total_len - reg_offset);
2161
2162 offset += qed_grc_dump_addr_range(p_hwfn,
2163 p_ptt,
2164 dump_buf + offset,
d52c89f1
MK
2165 dump, addr, curr_len, false,
2166 SPLIT_TYPE_NONE, 0);
7b6859fb
MY
2167 reg_offset += curr_len;
2168 addr += curr_len;
2169
2170 if (reg_offset < total_len) {
2171 curr_len = min_t(u32, skip_len, total_len - skip_len);
2172 memset(dump_buf + offset, 0, DWORDS_TO_BYTES(curr_len));
2173 offset += curr_len;
be086e7c
MY
2174 reg_offset += curr_len;
2175 addr += curr_len;
be086e7c 2176 }
c965db44
TT
2177 }
2178
2179 return offset;
2180}
2181
2182/* Dumps GRC registers entries. Returns the dumped size in dwords. */
2183static u32 qed_grc_dump_regs_entries(struct qed_hwfn *p_hwfn,
2184 struct qed_ptt *p_ptt,
2d22bc83 2185 struct virt_mem_desc input_regs_arr,
c965db44
TT
2186 u32 *dump_buf,
2187 bool dump,
d52c89f1
MK
2188 enum init_split_types split_type,
2189 u8 split_id,
c965db44
TT
2190 bool block_enable[MAX_BLOCK_ID],
2191 u32 *num_dumped_reg_entries)
2192{
2193 u32 i, offset = 0, input_offset = 0;
2194 bool mode_match = true;
2195
2196 *num_dumped_reg_entries = 0;
7b6859fb 2197
2d22bc83 2198 while (input_offset < BYTES_TO_DWORDS(input_regs_arr.size)) {
c965db44
TT
2199 const struct dbg_dump_cond_hdr *cond_hdr =
2200 (const struct dbg_dump_cond_hdr *)
2d22bc83 2201 input_regs_arr.ptr + input_offset++;
7b6859fb
MY
2202 u16 modes_buf_offset;
2203 bool eval_mode;
c965db44
TT
2204
2205 /* Check mode/block */
7b6859fb
MY
2206 eval_mode = GET_FIELD(cond_hdr->mode.data,
2207 DBG_MODE_HDR_EVAL_MODE) > 0;
c965db44 2208 if (eval_mode) {
7b6859fb 2209 modes_buf_offset =
c965db44
TT
2210 GET_FIELD(cond_hdr->mode.data,
2211 DBG_MODE_HDR_MODES_BUF_OFFSET);
2212 mode_match = qed_is_mode_match(p_hwfn,
2213 &modes_buf_offset);
2214 }
2215
7b6859fb 2216 if (!mode_match || !block_enable[cond_hdr->block_id]) {
c965db44 2217 input_offset += cond_hdr->data_size;
7b6859fb
MY
2218 continue;
2219 }
2220
2221 for (i = 0; i < cond_hdr->data_size; i++, input_offset++) {
2222 const struct dbg_dump_reg *reg =
2223 (const struct dbg_dump_reg *)
2d22bc83 2224 input_regs_arr.ptr + input_offset;
7b6859fb
MY
2225 u32 addr, len;
2226 bool wide_bus;
2227
2228 addr = GET_FIELD(reg->data, DBG_DUMP_REG_ADDRESS);
2229 len = GET_FIELD(reg->data, DBG_DUMP_REG_LENGTH);
2230 wide_bus = GET_FIELD(reg->data, DBG_DUMP_REG_WIDE_BUS);
2231 offset += qed_grc_dump_reg_entry(p_hwfn,
2232 p_ptt,
2233 dump_buf + offset,
2234 dump,
2235 addr,
2236 len,
d52c89f1
MK
2237 wide_bus,
2238 split_type, split_id);
7b6859fb 2239 (*num_dumped_reg_entries)++;
c965db44
TT
2240 }
2241 }
2242
2243 return offset;
2244}
2245
2246/* Dumps GRC registers entries. Returns the dumped size in dwords. */
2247static u32 qed_grc_dump_split_data(struct qed_hwfn *p_hwfn,
2248 struct qed_ptt *p_ptt,
2d22bc83 2249 struct virt_mem_desc input_regs_arr,
c965db44
TT
2250 u32 *dump_buf,
2251 bool dump,
2252 bool block_enable[MAX_BLOCK_ID],
d52c89f1 2253 enum init_split_types split_type,
2d22bc83 2254 u8 split_id, const char *reg_type_name)
c965db44 2255{
d52c89f1
MK
2256 struct dbg_tools_data *dev_data = &p_hwfn->dbg_info;
2257 enum init_split_types hdr_split_type = split_type;
c965db44 2258 u32 num_dumped_reg_entries, offset;
d52c89f1
MK
2259 u8 hdr_split_id = split_id;
2260
2261 /* In PORT_PF split type, print a port split header */
2262 if (split_type == SPLIT_TYPE_PORT_PF) {
2263 hdr_split_type = SPLIT_TYPE_PORT;
2264 hdr_split_id = split_id / dev_data->num_pfs_per_port;
2265 }
c965db44
TT
2266
2267 /* Calculate register dump header size (and skip it for now) */
2268 offset = qed_grc_dump_regs_hdr(dump_buf,
2269 false,
2270 0,
d52c89f1 2271 hdr_split_type,
2d22bc83 2272 hdr_split_id, reg_type_name);
c965db44
TT
2273
2274 /* Dump registers */
2275 offset += qed_grc_dump_regs_entries(p_hwfn,
2276 p_ptt,
2277 input_regs_arr,
2278 dump_buf + offset,
2279 dump,
d52c89f1
MK
2280 split_type,
2281 split_id,
c965db44
TT
2282 block_enable,
2283 &num_dumped_reg_entries);
2284
2285 /* Write register dump header */
2286 if (dump && num_dumped_reg_entries > 0)
2287 qed_grc_dump_regs_hdr(dump_buf,
2288 dump,
2289 num_dumped_reg_entries,
d52c89f1 2290 hdr_split_type,
2d22bc83 2291 hdr_split_id, reg_type_name);
c965db44
TT
2292
2293 return num_dumped_reg_entries > 0 ? offset : 0;
2294}
2295
7b6859fb
MY
2296/* Dumps registers according to the input registers array. Returns the dumped
2297 * size in dwords.
c965db44
TT
2298 */
2299static u32 qed_grc_dump_registers(struct qed_hwfn *p_hwfn,
2300 struct qed_ptt *p_ptt,
2301 u32 *dump_buf,
2302 bool dump,
2303 bool block_enable[MAX_BLOCK_ID],
2d22bc83 2304 const char *reg_type_name)
c965db44 2305{
2d22bc83
MK
2306 struct virt_mem_desc *dbg_buf =
2307 &p_hwfn->dbg_arrays[BIN_BUF_DBG_DUMP_REG];
c965db44
TT
2308 struct dbg_tools_data *dev_data = &p_hwfn->dbg_info;
2309 u32 offset = 0, input_offset = 0;
2d22bc83
MK
2310
2311 while (input_offset < BYTES_TO_DWORDS(dbg_buf->size)) {
7b6859fb 2312 const struct dbg_dump_split_hdr *split_hdr;
2d22bc83 2313 struct virt_mem_desc curr_input_regs_arr;
d52c89f1
MK
2314 enum init_split_types split_type;
2315 u16 split_count = 0;
7b6859fb 2316 u32 split_data_size;
d52c89f1 2317 u8 split_id;
7b6859fb
MY
2318
2319 split_hdr =
2d22bc83
MK
2320 (const struct dbg_dump_split_hdr *)
2321 dbg_buf->ptr + input_offset++;
d52c89f1 2322 split_type =
2d22bc83
MK
2323 GET_FIELD(split_hdr->hdr,
2324 DBG_DUMP_SPLIT_HDR_SPLIT_TYPE_ID);
2325 split_data_size = GET_FIELD(split_hdr->hdr,
2326 DBG_DUMP_SPLIT_HDR_DATA_SIZE);
7b6859fb 2327 curr_input_regs_arr.ptr =
2d22bc83
MK
2328 (u32 *)p_hwfn->dbg_arrays[BIN_BUF_DBG_DUMP_REG].ptr +
2329 input_offset;
2330 curr_input_regs_arr.size = DWORDS_TO_BYTES(split_data_size);
c965db44 2331
d52c89f1 2332 switch (split_type) {
c965db44 2333 case SPLIT_TYPE_NONE:
d52c89f1 2334 split_count = 1;
c965db44
TT
2335 break;
2336 case SPLIT_TYPE_PORT:
d52c89f1 2337 split_count = dev_data->num_ports;
c965db44
TT
2338 break;
2339 case SPLIT_TYPE_PF:
2340 case SPLIT_TYPE_PORT_PF:
d52c89f1
MK
2341 split_count = dev_data->num_ports *
2342 dev_data->num_pfs_per_port;
be086e7c
MY
2343 break;
2344 case SPLIT_TYPE_VF:
d52c89f1 2345 split_count = dev_data->num_vfs;
c965db44
TT
2346 break;
2347 default:
d52c89f1 2348 return 0;
c965db44
TT
2349 }
2350
d52c89f1
MK
2351 for (split_id = 0; split_id < split_count; split_id++)
2352 offset += qed_grc_dump_split_data(p_hwfn, p_ptt,
2353 curr_input_regs_arr,
2354 dump_buf + offset,
2355 dump, block_enable,
2356 split_type,
2357 split_id,
2d22bc83 2358 reg_type_name);
d52c89f1 2359
c965db44
TT
2360 input_offset += split_data_size;
2361 }
2362
d52c89f1 2363 /* Cancel pretends (pretend to original PF) */
be086e7c 2364 if (dump) {
2d22bc83
MK
2365 qed_fid_pretend(p_hwfn, p_ptt,
2366 FIELD_VALUE(PXP_PRETEND_CONCRETE_FID_PFID,
2367 p_hwfn->rel_pf_id));
d52c89f1
MK
2368 dev_data->pretend.split_type = SPLIT_TYPE_NONE;
2369 dev_data->pretend.split_id = 0;
be086e7c
MY
2370 }
2371
c965db44
TT
2372 return offset;
2373}
2374
2375/* Dump reset registers. Returns the dumped size in dwords. */
2376static u32 qed_grc_dump_reset_regs(struct qed_hwfn *p_hwfn,
2377 struct qed_ptt *p_ptt,
2378 u32 *dump_buf, bool dump)
2379{
2d22bc83
MK
2380 u32 offset = 0, num_regs = 0;
2381 u8 reset_reg_id;
c965db44
TT
2382
2383 /* Calculate header size */
2384 offset += qed_grc_dump_regs_hdr(dump_buf,
2d22bc83
MK
2385 false,
2386 0, SPLIT_TYPE_NONE, 0, "RESET_REGS");
c965db44
TT
2387
2388 /* Write reset registers */
2d22bc83
MK
2389 for (reset_reg_id = 0; reset_reg_id < NUM_DBG_RESET_REGS;
2390 reset_reg_id++) {
2391 const struct dbg_reset_reg *reset_reg;
2392 u32 reset_reg_addr;
2393
2394 reset_reg = qed_get_dbg_reset_reg(p_hwfn, reset_reg_id);
2395
2396 if (GET_FIELD(reset_reg->data, DBG_RESET_REG_IS_REMOVED))
7b6859fb 2397 continue;
be086e7c 2398
2d22bc83 2399 reset_reg_addr = GET_FIELD(reset_reg->data, DBG_RESET_REG_ADDR);
7b6859fb
MY
2400 offset += qed_grc_dump_reg_entry(p_hwfn,
2401 p_ptt,
2402 dump_buf + offset,
2403 dump,
2d22bc83
MK
2404 reset_reg_addr,
2405 1, false, SPLIT_TYPE_NONE, 0);
7b6859fb 2406 num_regs++;
c965db44
TT
2407 }
2408
2409 /* Write header */
2410 if (dump)
2411 qed_grc_dump_regs_hdr(dump_buf,
d52c89f1 2412 true, num_regs, SPLIT_TYPE_NONE,
2d22bc83 2413 0, "RESET_REGS");
7b6859fb 2414
c965db44
TT
2415 return offset;
2416}
2417
7b6859fb
MY
2418/* Dump registers that are modified during GRC Dump and therefore must be
2419 * dumped first. Returns the dumped size in dwords.
c965db44
TT
2420 */
2421static u32 qed_grc_dump_modified_regs(struct qed_hwfn *p_hwfn,
2422 struct qed_ptt *p_ptt,
2423 u32 *dump_buf, bool dump)
2424{
2425 struct dbg_tools_data *dev_data = &p_hwfn->dbg_info;
2d22bc83 2426 u32 block_id, offset = 0, stall_regs_offset;
7b6859fb 2427 const struct dbg_attn_reg *attn_reg_arr;
c965db44 2428 u8 storm_id, reg_idx, num_attn_regs;
2d22bc83 2429 u32 num_reg_entries = 0;
c965db44 2430
2d22bc83 2431 /* Write empty header for attention registers */
c965db44 2432 offset += qed_grc_dump_regs_hdr(dump_buf,
2d22bc83
MK
2433 false,
2434 0, SPLIT_TYPE_NONE, 0, "ATTN_REGS");
c965db44
TT
2435
2436 /* Write parity registers */
2d22bc83 2437 for (block_id = 0; block_id < NUM_PHYS_BLOCKS; block_id++) {
c965db44
TT
2438 if (dev_data->block_in_reset[block_id] && dump)
2439 continue;
2440
2d22bc83
MK
2441 attn_reg_arr = qed_get_block_attn_regs(p_hwfn,
2442 (enum block_id)block_id,
c965db44
TT
2443 ATTN_TYPE_PARITY,
2444 &num_attn_regs);
7b6859fb 2445
c965db44
TT
2446 for (reg_idx = 0; reg_idx < num_attn_regs; reg_idx++) {
2447 const struct dbg_attn_reg *reg_data =
2448 &attn_reg_arr[reg_idx];
2449 u16 modes_buf_offset;
2450 bool eval_mode;
be086e7c 2451 u32 addr;
c965db44
TT
2452
2453 /* Check mode */
2454 eval_mode = GET_FIELD(reg_data->mode.data,
2455 DBG_MODE_HDR_EVAL_MODE) > 0;
2456 modes_buf_offset =
2457 GET_FIELD(reg_data->mode.data,
2458 DBG_MODE_HDR_MODES_BUF_OFFSET);
7b6859fb
MY
2459 if (eval_mode &&
2460 !qed_is_mode_match(p_hwfn, &modes_buf_offset))
2461 continue;
2462
2463 /* Mode match: read & dump registers */
2464 addr = reg_data->mask_address;
2465 offset += qed_grc_dump_reg_entry(p_hwfn,
2466 p_ptt,
2467 dump_buf + offset,
2468 dump,
2469 addr,
d52c89f1
MK
2470 1, false,
2471 SPLIT_TYPE_NONE, 0);
7b6859fb
MY
2472 addr = GET_FIELD(reg_data->data,
2473 DBG_ATTN_REG_STS_ADDRESS);
2474 offset += qed_grc_dump_reg_entry(p_hwfn,
2475 p_ptt,
2476 dump_buf + offset,
2477 dump,
2478 addr,
d52c89f1
MK
2479 1, false,
2480 SPLIT_TYPE_NONE, 0);
7b6859fb 2481 num_reg_entries += 2;
c965db44
TT
2482 }
2483 }
2484
2d22bc83
MK
2485 /* Overwrite header for attention registers */
2486 if (dump)
2487 qed_grc_dump_regs_hdr(dump_buf,
2488 true,
2489 num_reg_entries,
2490 SPLIT_TYPE_NONE, 0, "ATTN_REGS");
2491
2492 /* Write empty header for stall registers */
2493 stall_regs_offset = offset;
2494 offset += qed_grc_dump_regs_hdr(dump_buf,
2495 false, 0, SPLIT_TYPE_NONE, 0, "REGS");
2496
7b6859fb 2497 /* Write Storm stall status registers */
2d22bc83
MK
2498 for (storm_id = 0, num_reg_entries = 0; storm_id < MAX_DBG_STORMS;
2499 storm_id++) {
7b6859fb 2500 struct storm_defs *storm = &s_storm_defs[storm_id];
be086e7c
MY
2501 u32 addr;
2502
2d22bc83 2503 if (dev_data->block_in_reset[storm->sem_block_id] && dump)
c965db44
TT
2504 continue;
2505
be086e7c 2506 addr =
2d22bc83 2507 BYTES_TO_DWORDS(storm->sem_fast_mem_addr +
be086e7c 2508 SEM_FAST_REG_STALLED);
c965db44 2509 offset += qed_grc_dump_reg_entry(p_hwfn,
be086e7c
MY
2510 p_ptt,
2511 dump_buf + offset,
2512 dump,
2513 addr,
7b6859fb 2514 1,
d52c89f1 2515 false, SPLIT_TYPE_NONE, 0);
c965db44
TT
2516 num_reg_entries++;
2517 }
2518
2d22bc83 2519 /* Overwrite header for stall registers */
c965db44 2520 if (dump)
2d22bc83 2521 qed_grc_dump_regs_hdr(dump_buf + stall_regs_offset,
c965db44 2522 true,
2d22bc83
MK
2523 num_reg_entries,
2524 SPLIT_TYPE_NONE, 0, "REGS");
7b6859fb 2525
c965db44
TT
2526 return offset;
2527}
2528
be086e7c
MY
2529/* Dumps registers that can't be represented in the debug arrays */
2530static u32 qed_grc_dump_special_regs(struct qed_hwfn *p_hwfn,
2531 struct qed_ptt *p_ptt,
2532 u32 *dump_buf, bool dump)
2533{
2534 u32 offset = 0, addr;
2535
2536 offset += qed_grc_dump_regs_hdr(dump_buf,
2d22bc83 2537 dump, 2, SPLIT_TYPE_NONE, 0, "REGS");
be086e7c
MY
2538
2539 /* Dump R/TDIF_REG_DEBUG_ERROR_INFO_SIZE (every 8'th register should be
2540 * skipped).
2541 */
2542 addr = BYTES_TO_DWORDS(RDIF_REG_DEBUG_ERROR_INFO);
2543 offset += qed_grc_dump_reg_entry_skip(p_hwfn,
2544 p_ptt,
2545 dump_buf + offset,
2546 dump,
2547 addr,
2548 RDIF_REG_DEBUG_ERROR_INFO_SIZE,
2549 7,
2550 1);
2551 addr = BYTES_TO_DWORDS(TDIF_REG_DEBUG_ERROR_INFO);
2552 offset +=
2553 qed_grc_dump_reg_entry_skip(p_hwfn,
2554 p_ptt,
2555 dump_buf + offset,
2556 dump,
2557 addr,
2558 TDIF_REG_DEBUG_ERROR_INFO_SIZE,
2559 7,
2560 1);
2561
2562 return offset;
2563}
2564
7b6859fb
MY
2565/* Dumps a GRC memory header (section and params). Returns the dumped size in
2566 * dwords. The following parameters are dumped:
2567 * - name: dumped only if it's not NULL.
2568 * - addr: in dwords, dumped only if name is NULL.
2569 * - len: in dwords, always dumped.
2570 * - width: dumped if it's not zero.
2571 * - packed: dumped only if it's not false.
2572 * - mem_group: always dumped.
2573 * - is_storm: true only if the memory is related to a Storm.
2574 * - storm_letter: valid only if is_storm is true.
2575 *
c965db44
TT
2576 */
2577static u32 qed_grc_dump_mem_hdr(struct qed_hwfn *p_hwfn,
2578 u32 *dump_buf,
2579 bool dump,
2580 const char *name,
be086e7c
MY
2581 u32 addr,
2582 u32 len,
c965db44
TT
2583 u32 bit_width,
2584 bool packed,
2d22bc83 2585 const char *mem_group, char storm_letter)
c965db44
TT
2586{
2587 u8 num_params = 3;
2588 u32 offset = 0;
2589 char buf[64];
2590
be086e7c 2591 if (!len)
c965db44
TT
2592 DP_NOTICE(p_hwfn,
2593 "Unexpected GRC Dump error: dumped memory size must be non-zero\n");
7b6859fb 2594
c965db44
TT
2595 if (bit_width)
2596 num_params++;
2597 if (packed)
2598 num_params++;
2599
2600 /* Dump section header */
2601 offset += qed_dump_section_hdr(dump_buf + offset,
2602 dump, "grc_mem", num_params);
7b6859fb 2603
c965db44
TT
2604 if (name) {
2605 /* Dump name */
2d22bc83 2606 if (storm_letter) {
c965db44
TT
2607 strcpy(buf, "?STORM_");
2608 buf[0] = storm_letter;
2609 strcpy(buf + strlen(buf), name);
2610 } else {
2611 strcpy(buf, name);
2612 }
2613
2614 offset += qed_dump_str_param(dump_buf + offset,
2615 dump, "name", buf);
c965db44
TT
2616 } else {
2617 /* Dump address */
7b6859fb
MY
2618 u32 addr_in_bytes = DWORDS_TO_BYTES(addr);
2619
c965db44 2620 offset += qed_dump_num_param(dump_buf + offset,
7b6859fb 2621 dump, "addr", addr_in_bytes);
c965db44
TT
2622 }
2623
2624 /* Dump len */
be086e7c 2625 offset += qed_dump_num_param(dump_buf + offset, dump, "len", len);
c965db44
TT
2626
2627 /* Dump bit width */
2628 if (bit_width)
2629 offset += qed_dump_num_param(dump_buf + offset,
2630 dump, "width", bit_width);
2631
2632 /* Dump packed */
2633 if (packed)
2634 offset += qed_dump_num_param(dump_buf + offset,
2635 dump, "packed", 1);
2636
2637 /* Dump reg type */
2d22bc83 2638 if (storm_letter) {
c965db44
TT
2639 strcpy(buf, "?STORM_");
2640 buf[0] = storm_letter;
2641 strcpy(buf + strlen(buf), mem_group);
2642 } else {
2643 strcpy(buf, mem_group);
2644 }
2645
2646 offset += qed_dump_str_param(dump_buf + offset, dump, "type", buf);
7b6859fb 2647
c965db44
TT
2648 return offset;
2649}
2650
2651/* Dumps a single GRC memory. If name is NULL, the memory is stored by address.
2652 * Returns the dumped size in dwords.
7b6859fb 2653 * The addr and len arguments are specified in dwords.
c965db44
TT
2654 */
2655static u32 qed_grc_dump_mem(struct qed_hwfn *p_hwfn,
2656 struct qed_ptt *p_ptt,
2657 u32 *dump_buf,
2658 bool dump,
2659 const char *name,
be086e7c
MY
2660 u32 addr,
2661 u32 len,
7b6859fb 2662 bool wide_bus,
c965db44
TT
2663 u32 bit_width,
2664 bool packed,
2d22bc83 2665 const char *mem_group, char storm_letter)
c965db44
TT
2666{
2667 u32 offset = 0;
2668
2669 offset += qed_grc_dump_mem_hdr(p_hwfn,
2670 dump_buf + offset,
2671 dump,
2672 name,
be086e7c
MY
2673 addr,
2674 len,
c965db44 2675 bit_width,
2d22bc83 2676 packed, mem_group, storm_letter);
be086e7c
MY
2677 offset += qed_grc_dump_addr_range(p_hwfn,
2678 p_ptt,
7b6859fb 2679 dump_buf + offset,
d52c89f1
MK
2680 dump, addr, len, wide_bus,
2681 SPLIT_TYPE_NONE, 0);
7b6859fb 2682
c965db44
TT
2683 return offset;
2684}
2685
2686/* Dumps GRC memories entries. Returns the dumped size in dwords. */
2687static u32 qed_grc_dump_mem_entries(struct qed_hwfn *p_hwfn,
2688 struct qed_ptt *p_ptt,
2d22bc83 2689 struct virt_mem_desc input_mems_arr,
c965db44
TT
2690 u32 *dump_buf, bool dump)
2691{
2692 u32 i, offset = 0, input_offset = 0;
2693 bool mode_match = true;
2694
2d22bc83 2695 while (input_offset < BYTES_TO_DWORDS(input_mems_arr.size)) {
c965db44 2696 const struct dbg_dump_cond_hdr *cond_hdr;
7b6859fb 2697 u16 modes_buf_offset;
c965db44
TT
2698 u32 num_entries;
2699 bool eval_mode;
2700
2d22bc83
MK
2701 cond_hdr =
2702 (const struct dbg_dump_cond_hdr *)input_mems_arr.ptr +
2703 input_offset++;
7b6859fb 2704 num_entries = cond_hdr->data_size / MEM_DUMP_ENTRY_SIZE_DWORDS;
c965db44
TT
2705
2706 /* Check required mode */
7b6859fb
MY
2707 eval_mode = GET_FIELD(cond_hdr->mode.data,
2708 DBG_MODE_HDR_EVAL_MODE) > 0;
c965db44 2709 if (eval_mode) {
7b6859fb 2710 modes_buf_offset =
c965db44
TT
2711 GET_FIELD(cond_hdr->mode.data,
2712 DBG_MODE_HDR_MODES_BUF_OFFSET);
c965db44
TT
2713 mode_match = qed_is_mode_match(p_hwfn,
2714 &modes_buf_offset);
2715 }
2716
2717 if (!mode_match) {
2718 input_offset += cond_hdr->data_size;
2719 continue;
2720 }
2721
c965db44
TT
2722 for (i = 0; i < num_entries;
2723 i++, input_offset += MEM_DUMP_ENTRY_SIZE_DWORDS) {
2724 const struct dbg_dump_mem *mem =
2d22bc83
MK
2725 (const struct dbg_dump_mem *)((u32 *)
2726 input_mems_arr.ptr
2727 + input_offset);
2728 const struct dbg_block *block;
2729 char storm_letter = 0;
7b6859fb 2730 u32 mem_addr, mem_len;
2d22bc83
MK
2731 bool mem_wide_bus;
2732 u8 mem_group_id;
c965db44 2733
2d22bc83
MK
2734 mem_group_id = GET_FIELD(mem->dword0,
2735 DBG_DUMP_MEM_MEM_GROUP_ID);
c965db44
TT
2736 if (mem_group_id >= MEM_GROUPS_NUM) {
2737 DP_NOTICE(p_hwfn, "Invalid mem_group_id\n");
2738 return 0;
2739 }
2740
7b6859fb 2741 if (!qed_grc_is_mem_included(p_hwfn,
2d22bc83
MK
2742 (enum block_id)
2743 cond_hdr->block_id,
7b6859fb
MY
2744 mem_group_id))
2745 continue;
2746
2747 mem_addr = GET_FIELD(mem->dword0, DBG_DUMP_MEM_ADDRESS);
2748 mem_len = GET_FIELD(mem->dword1, DBG_DUMP_MEM_LENGTH);
2749 mem_wide_bus = GET_FIELD(mem->dword1,
2750 DBG_DUMP_MEM_WIDE_BUS);
2751
2d22bc83
MK
2752 block = get_dbg_block(p_hwfn,
2753 cond_hdr->block_id);
7b6859fb 2754
2d22bc83
MK
2755 /* If memory is associated with Storm,
2756 * update storm details
7b6859fb 2757 */
2d22bc83
MK
2758 if (block->associated_storm_letter)
2759 storm_letter = block->associated_storm_letter;
7b6859fb
MY
2760
2761 /* Dump memory */
2762 offset += qed_grc_dump_mem(p_hwfn,
2763 p_ptt,
2764 dump_buf + offset,
2765 dump,
2766 NULL,
2767 mem_addr,
2768 mem_len,
2769 mem_wide_bus,
2770 0,
c965db44
TT
2771 false,
2772 s_mem_group_names[mem_group_id],
7b6859fb
MY
2773 storm_letter);
2774 }
c965db44
TT
2775 }
2776
2777 return offset;
2778}
2779
2780/* Dumps GRC memories according to the input array dump_mem.
2781 * Returns the dumped size in dwords.
2782 */
2783static u32 qed_grc_dump_memories(struct qed_hwfn *p_hwfn,
2784 struct qed_ptt *p_ptt,
2785 u32 *dump_buf, bool dump)
2786{
2d22bc83
MK
2787 struct virt_mem_desc *dbg_buf =
2788 &p_hwfn->dbg_arrays[BIN_BUF_DBG_DUMP_MEM];
c965db44
TT
2789 u32 offset = 0, input_offset = 0;
2790
2d22bc83 2791 while (input_offset < BYTES_TO_DWORDS(dbg_buf->size)) {
7b6859fb 2792 const struct dbg_dump_split_hdr *split_hdr;
2d22bc83 2793 struct virt_mem_desc curr_input_mems_arr;
d52c89f1 2794 enum init_split_types split_type;
7b6859fb 2795 u32 split_data_size;
7b6859fb 2796
2d22bc83
MK
2797 split_hdr =
2798 (const struct dbg_dump_split_hdr *)dbg_buf->ptr +
2799 input_offset++;
2800 split_type = GET_FIELD(split_hdr->hdr,
2801 DBG_DUMP_SPLIT_HDR_SPLIT_TYPE_ID);
2802 split_data_size = GET_FIELD(split_hdr->hdr,
2803 DBG_DUMP_SPLIT_HDR_DATA_SIZE);
2804 curr_input_mems_arr.ptr = (u32 *)dbg_buf->ptr + input_offset;
2805 curr_input_mems_arr.size = DWORDS_TO_BYTES(split_data_size);
c965db44 2806
d52c89f1 2807 if (split_type == SPLIT_TYPE_NONE)
c965db44
TT
2808 offset += qed_grc_dump_mem_entries(p_hwfn,
2809 p_ptt,
2810 curr_input_mems_arr,
2811 dump_buf + offset,
2812 dump);
d52c89f1 2813 else
c965db44
TT
2814 DP_NOTICE(p_hwfn,
2815 "Dumping split memories is currently not supported\n");
c965db44
TT
2816
2817 input_offset += split_data_size;
2818 }
2819
2820 return offset;
2821}
2822
2823/* Dumps GRC context data for the specified Storm.
2824 * Returns the dumped size in dwords.
7b6859fb 2825 * The lid_size argument is specified in quad-regs.
c965db44
TT
2826 */
2827static u32 qed_grc_dump_ctx_data(struct qed_hwfn *p_hwfn,
2828 struct qed_ptt *p_ptt,
2829 u32 *dump_buf,
2830 bool dump,
2831 const char *name,
2832 u32 num_lids,
2d22bc83 2833 enum cm_ctx_types ctx_type, u8 storm_id)
c965db44 2834{
2d22bc83 2835 struct dbg_tools_data *dev_data = &p_hwfn->dbg_info;
7b6859fb 2836 struct storm_defs *storm = &s_storm_defs[storm_id];
2d22bc83
MK
2837 u32 i, lid, lid_size, total_size;
2838 u32 rd_reg_addr, offset = 0;
2839
2840 /* Convert quad-regs to dwords */
2841 lid_size = storm->cm_ctx_lid_sizes[dev_data->chip_id][ctx_type] * 4;
c965db44
TT
2842
2843 if (!lid_size)
2844 return 0;
7b6859fb 2845
c965db44 2846 total_size = num_lids * lid_size;
7b6859fb 2847
c965db44
TT
2848 offset += qed_grc_dump_mem_hdr(p_hwfn,
2849 dump_buf + offset,
2850 dump,
2851 name,
2852 0,
2853 total_size,
2854 lid_size * 32,
2d22bc83 2855 false, name, storm->letter);
7b6859fb
MY
2856
2857 if (!dump)
2858 return offset + total_size;
c965db44 2859
2d22bc83
MK
2860 rd_reg_addr = BYTES_TO_DWORDS(storm->cm_ctx_rd_addr[ctx_type]);
2861
c965db44 2862 /* Dump context data */
7b6859fb 2863 for (lid = 0; lid < num_lids; lid++) {
2d22bc83 2864 for (i = 0; i < lid_size; i++) {
7b6859fb
MY
2865 qed_wr(p_hwfn,
2866 p_ptt, storm->cm_ctx_wr_addr, (i << 9) | lid);
2d22bc83
MK
2867 offset += qed_grc_dump_addr_range(p_hwfn,
2868 p_ptt,
2869 dump_buf + offset,
2870 dump,
2871 rd_reg_addr,
2872 1,
2873 false,
2874 SPLIT_TYPE_NONE, 0);
c965db44 2875 }
6cd69570 2876 cond_resched();
c965db44
TT
2877 }
2878
2879 return offset;
2880}
2881
2882/* Dumps GRC contexts. Returns the dumped size in dwords. */
2883static u32 qed_grc_dump_ctx(struct qed_hwfn *p_hwfn,
2884 struct qed_ptt *p_ptt, u32 *dump_buf, bool dump)
2885{
2886 u32 offset = 0;
2887 u8 storm_id;
2888
2889 for (storm_id = 0; storm_id < MAX_DBG_STORMS; storm_id++) {
2890 if (!qed_grc_is_storm_included(p_hwfn,
2891 (enum dbg_storms)storm_id))
2892 continue;
2893
2894 /* Dump Conn AG context size */
2d22bc83
MK
2895 offset += qed_grc_dump_ctx_data(p_hwfn,
2896 p_ptt,
2897 dump_buf + offset,
2898 dump,
2899 "CONN_AG_CTX",
2900 NUM_OF_LCIDS,
2901 CM_CTX_CONN_AG, storm_id);
c965db44
TT
2902
2903 /* Dump Conn ST context size */
2d22bc83
MK
2904 offset += qed_grc_dump_ctx_data(p_hwfn,
2905 p_ptt,
2906 dump_buf + offset,
2907 dump,
2908 "CONN_ST_CTX",
2909 NUM_OF_LCIDS,
2910 CM_CTX_CONN_ST, storm_id);
c965db44
TT
2911
2912 /* Dump Task AG context size */
2d22bc83
MK
2913 offset += qed_grc_dump_ctx_data(p_hwfn,
2914 p_ptt,
2915 dump_buf + offset,
2916 dump,
2917 "TASK_AG_CTX",
2918 NUM_OF_LTIDS,
2919 CM_CTX_TASK_AG, storm_id);
c965db44
TT
2920
2921 /* Dump Task ST context size */
2d22bc83
MK
2922 offset += qed_grc_dump_ctx_data(p_hwfn,
2923 p_ptt,
2924 dump_buf + offset,
2925 dump,
2926 "TASK_ST_CTX",
2927 NUM_OF_LTIDS,
2928 CM_CTX_TASK_ST, storm_id);
c965db44
TT
2929 }
2930
2931 return offset;
2932}
2933
2d22bc83
MK
2934#define VFC_STATUS_RESP_READY_BIT 0
2935#define VFC_STATUS_BUSY_BIT 1
2936#define VFC_STATUS_SENDING_CMD_BIT 2
c965db44 2937
2d22bc83
MK
2938#define VFC_POLLING_DELAY_MS 1
2939#define VFC_POLLING_COUNT 20
c965db44 2940
2d22bc83
MK
2941/* Reads data from VFC. Returns the number of dwords read (0 on error).
2942 * Sizes are specified in dwords.
2943 */
2944static u32 qed_grc_dump_read_from_vfc(struct qed_hwfn *p_hwfn,
2945 struct qed_ptt *p_ptt,
2946 struct storm_defs *storm,
2947 u32 *cmd_data,
2948 u32 cmd_size,
2949 u32 *addr_data,
2950 u32 addr_size,
2951 u32 resp_size, u32 *dump_buf)
2952{
2953 struct dbg_tools_data *dev_data = &p_hwfn->dbg_info;
2954 u32 vfc_status, polling_ms, polling_count = 0, i;
2955 u32 reg_addr, sem_base;
2956 bool is_ready = false;
2957
2958 sem_base = storm->sem_fast_mem_addr;
2959 polling_ms = VFC_POLLING_DELAY_MS *
2960 s_hw_type_defs[dev_data->hw_type].delay_factor;
2961
2962 /* Write VFC command */
2963 ARR_REG_WR(p_hwfn,
2964 p_ptt,
2965 sem_base + SEM_FAST_REG_VFC_DATA_WR,
2966 cmd_data, cmd_size);
2967
2968 /* Write VFC address */
2969 ARR_REG_WR(p_hwfn,
2970 p_ptt,
2971 sem_base + SEM_FAST_REG_VFC_ADDR,
2972 addr_data, addr_size);
2973
2974 /* Read response */
2975 for (i = 0; i < resp_size; i++) {
2976 /* Poll until ready */
2977 do {
2978 reg_addr = sem_base + SEM_FAST_REG_VFC_STATUS;
2979 qed_grc_dump_addr_range(p_hwfn,
2980 p_ptt,
2981 &vfc_status,
2982 true,
2983 BYTES_TO_DWORDS(reg_addr),
2984 1,
2985 false, SPLIT_TYPE_NONE, 0);
2986 is_ready = vfc_status & BIT(VFC_STATUS_RESP_READY_BIT);
2987
2988 if (!is_ready) {
2989 if (polling_count++ == VFC_POLLING_COUNT)
2990 return 0;
be086e7c 2991
2d22bc83
MK
2992 msleep(polling_ms);
2993 }
2994 } while (!is_ready);
2995
2996 reg_addr = sem_base + SEM_FAST_REG_VFC_DATA_RD;
2997 qed_grc_dump_addr_range(p_hwfn,
2998 p_ptt,
2999 dump_buf + i,
3000 true,
3001 BYTES_TO_DWORDS(reg_addr),
3002 1, false, SPLIT_TYPE_NONE, 0);
c965db44
TT
3003 }
3004
2d22bc83 3005 return resp_size;
c965db44
TT
3006}
3007
3008/* Dump VFC CAM. Returns the dumped size in dwords. */
3009static u32 qed_grc_dump_vfc_cam(struct qed_hwfn *p_hwfn,
3010 struct qed_ptt *p_ptt,
3011 u32 *dump_buf, bool dump, u8 storm_id)
3012{
3013 u32 total_size = VFC_CAM_NUM_ROWS * VFC_CAM_RESP_DWORDS;
7b6859fb 3014 struct storm_defs *storm = &s_storm_defs[storm_id];
c965db44
TT
3015 u32 cam_addr[VFC_CAM_ADDR_DWORDS] = { 0 };
3016 u32 cam_cmd[VFC_CAM_CMD_DWORDS] = { 0 };
2d22bc83 3017 u32 row, offset = 0;
c965db44
TT
3018
3019 offset += qed_grc_dump_mem_hdr(p_hwfn,
3020 dump_buf + offset,
3021 dump,
3022 "vfc_cam",
3023 0,
3024 total_size,
3025 256,
2d22bc83 3026 false, "vfc_cam", storm->letter);
c965db44 3027
7b6859fb
MY
3028 if (!dump)
3029 return offset + total_size;
c965db44 3030
7b6859fb
MY
3031 /* Prepare CAM address */
3032 SET_VAR_FIELD(cam_addr, VFC_CAM_ADDR, OP, VFC_OPCODE_CAM_RD);
3033
2d22bc83
MK
3034 /* Read VFC CAM data */
3035 for (row = 0; row < VFC_CAM_NUM_ROWS; row++) {
7b6859fb 3036 SET_VAR_FIELD(cam_cmd, VFC_CAM_CMD, ROW, row);
2d22bc83
MK
3037 offset += qed_grc_dump_read_from_vfc(p_hwfn,
3038 p_ptt,
3039 storm,
3040 cam_cmd,
3041 VFC_CAM_CMD_DWORDS,
3042 cam_addr,
3043 VFC_CAM_ADDR_DWORDS,
3044 VFC_CAM_RESP_DWORDS,
3045 dump_buf + offset);
c965db44
TT
3046 }
3047
3048 return offset;
3049}
3050
3051/* Dump VFC RAM. Returns the dumped size in dwords. */
3052static u32 qed_grc_dump_vfc_ram(struct qed_hwfn *p_hwfn,
3053 struct qed_ptt *p_ptt,
3054 u32 *dump_buf,
3055 bool dump,
3056 u8 storm_id, struct vfc_ram_defs *ram_defs)
3057{
3058 u32 total_size = ram_defs->num_rows * VFC_RAM_RESP_DWORDS;
7b6859fb 3059 struct storm_defs *storm = &s_storm_defs[storm_id];
c965db44
TT
3060 u32 ram_addr[VFC_RAM_ADDR_DWORDS] = { 0 };
3061 u32 ram_cmd[VFC_RAM_CMD_DWORDS] = { 0 };
2d22bc83 3062 u32 row, offset = 0;
c965db44
TT
3063
3064 offset += qed_grc_dump_mem_hdr(p_hwfn,
3065 dump_buf + offset,
3066 dump,
3067 ram_defs->mem_name,
3068 0,
3069 total_size,
3070 256,
3071 false,
3072 ram_defs->type_name,
2d22bc83 3073 storm->letter);
c965db44
TT
3074
3075 if (!dump)
3076 return offset + total_size;
3077
2d22bc83
MK
3078 /* Prepare RAM address */
3079 SET_VAR_FIELD(ram_addr, VFC_RAM_ADDR, OP, VFC_OPCODE_RAM_RD);
3080
3081 /* Read VFC RAM data */
c965db44 3082 for (row = ram_defs->base_row;
2d22bc83 3083 row < ram_defs->base_row + ram_defs->num_rows; row++) {
c965db44 3084 SET_VAR_FIELD(ram_addr, VFC_RAM_ADDR, ROW, row);
2d22bc83
MK
3085 offset += qed_grc_dump_read_from_vfc(p_hwfn,
3086 p_ptt,
3087 storm,
3088 ram_cmd,
3089 VFC_RAM_CMD_DWORDS,
3090 ram_addr,
3091 VFC_RAM_ADDR_DWORDS,
3092 VFC_RAM_RESP_DWORDS,
3093 dump_buf + offset);
c965db44
TT
3094 }
3095
3096 return offset;
3097}
3098
3099/* Dumps GRC VFC data. Returns the dumped size in dwords. */
3100static u32 qed_grc_dump_vfc(struct qed_hwfn *p_hwfn,
3101 struct qed_ptt *p_ptt, u32 *dump_buf, bool dump)
3102{
c965db44
TT
3103 u8 storm_id, i;
3104 u32 offset = 0;
3105
3106 for (storm_id = 0; storm_id < MAX_DBG_STORMS; storm_id++) {
7b6859fb
MY
3107 if (!qed_grc_is_storm_included(p_hwfn,
3108 (enum dbg_storms)storm_id) ||
2d22bc83 3109 !s_storm_defs[storm_id].has_vfc)
7b6859fb
MY
3110 continue;
3111
3112 /* Read CAM */
3113 offset += qed_grc_dump_vfc_cam(p_hwfn,
3114 p_ptt,
3115 dump_buf + offset,
3116 dump, storm_id);
3117
3118 /* Read RAM */
3119 for (i = 0; i < NUM_VFC_RAM_TYPES; i++)
3120 offset += qed_grc_dump_vfc_ram(p_hwfn,
c965db44
TT
3121 p_ptt,
3122 dump_buf + offset,
7b6859fb
MY
3123 dump,
3124 storm_id,
3125 &s_vfc_ram_defs[i]);
c965db44
TT
3126 }
3127
3128 return offset;
3129}
3130
3131/* Dumps GRC RSS data. Returns the dumped size in dwords. */
3132static u32 qed_grc_dump_rss(struct qed_hwfn *p_hwfn,
3133 struct qed_ptt *p_ptt, u32 *dump_buf, bool dump)
3134{
3135 struct dbg_tools_data *dev_data = &p_hwfn->dbg_info;
3136 u32 offset = 0;
3137 u8 rss_mem_id;
3138
3139 for (rss_mem_id = 0; rss_mem_id < NUM_RSS_MEM_TYPES; rss_mem_id++) {
da090917 3140 u32 rss_addr, num_entries, total_dwords;
7b6859fb 3141 struct rss_mem_defs *rss_defs;
da090917 3142 u32 addr, num_dwords_to_read;
7b6859fb
MY
3143 bool packed;
3144
3145 rss_defs = &s_rss_mem_defs[rss_mem_id];
3146 rss_addr = rss_defs->addr;
3147 num_entries = rss_defs->num_entries[dev_data->chip_id];
da090917
TT
3148 total_dwords = (num_entries * rss_defs->entry_width) / 32;
3149 packed = (rss_defs->entry_width == 16);
c965db44
TT
3150
3151 offset += qed_grc_dump_mem_hdr(p_hwfn,
3152 dump_buf + offset,
3153 dump,
3154 rss_defs->mem_name,
be086e7c
MY
3155 0,
3156 total_dwords,
da090917 3157 rss_defs->entry_width,
c965db44 3158 packed,
2d22bc83 3159 rss_defs->type_name, 0);
c965db44 3160
7b6859fb 3161 /* Dump RSS data */
c965db44 3162 if (!dump) {
be086e7c 3163 offset += total_dwords;
c965db44
TT
3164 continue;
3165 }
3166
7b6859fb 3167 addr = BYTES_TO_DWORDS(RSS_REG_RSS_RAM_DATA);
da090917
TT
3168 while (total_dwords) {
3169 num_dwords_to_read = min_t(u32,
3170 RSS_REG_RSS_RAM_DATA_SIZE,
3171 total_dwords);
be086e7c 3172 qed_wr(p_hwfn, p_ptt, RSS_REG_RSS_RAM_ADDR, rss_addr);
7b6859fb
MY
3173 offset += qed_grc_dump_addr_range(p_hwfn,
3174 p_ptt,
3175 dump_buf + offset,
3176 dump,
3177 addr,
da090917 3178 num_dwords_to_read,
d52c89f1
MK
3179 false,
3180 SPLIT_TYPE_NONE, 0);
da090917
TT
3181 total_dwords -= num_dwords_to_read;
3182 rss_addr++;
c965db44
TT
3183 }
3184 }
3185
3186 return offset;
3187}
3188
3189/* Dumps GRC Big RAM. Returns the dumped size in dwords. */
3190static u32 qed_grc_dump_big_ram(struct qed_hwfn *p_hwfn,
3191 struct qed_ptt *p_ptt,
3192 u32 *dump_buf, bool dump, u8 big_ram_id)
3193{
3194 struct dbg_tools_data *dev_data = &p_hwfn->dbg_info;
da090917 3195 u32 block_size, ram_size, offset = 0, reg_val, i;
c965db44
TT
3196 char mem_name[12] = "???_BIG_RAM";
3197 char type_name[8] = "???_RAM";
be086e7c 3198 struct big_ram_defs *big_ram;
c965db44 3199
be086e7c 3200 big_ram = &s_big_ram_defs[big_ram_id];
da090917
TT
3201 ram_size = big_ram->ram_size[dev_data->chip_id];
3202
3203 reg_val = qed_rd(p_hwfn, p_ptt, big_ram->is_256b_reg_addr);
3204 block_size = reg_val &
3205 BIT(big_ram->is_256b_bit_offset[dev_data->chip_id]) ? 256
3206 : 128;
c965db44 3207
a0252736
JS
3208 memcpy(type_name, big_ram->instance_name, BIG_RAM_NAME_LEN);
3209 memcpy(mem_name, big_ram->instance_name, BIG_RAM_NAME_LEN);
c965db44
TT
3210
3211 /* Dump memory header */
3212 offset += qed_grc_dump_mem_hdr(p_hwfn,
3213 dump_buf + offset,
3214 dump,
3215 mem_name,
3216 0,
3217 ram_size,
da090917 3218 block_size * 8,
2d22bc83 3219 false, type_name, 0);
c965db44 3220
7b6859fb 3221 /* Read and dump Big RAM data */
c965db44
TT
3222 if (!dump)
3223 return offset + ram_size;
3224
7b6859fb 3225 /* Dump Big RAM */
da090917
TT
3226 for (i = 0; i < DIV_ROUND_UP(ram_size, BRB_REG_BIG_RAM_DATA_SIZE);
3227 i++) {
be086e7c
MY
3228 u32 addr, len;
3229
3230 qed_wr(p_hwfn, p_ptt, big_ram->addr_reg_addr, i);
3231 addr = BYTES_TO_DWORDS(big_ram->data_reg_addr);
da090917 3232 len = BRB_REG_BIG_RAM_DATA_SIZE;
be086e7c
MY
3233 offset += qed_grc_dump_addr_range(p_hwfn,
3234 p_ptt,
3235 dump_buf + offset,
3236 dump,
3237 addr,
7b6859fb 3238 len,
d52c89f1 3239 false, SPLIT_TYPE_NONE, 0);
c965db44
TT
3240 }
3241
3242 return offset;
3243}
3244
2d22bc83 3245/* Dumps MCP scratchpad. Returns the dumped size in dwords. */
c965db44
TT
3246static u32 qed_grc_dump_mcp(struct qed_hwfn *p_hwfn,
3247 struct qed_ptt *p_ptt, u32 *dump_buf, bool dump)
3248{
3249 bool block_enable[MAX_BLOCK_ID] = { 0 };
be086e7c 3250 u32 offset = 0, addr;
c965db44 3251 bool halted = false;
c965db44
TT
3252
3253 /* Halt MCP */
be086e7c 3254 if (dump && !qed_grc_get_param(p_hwfn, DBG_GRC_PARAM_NO_MCP)) {
c965db44
TT
3255 halted = !qed_mcp_halt(p_hwfn, p_ptt);
3256 if (!halted)
3257 DP_NOTICE(p_hwfn, "MCP halt failed!\n");
3258 }
3259
3260 /* Dump MCP scratchpad */
3261 offset += qed_grc_dump_mem(p_hwfn,
3262 p_ptt,
3263 dump_buf + offset,
3264 dump,
3265 NULL,
be086e7c 3266 BYTES_TO_DWORDS(MCP_REG_SCRATCH),
2d22bc83
MK
3267 MCP_REG_SCRATCH_SIZE,
3268 false, 0, false, "MCP", 0);
c965db44
TT
3269
3270 /* Dump MCP cpu_reg_file */
3271 offset += qed_grc_dump_mem(p_hwfn,
3272 p_ptt,
3273 dump_buf + offset,
3274 dump,
3275 NULL,
be086e7c 3276 BYTES_TO_DWORDS(MCP_REG_CPU_REG_FILE),
c965db44 3277 MCP_REG_CPU_REG_FILE_SIZE,
2d22bc83 3278 false, 0, false, "MCP", 0);
c965db44
TT
3279
3280 /* Dump MCP registers */
3281 block_enable[BLOCK_MCP] = true;
3282 offset += qed_grc_dump_registers(p_hwfn,
3283 p_ptt,
3284 dump_buf + offset,
2d22bc83 3285 dump, block_enable, "MCP");
c965db44
TT
3286
3287 /* Dump required non-MCP registers */
3288 offset += qed_grc_dump_regs_hdr(dump_buf + offset,
d52c89f1 3289 dump, 1, SPLIT_TYPE_NONE, 0,
2d22bc83 3290 "MCP");
be086e7c 3291 addr = BYTES_TO_DWORDS(MISC_REG_SHARED_MEM_ADDR);
c965db44
TT
3292 offset += qed_grc_dump_reg_entry(p_hwfn,
3293 p_ptt,
3294 dump_buf + offset,
3295 dump,
be086e7c 3296 addr,
7b6859fb 3297 1,
d52c89f1 3298 false, SPLIT_TYPE_NONE, 0);
c965db44
TT
3299
3300 /* Release MCP */
3301 if (halted && qed_mcp_resume(p_hwfn, p_ptt))
3302 DP_NOTICE(p_hwfn, "Failed to resume MCP after halt!\n");
7b6859fb 3303
c965db44
TT
3304 return offset;
3305}
3306
2d22bc83
MK
3307/* Dumps the tbus indirect memory for all PHYs.
3308 * Returns the dumped size in dwords.
3309 */
c965db44
TT
3310static u32 qed_grc_dump_phy(struct qed_hwfn *p_hwfn,
3311 struct qed_ptt *p_ptt, u32 *dump_buf, bool dump)
3312{
3313 u32 offset = 0, tbus_lo_offset, tbus_hi_offset;
3314 char mem_name[32];
3315 u8 phy_id;
3316
3317 for (phy_id = 0; phy_id < ARRAY_SIZE(s_phy_defs); phy_id++) {
7b6859fb
MY
3318 u32 addr_lo_addr, addr_hi_addr, data_lo_addr, data_hi_addr;
3319 struct phy_defs *phy_defs;
3320 u8 *bytes_buf;
3321
3322 phy_defs = &s_phy_defs[phy_id];
3323 addr_lo_addr = phy_defs->base_addr +
3324 phy_defs->tbus_addr_lo_addr;
3325 addr_hi_addr = phy_defs->base_addr +
3326 phy_defs->tbus_addr_hi_addr;
3327 data_lo_addr = phy_defs->base_addr +
3328 phy_defs->tbus_data_lo_addr;
3329 data_hi_addr = phy_defs->base_addr +
3330 phy_defs->tbus_data_hi_addr;
7b6859fb
MY
3331
3332 if (snprintf(mem_name, sizeof(mem_name), "tbus_%s",
3333 phy_defs->phy_name) < 0)
c965db44
TT
3334 DP_NOTICE(p_hwfn,
3335 "Unexpected debug error: invalid PHY memory name\n");
7b6859fb 3336
c965db44
TT
3337 offset += qed_grc_dump_mem_hdr(p_hwfn,
3338 dump_buf + offset,
3339 dump,
3340 mem_name,
3341 0,
3342 PHY_DUMP_SIZE_DWORDS,
2d22bc83 3343 16, true, mem_name, 0);
7b6859fb
MY
3344
3345 if (!dump) {
3346 offset += PHY_DUMP_SIZE_DWORDS;
3347 continue;
3348 }
3349
da090917 3350 bytes_buf = (u8 *)(dump_buf + offset);
7b6859fb
MY
3351 for (tbus_hi_offset = 0;
3352 tbus_hi_offset < (NUM_PHY_TBUS_ADDRESSES >> 8);
3353 tbus_hi_offset++) {
3354 qed_wr(p_hwfn, p_ptt, addr_hi_addr, tbus_hi_offset);
3355 for (tbus_lo_offset = 0; tbus_lo_offset < 256;
3356 tbus_lo_offset++) {
c965db44 3357 qed_wr(p_hwfn,
7b6859fb
MY
3358 p_ptt, addr_lo_addr, tbus_lo_offset);
3359 *(bytes_buf++) = (u8)qed_rd(p_hwfn,
3360 p_ptt,
3361 data_lo_addr);
3362 *(bytes_buf++) = (u8)qed_rd(p_hwfn,
3363 p_ptt,
3364 data_hi_addr);
c965db44
TT
3365 }
3366 }
3367
3368 offset += PHY_DUMP_SIZE_DWORDS;
3369 }
3370
3371 return offset;
3372}
3373
2d22bc83
MK
3374/* Dumps the MCP HW dump from NVRAM. Returns the dumped size in dwords. */
3375static u32 qed_grc_dump_mcp_hw_dump(struct qed_hwfn *p_hwfn,
3376 struct qed_ptt *p_ptt,
3377 u32 *dump_buf, bool dump)
c965db44 3378{
2d22bc83
MK
3379 u32 hw_dump_offset_bytes = 0, hw_dump_size_bytes = 0;
3380 u32 hw_dump_size_dwords = 0, offset = 0;
3381 enum dbg_status status;
3382
3383 /* Read HW dump image from NVRAM */
3384 status = qed_find_nvram_image(p_hwfn,
3385 p_ptt,
3386 NVM_TYPE_HW_DUMP_OUT,
3387 &hw_dump_offset_bytes,
5401c3e0
CS
3388 &hw_dump_size_bytes,
3389 false);
2d22bc83
MK
3390 if (status != DBG_STATUS_OK)
3391 return 0;
3392
3393 hw_dump_size_dwords = BYTES_TO_DWORDS(hw_dump_size_bytes);
3394
3395 /* Dump HW dump image section */
3396 offset += qed_dump_section_hdr(dump_buf + offset,
3397 dump, "mcp_hw_dump", 1);
3398 offset += qed_dump_num_param(dump_buf + offset,
3399 dump, "size", hw_dump_size_dwords);
3400
3401 /* Read MCP HW dump image into dump buffer */
3402 if (dump && hw_dump_size_dwords) {
3403 status = qed_nvram_read(p_hwfn,
3404 p_ptt,
3405 hw_dump_offset_bytes,
5401c3e0
CS
3406 hw_dump_size_bytes,
3407 dump_buf + offset,
3408 false);
2d22bc83
MK
3409 if (status != DBG_STATUS_OK) {
3410 DP_NOTICE(p_hwfn,
3411 "Failed to read MCP HW Dump image from NVRAM\n");
3412 return 0;
3413 }
3414 }
3415 offset += hw_dump_size_dwords;
c965db44 3416
2d22bc83 3417 return offset;
c965db44
TT
3418}
3419
3420/* Dumps Static Debug data. Returns the dumped size in dwords. */
3421static u32 qed_grc_dump_static_debug(struct qed_hwfn *p_hwfn,
3422 struct qed_ptt *p_ptt,
3423 u32 *dump_buf, bool dump)
3424{
c965db44 3425 struct dbg_tools_data *dev_data = &p_hwfn->dbg_info;
2d22bc83 3426 u32 block_id, line_id, offset = 0, addr, len;
7b6859fb 3427
da090917
TT
3428 /* Don't dump static debug if a debug bus recording is in progress */
3429 if (dump && qed_rd(p_hwfn, p_ptt, DBG_REG_DBG_BLOCK_ON))
7b6859fb 3430 return 0;
c965db44
TT
3431
3432 if (dump) {
2d22bc83
MK
3433 /* Disable debug bus in all blocks */
3434 qed_bus_disable_blocks(p_hwfn, p_ptt);
c965db44
TT
3435
3436 qed_bus_reset_dbg_block(p_hwfn, p_ptt);
2d22bc83
MK
3437 qed_wr(p_hwfn,
3438 p_ptt, DBG_REG_FRAMING_MODE, DBG_BUS_FRAME_MODE_8HW);
c965db44
TT
3439 qed_wr(p_hwfn,
3440 p_ptt, DBG_REG_DEBUG_TARGET, DBG_BUS_TARGET_ID_INT_BUF);
3441 qed_wr(p_hwfn, p_ptt, DBG_REG_FULL_MODE, 1);
3442 qed_bus_enable_dbg_block(p_hwfn, p_ptt, true);
3443 }
3444
3445 /* Dump all static debug lines for each relevant block */
3446 for (block_id = 0; block_id < MAX_BLOCK_ID; block_id++) {
2d22bc83
MK
3447 const struct dbg_block_chip *block_per_chip;
3448 const struct dbg_block *block;
3449 bool is_removed, has_dbg_bus;
3450 u16 modes_buf_offset;
3451 u32 block_dwords;
3452
3453 block_per_chip =
3454 qed_get_dbg_block_per_chip(p_hwfn, (enum block_id)block_id);
3455 is_removed = GET_FIELD(block_per_chip->flags,
3456 DBG_BLOCK_CHIP_IS_REMOVED);
3457 has_dbg_bus = GET_FIELD(block_per_chip->flags,
3458 DBG_BLOCK_CHIP_HAS_DBG_BUS);
3459
2d22bc83
MK
3460 if (!is_removed && has_dbg_bus &&
3461 GET_FIELD(block_per_chip->dbg_bus_mode.data,
3462 DBG_MODE_HDR_EVAL_MODE) > 0) {
3463 modes_buf_offset =
3464 GET_FIELD(block_per_chip->dbg_bus_mode.data,
3465 DBG_MODE_HDR_MODES_BUF_OFFSET);
3466 if (!qed_is_mode_match(p_hwfn, &modes_buf_offset))
3467 has_dbg_bus = false;
3468 }
c965db44 3469
2d22bc83 3470 if (is_removed || !has_dbg_bus)
c965db44
TT
3471 continue;
3472
2d22bc83 3473 block_dwords = NUM_DBG_LINES(block_per_chip) *
7b6859fb
MY
3474 STATIC_DEBUG_LINE_DWORDS;
3475
c965db44 3476 /* Dump static section params */
2d22bc83 3477 block = get_dbg_block(p_hwfn, (enum block_id)block_id);
c965db44
TT
3478 offset += qed_grc_dump_mem_hdr(p_hwfn,
3479 dump_buf + offset,
3480 dump,
7b6859fb
MY
3481 block->name,
3482 0,
3483 block_dwords,
2d22bc83 3484 32, false, "STATIC", 0);
c965db44 3485
7b6859fb
MY
3486 if (!dump) {
3487 offset += block_dwords;
3488 continue;
3489 }
c965db44 3490
7b6859fb
MY
3491 /* If all lines are invalid - dump zeros */
3492 if (dev_data->block_in_reset[block_id]) {
3493 memset(dump_buf + offset, 0,
3494 DWORDS_TO_BYTES(block_dwords));
c965db44 3495 offset += block_dwords;
7b6859fb
MY
3496 continue;
3497 }
3498
3499 /* Enable block's client */
7b6859fb
MY
3500 qed_bus_enable_clients(p_hwfn,
3501 p_ptt,
2d22bc83 3502 BIT(block_per_chip->dbg_client_id));
7b6859fb
MY
3503
3504 addr = BYTES_TO_DWORDS(DBG_REG_CALENDAR_OUT_DATA);
3505 len = STATIC_DEBUG_LINE_DWORDS;
2d22bc83 3506 for (line_id = 0; line_id < (u32)NUM_DBG_LINES(block_per_chip);
7b6859fb
MY
3507 line_id++) {
3508 /* Configure debug line ID */
2d22bc83
MK
3509 qed_bus_config_dbg_line(p_hwfn,
3510 p_ptt,
3511 (enum block_id)block_id,
3512 (u8)line_id, 0xf, 0, 0, 0);
7b6859fb
MY
3513
3514 /* Read debug line info */
3515 offset += qed_grc_dump_addr_range(p_hwfn,
3516 p_ptt,
3517 dump_buf + offset,
3518 dump,
3519 addr,
3520 len,
d52c89f1
MK
3521 true, SPLIT_TYPE_NONE,
3522 0);
c965db44 3523 }
7b6859fb
MY
3524
3525 /* Disable block's client and debug output */
3526 qed_bus_enable_clients(p_hwfn, p_ptt, 0);
2d22bc83
MK
3527 qed_bus_config_dbg_line(p_hwfn, p_ptt,
3528 (enum block_id)block_id, 0, 0, 0, 0, 0);
c965db44
TT
3529 }
3530
3531 if (dump) {
3532 qed_bus_enable_dbg_block(p_hwfn, p_ptt, false);
3533 qed_bus_enable_clients(p_hwfn, p_ptt, 0);
3534 }
3535
3536 return offset;
3537}
3538
3539/* Performs GRC Dump to the specified buffer.
3540 * Returns the dumped size in dwords.
3541 */
3542static enum dbg_status qed_grc_dump(struct qed_hwfn *p_hwfn,
3543 struct qed_ptt *p_ptt,
3544 u32 *dump_buf,
3545 bool dump, u32 *num_dumped_dwords)
3546{
3547 struct dbg_tools_data *dev_data = &p_hwfn->dbg_info;
3548 bool parities_masked = false;
6c95dd8f 3549 u32 dwords_read, offset = 0;
d52c89f1 3550 u8 i;
c965db44 3551
c965db44 3552 *num_dumped_dwords = 0;
d52c89f1 3553 dev_data->num_regs_read = 0;
c965db44 3554
d52c89f1
MK
3555 /* Update reset state */
3556 if (dump)
c965db44
TT
3557 qed_update_blocks_reset_state(p_hwfn, p_ptt);
3558
3559 /* Dump global params */
3560 offset += qed_dump_common_global_params(p_hwfn,
3561 p_ptt,
3562 dump_buf + offset, dump, 4);
3563 offset += qed_dump_str_param(dump_buf + offset,
3564 dump, "dump-type", "grc-dump");
3565 offset += qed_dump_num_param(dump_buf + offset,
3566 dump,
3567 "num-lcids",
2d22bc83 3568 NUM_OF_LCIDS);
c965db44
TT
3569 offset += qed_dump_num_param(dump_buf + offset,
3570 dump,
3571 "num-ltids",
2d22bc83 3572 NUM_OF_LTIDS);
c965db44 3573 offset += qed_dump_num_param(dump_buf + offset,
d52c89f1 3574 dump, "num-ports", dev_data->num_ports);
c965db44
TT
3575
3576 /* Dump reset registers (dumped before taking blocks out of reset ) */
3577 if (qed_grc_is_included(p_hwfn, DBG_GRC_PARAM_DUMP_REGS))
3578 offset += qed_grc_dump_reset_regs(p_hwfn,
3579 p_ptt,
3580 dump_buf + offset, dump);
3581
3582 /* Take all blocks out of reset (using reset registers) */
3583 if (dump) {
2d22bc83 3584 qed_grc_unreset_blocks(p_hwfn, p_ptt, false);
c965db44
TT
3585 qed_update_blocks_reset_state(p_hwfn, p_ptt);
3586 }
3587
3588 /* Disable all parities using MFW command */
7b6859fb
MY
3589 if (dump &&
3590 !qed_grc_get_param(p_hwfn, DBG_GRC_PARAM_NO_MCP)) {
c965db44
TT
3591 parities_masked = !qed_mcp_mask_parities(p_hwfn, p_ptt, 1);
3592 if (!parities_masked) {
be086e7c
MY
3593 DP_NOTICE(p_hwfn,
3594 "Failed to mask parities using MFW\n");
c965db44
TT
3595 if (qed_grc_get_param
3596 (p_hwfn, DBG_GRC_PARAM_PARITY_SAFE))
3597 return DBG_STATUS_MCP_COULD_NOT_MASK_PRTY;
c965db44
TT
3598 }
3599 }
3600
3601 /* Dump modified registers (dumped before modifying them) */
3602 if (qed_grc_is_included(p_hwfn, DBG_GRC_PARAM_DUMP_REGS))
3603 offset += qed_grc_dump_modified_regs(p_hwfn,
3604 p_ptt,
3605 dump_buf + offset, dump);
3606
3607 /* Stall storms */
3608 if (dump &&
3609 (qed_grc_is_included(p_hwfn,
3610 DBG_GRC_PARAM_DUMP_IOR) ||
3611 qed_grc_is_included(p_hwfn, DBG_GRC_PARAM_DUMP_VFC)))
3612 qed_grc_stall_storms(p_hwfn, p_ptt, true);
3613
3614 /* Dump all regs */
3615 if (qed_grc_is_included(p_hwfn, DBG_GRC_PARAM_DUMP_REGS)) {
c965db44
TT
3616 bool block_enable[MAX_BLOCK_ID];
3617
7b6859fb 3618 /* Dump all blocks except MCP */
c965db44
TT
3619 for (i = 0; i < MAX_BLOCK_ID; i++)
3620 block_enable[i] = true;
3621 block_enable[BLOCK_MCP] = false;
3622 offset += qed_grc_dump_registers(p_hwfn,
3623 p_ptt,
3624 dump_buf +
3625 offset,
3626 dump,
2d22bc83 3627 block_enable, NULL);
be086e7c
MY
3628
3629 /* Dump special registers */
3630 offset += qed_grc_dump_special_regs(p_hwfn,
3631 p_ptt,
3632 dump_buf + offset, dump);
c965db44
TT
3633 }
3634
3635 /* Dump memories */
3636 offset += qed_grc_dump_memories(p_hwfn, p_ptt, dump_buf + offset, dump);
3637
3638 /* Dump MCP */
3639 if (qed_grc_is_included(p_hwfn, DBG_GRC_PARAM_DUMP_MCP))
3640 offset += qed_grc_dump_mcp(p_hwfn,
3641 p_ptt, dump_buf + offset, dump);
3642
3643 /* Dump context */
3644 if (qed_grc_is_included(p_hwfn, DBG_GRC_PARAM_DUMP_CM_CTX))
3645 offset += qed_grc_dump_ctx(p_hwfn,
3646 p_ptt, dump_buf + offset, dump);
3647
3648 /* Dump RSS memories */
3649 if (qed_grc_is_included(p_hwfn, DBG_GRC_PARAM_DUMP_RSS))
3650 offset += qed_grc_dump_rss(p_hwfn,
3651 p_ptt, dump_buf + offset, dump);
3652
3653 /* Dump Big RAM */
3654 for (i = 0; i < NUM_BIG_RAM_TYPES; i++)
3655 if (qed_grc_is_included(p_hwfn, s_big_ram_defs[i].grc_param))
3656 offset += qed_grc_dump_big_ram(p_hwfn,
3657 p_ptt,
3658 dump_buf + offset,
3659 dump, i);
3660
c965db44 3661 /* Dump VFC */
2d22bc83
MK
3662 if (qed_grc_is_included(p_hwfn, DBG_GRC_PARAM_DUMP_VFC)) {
3663 dwords_read = qed_grc_dump_vfc(p_hwfn,
3664 p_ptt, dump_buf + offset, dump);
3665 offset += dwords_read;
3666 if (!dwords_read)
3667 return DBG_STATUS_VFC_READ_ERROR;
3668 }
c965db44
TT
3669
3670 /* Dump PHY tbus */
3671 if (qed_grc_is_included(p_hwfn,
3672 DBG_GRC_PARAM_DUMP_PHY) && dev_data->chip_id ==
2d22bc83 3673 CHIP_K2 && dev_data->hw_type == HW_TYPE_ASIC)
c965db44
TT
3674 offset += qed_grc_dump_phy(p_hwfn,
3675 p_ptt, dump_buf + offset, dump);
3676
2d22bc83
MK
3677 /* Dump MCP HW Dump */
3678 if (qed_grc_is_included(p_hwfn, DBG_GRC_PARAM_DUMP_MCP_HW_DUMP) &&
3679 !qed_grc_get_param(p_hwfn, DBG_GRC_PARAM_NO_MCP) && 1)
3680 offset += qed_grc_dump_mcp_hw_dump(p_hwfn,
3681 p_ptt,
3682 dump_buf + offset, dump);
3683
d52c89f1 3684 /* Dump static debug data (only if not during debug bus recording) */
c965db44
TT
3685 if (qed_grc_is_included(p_hwfn,
3686 DBG_GRC_PARAM_DUMP_STATIC) &&
d52c89f1 3687 (!dump || dev_data->bus.state == DBG_BUS_STATE_IDLE))
c965db44
TT
3688 offset += qed_grc_dump_static_debug(p_hwfn,
3689 p_ptt,
3690 dump_buf + offset, dump);
3691
3692 /* Dump last section */
da090917 3693 offset += qed_dump_last_section(dump_buf, offset, dump);
7b6859fb 3694
c965db44
TT
3695 if (dump) {
3696 /* Unstall storms */
3697 if (qed_grc_get_param(p_hwfn, DBG_GRC_PARAM_UNSTALL))
3698 qed_grc_stall_storms(p_hwfn, p_ptt, false);
3699
3700 /* Clear parity status */
3701 qed_grc_clear_all_prty(p_hwfn, p_ptt);
3702
3703 /* Enable all parities using MFW command */
3704 if (parities_masked)
3705 qed_mcp_mask_parities(p_hwfn, p_ptt, 0);
3706 }
3707
3708 *num_dumped_dwords = offset;
3709
3710 return DBG_STATUS_OK;
3711}
3712
3713/* Writes the specified failing Idle Check rule to the specified buffer.
3714 * Returns the dumped size in dwords.
3715 */
3716static u32 qed_idle_chk_dump_failure(struct qed_hwfn *p_hwfn,
3717 struct qed_ptt *p_ptt,
6c95dd8f 3718 u32 *dump_buf,
c965db44
TT
3719 bool dump,
3720 u16 rule_id,
3721 const struct dbg_idle_chk_rule *rule,
3722 u16 fail_entry_id, u32 *cond_reg_values)
3723{
c965db44 3724 struct dbg_tools_data *dev_data = &p_hwfn->dbg_info;
7b6859fb
MY
3725 const struct dbg_idle_chk_cond_reg *cond_regs;
3726 const struct dbg_idle_chk_info_reg *info_regs;
3727 u32 i, next_reg_offset = 0, offset = 0;
3728 struct dbg_idle_chk_result_hdr *hdr;
3729 const union dbg_idle_chk_reg *regs;
c965db44
TT
3730 u8 reg_id;
3731
7b6859fb 3732 hdr = (struct dbg_idle_chk_result_hdr *)dump_buf;
2d22bc83
MK
3733 regs = (const union dbg_idle_chk_reg *)
3734 p_hwfn->dbg_arrays[BIN_BUF_DBG_IDLE_CHK_REGS].ptr +
3735 rule->reg_offset;
7b6859fb
MY
3736 cond_regs = &regs[0].cond_reg;
3737 info_regs = &regs[rule->num_cond_regs].info_reg;
3738
c965db44
TT
3739 /* Dump rule data */
3740 if (dump) {
3741 memset(hdr, 0, sizeof(*hdr));
3742 hdr->rule_id = rule_id;
3743 hdr->mem_entry_id = fail_entry_id;
3744 hdr->severity = rule->severity;
3745 hdr->num_dumped_cond_regs = rule->num_cond_regs;
3746 }
3747
3748 offset += IDLE_CHK_RESULT_HDR_DWORDS;
3749
3750 /* Dump condition register values */
3751 for (reg_id = 0; reg_id < rule->num_cond_regs; reg_id++) {
3752 const struct dbg_idle_chk_cond_reg *reg = &cond_regs[reg_id];
7b6859fb 3753 struct dbg_idle_chk_result_reg_hdr *reg_hdr;
c965db44 3754
2d22bc83
MK
3755 reg_hdr =
3756 (struct dbg_idle_chk_result_reg_hdr *)(dump_buf + offset);
c965db44 3757
7b6859fb
MY
3758 /* Write register header */
3759 if (!dump) {
c965db44
TT
3760 offset += IDLE_CHK_RESULT_REG_HDR_DWORDS +
3761 reg->entry_size;
7b6859fb 3762 continue;
c965db44 3763 }
7b6859fb
MY
3764
3765 offset += IDLE_CHK_RESULT_REG_HDR_DWORDS;
3766 memset(reg_hdr, 0, sizeof(*reg_hdr));
3767 reg_hdr->start_entry = reg->start_entry;
3768 reg_hdr->size = reg->entry_size;
3769 SET_FIELD(reg_hdr->data,
3770 DBG_IDLE_CHK_RESULT_REG_HDR_IS_MEM,
3771 reg->num_entries > 1 || reg->start_entry > 0 ? 1 : 0);
3772 SET_FIELD(reg_hdr->data,
3773 DBG_IDLE_CHK_RESULT_REG_HDR_REG_ID, reg_id);
3774
3775 /* Write register values */
3776 for (i = 0; i < reg_hdr->size; i++, next_reg_offset++, offset++)
3777 dump_buf[offset] = cond_reg_values[next_reg_offset];
c965db44
TT
3778 }
3779
3780 /* Dump info register values */
3781 for (reg_id = 0; reg_id < rule->num_info_regs; reg_id++) {
3782 const struct dbg_idle_chk_info_reg *reg = &info_regs[reg_id];
3783 u32 block_id;
3784
7b6859fb 3785 /* Check if register's block is in reset */
c965db44
TT
3786 if (!dump) {
3787 offset += IDLE_CHK_RESULT_REG_HDR_DWORDS + reg->size;
3788 continue;
3789 }
3790
c965db44
TT
3791 block_id = GET_FIELD(reg->data, DBG_IDLE_CHK_INFO_REG_BLOCK_ID);
3792 if (block_id >= MAX_BLOCK_ID) {
3793 DP_NOTICE(p_hwfn, "Invalid block_id\n");
3794 return 0;
3795 }
3796
3797 if (!dev_data->block_in_reset[block_id]) {
7b6859fb
MY
3798 struct dbg_idle_chk_result_reg_hdr *reg_hdr;
3799 bool wide_bus, eval_mode, mode_match = true;
3800 u16 modes_buf_offset;
3801 u32 addr;
3802
3803 reg_hdr = (struct dbg_idle_chk_result_reg_hdr *)
3804 (dump_buf + offset);
c965db44
TT
3805
3806 /* Check mode */
7b6859fb
MY
3807 eval_mode = GET_FIELD(reg->mode.data,
3808 DBG_MODE_HDR_EVAL_MODE) > 0;
c965db44 3809 if (eval_mode) {
7b6859fb
MY
3810 modes_buf_offset =
3811 GET_FIELD(reg->mode.data,
3812 DBG_MODE_HDR_MODES_BUF_OFFSET);
c965db44
TT
3813 mode_match =
3814 qed_is_mode_match(p_hwfn,
3815 &modes_buf_offset);
3816 }
3817
7b6859fb
MY
3818 if (!mode_match)
3819 continue;
3820
3821 addr = GET_FIELD(reg->data,
3822 DBG_IDLE_CHK_INFO_REG_ADDRESS);
3823 wide_bus = GET_FIELD(reg->data,
3824 DBG_IDLE_CHK_INFO_REG_WIDE_BUS);
3825
3826 /* Write register header */
3827 offset += IDLE_CHK_RESULT_REG_HDR_DWORDS;
3828 hdr->num_dumped_info_regs++;
3829 memset(reg_hdr, 0, sizeof(*reg_hdr));
3830 reg_hdr->size = reg->size;
3831 SET_FIELD(reg_hdr->data,
3832 DBG_IDLE_CHK_RESULT_REG_HDR_REG_ID,
3833 rule->num_cond_regs + reg_id);
3834
3835 /* Write register values */
3836 offset += qed_grc_dump_addr_range(p_hwfn,
3837 p_ptt,
3838 dump_buf + offset,
3839 dump,
3840 addr,
d52c89f1
MK
3841 reg->size, wide_bus,
3842 SPLIT_TYPE_NONE, 0);
be086e7c 3843 }
c965db44
TT
3844 }
3845
3846 return offset;
3847}
3848
3849/* Dumps idle check rule entries. Returns the dumped size in dwords. */
3850static u32
3851qed_idle_chk_dump_rule_entries(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt,
3852 u32 *dump_buf, bool dump,
3853 const struct dbg_idle_chk_rule *input_rules,
3854 u32 num_input_rules, u32 *num_failing_rules)
3855{
3856 struct dbg_tools_data *dev_data = &p_hwfn->dbg_info;
3857 u32 cond_reg_values[IDLE_CHK_MAX_ENTRIES_SIZE];
be086e7c 3858 u32 i, offset = 0;
c965db44
TT
3859 u16 entry_id;
3860 u8 reg_id;
3861
3862 *num_failing_rules = 0;
7b6859fb 3863
c965db44
TT
3864 for (i = 0; i < num_input_rules; i++) {
3865 const struct dbg_idle_chk_cond_reg *cond_regs;
3866 const struct dbg_idle_chk_rule *rule;
3867 const union dbg_idle_chk_reg *regs;
3868 u16 num_reg_entries = 1;
3869 bool check_rule = true;
3870 const u32 *imm_values;
3871
3872 rule = &input_rules[i];
2d22bc83
MK
3873 regs = (const union dbg_idle_chk_reg *)
3874 p_hwfn->dbg_arrays[BIN_BUF_DBG_IDLE_CHK_REGS].ptr +
3875 rule->reg_offset;
c965db44 3876 cond_regs = &regs[0].cond_reg;
2d22bc83
MK
3877 imm_values =
3878 (u32 *)p_hwfn->dbg_arrays[BIN_BUF_DBG_IDLE_CHK_IMMS].ptr +
3879 rule->imm_offset;
c965db44
TT
3880
3881 /* Check if all condition register blocks are out of reset, and
3882 * find maximal number of entries (all condition registers that
3883 * are memories must have the same size, which is > 1).
3884 */
3885 for (reg_id = 0; reg_id < rule->num_cond_regs && check_rule;
3886 reg_id++) {
7b6859fb
MY
3887 u32 block_id =
3888 GET_FIELD(cond_regs[reg_id].data,
3889 DBG_IDLE_CHK_COND_REG_BLOCK_ID);
c965db44
TT
3890
3891 if (block_id >= MAX_BLOCK_ID) {
3892 DP_NOTICE(p_hwfn, "Invalid block_id\n");
3893 return 0;
3894 }
3895
3896 check_rule = !dev_data->block_in_reset[block_id];
3897 if (cond_regs[reg_id].num_entries > num_reg_entries)
3898 num_reg_entries = cond_regs[reg_id].num_entries;
3899 }
3900
3901 if (!check_rule && dump)
3902 continue;
3903
da090917
TT
3904 if (!dump) {
3905 u32 entry_dump_size =
3906 qed_idle_chk_dump_failure(p_hwfn,
3907 p_ptt,
3908 dump_buf + offset,
3909 false,
3910 rule->rule_id,
3911 rule,
3912 0,
3913 NULL);
3914
3915 offset += num_reg_entries * entry_dump_size;
3916 (*num_failing_rules) += num_reg_entries;
3917 continue;
3918 }
3919
c965db44
TT
3920 /* Go over all register entries (number of entries is the same
3921 * for all condition registers).
3922 */
3923 for (entry_id = 0; entry_id < num_reg_entries; entry_id++) {
be086e7c 3924 u32 next_reg_offset = 0;
c965db44 3925
7b6859fb 3926 /* Read current entry of all condition registers */
be086e7c
MY
3927 for (reg_id = 0; reg_id < rule->num_cond_regs;
3928 reg_id++) {
3929 const struct dbg_idle_chk_cond_reg *reg =
da090917 3930 &cond_regs[reg_id];
7b6859fb
MY
3931 u32 padded_entry_size, addr;
3932 bool wide_bus;
c965db44 3933
7b6859fb 3934 /* Find GRC address (if it's a memory, the
be086e7c
MY
3935 * address of the specific entry is calculated).
3936 */
7b6859fb
MY
3937 addr = GET_FIELD(reg->data,
3938 DBG_IDLE_CHK_COND_REG_ADDRESS);
3939 wide_bus =
be086e7c 3940 GET_FIELD(reg->data,
7b6859fb 3941 DBG_IDLE_CHK_COND_REG_WIDE_BUS);
be086e7c
MY
3942 if (reg->num_entries > 1 ||
3943 reg->start_entry > 0) {
7b6859fb 3944 padded_entry_size =
da090917
TT
3945 reg->entry_size > 1 ?
3946 roundup_pow_of_two(reg->entry_size) :
3947 1;
be086e7c
MY
3948 addr += (reg->start_entry + entry_id) *
3949 padded_entry_size;
c965db44 3950 }
be086e7c
MY
3951
3952 /* Read registers */
3953 if (next_reg_offset + reg->entry_size >=
3954 IDLE_CHK_MAX_ENTRIES_SIZE) {
3955 DP_NOTICE(p_hwfn,
3956 "idle check registers entry is too large\n");
3957 return 0;
3958 }
3959
3960 next_reg_offset +=
7b6859fb 3961 qed_grc_dump_addr_range(p_hwfn, p_ptt,
be086e7c
MY
3962 cond_reg_values +
3963 next_reg_offset,
3964 dump, addr,
7b6859fb 3965 reg->entry_size,
d52c89f1
MK
3966 wide_bus,
3967 SPLIT_TYPE_NONE, 0);
c965db44
TT
3968 }
3969
7b6859fb
MY
3970 /* Call rule condition function.
3971 * If returns true, it's a failure.
c965db44 3972 */
7b6859fb
MY
3973 if ((*cond_arr[rule->cond_id]) (cond_reg_values,
3974 imm_values)) {
3975 offset += qed_idle_chk_dump_failure(p_hwfn,
3976 p_ptt,
3977 dump_buf + offset,
3978 dump,
3979 rule->rule_id,
3980 rule,
3981 entry_id,
3982 cond_reg_values);
c965db44 3983 (*num_failing_rules)++;
c965db44
TT
3984 }
3985 }
3986 }
3987
3988 return offset;
3989}
3990
3991/* Performs Idle Check Dump to the specified buffer.
3992 * Returns the dumped size in dwords.
3993 */
3994static u32 qed_idle_chk_dump(struct qed_hwfn *p_hwfn,
3995 struct qed_ptt *p_ptt, u32 *dump_buf, bool dump)
3996{
2d22bc83
MK
3997 struct virt_mem_desc *dbg_buf =
3998 &p_hwfn->dbg_arrays[BIN_BUF_DBG_IDLE_CHK_RULES];
3999 u32 num_failing_rules_offset, offset = 0,
4000 input_offset = 0, num_failing_rules = 0;
c965db44 4001
2d22bc83 4002 /* Dump global params - 1 must match below amount of params */
c965db44
TT
4003 offset += qed_dump_common_global_params(p_hwfn,
4004 p_ptt,
4005 dump_buf + offset, dump, 1);
4006 offset += qed_dump_str_param(dump_buf + offset,
4007 dump, "dump-type", "idle-chk");
4008
4009 /* Dump idle check section header with a single parameter */
4010 offset += qed_dump_section_hdr(dump_buf + offset, dump, "idle_chk", 1);
4011 num_failing_rules_offset = offset;
4012 offset += qed_dump_num_param(dump_buf + offset, dump, "num_rules", 0);
7b6859fb 4013
2d22bc83 4014 while (input_offset < BYTES_TO_DWORDS(dbg_buf->size)) {
c965db44 4015 const struct dbg_idle_chk_cond_hdr *cond_hdr =
2d22bc83
MK
4016 (const struct dbg_idle_chk_cond_hdr *)dbg_buf->ptr +
4017 input_offset++;
7b6859fb
MY
4018 bool eval_mode, mode_match = true;
4019 u32 curr_failing_rules;
4020 u16 modes_buf_offset;
c965db44
TT
4021
4022 /* Check mode */
7b6859fb
MY
4023 eval_mode = GET_FIELD(cond_hdr->mode.data,
4024 DBG_MODE_HDR_EVAL_MODE) > 0;
c965db44 4025 if (eval_mode) {
7b6859fb 4026 modes_buf_offset =
c965db44
TT
4027 GET_FIELD(cond_hdr->mode.data,
4028 DBG_MODE_HDR_MODES_BUF_OFFSET);
c965db44
TT
4029 mode_match = qed_is_mode_match(p_hwfn,
4030 &modes_buf_offset);
4031 }
4032
4033 if (mode_match) {
2d22bc83
MK
4034 const struct dbg_idle_chk_rule *rule =
4035 (const struct dbg_idle_chk_rule *)((u32 *)
4036 dbg_buf->ptr
4037 + input_offset);
4038 u32 num_input_rules =
4039 cond_hdr->data_size / IDLE_CHK_RULE_SIZE_DWORDS;
c965db44
TT
4040 offset +=
4041 qed_idle_chk_dump_rule_entries(p_hwfn,
2d22bc83
MK
4042 p_ptt,
4043 dump_buf +
4044 offset,
4045 dump,
4046 rule,
4047 num_input_rules,
4048 &curr_failing_rules);
c965db44
TT
4049 num_failing_rules += curr_failing_rules;
4050 }
4051
4052 input_offset += cond_hdr->data_size;
4053 }
4054
4055 /* Overwrite num_rules parameter */
4056 if (dump)
4057 qed_dump_num_param(dump_buf + num_failing_rules_offset,
4058 dump, "num_rules", num_failing_rules);
4059
7b6859fb 4060 /* Dump last section */
da090917 4061 offset += qed_dump_last_section(dump_buf, offset, dump);
7b6859fb 4062
c965db44
TT
4063 return offset;
4064}
4065
c965db44 4066/* Get info on the MCP Trace data in the scratchpad:
7b6859fb
MY
4067 * - trace_data_grc_addr (OUT): trace data GRC address in bytes
4068 * - trace_data_size (OUT): trace data size in bytes (without the header)
c965db44
TT
4069 */
4070static enum dbg_status qed_mcp_trace_get_data_info(struct qed_hwfn *p_hwfn,
4071 struct qed_ptt *p_ptt,
4072 u32 *trace_data_grc_addr,
7b6859fb 4073 u32 *trace_data_size)
c965db44 4074{
7b6859fb 4075 u32 spad_trace_offsize, signature;
c965db44 4076
7b6859fb
MY
4077 /* Read trace section offsize structure from MCP scratchpad */
4078 spad_trace_offsize = qed_rd(p_hwfn, p_ptt, MCP_SPAD_TRACE_OFFSIZE_ADDR);
4079
4080 /* Extract trace section address from offsize (in scratchpad) */
c965db44
TT
4081 *trace_data_grc_addr =
4082 MCP_REG_SCRATCH + SECTION_OFFSET(spad_trace_offsize);
4083
4084 /* Read signature from MCP trace section */
4085 signature = qed_rd(p_hwfn, p_ptt,
4086 *trace_data_grc_addr +
4087 offsetof(struct mcp_trace, signature));
7b6859fb 4088
c965db44
TT
4089 if (signature != MFW_TRACE_SIGNATURE)
4090 return DBG_STATUS_INVALID_TRACE_SIGNATURE;
4091
4092 /* Read trace size from MCP trace section */
7b6859fb
MY
4093 *trace_data_size = qed_rd(p_hwfn,
4094 p_ptt,
4095 *trace_data_grc_addr +
4096 offsetof(struct mcp_trace, size));
4097
c965db44
TT
4098 return DBG_STATUS_OK;
4099}
4100
7b6859fb
MY
4101/* Reads MCP trace meta data image from NVRAM
4102 * - running_bundle_id (OUT): running bundle ID (invalid when loaded from file)
4103 * - trace_meta_offset (OUT): trace meta offset in NVRAM in bytes (invalid when
4104 * loaded from file).
4105 * - trace_meta_size (OUT): size in bytes of the trace meta data.
c965db44
TT
4106 */
4107static enum dbg_status qed_mcp_trace_get_meta_info(struct qed_hwfn *p_hwfn,
4108 struct qed_ptt *p_ptt,
4109 u32 trace_data_size_bytes,
4110 u32 *running_bundle_id,
7b6859fb
MY
4111 u32 *trace_meta_offset,
4112 u32 *trace_meta_size)
c965db44 4113{
7b6859fb
MY
4114 u32 spad_trace_offsize, nvram_image_type, running_mfw_addr;
4115
c965db44 4116 /* Read MCP trace section offsize structure from MCP scratchpad */
7b6859fb 4117 spad_trace_offsize = qed_rd(p_hwfn, p_ptt, MCP_SPAD_TRACE_OFFSIZE_ADDR);
c965db44
TT
4118
4119 /* Find running bundle ID */
7b6859fb 4120 running_mfw_addr =
c965db44
TT
4121 MCP_REG_SCRATCH + SECTION_OFFSET(spad_trace_offsize) +
4122 QED_SECTION_SIZE(spad_trace_offsize) + trace_data_size_bytes;
c965db44
TT
4123 *running_bundle_id = qed_rd(p_hwfn, p_ptt, running_mfw_addr);
4124 if (*running_bundle_id > 1)
4125 return DBG_STATUS_INVALID_NVRAM_BUNDLE;
4126
4127 /* Find image in NVRAM */
4128 nvram_image_type =
4129 (*running_bundle_id ==
4130 DIR_ID_1) ? NVM_TYPE_MFW_TRACE1 : NVM_TYPE_MFW_TRACE2;
be086e7c
MY
4131 return qed_find_nvram_image(p_hwfn,
4132 p_ptt,
4133 nvram_image_type,
5401c3e0
CS
4134 trace_meta_offset,
4135 trace_meta_size,
4136 true);
c965db44
TT
4137}
4138
7b6859fb 4139/* Reads the MCP Trace meta data from NVRAM into the specified buffer */
c965db44
TT
4140static enum dbg_status qed_mcp_trace_read_meta(struct qed_hwfn *p_hwfn,
4141 struct qed_ptt *p_ptt,
4142 u32 nvram_offset_in_bytes,
4143 u32 size_in_bytes, u32 *buf)
4144{
7b6859fb
MY
4145 u8 modules_num, module_len, i, *byte_buf = (u8 *)buf;
4146 enum dbg_status status;
c965db44
TT
4147 u32 signature;
4148
4149 /* Read meta data from NVRAM */
7b6859fb
MY
4150 status = qed_nvram_read(p_hwfn,
4151 p_ptt,
5401c3e0
CS
4152 nvram_offset_in_bytes,
4153 size_in_bytes,
4154 buf,
4155 true);
c965db44
TT
4156 if (status != DBG_STATUS_OK)
4157 return status;
4158
4159 /* Extract and check first signature */
4160 signature = qed_read_unaligned_dword(byte_buf);
7b6859fb
MY
4161 byte_buf += sizeof(signature);
4162 if (signature != NVM_MAGIC_VALUE)
c965db44
TT
4163 return DBG_STATUS_INVALID_TRACE_SIGNATURE;
4164
4165 /* Extract number of modules */
4166 modules_num = *(byte_buf++);
4167
4168 /* Skip all modules */
4169 for (i = 0; i < modules_num; i++) {
7b6859fb 4170 module_len = *(byte_buf++);
c965db44
TT
4171 byte_buf += module_len;
4172 }
4173
4174 /* Extract and check second signature */
4175 signature = qed_read_unaligned_dword(byte_buf);
7b6859fb
MY
4176 byte_buf += sizeof(signature);
4177 if (signature != NVM_MAGIC_VALUE)
c965db44 4178 return DBG_STATUS_INVALID_TRACE_SIGNATURE;
7b6859fb 4179
c965db44
TT
4180 return DBG_STATUS_OK;
4181}
4182
4183/* Dump MCP Trace */
8c93beaf
YM
4184static enum dbg_status qed_mcp_trace_dump(struct qed_hwfn *p_hwfn,
4185 struct qed_ptt *p_ptt,
4186 u32 *dump_buf,
4187 bool dump, u32 *num_dumped_dwords)
c965db44
TT
4188{
4189 u32 trace_data_grc_addr, trace_data_size_bytes, trace_data_size_dwords;
be086e7c
MY
4190 u32 trace_meta_size_dwords = 0, running_bundle_id, offset = 0;
4191 u32 trace_meta_offset_bytes = 0, trace_meta_size_bytes = 0;
c965db44
TT
4192 enum dbg_status status;
4193 int halted = 0;
2d22bc83 4194 bool use_mfw;
c965db44
TT
4195
4196 *num_dumped_dwords = 0;
4197
2d22bc83 4198 use_mfw = !qed_grc_get_param(p_hwfn, DBG_GRC_PARAM_NO_MCP);
7b6859fb 4199
c965db44
TT
4200 /* Get trace data info */
4201 status = qed_mcp_trace_get_data_info(p_hwfn,
4202 p_ptt,
4203 &trace_data_grc_addr,
4204 &trace_data_size_bytes);
4205 if (status != DBG_STATUS_OK)
4206 return status;
4207
4208 /* Dump global params */
4209 offset += qed_dump_common_global_params(p_hwfn,
4210 p_ptt,
4211 dump_buf + offset, dump, 1);
4212 offset += qed_dump_str_param(dump_buf + offset,
4213 dump, "dump-type", "mcp-trace");
4214
4215 /* Halt MCP while reading from scratchpad so the read data will be
7b6859fb 4216 * consistent. if halt fails, MCP trace is taken anyway, with a small
c965db44
TT
4217 * risk that it may be corrupt.
4218 */
2d22bc83 4219 if (dump && use_mfw) {
c965db44
TT
4220 halted = !qed_mcp_halt(p_hwfn, p_ptt);
4221 if (!halted)
4222 DP_NOTICE(p_hwfn, "MCP halt failed!\n");
4223 }
4224
4225 /* Find trace data size */
4226 trace_data_size_dwords =
7b6859fb
MY
4227 DIV_ROUND_UP(trace_data_size_bytes + sizeof(struct mcp_trace),
4228 BYTES_IN_DWORD);
c965db44
TT
4229
4230 /* Dump trace data section header and param */
4231 offset += qed_dump_section_hdr(dump_buf + offset,
4232 dump, "mcp_trace_data", 1);
4233 offset += qed_dump_num_param(dump_buf + offset,
4234 dump, "size", trace_data_size_dwords);
4235
4236 /* Read trace data from scratchpad into dump buffer */
be086e7c
MY
4237 offset += qed_grc_dump_addr_range(p_hwfn,
4238 p_ptt,
4239 dump_buf + offset,
4240 dump,
4241 BYTES_TO_DWORDS(trace_data_grc_addr),
d52c89f1
MK
4242 trace_data_size_dwords, false,
4243 SPLIT_TYPE_NONE, 0);
c965db44
TT
4244
4245 /* Resume MCP (only if halt succeeded) */
7b6859fb 4246 if (halted && qed_mcp_resume(p_hwfn, p_ptt))
c965db44
TT
4247 DP_NOTICE(p_hwfn, "Failed to resume MCP after halt!\n");
4248
4249 /* Dump trace meta section header */
4250 offset += qed_dump_section_hdr(dump_buf + offset,
4251 dump, "mcp_trace_meta", 1);
4252
50bc60cb
MK
4253 /* If MCP Trace meta size parameter was set, use it.
4254 * Otherwise, read trace meta.
4255 * trace_meta_size_bytes is dword-aligned.
4256 */
4257 trace_meta_size_bytes =
4258 qed_grc_get_param(p_hwfn, DBG_GRC_PARAM_MCP_TRACE_META_SIZE);
2d22bc83 4259 if ((!trace_meta_size_bytes || dump) && use_mfw)
be086e7c
MY
4260 status = qed_mcp_trace_get_meta_info(p_hwfn,
4261 p_ptt,
4262 trace_data_size_bytes,
4263 &running_bundle_id,
4264 &trace_meta_offset_bytes,
4265 &trace_meta_size_bytes);
2d22bc83
MK
4266 if (status == DBG_STATUS_OK)
4267 trace_meta_size_dwords = BYTES_TO_DWORDS(trace_meta_size_bytes);
c965db44 4268
be086e7c
MY
4269 /* Dump trace meta size param */
4270 offset += qed_dump_num_param(dump_buf + offset,
4271 dump, "size", trace_meta_size_dwords);
c965db44
TT
4272
4273 /* Read trace meta image into dump buffer */
be086e7c 4274 if (dump && trace_meta_size_dwords)
c965db44 4275 status = qed_mcp_trace_read_meta(p_hwfn,
be086e7c
MY
4276 p_ptt,
4277 trace_meta_offset_bytes,
4278 trace_meta_size_bytes,
4279 dump_buf + offset);
4280 if (status == DBG_STATUS_OK)
4281 offset += trace_meta_size_dwords;
c965db44 4282
7b6859fb 4283 /* Dump last section */
da090917 4284 offset += qed_dump_last_section(dump_buf, offset, dump);
7b6859fb 4285
c965db44
TT
4286 *num_dumped_dwords = offset;
4287
be086e7c
MY
4288 /* If no mcp access, indicate that the dump doesn't contain the meta
4289 * data from NVRAM.
4290 */
2d22bc83 4291 return use_mfw ? status : DBG_STATUS_NVRAM_GET_IMAGE_FAILED;
c965db44
TT
4292}
4293
4294/* Dump GRC FIFO */
8c93beaf
YM
4295static enum dbg_status qed_reg_fifo_dump(struct qed_hwfn *p_hwfn,
4296 struct qed_ptt *p_ptt,
4297 u32 *dump_buf,
4298 bool dump, u32 *num_dumped_dwords)
c965db44 4299{
da090917 4300 u32 dwords_read, size_param_offset, offset = 0, addr, len;
c965db44
TT
4301 bool fifo_has_data;
4302
4303 *num_dumped_dwords = 0;
4304
4305 /* Dump global params */
4306 offset += qed_dump_common_global_params(p_hwfn,
4307 p_ptt,
4308 dump_buf + offset, dump, 1);
4309 offset += qed_dump_str_param(dump_buf + offset,
4310 dump, "dump-type", "reg-fifo");
4311
7b6859fb
MY
4312 /* Dump fifo data section header and param. The size param is 0 for
4313 * now, and is overwritten after reading the FIFO.
c965db44
TT
4314 */
4315 offset += qed_dump_section_hdr(dump_buf + offset,
4316 dump, "reg_fifo_data", 1);
4317 size_param_offset = offset;
4318 offset += qed_dump_num_param(dump_buf + offset, dump, "size", 0);
4319
4320 if (!dump) {
4321 /* FIFO max size is REG_FIFO_DEPTH_DWORDS. There is no way to
4322 * test how much data is available, except for reading it.
4323 */
4324 offset += REG_FIFO_DEPTH_DWORDS;
7b6859fb 4325 goto out;
c965db44
TT
4326 }
4327
4328 fifo_has_data = qed_rd(p_hwfn, p_ptt,
4329 GRC_REG_TRACE_FIFO_VALID_DATA) > 0;
4330
4331 /* Pull available data from fifo. Use DMAE since this is widebus memory
4332 * and must be accessed atomically. Test for dwords_read not passing
4333 * buffer size since more entries could be added to the buffer as we are
4334 * emptying it.
4335 */
da090917
TT
4336 addr = BYTES_TO_DWORDS(GRC_REG_TRACE_FIFO);
4337 len = REG_FIFO_ELEMENT_DWORDS;
c965db44
TT
4338 for (dwords_read = 0;
4339 fifo_has_data && dwords_read < REG_FIFO_DEPTH_DWORDS;
da090917
TT
4340 dwords_read += REG_FIFO_ELEMENT_DWORDS) {
4341 offset += qed_grc_dump_addr_range(p_hwfn,
4342 p_ptt,
4343 dump_buf + offset,
4344 true,
4345 addr,
4346 len,
d52c89f1
MK
4347 true, SPLIT_TYPE_NONE,
4348 0);
c965db44
TT
4349 fifo_has_data = qed_rd(p_hwfn, p_ptt,
4350 GRC_REG_TRACE_FIFO_VALID_DATA) > 0;
4351 }
4352
4353 qed_dump_num_param(dump_buf + size_param_offset, dump, "size",
4354 dwords_read);
7b6859fb
MY
4355out:
4356 /* Dump last section */
da090917 4357 offset += qed_dump_last_section(dump_buf, offset, dump);
c965db44
TT
4358
4359 *num_dumped_dwords = offset;
7b6859fb 4360
c965db44
TT
4361 return DBG_STATUS_OK;
4362}
4363
4364/* Dump IGU FIFO */
8c93beaf
YM
4365static enum dbg_status qed_igu_fifo_dump(struct qed_hwfn *p_hwfn,
4366 struct qed_ptt *p_ptt,
4367 u32 *dump_buf,
4368 bool dump, u32 *num_dumped_dwords)
c965db44 4369{
da090917 4370 u32 dwords_read, size_param_offset, offset = 0, addr, len;
c965db44
TT
4371 bool fifo_has_data;
4372
4373 *num_dumped_dwords = 0;
4374
4375 /* Dump global params */
4376 offset += qed_dump_common_global_params(p_hwfn,
4377 p_ptt,
4378 dump_buf + offset, dump, 1);
4379 offset += qed_dump_str_param(dump_buf + offset,
4380 dump, "dump-type", "igu-fifo");
4381
7b6859fb
MY
4382 /* Dump fifo data section header and param. The size param is 0 for
4383 * now, and is overwritten after reading the FIFO.
c965db44
TT
4384 */
4385 offset += qed_dump_section_hdr(dump_buf + offset,
4386 dump, "igu_fifo_data", 1);
4387 size_param_offset = offset;
4388 offset += qed_dump_num_param(dump_buf + offset, dump, "size", 0);
4389
4390 if (!dump) {
4391 /* FIFO max size is IGU_FIFO_DEPTH_DWORDS. There is no way to
4392 * test how much data is available, except for reading it.
4393 */
4394 offset += IGU_FIFO_DEPTH_DWORDS;
7b6859fb 4395 goto out;
c965db44
TT
4396 }
4397
4398 fifo_has_data = qed_rd(p_hwfn, p_ptt,
4399 IGU_REG_ERROR_HANDLING_DATA_VALID) > 0;
4400
4401 /* Pull available data from fifo. Use DMAE since this is widebus memory
4402 * and must be accessed atomically. Test for dwords_read not passing
4403 * buffer size since more entries could be added to the buffer as we are
4404 * emptying it.
4405 */
da090917
TT
4406 addr = BYTES_TO_DWORDS(IGU_REG_ERROR_HANDLING_MEMORY);
4407 len = IGU_FIFO_ELEMENT_DWORDS;
c965db44
TT
4408 for (dwords_read = 0;
4409 fifo_has_data && dwords_read < IGU_FIFO_DEPTH_DWORDS;
da090917
TT
4410 dwords_read += IGU_FIFO_ELEMENT_DWORDS) {
4411 offset += qed_grc_dump_addr_range(p_hwfn,
4412 p_ptt,
4413 dump_buf + offset,
4414 true,
4415 addr,
4416 len,
d52c89f1
MK
4417 true, SPLIT_TYPE_NONE,
4418 0);
da090917 4419 fifo_has_data = qed_rd(p_hwfn, p_ptt,
c965db44
TT
4420 IGU_REG_ERROR_HANDLING_DATA_VALID) > 0;
4421 }
4422
4423 qed_dump_num_param(dump_buf + size_param_offset, dump, "size",
4424 dwords_read);
7b6859fb
MY
4425out:
4426 /* Dump last section */
da090917 4427 offset += qed_dump_last_section(dump_buf, offset, dump);
c965db44
TT
4428
4429 *num_dumped_dwords = offset;
7b6859fb 4430
c965db44
TT
4431 return DBG_STATUS_OK;
4432}
4433
4434/* Protection Override dump */
8c93beaf
YM
4435static enum dbg_status qed_protection_override_dump(struct qed_hwfn *p_hwfn,
4436 struct qed_ptt *p_ptt,
4437 u32 *dump_buf,
4438 bool dump,
4439 u32 *num_dumped_dwords)
c965db44 4440{
da090917 4441 u32 size_param_offset, override_window_dwords, offset = 0, addr;
c965db44
TT
4442
4443 *num_dumped_dwords = 0;
4444
4445 /* Dump global params */
4446 offset += qed_dump_common_global_params(p_hwfn,
4447 p_ptt,
4448 dump_buf + offset, dump, 1);
4449 offset += qed_dump_str_param(dump_buf + offset,
4450 dump, "dump-type", "protection-override");
4451
7b6859fb
MY
4452 /* Dump data section header and param. The size param is 0 for now,
4453 * and is overwritten after reading the data.
c965db44
TT
4454 */
4455 offset += qed_dump_section_hdr(dump_buf + offset,
4456 dump, "protection_override_data", 1);
4457 size_param_offset = offset;
4458 offset += qed_dump_num_param(dump_buf + offset, dump, "size", 0);
4459
4460 if (!dump) {
4461 offset += PROTECTION_OVERRIDE_DEPTH_DWORDS;
7b6859fb 4462 goto out;
c965db44
TT
4463 }
4464
4465 /* Add override window info to buffer */
4466 override_window_dwords =
da090917
TT
4467 qed_rd(p_hwfn, p_ptt, GRC_REG_NUMBER_VALID_OVERRIDE_WINDOW) *
4468 PROTECTION_OVERRIDE_ELEMENT_DWORDS;
8a52bbab
MK
4469 if (override_window_dwords) {
4470 addr = BYTES_TO_DWORDS(GRC_REG_PROTECTION_OVERRIDE_WINDOW);
4471 offset += qed_grc_dump_addr_range(p_hwfn,
4472 p_ptt,
4473 dump_buf + offset,
4474 true,
4475 addr,
4476 override_window_dwords,
4477 true, SPLIT_TYPE_NONE, 0);
4478 qed_dump_num_param(dump_buf + size_param_offset, dump, "size",
4479 override_window_dwords);
4480 }
7b6859fb
MY
4481out:
4482 /* Dump last section */
da090917 4483 offset += qed_dump_last_section(dump_buf, offset, dump);
c965db44
TT
4484
4485 *num_dumped_dwords = offset;
7b6859fb 4486
c965db44
TT
4487 return DBG_STATUS_OK;
4488}
4489
4490/* Performs FW Asserts Dump to the specified buffer.
4491 * Returns the dumped size in dwords.
4492 */
4493static u32 qed_fw_asserts_dump(struct qed_hwfn *p_hwfn,
4494 struct qed_ptt *p_ptt, u32 *dump_buf, bool dump)
4495{
4496 struct dbg_tools_data *dev_data = &p_hwfn->dbg_info;
be086e7c 4497 struct fw_asserts_ram_section *asserts;
c965db44
TT
4498 char storm_letter_str[2] = "?";
4499 struct fw_info fw_info;
be086e7c 4500 u32 offset = 0;
c965db44
TT
4501 u8 storm_id;
4502
4503 /* Dump global params */
4504 offset += qed_dump_common_global_params(p_hwfn,
4505 p_ptt,
4506 dump_buf + offset, dump, 1);
4507 offset += qed_dump_str_param(dump_buf + offset,
4508 dump, "dump-type", "fw-asserts");
7b6859fb
MY
4509
4510 /* Find Storm dump size */
c965db44 4511 for (storm_id = 0; storm_id < MAX_DBG_STORMS; storm_id++) {
be086e7c 4512 u32 fw_asserts_section_addr, next_list_idx_addr, next_list_idx;
7b6859fb 4513 struct storm_defs *storm = &s_storm_defs[storm_id];
be086e7c 4514 u32 last_list_idx, addr;
c965db44 4515
2d22bc83 4516 if (dev_data->block_in_reset[storm->sem_block_id])
c965db44
TT
4517 continue;
4518
4519 /* Read FW info for the current Storm */
d52c89f1 4520 qed_read_storm_fw_info(p_hwfn, p_ptt, storm_id, &fw_info);
c965db44 4521
be086e7c
MY
4522 asserts = &fw_info.fw_asserts_section;
4523
c965db44 4524 /* Dump FW Asserts section header and params */
7b6859fb
MY
4525 storm_letter_str[0] = storm->letter;
4526 offset += qed_dump_section_hdr(dump_buf + offset,
4527 dump, "fw_asserts", 2);
4528 offset += qed_dump_str_param(dump_buf + offset,
4529 dump, "storm", storm_letter_str);
4530 offset += qed_dump_num_param(dump_buf + offset,
4531 dump,
4532 "size",
be086e7c 4533 asserts->list_element_dword_size);
c965db44 4534
7b6859fb 4535 /* Read and dump FW Asserts data */
c965db44 4536 if (!dump) {
be086e7c 4537 offset += asserts->list_element_dword_size;
c965db44
TT
4538 continue;
4539 }
4540
5ab90341 4541 addr = le16_to_cpu(asserts->section_ram_line_offset);
7b6859fb 4542 fw_asserts_section_addr = storm->sem_fast_mem_addr +
5ab90341
AL
4543 SEM_FAST_REG_INT_RAM +
4544 RAM_LINES_TO_BYTES(addr);
4545
7b6859fb 4546 next_list_idx_addr = fw_asserts_section_addr +
be086e7c 4547 DWORDS_TO_BYTES(asserts->list_next_index_dword_offset);
c965db44 4548 next_list_idx = qed_rd(p_hwfn, p_ptt, next_list_idx_addr);
da090917
TT
4549 last_list_idx = (next_list_idx > 0 ?
4550 next_list_idx :
4551 asserts->list_num_elements) - 1;
be086e7c
MY
4552 addr = BYTES_TO_DWORDS(fw_asserts_section_addr) +
4553 asserts->list_dword_offset +
4554 last_list_idx * asserts->list_element_dword_size;
4555 offset +=
4556 qed_grc_dump_addr_range(p_hwfn, p_ptt,
4557 dump_buf + offset,
4558 dump, addr,
7b6859fb 4559 asserts->list_element_dword_size,
d52c89f1 4560 false, SPLIT_TYPE_NONE, 0);
c965db44
TT
4561 }
4562
4563 /* Dump last section */
da090917 4564 offset += qed_dump_last_section(dump_buf, offset, dump);
7b6859fb 4565
c965db44
TT
4566 return offset;
4567}
4568
8a52bbab
MK
4569/* Dumps the specified ILT pages to the specified buffer.
4570 * Returns the dumped size in dwords.
4571 */
6c95dd8f
PK
4572static u32 qed_ilt_dump_pages_range(u32 *dump_buf, u32 *given_offset,
4573 bool *dump, u32 start_page_id,
8a52bbab
MK
4574 u32 num_pages,
4575 struct phys_mem_desc *ilt_pages,
6c95dd8f
PK
4576 bool dump_page_ids, u32 buf_size_in_dwords,
4577 u32 *given_actual_dump_size_in_dwords)
8a52bbab 4578{
6c95dd8f
PK
4579 u32 actual_dump_size_in_dwords = *given_actual_dump_size_in_dwords;
4580 u32 page_id, end_page_id, offset = *given_offset;
4581 struct phys_mem_desc *mem_desc = NULL;
4582 bool continue_dump = *dump;
4583 u32 partial_page_size = 0;
8a52bbab
MK
4584
4585 if (num_pages == 0)
4586 return offset;
4587
4588 end_page_id = start_page_id + num_pages - 1;
4589
4590 for (page_id = start_page_id; page_id <= end_page_id; page_id++) {
6c95dd8f 4591 mem_desc = &ilt_pages[page_id];
8a52bbab
MK
4592 if (!ilt_pages[page_id].virt_addr)
4593 continue;
4594
4595 if (dump_page_ids) {
6c95dd8f
PK
4596 /* Copy page ID to dump buffer
4597 * (if dump is needed and buffer is not full)
4598 */
4599 if ((continue_dump) &&
4600 (offset + 1 > buf_size_in_dwords)) {
4601 continue_dump = false;
4602 actual_dump_size_in_dwords = offset;
4603 }
4604 if (continue_dump)
8a52bbab
MK
4605 *(dump_buf + offset) = page_id;
4606 offset++;
4607 } else {
4608 /* Copy page memory to dump buffer */
6c95dd8f
PK
4609 if ((continue_dump) &&
4610 (offset + BYTES_TO_DWORDS(mem_desc->size) >
4611 buf_size_in_dwords)) {
4612 if (offset + BYTES_TO_DWORDS(mem_desc->size) >
4613 buf_size_in_dwords) {
4614 partial_page_size =
4615 buf_size_in_dwords - offset;
4616 memcpy(dump_buf + offset,
4617 mem_desc->virt_addr,
4618 partial_page_size);
4619 continue_dump = false;
4620 actual_dump_size_in_dwords =
4621 offset + partial_page_size;
4622 }
4623 }
4624
4625 if (continue_dump)
8a52bbab
MK
4626 memcpy(dump_buf + offset,
4627 mem_desc->virt_addr, mem_desc->size);
4628 offset += BYTES_TO_DWORDS(mem_desc->size);
4629 }
4630 }
4631
6c95dd8f
PK
4632 *dump = continue_dump;
4633 *given_offset = offset;
4634 *given_actual_dump_size_in_dwords = actual_dump_size_in_dwords;
4635
8a52bbab
MK
4636 return offset;
4637}
4638
4639/* Dumps a section containing the dumped ILT pages.
4640 * Returns the dumped size in dwords.
4641 */
4642static u32 qed_ilt_dump_pages_section(struct qed_hwfn *p_hwfn,
4643 u32 *dump_buf,
6c95dd8f
PK
4644 u32 *given_offset,
4645 bool *dump,
8a52bbab
MK
4646 u32 valid_conn_pf_pages,
4647 u32 valid_conn_vf_pages,
4648 struct phys_mem_desc *ilt_pages,
6c95dd8f
PK
4649 bool dump_page_ids,
4650 u32 buf_size_in_dwords,
4651 u32 *given_actual_dump_size_in_dwords)
8a52bbab
MK
4652{
4653 struct qed_ilt_client_cfg *clients = p_hwfn->p_cxt_mngr->clients;
6c95dd8f 4654 u32 pf_start_line, start_page_id, offset = *given_offset;
8a52bbab
MK
4655 u32 cdut_pf_init_pages, cdut_vf_init_pages;
4656 u32 cdut_pf_work_pages, cdut_vf_work_pages;
4657 u32 base_data_offset, size_param_offset;
6c95dd8f
PK
4658 u32 src_pages;
4659 u32 section_header_and_param_size;
8a52bbab 4660 u32 cdut_pf_pages, cdut_vf_pages;
6c95dd8f
PK
4661 u32 actual_dump_size_in_dwords;
4662 bool continue_dump = *dump;
4663 bool update_size = *dump;
8a52bbab 4664 const char *section_name;
6c95dd8f 4665 u32 i;
8a52bbab 4666
6c95dd8f 4667 actual_dump_size_in_dwords = *given_actual_dump_size_in_dwords;
8a52bbab
MK
4668 section_name = dump_page_ids ? "ilt_page_ids" : "ilt_page_mem";
4669 cdut_pf_init_pages = qed_get_cdut_num_pf_init_pages(p_hwfn);
4670 cdut_vf_init_pages = qed_get_cdut_num_vf_init_pages(p_hwfn);
4671 cdut_pf_work_pages = qed_get_cdut_num_pf_work_pages(p_hwfn);
4672 cdut_vf_work_pages = qed_get_cdut_num_vf_work_pages(p_hwfn);
4673 cdut_pf_pages = cdut_pf_init_pages + cdut_pf_work_pages;
4674 cdut_vf_pages = cdut_vf_init_pages + cdut_vf_work_pages;
4675 pf_start_line = p_hwfn->p_cxt_mngr->pf_start_line;
6c95dd8f
PK
4676 section_header_and_param_size = qed_dump_section_hdr(NULL,
4677 false,
4678 section_name,
4679 1) +
4680 qed_dump_num_param(NULL, false, "size", 0);
4681
4682 if ((continue_dump) &&
4683 (offset + section_header_and_param_size > buf_size_in_dwords)) {
4684 continue_dump = false;
4685 update_size = false;
4686 actual_dump_size_in_dwords = offset;
4687 }
8a52bbab 4688
6c95dd8f
PK
4689 offset += qed_dump_section_hdr(dump_buf + offset,
4690 continue_dump, section_name, 1);
8a52bbab
MK
4691
4692 /* Dump size parameter (0 for now, overwritten with real size later) */
4693 size_param_offset = offset;
6c95dd8f
PK
4694 offset += qed_dump_num_param(dump_buf + offset,
4695 continue_dump, "size", 0);
8a52bbab
MK
4696 base_data_offset = offset;
4697
4698 /* CDUC pages are ordered as follows:
4699 * - PF pages - valid section (included in PF connection type mapping)
4700 * - PF pages - invalid section (not dumped)
4701 * - For each VF in the PF:
4702 * - VF pages - valid section (included in VF connection type mapping)
4703 * - VF pages - invalid section (not dumped)
4704 */
4705 if (qed_grc_get_param(p_hwfn, DBG_GRC_PARAM_DUMP_ILT_CDUC)) {
4706 /* Dump connection PF pages */
4707 start_page_id = clients[ILT_CLI_CDUC].first.val - pf_start_line;
6c95dd8f
PK
4708 qed_ilt_dump_pages_range(dump_buf, &offset, &continue_dump,
4709 start_page_id, valid_conn_pf_pages,
4710 ilt_pages, dump_page_ids,
4711 buf_size_in_dwords,
4712 &actual_dump_size_in_dwords);
8a52bbab
MK
4713
4714 /* Dump connection VF pages */
4715 start_page_id += clients[ILT_CLI_CDUC].pf_total_lines;
4716 for (i = 0; i < p_hwfn->p_cxt_mngr->vf_count;
4717 i++, start_page_id += clients[ILT_CLI_CDUC].vf_total_lines)
6c95dd8f
PK
4718 qed_ilt_dump_pages_range(dump_buf, &offset,
4719 &continue_dump, start_page_id,
4720 valid_conn_vf_pages,
4721 ilt_pages, dump_page_ids,
4722 buf_size_in_dwords,
4723 &actual_dump_size_in_dwords);
8a52bbab
MK
4724 }
4725
4726 /* CDUT pages are ordered as follows:
4727 * - PF init pages (not dumped)
4728 * - PF work pages
4729 * - For each VF in the PF:
4730 * - VF init pages (not dumped)
4731 * - VF work pages
4732 */
4733 if (qed_grc_get_param(p_hwfn, DBG_GRC_PARAM_DUMP_ILT_CDUT)) {
4734 /* Dump task PF pages */
4735 start_page_id = clients[ILT_CLI_CDUT].first.val +
4736 cdut_pf_init_pages - pf_start_line;
6c95dd8f
PK
4737 qed_ilt_dump_pages_range(dump_buf, &offset, &continue_dump,
4738 start_page_id, cdut_pf_work_pages,
4739 ilt_pages, dump_page_ids,
4740 buf_size_in_dwords,
4741 &actual_dump_size_in_dwords);
8a52bbab
MK
4742
4743 /* Dump task VF pages */
4744 start_page_id = clients[ILT_CLI_CDUT].first.val +
4745 cdut_pf_pages + cdut_vf_init_pages - pf_start_line;
4746 for (i = 0; i < p_hwfn->p_cxt_mngr->vf_count;
4747 i++, start_page_id += cdut_vf_pages)
6c95dd8f
PK
4748 qed_ilt_dump_pages_range(dump_buf, &offset,
4749 &continue_dump, start_page_id,
4750 cdut_vf_work_pages, ilt_pages,
4751 dump_page_ids,
4752 buf_size_in_dwords,
4753 &actual_dump_size_in_dwords);
4754 }
4755
4756 /*Dump Searcher pages */
4757 if (clients[ILT_CLI_SRC].active) {
4758 start_page_id = clients[ILT_CLI_SRC].first.val - pf_start_line;
4759 src_pages = clients[ILT_CLI_SRC].last.val -
4760 clients[ILT_CLI_SRC].first.val + 1;
4761 qed_ilt_dump_pages_range(dump_buf, &offset, &continue_dump,
4762 start_page_id, src_pages, ilt_pages,
4763 dump_page_ids, buf_size_in_dwords,
4764 &actual_dump_size_in_dwords);
8a52bbab
MK
4765 }
4766
4767 /* Overwrite size param */
6c95dd8f
PK
4768 if (update_size) {
4769 u32 section_size = (*dump == continue_dump) ?
4770 offset - base_data_offset :
4771 actual_dump_size_in_dwords - base_data_offset;
4772 if (section_size > 0)
4773 qed_dump_num_param(dump_buf + size_param_offset,
4774 *dump, "size", section_size);
4775 else if ((section_size == 0) && (*dump != continue_dump))
4776 actual_dump_size_in_dwords -=
4777 section_header_and_param_size;
4778 }
4779
4780 *dump = continue_dump;
4781 *given_offset = offset;
4782 *given_actual_dump_size_in_dwords = actual_dump_size_in_dwords;
8a52bbab
MK
4783
4784 return offset;
4785}
4786
6c95dd8f
PK
4787/* Dumps a section containing the global parameters.
4788 * Part of ilt dump process
8a52bbab
MK
4789 * Returns the dumped size in dwords.
4790 */
6c95dd8f
PK
4791static u32
4792qed_ilt_dump_dump_common_global_params(struct qed_hwfn *p_hwfn,
4793 struct qed_ptt *p_ptt,
4794 u32 *dump_buf,
4795 bool dump,
4796 u32 cduc_page_size,
4797 u32 conn_ctx_size,
4798 u32 cdut_page_size,
4799 u32 *full_dump_size_param_offset,
4800 u32 *actual_dump_size_param_offset)
8a52bbab
MK
4801{
4802 struct qed_ilt_client_cfg *clients = p_hwfn->p_cxt_mngr->clients;
6c95dd8f 4803 u32 offset = 0;
8a52bbab 4804
8a52bbab 4805 offset += qed_dump_common_global_params(p_hwfn, p_ptt,
6c95dd8f
PK
4806 dump_buf + offset,
4807 dump, 30);
8a52bbab 4808 offset += qed_dump_str_param(dump_buf + offset,
6c95dd8f
PK
4809 dump,
4810 "dump-type", "ilt-dump");
8a52bbab
MK
4811 offset += qed_dump_num_param(dump_buf + offset,
4812 dump,
6c95dd8f
PK
4813 "cduc-page-size",
4814 cduc_page_size);
8a52bbab
MK
4815 offset += qed_dump_num_param(dump_buf + offset,
4816 dump,
4817 "cduc-first-page-id",
4818 clients[ILT_CLI_CDUC].first.val);
4819 offset += qed_dump_num_param(dump_buf + offset,
4820 dump,
4821 "cduc-last-page-id",
4822 clients[ILT_CLI_CDUC].last.val);
4823 offset += qed_dump_num_param(dump_buf + offset,
4824 dump,
4825 "cduc-num-pf-pages",
6c95dd8f 4826 clients[ILT_CLI_CDUC].pf_total_lines);
8a52bbab
MK
4827 offset += qed_dump_num_param(dump_buf + offset,
4828 dump,
4829 "cduc-num-vf-pages",
6c95dd8f 4830 clients[ILT_CLI_CDUC].vf_total_lines);
8a52bbab
MK
4831 offset += qed_dump_num_param(dump_buf + offset,
4832 dump,
4833 "max-conn-ctx-size",
4834 conn_ctx_size);
4835 offset += qed_dump_num_param(dump_buf + offset,
4836 dump,
6c95dd8f
PK
4837 "cdut-page-size",
4838 cdut_page_size);
8a52bbab
MK
4839 offset += qed_dump_num_param(dump_buf + offset,
4840 dump,
4841 "cdut-first-page-id",
4842 clients[ILT_CLI_CDUT].first.val);
4843 offset += qed_dump_num_param(dump_buf + offset,
4844 dump,
4845 "cdut-last-page-id",
4846 clients[ILT_CLI_CDUT].last.val);
4847 offset += qed_dump_num_param(dump_buf + offset,
4848 dump,
4849 "cdut-num-pf-init-pages",
4850 qed_get_cdut_num_pf_init_pages(p_hwfn));
4851 offset += qed_dump_num_param(dump_buf + offset,
4852 dump,
4853 "cdut-num-vf-init-pages",
4854 qed_get_cdut_num_vf_init_pages(p_hwfn));
4855 offset += qed_dump_num_param(dump_buf + offset,
4856 dump,
4857 "cdut-num-pf-work-pages",
4858 qed_get_cdut_num_pf_work_pages(p_hwfn));
4859 offset += qed_dump_num_param(dump_buf + offset,
4860 dump,
4861 "cdut-num-vf-work-pages",
4862 qed_get_cdut_num_vf_work_pages(p_hwfn));
4863 offset += qed_dump_num_param(dump_buf + offset,
4864 dump,
4865 "max-task-ctx-size",
4866 p_hwfn->p_cxt_mngr->task_ctx_size);
8a52bbab
MK
4867 offset += qed_dump_num_param(dump_buf + offset,
4868 dump,
4869 "first-vf-id-in-pf",
4870 p_hwfn->p_cxt_mngr->first_vf_in_pf);
8a52bbab
MK
4871 offset += qed_dump_num_param(dump_buf + offset,
4872 dump,
6c95dd8f
PK
4873 "num-vfs-in-pf",
4874 p_hwfn->p_cxt_mngr->vf_count);
4875 offset += qed_dump_num_param(dump_buf + offset,
4876 dump,
4877 "ptr-size-bytes",
4878 sizeof(void *));
8a52bbab
MK
4879 offset += qed_dump_num_param(dump_buf + offset,
4880 dump,
4881 "pf-start-line",
4882 p_hwfn->p_cxt_mngr->pf_start_line);
4883 offset += qed_dump_num_param(dump_buf + offset,
4884 dump,
4885 "page-mem-desc-size-dwords",
4886 PAGE_MEM_DESC_SIZE_DWORDS);
4887 offset += qed_dump_num_param(dump_buf + offset,
4888 dump,
4889 "ilt-shadow-size",
4890 p_hwfn->p_cxt_mngr->ilt_shadow_size);
6c95dd8f
PK
4891
4892 *full_dump_size_param_offset = offset;
4893
4894 offset += qed_dump_num_param(dump_buf + offset,
4895 dump, "dump-size-full", 0);
4896
4897 *actual_dump_size_param_offset = offset;
4898
4899 offset += qed_dump_num_param(dump_buf + offset,
4900 dump,
4901 "dump-size-actual", 0);
4902 offset += qed_dump_num_param(dump_buf + offset,
4903 dump,
4904 "iscsi_task_pages",
4905 p_hwfn->p_cxt_mngr->iscsi_task_pages);
4906 offset += qed_dump_num_param(dump_buf + offset,
4907 dump,
4908 "fcoe_task_pages",
4909 p_hwfn->p_cxt_mngr->fcoe_task_pages);
4910 offset += qed_dump_num_param(dump_buf + offset,
4911 dump,
4912 "roce_task_pages",
4913 p_hwfn->p_cxt_mngr->roce_task_pages);
4914 offset += qed_dump_num_param(dump_buf + offset,
4915 dump,
4916 "eth_task_pages",
4917 p_hwfn->p_cxt_mngr->eth_task_pages);
4918 offset += qed_dump_num_param(dump_buf + offset,
4919 dump,
4920 "src-first-page-id",
4921 clients[ILT_CLI_SRC].first.val);
4922 offset += qed_dump_num_param(dump_buf + offset,
4923 dump,
4924 "src-last-page-id",
4925 clients[ILT_CLI_SRC].last.val);
4926 offset += qed_dump_num_param(dump_buf + offset,
4927 dump,
4928 "src-is-active",
4929 clients[ILT_CLI_SRC].active);
4930
8a52bbab
MK
4931 /* Additional/Less parameters require matching of number in call to
4932 * dump_common_global_params()
4933 */
4934
6c95dd8f
PK
4935 return offset;
4936}
4937
4938/* Dump section containing number of PF CIDs per connection type.
4939 * Part of ilt dump process.
4940 * Returns the dumped size in dwords.
4941 */
4942static u32 qed_ilt_dump_dump_num_pf_cids(struct qed_hwfn *p_hwfn,
4943 u32 *dump_buf,
4944 bool dump, u32 *valid_conn_pf_cids)
4945{
4946 u32 num_pf_cids = 0;
4947 u32 offset = 0;
4948 u8 conn_type;
4949
8a52bbab
MK
4950 offset += qed_dump_section_hdr(dump_buf + offset,
4951 dump, "num_pf_cids_per_conn_type", 1);
4952 offset += qed_dump_num_param(dump_buf + offset,
fb09a1ed 4953 dump, "size", NUM_OF_CONNECTION_TYPES);
6c95dd8f 4954 for (conn_type = 0, *valid_conn_pf_cids = 0;
fb09a1ed 4955 conn_type < NUM_OF_CONNECTION_TYPES; conn_type++, offset++) {
6c95dd8f 4956 num_pf_cids = p_hwfn->p_cxt_mngr->conn_cfg[conn_type].cid_count;
8a52bbab
MK
4957 if (dump)
4958 *(dump_buf + offset) = num_pf_cids;
6c95dd8f 4959 *valid_conn_pf_cids += num_pf_cids;
8a52bbab
MK
4960 }
4961
6c95dd8f
PK
4962 return offset;
4963}
4964
4965/* Dump section containing number of VF CIDs per connection type
4966 * Part of ilt dump process.
4967 * Returns the dumped size in dwords.
4968 */
4969static u32 qed_ilt_dump_dump_num_vf_cids(struct qed_hwfn *p_hwfn,
4970 u32 *dump_buf,
4971 bool dump, u32 *valid_conn_vf_cids)
4972{
4973 u32 num_vf_cids = 0;
4974 u32 offset = 0;
4975 u8 conn_type;
4976
4977 offset += qed_dump_section_hdr(dump_buf + offset, dump,
4978 "num_vf_cids_per_conn_type", 1);
8a52bbab 4979 offset += qed_dump_num_param(dump_buf + offset,
fb09a1ed 4980 dump, "size", NUM_OF_CONNECTION_TYPES);
6c95dd8f 4981 for (conn_type = 0, *valid_conn_vf_cids = 0;
fb09a1ed 4982 conn_type < NUM_OF_CONNECTION_TYPES; conn_type++, offset++) {
6c95dd8f 4983 num_vf_cids =
8a52bbab 4984 p_hwfn->p_cxt_mngr->conn_cfg[conn_type].cids_per_vf;
8a52bbab
MK
4985 if (dump)
4986 *(dump_buf + offset) = num_vf_cids;
6c95dd8f
PK
4987 *valid_conn_vf_cids += num_vf_cids;
4988 }
4989
4990 return offset;
4991}
4992
4993/* Performs ILT Dump to the specified buffer.
4994 * buf_size_in_dwords - The dumped buffer size.
4995 * Returns the dumped size in dwords.
4996 */
4997static u32 qed_ilt_dump(struct qed_hwfn *p_hwfn,
4998 struct qed_ptt *p_ptt,
4999 u32 *dump_buf, u32 buf_size_in_dwords, bool dump)
5000{
5001#if ((!defined VMWARE) && (!defined UEFI))
5002 struct qed_ilt_client_cfg *clients = p_hwfn->p_cxt_mngr->clients;
5003#endif
5004 u32 valid_conn_vf_cids = 0,
5005 valid_conn_vf_pages, offset = 0, real_dumped_size = 0;
5006 u32 valid_conn_pf_cids = 0, valid_conn_pf_pages, num_pages;
5007 u32 num_cids_per_page, conn_ctx_size;
5008 u32 cduc_page_size, cdut_page_size;
5009 u32 actual_dump_size_in_dwords = 0;
5010 struct phys_mem_desc *ilt_pages;
5011 u32 actul_dump_off = 0;
5012 u32 last_section_size;
5013 u32 full_dump_off = 0;
5014 u32 section_size = 0;
5015 bool continue_dump;
5016 u32 page_id;
5017
5018 last_section_size = qed_dump_last_section(NULL, 0, false);
5019 cduc_page_size = 1 <<
5020 (clients[ILT_CLI_CDUC].p_size.val + PXP_ILT_PAGE_SIZE_NUM_BITS_MIN);
5021 cdut_page_size = 1 <<
5022 (clients[ILT_CLI_CDUT].p_size.val + PXP_ILT_PAGE_SIZE_NUM_BITS_MIN);
5023 conn_ctx_size = p_hwfn->p_cxt_mngr->conn_ctx_size;
5024 num_cids_per_page = (int)(cduc_page_size / conn_ctx_size);
5025 ilt_pages = p_hwfn->p_cxt_mngr->ilt_shadow;
5026 continue_dump = dump;
5027
5028 /* if need to dump then save memory for the last section
5029 * (last section calculates CRC of dumped data)
5030 */
5031 if (dump) {
5032 if (buf_size_in_dwords >= last_section_size) {
5033 buf_size_in_dwords -= last_section_size;
5034 } else {
5035 continue_dump = false;
5036 actual_dump_size_in_dwords = offset;
5037 }
8a52bbab
MK
5038 }
5039
6c95dd8f
PK
5040 /* Dump global params */
5041
5042 /* if need to dump then first check that there is enough memory
5043 * in dumped buffer for this section calculate the size of this
5044 * section without dumping. if there is not enough memory - then
5045 * stop the dumping.
5046 */
5047 if (continue_dump) {
5048 section_size =
5049 qed_ilt_dump_dump_common_global_params(p_hwfn,
5050 p_ptt,
5051 NULL,
5052 false,
5053 cduc_page_size,
5054 conn_ctx_size,
5055 cdut_page_size,
5056 &full_dump_off,
5057 &actul_dump_off);
5058 if (offset + section_size > buf_size_in_dwords) {
5059 continue_dump = false;
5060 actual_dump_size_in_dwords = offset;
5061 }
5062 }
5063
5064 offset += qed_ilt_dump_dump_common_global_params(p_hwfn,
5065 p_ptt,
5066 dump_buf + offset,
5067 continue_dump,
5068 cduc_page_size,
5069 conn_ctx_size,
5070 cdut_page_size,
5071 &full_dump_off,
5072 &actul_dump_off);
5073
5074 /* Dump section containing number of PF CIDs per connection type
5075 * If need to dump then first check that there is enough memory in
5076 * dumped buffer for this section.
5077 */
5078 if (continue_dump) {
5079 section_size =
5080 qed_ilt_dump_dump_num_pf_cids(p_hwfn,
5081 NULL,
5082 false,
5083 &valid_conn_pf_cids);
5084 if (offset + section_size > buf_size_in_dwords) {
5085 continue_dump = false;
5086 actual_dump_size_in_dwords = offset;
5087 }
5088 }
5089
5090 offset += qed_ilt_dump_dump_num_pf_cids(p_hwfn,
5091 dump_buf + offset,
5092 continue_dump,
5093 &valid_conn_pf_cids);
5094
5095 /* Dump section containing number of VF CIDs per connection type
5096 * If need to dump then first check that there is enough memory in
5097 * dumped buffer for this section.
5098 */
5099 if (continue_dump) {
5100 section_size =
5101 qed_ilt_dump_dump_num_vf_cids(p_hwfn,
5102 NULL,
5103 false,
5104 &valid_conn_vf_cids);
5105 if (offset + section_size > buf_size_in_dwords) {
5106 continue_dump = false;
5107 actual_dump_size_in_dwords = offset;
5108 }
5109 }
5110
5111 offset += qed_ilt_dump_dump_num_vf_cids(p_hwfn,
5112 dump_buf + offset,
5113 continue_dump,
5114 &valid_conn_vf_cids);
5115
5116 /* Dump section containing physical memory descriptors for each
5117 * ILT page.
5118 */
8a52bbab 5119 num_pages = p_hwfn->p_cxt_mngr->ilt_shadow_size;
6c95dd8f
PK
5120
5121 /* If need to dump then first check that there is enough memory
5122 * in dumped buffer for the section header.
5123 */
5124 if (continue_dump) {
5125 section_size = qed_dump_section_hdr(NULL,
5126 false,
5127 "ilt_page_desc",
5128 1) +
5129 qed_dump_num_param(NULL,
5130 false,
5131 "size",
5132 num_pages * PAGE_MEM_DESC_SIZE_DWORDS);
5133 if (offset + section_size > buf_size_in_dwords) {
5134 continue_dump = false;
5135 actual_dump_size_in_dwords = offset;
5136 }
5137 }
5138
8a52bbab 5139 offset += qed_dump_section_hdr(dump_buf + offset,
6c95dd8f 5140 continue_dump, "ilt_page_desc", 1);
8a52bbab 5141 offset += qed_dump_num_param(dump_buf + offset,
6c95dd8f 5142 continue_dump,
8a52bbab
MK
5143 "size",
5144 num_pages * PAGE_MEM_DESC_SIZE_DWORDS);
5145
6c95dd8f
PK
5146 /* Copy memory descriptors to dump buffer
5147 * If need to dump then dump till the dump buffer size
5148 */
5149 if (continue_dump) {
8a52bbab 5150 for (page_id = 0; page_id < num_pages;
6c95dd8f
PK
5151 page_id++, offset += PAGE_MEM_DESC_SIZE_DWORDS) {
5152 if (continue_dump &&
5153 (offset + PAGE_MEM_DESC_SIZE_DWORDS <=
5154 buf_size_in_dwords)) {
5155 memcpy(dump_buf + offset,
5156 &ilt_pages[page_id],
5157 DWORDS_TO_BYTES
5158 (PAGE_MEM_DESC_SIZE_DWORDS));
5159 } else {
5160 if (continue_dump) {
5161 continue_dump = false;
5162 actual_dump_size_in_dwords = offset;
5163 }
5164 }
5165 }
8a52bbab
MK
5166 } else {
5167 offset += num_pages * PAGE_MEM_DESC_SIZE_DWORDS;
5168 }
5169
5170 valid_conn_pf_pages = DIV_ROUND_UP(valid_conn_pf_cids,
5171 num_cids_per_page);
5172 valid_conn_vf_pages = DIV_ROUND_UP(valid_conn_vf_cids,
5173 num_cids_per_page);
5174
5175 /* Dump ILT pages IDs */
6c95dd8f
PK
5176 qed_ilt_dump_pages_section(p_hwfn, dump_buf, &offset, &continue_dump,
5177 valid_conn_pf_pages, valid_conn_vf_pages,
5178 ilt_pages, true, buf_size_in_dwords,
5179 &actual_dump_size_in_dwords);
8a52bbab
MK
5180
5181 /* Dump ILT pages memory */
6c95dd8f
PK
5182 qed_ilt_dump_pages_section(p_hwfn, dump_buf, &offset, &continue_dump,
5183 valid_conn_pf_pages, valid_conn_vf_pages,
5184 ilt_pages, false, buf_size_in_dwords,
5185 &actual_dump_size_in_dwords);
5186
5187 real_dumped_size =
5188 (continue_dump == dump) ? offset : actual_dump_size_in_dwords;
5189 qed_dump_num_param(dump_buf + full_dump_off, dump,
5190 "full-dump-size", offset + last_section_size);
5191 qed_dump_num_param(dump_buf + actul_dump_off,
5192 dump,
5193 "actual-dump-size",
5194 real_dumped_size + last_section_size);
8a52bbab
MK
5195
5196 /* Dump last section */
6c95dd8f
PK
5197 real_dumped_size += qed_dump_last_section(dump_buf,
5198 real_dumped_size, dump);
8a52bbab 5199
6c95dd8f 5200 return real_dumped_size;
8a52bbab
MK
5201}
5202
c965db44
TT
5203/***************************** Public Functions *******************************/
5204
2d22bc83
MK
5205enum dbg_status qed_dbg_set_bin_ptr(struct qed_hwfn *p_hwfn,
5206 const u8 * const bin_ptr)
c965db44 5207{
2d22bc83 5208 struct bin_buffer_hdr *buf_hdrs = (struct bin_buffer_hdr *)bin_ptr;
c965db44
TT
5209 u8 buf_id;
5210
2d22bc83
MK
5211 /* Convert binary data to debug arrays */
5212 for (buf_id = 0; buf_id < MAX_BIN_DBG_BUFFER_TYPE; buf_id++)
5213 qed_set_dbg_bin_buf(p_hwfn,
5214 buf_id,
5215 (u32 *)(bin_ptr + buf_hdrs[buf_id].offset),
5216 buf_hdrs[buf_id].length);
c965db44
TT
5217
5218 return DBG_STATUS_OK;
5219}
5220
6c95dd8f
PK
5221static enum dbg_status qed_dbg_set_app_ver(u32 ver)
5222{
5223 if (ver < TOOLS_VERSION)
5224 return DBG_STATUS_UNSUPPORTED_APP_VERSION;
5225
5226 s_app_ver = ver;
5227
5228 return DBG_STATUS_OK;
5229}
5230
d52c89f1
MK
5231bool qed_read_fw_info(struct qed_hwfn *p_hwfn,
5232 struct qed_ptt *p_ptt, struct fw_info *fw_info)
5233{
5234 struct dbg_tools_data *dev_data = &p_hwfn->dbg_info;
5235 u8 storm_id;
5236
5237 for (storm_id = 0; storm_id < MAX_DBG_STORMS; storm_id++) {
5238 struct storm_defs *storm = &s_storm_defs[storm_id];
5239
5240 /* Skip Storm if it's in reset */
2d22bc83 5241 if (dev_data->block_in_reset[storm->sem_block_id])
d52c89f1
MK
5242 continue;
5243
5244 /* Read FW info for the current Storm */
5245 qed_read_storm_fw_info(p_hwfn, p_ptt, storm_id, fw_info);
5246
5247 return true;
5248 }
5249
5250 return false;
5251}
5252
3b86bd07 5253enum dbg_status qed_dbg_grc_config(struct qed_hwfn *p_hwfn,
3b86bd07
SRK
5254 enum dbg_grc_params grc_param, u32 val)
5255{
2d22bc83 5256 struct dbg_tools_data *dev_data = &p_hwfn->dbg_info;
3b86bd07
SRK
5257 enum dbg_status status;
5258 int i;
5259
2d22bc83
MK
5260 DP_VERBOSE(p_hwfn,
5261 QED_MSG_DEBUG,
3b86bd07
SRK
5262 "dbg_grc_config: paramId = %d, val = %d\n", grc_param, val);
5263
2d22bc83 5264 status = qed_dbg_dev_init(p_hwfn);
3b86bd07
SRK
5265 if (status != DBG_STATUS_OK)
5266 return status;
5267
5268 /* Initializes the GRC parameters (if not initialized). Needed in order
5269 * to set the default parameter values for the first time.
5270 */
5271 qed_dbg_grc_init_params(p_hwfn);
5272
50515cac 5273 if (grc_param >= MAX_DBG_GRC_PARAMS)
3b86bd07
SRK
5274 return DBG_STATUS_INVALID_ARGS;
5275 if (val < s_grc_param_defs[grc_param].min ||
5276 val > s_grc_param_defs[grc_param].max)
5277 return DBG_STATUS_INVALID_ARGS;
5278
5279 if (s_grc_param_defs[grc_param].is_preset) {
5280 /* Preset param */
5281
5282 /* Disabling a preset is not allowed. Call
5283 * dbg_grc_set_params_default instead.
5284 */
5285 if (!val)
5286 return DBG_STATUS_INVALID_ARGS;
5287
5288 /* Update all params with the preset values */
5289 for (i = 0; i < MAX_DBG_GRC_PARAMS; i++) {
2d22bc83 5290 struct grc_param_defs *defs = &s_grc_param_defs[i];
3b86bd07 5291 u32 preset_val;
3b86bd07 5292 /* Skip persistent params */
2d22bc83 5293 if (defs->is_persistent)
3b86bd07
SRK
5294 continue;
5295
5296 /* Find preset value */
5297 if (grc_param == DBG_GRC_PARAM_EXCLUDE_ALL)
5298 preset_val =
2d22bc83 5299 defs->exclude_all_preset_val;
3b86bd07
SRK
5300 else if (grc_param == DBG_GRC_PARAM_CRASH)
5301 preset_val =
2d22bc83 5302 defs->crash_preset_val[dev_data->chip_id];
3b86bd07
SRK
5303 else
5304 return DBG_STATUS_INVALID_ARGS;
5305
2d22bc83 5306 qed_grc_set_param(p_hwfn, i, preset_val);
3b86bd07
SRK
5307 }
5308 } else {
5309 /* Regular param - set its value */
5310 qed_grc_set_param(p_hwfn, grc_param, val);
5311 }
5312
5313 return DBG_STATUS_OK;
5314}
5315
be086e7c
MY
5316/* Assign default GRC param values */
5317void qed_dbg_grc_set_params_default(struct qed_hwfn *p_hwfn)
5318{
5319 struct dbg_tools_data *dev_data = &p_hwfn->dbg_info;
5320 u32 i;
5321
5322 for (i = 0; i < MAX_DBG_GRC_PARAMS; i++)
50bc60cb
MK
5323 if (!s_grc_param_defs[i].is_persistent)
5324 dev_data->grc.param_val[i] =
5325 s_grc_param_defs[i].default_val[dev_data->chip_id];
be086e7c
MY
5326}
5327
c965db44
TT
5328enum dbg_status qed_dbg_grc_get_dump_buf_size(struct qed_hwfn *p_hwfn,
5329 struct qed_ptt *p_ptt,
5330 u32 *buf_size)
5331{
2d22bc83 5332 enum dbg_status status = qed_dbg_dev_init(p_hwfn);
c965db44
TT
5333
5334 *buf_size = 0;
7b6859fb 5335
c965db44
TT
5336 if (status != DBG_STATUS_OK)
5337 return status;
7b6859fb 5338
2d22bc83
MK
5339 if (!p_hwfn->dbg_arrays[BIN_BUF_DBG_MODE_TREE].ptr ||
5340 !p_hwfn->dbg_arrays[BIN_BUF_DBG_DUMP_REG].ptr ||
5341 !p_hwfn->dbg_arrays[BIN_BUF_DBG_DUMP_MEM].ptr ||
5342 !p_hwfn->dbg_arrays[BIN_BUF_DBG_ATTN_BLOCKS].ptr ||
5343 !p_hwfn->dbg_arrays[BIN_BUF_DBG_ATTN_REGS].ptr)
c965db44 5344 return DBG_STATUS_DBG_ARRAY_NOT_SET;
7b6859fb 5345
c965db44
TT
5346 return qed_grc_dump(p_hwfn, p_ptt, NULL, false, buf_size);
5347}
5348
5349enum dbg_status qed_dbg_grc_dump(struct qed_hwfn *p_hwfn,
5350 struct qed_ptt *p_ptt,
5351 u32 *dump_buf,
5352 u32 buf_size_in_dwords,
5353 u32 *num_dumped_dwords)
5354{
5355 u32 needed_buf_size_in_dwords;
5356 enum dbg_status status;
5357
c965db44 5358 *num_dumped_dwords = 0;
7b6859fb
MY
5359
5360 status = qed_dbg_grc_get_dump_buf_size(p_hwfn,
5361 p_ptt,
5362 &needed_buf_size_in_dwords);
c965db44
TT
5363 if (status != DBG_STATUS_OK)
5364 return status;
7b6859fb 5365
c965db44
TT
5366 if (buf_size_in_dwords < needed_buf_size_in_dwords)
5367 return DBG_STATUS_DUMP_BUF_TOO_SMALL;
5368
6c95dd8f
PK
5369 /* Doesn't do anything, needed for compile time asserts */
5370 qed_static_asserts();
5371
c965db44
TT
5372 /* GRC Dump */
5373 status = qed_grc_dump(p_hwfn, p_ptt, dump_buf, true, num_dumped_dwords);
5374
be086e7c
MY
5375 /* Revert GRC params to their default */
5376 qed_dbg_grc_set_params_default(p_hwfn);
5377
c965db44
TT
5378 return status;
5379}
5380
5381enum dbg_status qed_dbg_idle_chk_get_dump_buf_size(struct qed_hwfn *p_hwfn,
5382 struct qed_ptt *p_ptt,
5383 u32 *buf_size)
5384{
c965db44 5385 struct dbg_tools_data *dev_data = &p_hwfn->dbg_info;
2d22bc83 5386 struct idle_chk_data *idle_chk = &dev_data->idle_chk;
7b6859fb 5387 enum dbg_status status;
c965db44
TT
5388
5389 *buf_size = 0;
7b6859fb 5390
2d22bc83 5391 status = qed_dbg_dev_init(p_hwfn);
c965db44
TT
5392 if (status != DBG_STATUS_OK)
5393 return status;
7b6859fb 5394
2d22bc83
MK
5395 if (!p_hwfn->dbg_arrays[BIN_BUF_DBG_MODE_TREE].ptr ||
5396 !p_hwfn->dbg_arrays[BIN_BUF_DBG_IDLE_CHK_REGS].ptr ||
5397 !p_hwfn->dbg_arrays[BIN_BUF_DBG_IDLE_CHK_IMMS].ptr ||
5398 !p_hwfn->dbg_arrays[BIN_BUF_DBG_IDLE_CHK_RULES].ptr)
c965db44 5399 return DBG_STATUS_DBG_ARRAY_NOT_SET;
7b6859fb
MY
5400
5401 if (!idle_chk->buf_size_set) {
5402 idle_chk->buf_size = qed_idle_chk_dump(p_hwfn,
5403 p_ptt, NULL, false);
5404 idle_chk->buf_size_set = true;
c965db44
TT
5405 }
5406
7b6859fb
MY
5407 *buf_size = idle_chk->buf_size;
5408
c965db44
TT
5409 return DBG_STATUS_OK;
5410}
5411
5412enum dbg_status qed_dbg_idle_chk_dump(struct qed_hwfn *p_hwfn,
5413 struct qed_ptt *p_ptt,
5414 u32 *dump_buf,
5415 u32 buf_size_in_dwords,
5416 u32 *num_dumped_dwords)
5417{
5418 u32 needed_buf_size_in_dwords;
5419 enum dbg_status status;
5420
c965db44 5421 *num_dumped_dwords = 0;
7b6859fb
MY
5422
5423 status = qed_dbg_idle_chk_get_dump_buf_size(p_hwfn,
5424 p_ptt,
5425 &needed_buf_size_in_dwords);
c965db44
TT
5426 if (status != DBG_STATUS_OK)
5427 return status;
7b6859fb 5428
c965db44
TT
5429 if (buf_size_in_dwords < needed_buf_size_in_dwords)
5430 return DBG_STATUS_DUMP_BUF_TOO_SMALL;
5431
5432 /* Update reset state */
2d22bc83 5433 qed_grc_unreset_blocks(p_hwfn, p_ptt, true);
c965db44
TT
5434 qed_update_blocks_reset_state(p_hwfn, p_ptt);
5435
5436 /* Idle Check Dump */
5437 *num_dumped_dwords = qed_idle_chk_dump(p_hwfn, p_ptt, dump_buf, true);
be086e7c
MY
5438
5439 /* Revert GRC params to their default */
5440 qed_dbg_grc_set_params_default(p_hwfn);
5441
c965db44
TT
5442 return DBG_STATUS_OK;
5443}
5444
5445enum dbg_status qed_dbg_mcp_trace_get_dump_buf_size(struct qed_hwfn *p_hwfn,
5446 struct qed_ptt *p_ptt,
5447 u32 *buf_size)
5448{
2d22bc83 5449 enum dbg_status status = qed_dbg_dev_init(p_hwfn);
c965db44
TT
5450
5451 *buf_size = 0;
7b6859fb 5452
c965db44
TT
5453 if (status != DBG_STATUS_OK)
5454 return status;
7b6859fb 5455
c965db44
TT
5456 return qed_mcp_trace_dump(p_hwfn, p_ptt, NULL, false, buf_size);
5457}
5458
5459enum dbg_status qed_dbg_mcp_trace_dump(struct qed_hwfn *p_hwfn,
5460 struct qed_ptt *p_ptt,
5461 u32 *dump_buf,
5462 u32 buf_size_in_dwords,
5463 u32 *num_dumped_dwords)
5464{
5465 u32 needed_buf_size_in_dwords;
5466 enum dbg_status status;
5467
be086e7c 5468 status =
7b6859fb
MY
5469 qed_dbg_mcp_trace_get_dump_buf_size(p_hwfn,
5470 p_ptt,
5471 &needed_buf_size_in_dwords);
5472 if (status != DBG_STATUS_OK && status !=
5473 DBG_STATUS_NVRAM_GET_IMAGE_FAILED)
c965db44 5474 return status;
be086e7c 5475
c965db44
TT
5476 if (buf_size_in_dwords < needed_buf_size_in_dwords)
5477 return DBG_STATUS_DUMP_BUF_TOO_SMALL;
5478
5479 /* Update reset state */
5480 qed_update_blocks_reset_state(p_hwfn, p_ptt);
5481
5482 /* Perform dump */
be086e7c
MY
5483 status = qed_mcp_trace_dump(p_hwfn,
5484 p_ptt, dump_buf, true, num_dumped_dwords);
5485
5486 /* Revert GRC params to their default */
5487 qed_dbg_grc_set_params_default(p_hwfn);
5488
5489 return status;
c965db44
TT
5490}
5491
5492enum dbg_status qed_dbg_reg_fifo_get_dump_buf_size(struct qed_hwfn *p_hwfn,
5493 struct qed_ptt *p_ptt,
5494 u32 *buf_size)
5495{
2d22bc83 5496 enum dbg_status status = qed_dbg_dev_init(p_hwfn);
c965db44
TT
5497
5498 *buf_size = 0;
7b6859fb 5499
c965db44
TT
5500 if (status != DBG_STATUS_OK)
5501 return status;
7b6859fb 5502
c965db44
TT
5503 return qed_reg_fifo_dump(p_hwfn, p_ptt, NULL, false, buf_size);
5504}
5505
5506enum dbg_status qed_dbg_reg_fifo_dump(struct qed_hwfn *p_hwfn,
5507 struct qed_ptt *p_ptt,
5508 u32 *dump_buf,
5509 u32 buf_size_in_dwords,
5510 u32 *num_dumped_dwords)
5511{
5512 u32 needed_buf_size_in_dwords;
5513 enum dbg_status status;
5514
c965db44 5515 *num_dumped_dwords = 0;
7b6859fb
MY
5516
5517 status = qed_dbg_reg_fifo_get_dump_buf_size(p_hwfn,
5518 p_ptt,
5519 &needed_buf_size_in_dwords);
c965db44
TT
5520 if (status != DBG_STATUS_OK)
5521 return status;
7b6859fb 5522
c965db44
TT
5523 if (buf_size_in_dwords < needed_buf_size_in_dwords)
5524 return DBG_STATUS_DUMP_BUF_TOO_SMALL;
5525
5526 /* Update reset state */
5527 qed_update_blocks_reset_state(p_hwfn, p_ptt);
be086e7c
MY
5528
5529 status = qed_reg_fifo_dump(p_hwfn,
5530 p_ptt, dump_buf, true, num_dumped_dwords);
5531
5532 /* Revert GRC params to their default */
5533 qed_dbg_grc_set_params_default(p_hwfn);
5534
5535 return status;
c965db44
TT
5536}
5537
5538enum dbg_status qed_dbg_igu_fifo_get_dump_buf_size(struct qed_hwfn *p_hwfn,
5539 struct qed_ptt *p_ptt,
5540 u32 *buf_size)
5541{
2d22bc83 5542 enum dbg_status status = qed_dbg_dev_init(p_hwfn);
c965db44
TT
5543
5544 *buf_size = 0;
7b6859fb 5545
c965db44
TT
5546 if (status != DBG_STATUS_OK)
5547 return status;
7b6859fb 5548
c965db44
TT
5549 return qed_igu_fifo_dump(p_hwfn, p_ptt, NULL, false, buf_size);
5550}
5551
5552enum dbg_status qed_dbg_igu_fifo_dump(struct qed_hwfn *p_hwfn,
5553 struct qed_ptt *p_ptt,
5554 u32 *dump_buf,
5555 u32 buf_size_in_dwords,
5556 u32 *num_dumped_dwords)
5557{
5558 u32 needed_buf_size_in_dwords;
5559 enum dbg_status status;
5560
c965db44 5561 *num_dumped_dwords = 0;
7b6859fb
MY
5562
5563 status = qed_dbg_igu_fifo_get_dump_buf_size(p_hwfn,
5564 p_ptt,
5565 &needed_buf_size_in_dwords);
c965db44
TT
5566 if (status != DBG_STATUS_OK)
5567 return status;
7b6859fb 5568
c965db44
TT
5569 if (buf_size_in_dwords < needed_buf_size_in_dwords)
5570 return DBG_STATUS_DUMP_BUF_TOO_SMALL;
5571
5572 /* Update reset state */
5573 qed_update_blocks_reset_state(p_hwfn, p_ptt);
be086e7c
MY
5574
5575 status = qed_igu_fifo_dump(p_hwfn,
5576 p_ptt, dump_buf, true, num_dumped_dwords);
5577 /* Revert GRC params to their default */
5578 qed_dbg_grc_set_params_default(p_hwfn);
5579
5580 return status;
c965db44
TT
5581}
5582
5583enum dbg_status
5584qed_dbg_protection_override_get_dump_buf_size(struct qed_hwfn *p_hwfn,
5585 struct qed_ptt *p_ptt,
5586 u32 *buf_size)
5587{
2d22bc83 5588 enum dbg_status status = qed_dbg_dev_init(p_hwfn);
c965db44
TT
5589
5590 *buf_size = 0;
7b6859fb 5591
c965db44
TT
5592 if (status != DBG_STATUS_OK)
5593 return status;
7b6859fb 5594
c965db44
TT
5595 return qed_protection_override_dump(p_hwfn,
5596 p_ptt, NULL, false, buf_size);
5597}
5598
5599enum dbg_status qed_dbg_protection_override_dump(struct qed_hwfn *p_hwfn,
5600 struct qed_ptt *p_ptt,
5601 u32 *dump_buf,
5602 u32 buf_size_in_dwords,
5603 u32 *num_dumped_dwords)
5604{
7b6859fb 5605 u32 needed_buf_size_in_dwords, *p_size = &needed_buf_size_in_dwords;
c965db44
TT
5606 enum dbg_status status;
5607
c965db44 5608 *num_dumped_dwords = 0;
7b6859fb
MY
5609
5610 status =
5611 qed_dbg_protection_override_get_dump_buf_size(p_hwfn,
5612 p_ptt,
5613 p_size);
c965db44
TT
5614 if (status != DBG_STATUS_OK)
5615 return status;
7b6859fb 5616
c965db44
TT
5617 if (buf_size_in_dwords < needed_buf_size_in_dwords)
5618 return DBG_STATUS_DUMP_BUF_TOO_SMALL;
5619
5620 /* Update reset state */
5621 qed_update_blocks_reset_state(p_hwfn, p_ptt);
be086e7c
MY
5622
5623 status = qed_protection_override_dump(p_hwfn,
5624 p_ptt,
5625 dump_buf,
5626 true, num_dumped_dwords);
5627
5628 /* Revert GRC params to their default */
5629 qed_dbg_grc_set_params_default(p_hwfn);
5630
5631 return status;
c965db44
TT
5632}
5633
5634enum dbg_status qed_dbg_fw_asserts_get_dump_buf_size(struct qed_hwfn *p_hwfn,
5635 struct qed_ptt *p_ptt,
5636 u32 *buf_size)
5637{
2d22bc83 5638 enum dbg_status status = qed_dbg_dev_init(p_hwfn);
c965db44
TT
5639
5640 *buf_size = 0;
7b6859fb 5641
c965db44
TT
5642 if (status != DBG_STATUS_OK)
5643 return status;
5644
5645 /* Update reset state */
5646 qed_update_blocks_reset_state(p_hwfn, p_ptt);
7b6859fb 5647
c965db44 5648 *buf_size = qed_fw_asserts_dump(p_hwfn, p_ptt, NULL, false);
7b6859fb 5649
c965db44
TT
5650 return DBG_STATUS_OK;
5651}
5652
5653enum dbg_status qed_dbg_fw_asserts_dump(struct qed_hwfn *p_hwfn,
5654 struct qed_ptt *p_ptt,
5655 u32 *dump_buf,
5656 u32 buf_size_in_dwords,
5657 u32 *num_dumped_dwords)
5658{
7b6859fb 5659 u32 needed_buf_size_in_dwords, *p_size = &needed_buf_size_in_dwords;
c965db44
TT
5660 enum dbg_status status;
5661
c965db44 5662 *num_dumped_dwords = 0;
7b6859fb
MY
5663
5664 status =
5665 qed_dbg_fw_asserts_get_dump_buf_size(p_hwfn,
5666 p_ptt,
5667 p_size);
c965db44
TT
5668 if (status != DBG_STATUS_OK)
5669 return status;
7b6859fb 5670
c965db44
TT
5671 if (buf_size_in_dwords < needed_buf_size_in_dwords)
5672 return DBG_STATUS_DUMP_BUF_TOO_SMALL;
5673
5674 *num_dumped_dwords = qed_fw_asserts_dump(p_hwfn, p_ptt, dump_buf, true);
7b6859fb
MY
5675
5676 /* Revert GRC params to their default */
5677 qed_dbg_grc_set_params_default(p_hwfn);
5678
c965db44
TT
5679 return DBG_STATUS_OK;
5680}
5681
8a52bbab
MK
5682static enum dbg_status qed_dbg_ilt_get_dump_buf_size(struct qed_hwfn *p_hwfn,
5683 struct qed_ptt *p_ptt,
5684 u32 *buf_size)
5685{
2d22bc83 5686 enum dbg_status status = qed_dbg_dev_init(p_hwfn);
8a52bbab
MK
5687
5688 *buf_size = 0;
5689
5690 if (status != DBG_STATUS_OK)
5691 return status;
5692
6c95dd8f 5693 *buf_size = qed_ilt_dump(p_hwfn, p_ptt, NULL, 0, false);
8a52bbab
MK
5694
5695 return DBG_STATUS_OK;
5696}
5697
5698static enum dbg_status qed_dbg_ilt_dump(struct qed_hwfn *p_hwfn,
5699 struct qed_ptt *p_ptt,
5700 u32 *dump_buf,
5701 u32 buf_size_in_dwords,
5702 u32 *num_dumped_dwords)
5703{
6c95dd8f
PK
5704 *num_dumped_dwords = qed_ilt_dump(p_hwfn,
5705 p_ptt,
5706 dump_buf, buf_size_in_dwords, true);
8a52bbab
MK
5707
5708 /* Reveret GRC params to their default */
5709 qed_dbg_grc_set_params_default(p_hwfn);
5710
5711 return DBG_STATUS_OK;
5712}
5713
0ebbd1c8
MY
5714enum dbg_status qed_dbg_read_attn(struct qed_hwfn *p_hwfn,
5715 struct qed_ptt *p_ptt,
5716 enum block_id block_id,
5717 enum dbg_attn_type attn_type,
5718 bool clear_status,
5719 struct dbg_attn_block_result *results)
5720{
2d22bc83 5721 enum dbg_status status = qed_dbg_dev_init(p_hwfn);
0ebbd1c8
MY
5722 u8 reg_idx, num_attn_regs, num_result_regs = 0;
5723 const struct dbg_attn_reg *attn_reg_arr;
5724
5725 if (status != DBG_STATUS_OK)
5726 return status;
5727
2d22bc83
MK
5728 if (!p_hwfn->dbg_arrays[BIN_BUF_DBG_MODE_TREE].ptr ||
5729 !p_hwfn->dbg_arrays[BIN_BUF_DBG_ATTN_BLOCKS].ptr ||
5730 !p_hwfn->dbg_arrays[BIN_BUF_DBG_ATTN_REGS].ptr)
0ebbd1c8
MY
5731 return DBG_STATUS_DBG_ARRAY_NOT_SET;
5732
2d22bc83
MK
5733 attn_reg_arr = qed_get_block_attn_regs(p_hwfn,
5734 block_id,
0ebbd1c8
MY
5735 attn_type, &num_attn_regs);
5736
5737 for (reg_idx = 0; reg_idx < num_attn_regs; reg_idx++) {
5738 const struct dbg_attn_reg *reg_data = &attn_reg_arr[reg_idx];
5739 struct dbg_attn_reg_result *reg_result;
5740 u32 sts_addr, sts_val;
5741 u16 modes_buf_offset;
5742 bool eval_mode;
5743
5744 /* Check mode */
5745 eval_mode = GET_FIELD(reg_data->mode.data,
5746 DBG_MODE_HDR_EVAL_MODE) > 0;
5747 modes_buf_offset = GET_FIELD(reg_data->mode.data,
5748 DBG_MODE_HDR_MODES_BUF_OFFSET);
5749 if (eval_mode && !qed_is_mode_match(p_hwfn, &modes_buf_offset))
5750 continue;
5751
5752 /* Mode match - read attention status register */
5753 sts_addr = DWORDS_TO_BYTES(clear_status ?
5754 reg_data->sts_clr_address :
5755 GET_FIELD(reg_data->data,
5756 DBG_ATTN_REG_STS_ADDRESS));
5757 sts_val = qed_rd(p_hwfn, p_ptt, sts_addr);
5758 if (!sts_val)
5759 continue;
5760
5761 /* Non-zero attention status - add to results */
5762 reg_result = &results->reg_results[num_result_regs];
5763 SET_FIELD(reg_result->data,
5764 DBG_ATTN_REG_RESULT_STS_ADDRESS, sts_addr);
5765 SET_FIELD(reg_result->data,
5766 DBG_ATTN_REG_RESULT_NUM_REG_ATTN,
5767 GET_FIELD(reg_data->data, DBG_ATTN_REG_NUM_REG_ATTN));
5768 reg_result->block_attn_offset = reg_data->block_attn_offset;
5769 reg_result->sts_val = sts_val;
5770 reg_result->mask_val = qed_rd(p_hwfn,
5771 p_ptt,
5772 DWORDS_TO_BYTES
5773 (reg_data->mask_address));
5774 num_result_regs++;
5775 }
5776
5777 results->block_id = (u8)block_id;
5778 results->names_offset =
2d22bc83 5779 qed_get_block_attn_data(p_hwfn, block_id, attn_type)->names_offset;
0ebbd1c8
MY
5780 SET_FIELD(results->data, DBG_ATTN_BLOCK_RESULT_ATTN_TYPE, attn_type);
5781 SET_FIELD(results->data,
5782 DBG_ATTN_BLOCK_RESULT_NUM_REGS, num_result_regs);
5783
5784 return DBG_STATUS_OK;
5785}
5786
c965db44
TT
5787/******************************* Data Types **********************************/
5788
7b6859fb 5789/* REG fifo element */
c965db44
TT
5790struct reg_fifo_element {
5791 u64 data;
5792#define REG_FIFO_ELEMENT_ADDRESS_SHIFT 0
5793#define REG_FIFO_ELEMENT_ADDRESS_MASK 0x7fffff
5794#define REG_FIFO_ELEMENT_ACCESS_SHIFT 23
5795#define REG_FIFO_ELEMENT_ACCESS_MASK 0x1
5796#define REG_FIFO_ELEMENT_PF_SHIFT 24
5797#define REG_FIFO_ELEMENT_PF_MASK 0xf
5798#define REG_FIFO_ELEMENT_VF_SHIFT 28
5799#define REG_FIFO_ELEMENT_VF_MASK 0xff
5800#define REG_FIFO_ELEMENT_PORT_SHIFT 36
5801#define REG_FIFO_ELEMENT_PORT_MASK 0x3
5802#define REG_FIFO_ELEMENT_PRIVILEGE_SHIFT 38
5803#define REG_FIFO_ELEMENT_PRIVILEGE_MASK 0x3
5804#define REG_FIFO_ELEMENT_PROTECTION_SHIFT 40
5805#define REG_FIFO_ELEMENT_PROTECTION_MASK 0x7
5806#define REG_FIFO_ELEMENT_MASTER_SHIFT 43
5807#define REG_FIFO_ELEMENT_MASTER_MASK 0xf
5808#define REG_FIFO_ELEMENT_ERROR_SHIFT 47
5809#define REG_FIFO_ELEMENT_ERROR_MASK 0x1f
5810};
5811
2d22bc83
MK
5812/* REG fifo error element */
5813struct reg_fifo_err {
5814 u32 err_code;
5815 const char *err_msg;
5816};
5817
c965db44
TT
5818/* IGU fifo element */
5819struct igu_fifo_element {
5820 u32 dword0;
5821#define IGU_FIFO_ELEMENT_DWORD0_FID_SHIFT 0
5822#define IGU_FIFO_ELEMENT_DWORD0_FID_MASK 0xff
5823#define IGU_FIFO_ELEMENT_DWORD0_IS_PF_SHIFT 8
5824#define IGU_FIFO_ELEMENT_DWORD0_IS_PF_MASK 0x1
5825#define IGU_FIFO_ELEMENT_DWORD0_SOURCE_SHIFT 9
5826#define IGU_FIFO_ELEMENT_DWORD0_SOURCE_MASK 0xf
5827#define IGU_FIFO_ELEMENT_DWORD0_ERR_TYPE_SHIFT 13
5828#define IGU_FIFO_ELEMENT_DWORD0_ERR_TYPE_MASK 0xf
5829#define IGU_FIFO_ELEMENT_DWORD0_CMD_ADDR_SHIFT 17
5830#define IGU_FIFO_ELEMENT_DWORD0_CMD_ADDR_MASK 0x7fff
5831 u32 dword1;
5832 u32 dword2;
5833#define IGU_FIFO_ELEMENT_DWORD12_IS_WR_CMD_SHIFT 0
5834#define IGU_FIFO_ELEMENT_DWORD12_IS_WR_CMD_MASK 0x1
5835#define IGU_FIFO_ELEMENT_DWORD12_WR_DATA_SHIFT 1
5836#define IGU_FIFO_ELEMENT_DWORD12_WR_DATA_MASK 0xffffffff
5837 u32 reserved;
5838};
5839
5840struct igu_fifo_wr_data {
5841 u32 data;
5842#define IGU_FIFO_WR_DATA_PROD_CONS_SHIFT 0
5843#define IGU_FIFO_WR_DATA_PROD_CONS_MASK 0xffffff
5844#define IGU_FIFO_WR_DATA_UPDATE_FLAG_SHIFT 24
5845#define IGU_FIFO_WR_DATA_UPDATE_FLAG_MASK 0x1
5846#define IGU_FIFO_WR_DATA_EN_DIS_INT_FOR_SB_SHIFT 25
5847#define IGU_FIFO_WR_DATA_EN_DIS_INT_FOR_SB_MASK 0x3
5848#define IGU_FIFO_WR_DATA_SEGMENT_SHIFT 27
5849#define IGU_FIFO_WR_DATA_SEGMENT_MASK 0x1
5850#define IGU_FIFO_WR_DATA_TIMER_MASK_SHIFT 28
5851#define IGU_FIFO_WR_DATA_TIMER_MASK_MASK 0x1
5852#define IGU_FIFO_WR_DATA_CMD_TYPE_SHIFT 31
5853#define IGU_FIFO_WR_DATA_CMD_TYPE_MASK 0x1
5854};
5855
5856struct igu_fifo_cleanup_wr_data {
5857 u32 data;
5858#define IGU_FIFO_CLEANUP_WR_DATA_RESERVED_SHIFT 0
5859#define IGU_FIFO_CLEANUP_WR_DATA_RESERVED_MASK 0x7ffffff
5860#define IGU_FIFO_CLEANUP_WR_DATA_CLEANUP_VAL_SHIFT 27
5861#define IGU_FIFO_CLEANUP_WR_DATA_CLEANUP_VAL_MASK 0x1
5862#define IGU_FIFO_CLEANUP_WR_DATA_CLEANUP_TYPE_SHIFT 28
5863#define IGU_FIFO_CLEANUP_WR_DATA_CLEANUP_TYPE_MASK 0x7
5864#define IGU_FIFO_CLEANUP_WR_DATA_CMD_TYPE_SHIFT 31
5865#define IGU_FIFO_CLEANUP_WR_DATA_CMD_TYPE_MASK 0x1
5866};
5867
5868/* Protection override element */
5869struct protection_override_element {
5870 u64 data;
5871#define PROTECTION_OVERRIDE_ELEMENT_ADDRESS_SHIFT 0
5872#define PROTECTION_OVERRIDE_ELEMENT_ADDRESS_MASK 0x7fffff
5873#define PROTECTION_OVERRIDE_ELEMENT_WINDOW_SIZE_SHIFT 23
5874#define PROTECTION_OVERRIDE_ELEMENT_WINDOW_SIZE_MASK 0xffffff
5875#define PROTECTION_OVERRIDE_ELEMENT_READ_SHIFT 47
5876#define PROTECTION_OVERRIDE_ELEMENT_READ_MASK 0x1
5877#define PROTECTION_OVERRIDE_ELEMENT_WRITE_SHIFT 48
5878#define PROTECTION_OVERRIDE_ELEMENT_WRITE_MASK 0x1
5879#define PROTECTION_OVERRIDE_ELEMENT_READ_PROTECTION_SHIFT 49
5880#define PROTECTION_OVERRIDE_ELEMENT_READ_PROTECTION_MASK 0x7
5881#define PROTECTION_OVERRIDE_ELEMENT_WRITE_PROTECTION_SHIFT 52
5882#define PROTECTION_OVERRIDE_ELEMENT_WRITE_PROTECTION_MASK 0x7
5883};
5884
5885enum igu_fifo_sources {
5886 IGU_SRC_PXP0,
5887 IGU_SRC_PXP1,
5888 IGU_SRC_PXP2,
5889 IGU_SRC_PXP3,
5890 IGU_SRC_PXP4,
5891 IGU_SRC_PXP5,
5892 IGU_SRC_PXP6,
5893 IGU_SRC_PXP7,
5894 IGU_SRC_CAU,
5895 IGU_SRC_ATTN,
5896 IGU_SRC_GRC
5897};
5898
5899enum igu_fifo_addr_types {
5900 IGU_ADDR_TYPE_MSIX_MEM,
5901 IGU_ADDR_TYPE_WRITE_PBA,
5902 IGU_ADDR_TYPE_WRITE_INT_ACK,
5903 IGU_ADDR_TYPE_WRITE_ATTN_BITS,
5904 IGU_ADDR_TYPE_READ_INT,
5905 IGU_ADDR_TYPE_WRITE_PROD_UPDATE,
5906 IGU_ADDR_TYPE_RESERVED
5907};
5908
5909struct igu_fifo_addr_data {
5910 u16 start_addr;
5911 u16 end_addr;
5912 char *desc;
5913 char *vf_desc;
5914 enum igu_fifo_addr_types type;
5915};
5916
5917/******************************** Constants **********************************/
5918
5919#define MAX_MSG_LEN 1024
7b6859fb 5920
c965db44
TT
5921#define MCP_TRACE_MAX_MODULE_LEN 8
5922#define MCP_TRACE_FORMAT_MAX_PARAMS 3
5923#define MCP_TRACE_FORMAT_PARAM_WIDTH \
2d22bc83 5924 (MCP_TRACE_FORMAT_P2_SIZE_OFFSET - MCP_TRACE_FORMAT_P1_SIZE_OFFSET)
7b6859fb 5925
c965db44
TT
5926#define REG_FIFO_ELEMENT_ADDR_FACTOR 4
5927#define REG_FIFO_ELEMENT_IS_PF_VF_VAL 127
7b6859fb 5928
c965db44
TT
5929#define PROTECTION_OVERRIDE_ELEMENT_ADDR_FACTOR 4
5930
c965db44
TT
5931/***************************** Constant Arrays *******************************/
5932
5933/* Status string array */
5934static const char * const s_status_str[] = {
7b6859fb 5935 /* DBG_STATUS_OK */
c965db44 5936 "Operation completed successfully",
7b6859fb
MY
5937
5938 /* DBG_STATUS_APP_VERSION_NOT_SET */
c965db44 5939 "Debug application version wasn't set",
7b6859fb
MY
5940
5941 /* DBG_STATUS_UNSUPPORTED_APP_VERSION */
c965db44 5942 "Unsupported debug application version",
7b6859fb
MY
5943
5944 /* DBG_STATUS_DBG_BLOCK_NOT_RESET */
c965db44 5945 "The debug block wasn't reset since the last recording",
7b6859fb
MY
5946
5947 /* DBG_STATUS_INVALID_ARGS */
c965db44 5948 "Invalid arguments",
7b6859fb
MY
5949
5950 /* DBG_STATUS_OUTPUT_ALREADY_SET */
c965db44 5951 "The debug output was already set",
7b6859fb
MY
5952
5953 /* DBG_STATUS_INVALID_PCI_BUF_SIZE */
c965db44 5954 "Invalid PCI buffer size",
7b6859fb
MY
5955
5956 /* DBG_STATUS_PCI_BUF_ALLOC_FAILED */
c965db44 5957 "PCI buffer allocation failed",
7b6859fb
MY
5958
5959 /* DBG_STATUS_PCI_BUF_NOT_ALLOCATED */
c965db44 5960 "A PCI buffer wasn't allocated",
7b6859fb 5961
2d22bc83
MK
5962 /* DBG_STATUS_INVALID_FILTER_TRIGGER_DWORDS */
5963 "The filter/trigger constraint dword offsets are not enabled for recording",
a5124386
CIK
5964 /* DBG_STATUS_NO_MATCHING_FRAMING_MODE */
5965 "No matching framing mode",
7b6859fb 5966
2d22bc83
MK
5967 /* DBG_STATUS_VFC_READ_ERROR */
5968 "Error reading from VFC",
7b6859fb
MY
5969
5970 /* DBG_STATUS_STORM_ALREADY_ENABLED */
c965db44 5971 "The Storm was already enabled",
7b6859fb
MY
5972
5973 /* DBG_STATUS_STORM_NOT_ENABLED */
c965db44 5974 "The specified Storm wasn't enabled",
7b6859fb
MY
5975
5976 /* DBG_STATUS_BLOCK_ALREADY_ENABLED */
c965db44 5977 "The block was already enabled",
7b6859fb
MY
5978
5979 /* DBG_STATUS_BLOCK_NOT_ENABLED */
c965db44 5980 "The specified block wasn't enabled",
7b6859fb
MY
5981
5982 /* DBG_STATUS_NO_INPUT_ENABLED */
c965db44 5983 "No input was enabled for recording",
7b6859fb 5984
2d22bc83
MK
5985 /* DBG_STATUS_NO_FILTER_TRIGGER_256B */
5986 "Filters and triggers are not allowed in E4 256-bit mode",
7b6859fb
MY
5987
5988 /* DBG_STATUS_FILTER_ALREADY_ENABLED */
c965db44 5989 "The filter was already enabled",
7b6859fb
MY
5990
5991 /* DBG_STATUS_TRIGGER_ALREADY_ENABLED */
c965db44 5992 "The trigger was already enabled",
7b6859fb
MY
5993
5994 /* DBG_STATUS_TRIGGER_NOT_ENABLED */
c965db44 5995 "The trigger wasn't enabled",
7b6859fb
MY
5996
5997 /* DBG_STATUS_CANT_ADD_CONSTRAINT */
c965db44 5998 "A constraint can be added only after a filter was enabled or a trigger state was added",
7b6859fb
MY
5999
6000 /* DBG_STATUS_TOO_MANY_TRIGGER_STATES */
c965db44 6001 "Cannot add more than 3 trigger states",
7b6859fb
MY
6002
6003 /* DBG_STATUS_TOO_MANY_CONSTRAINTS */
c965db44 6004 "Cannot add more than 4 constraints per filter or trigger state",
7b6859fb
MY
6005
6006 /* DBG_STATUS_RECORDING_NOT_STARTED */
c965db44 6007 "The recording wasn't started",
7b6859fb
MY
6008
6009 /* DBG_STATUS_DATA_DIDNT_TRIGGER */
c965db44 6010 "A trigger was configured, but it didn't trigger",
7b6859fb
MY
6011
6012 /* DBG_STATUS_NO_DATA_RECORDED */
c965db44 6013 "No data was recorded",
7b6859fb
MY
6014
6015 /* DBG_STATUS_DUMP_BUF_TOO_SMALL */
c965db44 6016 "Dump buffer is too small",
7b6859fb
MY
6017
6018 /* DBG_STATUS_DUMP_NOT_CHUNK_ALIGNED */
c965db44 6019 "Dumped data is not aligned to chunks",
7b6859fb
MY
6020
6021 /* DBG_STATUS_UNKNOWN_CHIP */
c965db44 6022 "Unknown chip",
7b6859fb
MY
6023
6024 /* DBG_STATUS_VIRT_MEM_ALLOC_FAILED */
c965db44 6025 "Failed allocating virtual memory",
7b6859fb
MY
6026
6027 /* DBG_STATUS_BLOCK_IN_RESET */
c965db44 6028 "The input block is in reset",
7b6859fb
MY
6029
6030 /* DBG_STATUS_INVALID_TRACE_SIGNATURE */
c965db44 6031 "Invalid MCP trace signature found in NVRAM",
7b6859fb
MY
6032
6033 /* DBG_STATUS_INVALID_NVRAM_BUNDLE */
c965db44 6034 "Invalid bundle ID found in NVRAM",
7b6859fb
MY
6035
6036 /* DBG_STATUS_NVRAM_GET_IMAGE_FAILED */
c965db44 6037 "Failed getting NVRAM image",
7b6859fb
MY
6038
6039 /* DBG_STATUS_NON_ALIGNED_NVRAM_IMAGE */
c965db44 6040 "NVRAM image is not dword-aligned",
7b6859fb
MY
6041
6042 /* DBG_STATUS_NVRAM_READ_FAILED */
c965db44 6043 "Failed reading from NVRAM",
7b6859fb
MY
6044
6045 /* DBG_STATUS_IDLE_CHK_PARSE_FAILED */
c965db44 6046 "Idle check parsing failed",
7b6859fb
MY
6047
6048 /* DBG_STATUS_MCP_TRACE_BAD_DATA */
c965db44 6049 "MCP Trace data is corrupt",
7b6859fb
MY
6050
6051 /* DBG_STATUS_MCP_TRACE_NO_META */
6052 "Dump doesn't contain meta data - it must be provided in image file",
6053
6054 /* DBG_STATUS_MCP_COULD_NOT_HALT */
c965db44 6055 "Failed to halt MCP",
7b6859fb
MY
6056
6057 /* DBG_STATUS_MCP_COULD_NOT_RESUME */
c965db44 6058 "Failed to resume MCP after halt",
7b6859fb 6059
2d22bc83
MK
6060 /* DBG_STATUS_RESERVED0 */
6061 "",
7b6859fb
MY
6062
6063 /* DBG_STATUS_SEMI_FIFO_NOT_EMPTY */
c965db44 6064 "Failed to empty SEMI sync FIFO",
7b6859fb
MY
6065
6066 /* DBG_STATUS_IGU_FIFO_BAD_DATA */
c965db44 6067 "IGU FIFO data is corrupt",
7b6859fb
MY
6068
6069 /* DBG_STATUS_MCP_COULD_NOT_MASK_PRTY */
c965db44 6070 "MCP failed to mask parities",
7b6859fb
MY
6071
6072 /* DBG_STATUS_FW_ASSERTS_PARSE_FAILED */
c965db44 6073 "FW Asserts parsing failed",
7b6859fb
MY
6074
6075 /* DBG_STATUS_REG_FIFO_BAD_DATA */
c965db44 6076 "GRC FIFO data is corrupt",
7b6859fb
MY
6077
6078 /* DBG_STATUS_PROTECTION_OVERRIDE_BAD_DATA */
c965db44 6079 "Protection Override data is corrupt",
7b6859fb
MY
6080
6081 /* DBG_STATUS_DBG_ARRAY_NOT_SET */
c965db44 6082 "Debug arrays were not set (when using binary files, dbg_set_bin_ptr must be called)",
7b6859fb 6083
2d22bc83
MK
6084 /* DBG_STATUS_RESERVED1 */
6085 "",
7b6859fb
MY
6086
6087 /* DBG_STATUS_NON_MATCHING_LINES */
2d22bc83 6088 "Non-matching debug lines - in E4, all lines must be of the same type (either 128b or 256b)",
7b6859fb 6089
2d22bc83
MK
6090 /* DBG_STATUS_INSUFFICIENT_HW_IDS */
6091 "Insufficient HW IDs. Try to record less Storms/blocks",
7b6859fb
MY
6092
6093 /* DBG_STATUS_DBG_BUS_IN_USE */
2d22bc83
MK
6094 "The debug bus is in use",
6095
6096 /* DBG_STATUS_INVALID_STORM_DBG_MODE */
6097 "The storm debug mode is not supported in the current chip",
6098
6099 /* DBG_STATUS_OTHER_ENGINE_BB_ONLY */
6100 "Other engine is supported only in BB",
6101
6102 /* DBG_STATUS_FILTER_SINGLE_HW_ID */
6103 "The configured filter mode requires a single Storm/block input",
6104
6105 /* DBG_STATUS_TRIGGER_SINGLE_HW_ID */
6106 "The configured filter mode requires that all the constraints of a single trigger state will be defined on a single Storm/block input",
6107
6108 /* DBG_STATUS_MISSING_TRIGGER_STATE_STORM */
6c95dd8f
PK
6109 "When triggering on Storm data, the Storm to trigger on must be specified",
6110
6111 /* DBG_STATUS_MDUMP2_FAILED_TO_REQUEST_OFFSIZE */
6112 "Failed to request MDUMP2 Offsize",
6113
6114 /* DBG_STATUS_MDUMP2_FAILED_VALIDATION_OF_DATA_CRC */
6115 "Expected CRC (part of the MDUMP2 data) is different than the calculated CRC over that data",
6116
6117 /* DBG_STATUS_MDUMP2_INVALID_SIGNATURE */
6118 "Invalid Signature found at start of MDUMP2",
6119
6120 /* DBG_STATUS_MDUMP2_INVALID_LOG_SIZE */
6121 "Invalid Log Size of MDUMP2",
6122
6123 /* DBG_STATUS_MDUMP2_INVALID_LOG_HDR */
6124 "Invalid Log Header of MDUMP2",
6125
6126 /* DBG_STATUS_MDUMP2_INVALID_LOG_DATA */
6127 "Invalid Log Data of MDUMP2",
6128
6129 /* DBG_STATUS_MDUMP2_ERROR_EXTRACTING_NUM_PORTS */
6130 "Could not extract number of ports from regval buf of MDUMP2",
6131
6132 /* DBG_STATUS_MDUMP2_ERROR_EXTRACTING_MFW_STATUS */
6133 "Could not extract MFW (link) status from regval buf of MDUMP2",
6134
6135 /* DBG_STATUS_MDUMP2_ERROR_DISPLAYING_LINKDUMP */
6136 "Could not display linkdump of MDUMP2",
6137
6138 /* DBG_STATUS_MDUMP2_ERROR_READING_PHY_CFG */
6139 "Could not read PHY CFG of MDUMP2",
6140
6141 /* DBG_STATUS_MDUMP2_ERROR_READING_PLL_MODE */
6142 "Could not read PLL Mode of MDUMP2",
6143
6144 /* DBG_STATUS_MDUMP2_ERROR_READING_LANE_REGS */
6145 "Could not read TSCF/TSCE Lane Regs of MDUMP2",
6146
6147 /* DBG_STATUS_MDUMP2_ERROR_ALLOCATING_BUF */
6148 "Could not allocate MDUMP2 reg-val internal buffer"
c965db44
TT
6149};
6150
6151/* Idle check severity names array */
6152static const char * const s_idle_chk_severity_str[] = {
6153 "Error",
6154 "Error if no traffic",
6155 "Warning"
6156};
6157
6158/* MCP Trace level names array */
6159static const char * const s_mcp_trace_level_str[] = {
6160 "ERROR",
6161 "TRACE",
6162 "DEBUG"
6163};
6164
7b6859fb 6165/* Access type names array */
c965db44
TT
6166static const char * const s_access_strs[] = {
6167 "read",
6168 "write"
6169};
6170
7b6859fb 6171/* Privilege type names array */
c965db44
TT
6172static const char * const s_privilege_strs[] = {
6173 "VF",
6174 "PDA",
6175 "HV",
6176 "UA"
6177};
6178
7b6859fb 6179/* Protection type names array */
c965db44
TT
6180static const char * const s_protection_strs[] = {
6181 "(default)",
6182 "(default)",
6183 "(default)",
6184 "(default)",
6185 "override VF",
6186 "override PDA",
6187 "override HV",
6188 "override UA"
6189};
6190
7b6859fb 6191/* Master type names array */
c965db44
TT
6192static const char * const s_master_strs[] = {
6193 "???",
6194 "pxp",
6195 "mcp",
6196 "msdm",
6197 "psdm",
6198 "ysdm",
6199 "usdm",
6200 "tsdm",
6201 "xsdm",
6202 "dbu",
6203 "dmae",
2d22bc83 6204 "jdap",
c965db44
TT
6205 "???",
6206 "???",
6207 "???",
6208 "???"
6209};
6210
7b6859fb 6211/* REG FIFO error messages array */
2d22bc83
MK
6212static struct reg_fifo_err s_reg_fifo_errors[] = {
6213 {1, "grc timeout"},
6214 {2, "address doesn't belong to any block"},
6215 {4, "reserved address in block or write to read-only address"},
6216 {8, "privilege/protection mismatch"},
6217 {16, "path isolation error"},
6218 {17, "RSL error"}
c965db44
TT
6219};
6220
7b6859fb 6221/* IGU FIFO sources array */
c965db44
TT
6222static const char * const s_igu_fifo_source_strs[] = {
6223 "TSTORM",
6224 "MSTORM",
6225 "USTORM",
6226 "XSTORM",
6227 "YSTORM",
6228 "PSTORM",
6229 "PCIE",
6230 "NIG_QM_PBF",
6231 "CAU",
6232 "ATTN",
6233 "GRC",
6234};
6235
7b6859fb 6236/* IGU FIFO error messages */
c965db44
TT
6237static const char * const s_igu_fifo_error_strs[] = {
6238 "no error",
6239 "length error",
6240 "function disabled",
1d510657 6241 "VF sent command to attention address",
c965db44
TT
6242 "host sent prod update command",
6243 "read of during interrupt register while in MIMD mode",
6244 "access to PXP BAR reserved address",
6245 "producer update command to attention index",
6246 "unknown error",
6247 "SB index not valid",
6248 "SB relative index and FID not found",
6249 "FID not match",
6250 "command with error flag asserted (PCI error or CAU discard)",
6251 "VF sent cleanup and RF cleanup is disabled",
6252 "cleanup command on type bigger than 4"
6253};
6254
6255/* IGU FIFO address data */
6256static const struct igu_fifo_addr_data s_igu_fifo_addr_data[] = {
7b6859fb
MY
6257 {0x0, 0x101, "MSI-X Memory", NULL,
6258 IGU_ADDR_TYPE_MSIX_MEM},
6259 {0x102, 0x1ff, "reserved", NULL,
6260 IGU_ADDR_TYPE_RESERVED},
6261 {0x200, 0x200, "Write PBA[0:63]", NULL,
6262 IGU_ADDR_TYPE_WRITE_PBA},
c965db44
TT
6263 {0x201, 0x201, "Write PBA[64:127]", "reserved",
6264 IGU_ADDR_TYPE_WRITE_PBA},
7b6859fb
MY
6265 {0x202, 0x202, "Write PBA[128]", "reserved",
6266 IGU_ADDR_TYPE_WRITE_PBA},
6267 {0x203, 0x3ff, "reserved", NULL,
6268 IGU_ADDR_TYPE_RESERVED},
c965db44
TT
6269 {0x400, 0x5ef, "Write interrupt acknowledgment", NULL,
6270 IGU_ADDR_TYPE_WRITE_INT_ACK},
6271 {0x5f0, 0x5f0, "Attention bits update", NULL,
6272 IGU_ADDR_TYPE_WRITE_ATTN_BITS},
6273 {0x5f1, 0x5f1, "Attention bits set", NULL,
6274 IGU_ADDR_TYPE_WRITE_ATTN_BITS},
6275 {0x5f2, 0x5f2, "Attention bits clear", NULL,
6276 IGU_ADDR_TYPE_WRITE_ATTN_BITS},
6277 {0x5f3, 0x5f3, "Read interrupt 0:63 with mask", NULL,
6278 IGU_ADDR_TYPE_READ_INT},
6279 {0x5f4, 0x5f4, "Read interrupt 0:31 with mask", NULL,
6280 IGU_ADDR_TYPE_READ_INT},
6281 {0x5f5, 0x5f5, "Read interrupt 32:63 with mask", NULL,
6282 IGU_ADDR_TYPE_READ_INT},
6283 {0x5f6, 0x5f6, "Read interrupt 0:63 without mask", NULL,
6284 IGU_ADDR_TYPE_READ_INT},
7b6859fb
MY
6285 {0x5f7, 0x5ff, "reserved", NULL,
6286 IGU_ADDR_TYPE_RESERVED},
6287 {0x600, 0x7ff, "Producer update", NULL,
6288 IGU_ADDR_TYPE_WRITE_PROD_UPDATE}
c965db44
TT
6289};
6290
6291/******************************** Variables **********************************/
6292
c965db44
TT
6293/* Temporary buffer, used for print size calculations */
6294static char s_temp_buf[MAX_MSG_LEN];
6295
7b6859fb 6296/**************************** Private Functions ******************************/
c965db44 6297
6c95dd8f
PK
6298static void qed_user_static_asserts(void)
6299{
6300}
6301
c965db44
TT
6302static u32 qed_cyclic_add(u32 a, u32 b, u32 size)
6303{
6304 return (a + b) % size;
6305}
6306
6307static u32 qed_cyclic_sub(u32 a, u32 b, u32 size)
6308{
6309 return (size + a - b) % size;
6310}
6311
6312/* Reads the specified number of bytes from the specified cyclic buffer (up to 4
6313 * bytes) and returns them as a dword value. the specified buffer offset is
6314 * updated.
6315 */
6316static u32 qed_read_from_cyclic_buf(void *buf,
6317 u32 *offset,
6318 u32 buf_size, u8 num_bytes_to_read)
6319{
7b6859fb 6320 u8 i, *val_ptr, *bytes_buf = (u8 *)buf;
c965db44 6321 u32 val = 0;
c965db44
TT
6322
6323 val_ptr = (u8 *)&val;
6324
50bc60cb
MK
6325 /* Assume running on a LITTLE ENDIAN and the buffer is network order
6326 * (BIG ENDIAN), as high order bytes are placed in lower memory address.
6327 */
c965db44
TT
6328 for (i = 0; i < num_bytes_to_read; i++) {
6329 val_ptr[i] = bytes_buf[*offset];
6330 *offset = qed_cyclic_add(*offset, 1, buf_size);
6331 }
6332
6333 return val;
6334}
6335
6336/* Reads and returns the next byte from the specified buffer.
6337 * The specified buffer offset is updated.
6338 */
6339static u8 qed_read_byte_from_buf(void *buf, u32 *offset)
6340{
6341 return ((u8 *)buf)[(*offset)++];
6342}
6343
6344/* Reads and returns the next dword from the specified buffer.
6345 * The specified buffer offset is updated.
6346 */
6347static u32 qed_read_dword_from_buf(void *buf, u32 *offset)
6348{
6349 u32 dword_val = *(u32 *)&((u8 *)buf)[*offset];
6350
6351 *offset += 4;
7b6859fb 6352
c965db44
TT
6353 return dword_val;
6354}
6355
6356/* Reads the next string from the specified buffer, and copies it to the
6357 * specified pointer. The specified buffer offset is updated.
6358 */
6359static void qed_read_str_from_buf(void *buf, u32 *offset, u32 size, char *dest)
6360{
6361 const char *source_str = &((const char *)buf)[*offset];
6362
a0252736 6363 strscpy(dest, source_str, size);
c965db44
TT
6364 *offset += size;
6365}
6366
6367/* Returns a pointer to the specified offset (in bytes) of the specified buffer.
6368 * If the specified buffer in NULL, a temporary buffer pointer is returned.
6369 */
6370static char *qed_get_buf_ptr(void *buf, u32 offset)
6371{
6372 return buf ? (char *)buf + offset : s_temp_buf;
6373}
6374
6375/* Reads a param from the specified buffer. Returns the number of dwords read.
6376 * If the returned str_param is NULL, the param is numeric and its value is
6377 * returned in num_param.
6378 * Otheriwise, the param is a string and its pointer is returned in str_param.
6379 */
6380static u32 qed_read_param(u32 *dump_buf,
6381 const char **param_name,
6382 const char **param_str_val, u32 *param_num_val)
6383{
6384 char *char_buf = (char *)dump_buf;
7b6859fb 6385 size_t offset = 0;
c965db44
TT
6386
6387 /* Extract param name */
6388 *param_name = char_buf;
6389 offset += strlen(*param_name) + 1;
6390
6391 /* Check param type */
6392 if (*(char_buf + offset++)) {
6393 /* String param */
6394 *param_str_val = char_buf + offset;
da090917 6395 *param_num_val = 0;
c965db44
TT
6396 offset += strlen(*param_str_val) + 1;
6397 if (offset & 0x3)
6398 offset += (4 - (offset & 0x3));
6399 } else {
6400 /* Numeric param */
6401 *param_str_val = NULL;
6402 if (offset & 0x3)
6403 offset += (4 - (offset & 0x3));
6404 *param_num_val = *(u32 *)(char_buf + offset);
6405 offset += 4;
6406 }
6407
50bc60cb 6408 return (u32)offset / 4;
c965db44
TT
6409}
6410
6411/* Reads a section header from the specified buffer.
6412 * Returns the number of dwords read.
6413 */
6414static u32 qed_read_section_hdr(u32 *dump_buf,
6415 const char **section_name,
6416 u32 *num_section_params)
6417{
6418 const char *param_str_val;
6419
6420 return qed_read_param(dump_buf,
6421 section_name, &param_str_val, num_section_params);
6422}
6423
6424/* Reads section params from the specified buffer and prints them to the results
6425 * buffer. Returns the number of dwords read.
6426 */
6427static u32 qed_print_section_params(u32 *dump_buf,
6428 u32 num_section_params,
6429 char *results_buf, u32 *num_chars_printed)
6430{
6431 u32 i, dump_offset = 0, results_offset = 0;
6432
6433 for (i = 0; i < num_section_params; i++) {
7b6859fb 6434 const char *param_name, *param_str_val;
c965db44
TT
6435 u32 param_num_val = 0;
6436
6437 dump_offset += qed_read_param(dump_buf + dump_offset,
6438 &param_name,
6439 &param_str_val, &param_num_val);
7b6859fb 6440
c965db44 6441 if (param_str_val)
c965db44
TT
6442 results_offset +=
6443 sprintf(qed_get_buf_ptr(results_buf,
6444 results_offset),
6445 "%s: %s\n", param_name, param_str_val);
6446 else if (strcmp(param_name, "fw-timestamp"))
c965db44
TT
6447 results_offset +=
6448 sprintf(qed_get_buf_ptr(results_buf,
6449 results_offset),
6450 "%s: %d\n", param_name, param_num_val);
6451 }
6452
7b6859fb
MY
6453 results_offset += sprintf(qed_get_buf_ptr(results_buf, results_offset),
6454 "\n");
6455
c965db44 6456 *num_chars_printed = results_offset;
c965db44 6457
7b6859fb 6458 return dump_offset;
c965db44
TT
6459}
6460
2d22bc83
MK
6461/* Returns the block name that matches the specified block ID,
6462 * or NULL if not found.
6463 */
6464static const char *qed_dbg_get_block_name(struct qed_hwfn *p_hwfn,
6465 enum block_id block_id)
6466{
6467 const struct dbg_block_user *block =
6468 (const struct dbg_block_user *)
6469 p_hwfn->dbg_arrays[BIN_BUF_DBG_BLOCKS_USER_DATA].ptr + block_id;
6470
6471 return (const char *)block->name;
6472}
6473
6474static struct dbg_tools_user_data *qed_dbg_get_user_data(struct qed_hwfn
6475 *p_hwfn)
a3f72307
DB
6476{
6477 return (struct dbg_tools_user_data *)p_hwfn->dbg_user_info;
6478}
6479
c965db44
TT
6480/* Parses the idle check rules and returns the number of characters printed.
6481 * In case of parsing error, returns 0.
6482 */
2d22bc83
MK
6483static u32 qed_parse_idle_chk_dump_rules(struct qed_hwfn *p_hwfn,
6484 u32 *dump_buf,
c965db44
TT
6485 u32 *dump_buf_end,
6486 u32 num_rules,
6487 bool print_fw_idle_chk,
6488 char *results_buf,
6489 u32 *num_errors, u32 *num_warnings)
6490{
7b6859fb
MY
6491 /* Offset in results_buf in bytes */
6492 u32 results_offset = 0;
6493
6494 u32 rule_idx;
c965db44
TT
6495 u16 i, j;
6496
6497 *num_errors = 0;
6498 *num_warnings = 0;
6499
6500 /* Go over dumped results */
6501 for (rule_idx = 0; rule_idx < num_rules && dump_buf < dump_buf_end;
6502 rule_idx++) {
6503 const struct dbg_idle_chk_rule_parsing_data *rule_parsing_data;
6504 struct dbg_idle_chk_result_hdr *hdr;
7b6859fb 6505 const char *parsing_str, *lsi_msg;
c965db44 6506 u32 parsing_str_offset;
c965db44 6507 bool has_fw_msg;
7b6859fb 6508 u8 curr_reg_id;
c965db44
TT
6509
6510 hdr = (struct dbg_idle_chk_result_hdr *)dump_buf;
6511 rule_parsing_data =
2d22bc83
MK
6512 (const struct dbg_idle_chk_rule_parsing_data *)
6513 p_hwfn->dbg_arrays[BIN_BUF_DBG_IDLE_CHK_PARSING_DATA].ptr +
6514 hdr->rule_id;
c965db44 6515 parsing_str_offset =
2d22bc83
MK
6516 GET_FIELD(rule_parsing_data->data,
6517 DBG_IDLE_CHK_RULE_PARSING_DATA_STR_OFFSET);
c965db44 6518 has_fw_msg =
2d22bc83
MK
6519 GET_FIELD(rule_parsing_data->data,
6520 DBG_IDLE_CHK_RULE_PARSING_DATA_HAS_FW_MSG) > 0;
6521 parsing_str = (const char *)
6522 p_hwfn->dbg_arrays[BIN_BUF_DBG_PARSING_STRINGS].ptr +
6523 parsing_str_offset;
c965db44 6524 lsi_msg = parsing_str;
7b6859fb 6525 curr_reg_id = 0;
c965db44
TT
6526
6527 if (hdr->severity >= MAX_DBG_IDLE_CHK_SEVERITY_TYPES)
6528 return 0;
6529
6530 /* Skip rule header */
7b6859fb 6531 dump_buf += BYTES_TO_DWORDS(sizeof(*hdr));
c965db44
TT
6532
6533 /* Update errors/warnings count */
6534 if (hdr->severity == IDLE_CHK_SEVERITY_ERROR ||
6535 hdr->severity == IDLE_CHK_SEVERITY_ERROR_NO_TRAFFIC)
6536 (*num_errors)++;
6537 else
6538 (*num_warnings)++;
6539
6540 /* Print rule severity */
6541 results_offset +=
6542 sprintf(qed_get_buf_ptr(results_buf,
6543 results_offset), "%s: ",
6544 s_idle_chk_severity_str[hdr->severity]);
6545
6546 /* Print rule message */
6547 if (has_fw_msg)
6548 parsing_str += strlen(parsing_str) + 1;
6549 results_offset +=
6550 sprintf(qed_get_buf_ptr(results_buf,
6551 results_offset), "%s.",
6552 has_fw_msg &&
6553 print_fw_idle_chk ? parsing_str : lsi_msg);
6554 parsing_str += strlen(parsing_str) + 1;
6555
6556 /* Print register values */
6557 results_offset +=
6558 sprintf(qed_get_buf_ptr(results_buf,
6559 results_offset), " Registers:");
6560 for (i = 0;
6561 i < hdr->num_dumped_cond_regs + hdr->num_dumped_info_regs;
6562 i++) {
7b6859fb
MY
6563 struct dbg_idle_chk_result_reg_hdr *reg_hdr;
6564 bool is_mem;
6565 u8 reg_id;
6566
6567 reg_hdr =
6568 (struct dbg_idle_chk_result_reg_hdr *)dump_buf;
6569 is_mem = GET_FIELD(reg_hdr->data,
6570 DBG_IDLE_CHK_RESULT_REG_HDR_IS_MEM);
6571 reg_id = GET_FIELD(reg_hdr->data,
6572 DBG_IDLE_CHK_RESULT_REG_HDR_REG_ID);
c965db44
TT
6573
6574 /* Skip reg header */
7b6859fb 6575 dump_buf += BYTES_TO_DWORDS(sizeof(*reg_hdr));
c965db44
TT
6576
6577 /* Skip register names until the required reg_id is
6578 * reached.
6579 */
6c95dd8f
PK
6580 for (; reg_id > curr_reg_id; curr_reg_id++)
6581 parsing_str += strlen(parsing_str) + 1;
c965db44
TT
6582
6583 results_offset +=
6584 sprintf(qed_get_buf_ptr(results_buf,
6585 results_offset), " %s",
6586 parsing_str);
6587 if (i < hdr->num_dumped_cond_regs && is_mem)
6588 results_offset +=
6589 sprintf(qed_get_buf_ptr(results_buf,
6590 results_offset),
6591 "[%d]", hdr->mem_entry_id +
6592 reg_hdr->start_entry);
6593 results_offset +=
6594 sprintf(qed_get_buf_ptr(results_buf,
6595 results_offset), "=");
6596 for (j = 0; j < reg_hdr->size; j++, dump_buf++) {
6597 results_offset +=
6598 sprintf(qed_get_buf_ptr(results_buf,
6599 results_offset),
6600 "0x%x", *dump_buf);
6601 if (j < reg_hdr->size - 1)
6602 results_offset +=
6603 sprintf(qed_get_buf_ptr
6604 (results_buf,
6605 results_offset), ",");
6606 }
6607 }
6608
6609 results_offset +=
6610 sprintf(qed_get_buf_ptr(results_buf, results_offset), "\n");
6611 }
6612
6613 /* Check if end of dump buffer was exceeded */
6614 if (dump_buf > dump_buf_end)
6615 return 0;
7b6859fb 6616
c965db44
TT
6617 return results_offset;
6618}
6619
6620/* Parses an idle check dump buffer.
6621 * If result_buf is not NULL, the idle check results are printed to it.
6622 * In any case, the required results buffer size is assigned to
6623 * parsed_results_bytes.
6624 * The parsing status is returned.
6625 */
2d22bc83
MK
6626static enum dbg_status qed_parse_idle_chk_dump(struct qed_hwfn *p_hwfn,
6627 u32 *dump_buf,
c965db44
TT
6628 u32 num_dumped_dwords,
6629 char *results_buf,
6630 u32 *parsed_results_bytes,
6631 u32 *num_errors,
6632 u32 *num_warnings)
6633{
6c95dd8f 6634 u32 num_section_params = 0, num_rules, num_rules_not_dumped;
c965db44
TT
6635 const char *section_name, *param_name, *param_str_val;
6636 u32 *dump_buf_end = dump_buf + num_dumped_dwords;
7b6859fb
MY
6637
6638 /* Offset in results_buf in bytes */
6639 u32 results_offset = 0;
c965db44
TT
6640
6641 *parsed_results_bytes = 0;
6642 *num_errors = 0;
6643 *num_warnings = 0;
7b6859fb 6644
2d22bc83
MK
6645 if (!p_hwfn->dbg_arrays[BIN_BUF_DBG_PARSING_STRINGS].ptr ||
6646 !p_hwfn->dbg_arrays[BIN_BUF_DBG_IDLE_CHK_PARSING_DATA].ptr)
c965db44
TT
6647 return DBG_STATUS_DBG_ARRAY_NOT_SET;
6648
6649 /* Read global_params section */
6650 dump_buf += qed_read_section_hdr(dump_buf,
6651 &section_name, &num_section_params);
6652 if (strcmp(section_name, "global_params"))
6653 return DBG_STATUS_IDLE_CHK_PARSE_FAILED;
6654
6655 /* Print global params */
6656 dump_buf += qed_print_section_params(dump_buf,
6657 num_section_params,
6658 results_buf, &results_offset);
6659
6c95dd8f
PK
6660 /* Read idle_chk section
6661 * There may be 1 or 2 idle_chk section parameters:
6662 * - 1st is "num_rules"
6663 * - 2nd is "num_rules_not_dumped" (optional)
6664 */
6665
c965db44
TT
6666 dump_buf += qed_read_section_hdr(dump_buf,
6667 &section_name, &num_section_params);
6c95dd8f
PK
6668 if (strcmp(section_name, "idle_chk") ||
6669 (num_section_params != 2 && num_section_params != 1))
c965db44 6670 return DBG_STATUS_IDLE_CHK_PARSE_FAILED;
c965db44
TT
6671 dump_buf += qed_read_param(dump_buf,
6672 &param_name, &param_str_val, &num_rules);
7b6859fb 6673 if (strcmp(param_name, "num_rules"))
c965db44 6674 return DBG_STATUS_IDLE_CHK_PARSE_FAILED;
6c95dd8f
PK
6675 if (num_section_params > 1) {
6676 dump_buf += qed_read_param(dump_buf,
6677 &param_name,
6678 &param_str_val,
6679 &num_rules_not_dumped);
6680 if (strcmp(param_name, "num_rules_not_dumped"))
6681 return DBG_STATUS_IDLE_CHK_PARSE_FAILED;
6682 } else {
6683 num_rules_not_dumped = 0;
6684 }
c965db44
TT
6685
6686 if (num_rules) {
6687 u32 rules_print_size;
6688
6689 /* Print FW output */
6690 results_offset +=
6691 sprintf(qed_get_buf_ptr(results_buf,
6692 results_offset),
6693 "FW_IDLE_CHECK:\n");
6694 rules_print_size =
2d22bc83
MK
6695 qed_parse_idle_chk_dump_rules(p_hwfn,
6696 dump_buf,
da090917
TT
6697 dump_buf_end,
6698 num_rules,
c965db44
TT
6699 true,
6700 results_buf ?
6701 results_buf +
da090917
TT
6702 results_offset :
6703 NULL,
6704 num_errors,
6705 num_warnings);
c965db44 6706 results_offset += rules_print_size;
7b6859fb 6707 if (!rules_print_size)
c965db44
TT
6708 return DBG_STATUS_IDLE_CHK_PARSE_FAILED;
6709
6710 /* Print LSI output */
6711 results_offset +=
6712 sprintf(qed_get_buf_ptr(results_buf,
6713 results_offset),
6714 "\nLSI_IDLE_CHECK:\n");
6715 rules_print_size =
2d22bc83
MK
6716 qed_parse_idle_chk_dump_rules(p_hwfn,
6717 dump_buf,
da090917
TT
6718 dump_buf_end,
6719 num_rules,
c965db44
TT
6720 false,
6721 results_buf ?
6722 results_buf +
da090917
TT
6723 results_offset :
6724 NULL,
6725 num_errors,
6726 num_warnings);
c965db44 6727 results_offset += rules_print_size;
7b6859fb 6728 if (!rules_print_size)
c965db44
TT
6729 return DBG_STATUS_IDLE_CHK_PARSE_FAILED;
6730 }
6731
6732 /* Print errors/warnings count */
7b6859fb 6733 if (*num_errors)
c965db44
TT
6734 results_offset +=
6735 sprintf(qed_get_buf_ptr(results_buf,
6736 results_offset),
6737 "\nIdle Check failed!!! (with %d errors and %d warnings)\n",
6738 *num_errors, *num_warnings);
7b6859fb 6739 else if (*num_warnings)
c965db44
TT
6740 results_offset +=
6741 sprintf(qed_get_buf_ptr(results_buf,
6742 results_offset),
7b6859fb 6743 "\nIdle Check completed successfully (with %d warnings)\n",
c965db44 6744 *num_warnings);
7b6859fb 6745 else
c965db44
TT
6746 results_offset +=
6747 sprintf(qed_get_buf_ptr(results_buf,
6748 results_offset),
7b6859fb 6749 "\nIdle Check completed successfully\n");
c965db44 6750
6c95dd8f
PK
6751 if (num_rules_not_dumped)
6752 results_offset +=
6753 sprintf(qed_get_buf_ptr(results_buf,
6754 results_offset),
6755 "\nIdle Check Partially dumped : num_rules_not_dumped = %d\n",
6756 num_rules_not_dumped);
6757
c965db44
TT
6758 /* Add 1 for string NULL termination */
6759 *parsed_results_bytes = results_offset + 1;
7b6859fb 6760
c965db44
TT
6761 return DBG_STATUS_OK;
6762}
6763
c965db44
TT
6764/* Allocates and fills MCP Trace meta data based on the specified meta data
6765 * dump buffer.
6766 * Returns debug status code.
6767 */
a3f72307
DB
6768static enum dbg_status
6769qed_mcp_trace_alloc_meta_data(struct qed_hwfn *p_hwfn,
6770 const u32 *meta_buf)
c965db44 6771{
a3f72307 6772 struct dbg_tools_user_data *dev_user_data;
c965db44 6773 u32 offset = 0, signature, i;
a3f72307
DB
6774 struct mcp_trace_meta *meta;
6775 u8 *meta_buf_bytes;
6776
6777 dev_user_data = qed_dbg_get_user_data(p_hwfn);
6778 meta = &dev_user_data->mcp_trace_meta;
6779 meta_buf_bytes = (u8 *)meta_buf;
c965db44 6780
50bc60cb 6781 /* Free the previous meta before loading a new one. */
a3f72307
DB
6782 if (meta->is_allocated)
6783 qed_mcp_trace_free_meta_data(p_hwfn);
50bc60cb 6784
c965db44
TT
6785 memset(meta, 0, sizeof(*meta));
6786
6787 /* Read first signature */
6788 signature = qed_read_dword_from_buf(meta_buf_bytes, &offset);
7b6859fb 6789 if (signature != NVM_MAGIC_VALUE)
c965db44
TT
6790 return DBG_STATUS_INVALID_TRACE_SIGNATURE;
6791
7b6859fb 6792 /* Read no. of modules and allocate memory for their pointers */
c965db44 6793 meta->modules_num = qed_read_byte_from_buf(meta_buf_bytes, &offset);
6396bb22
KC
6794 meta->modules = kcalloc(meta->modules_num, sizeof(char *),
6795 GFP_KERNEL);
c965db44
TT
6796 if (!meta->modules)
6797 return DBG_STATUS_VIRT_MEM_ALLOC_FAILED;
6798
6799 /* Allocate and read all module strings */
6800 for (i = 0; i < meta->modules_num; i++) {
6801 u8 module_len = qed_read_byte_from_buf(meta_buf_bytes, &offset);
6802
6803 *(meta->modules + i) = kzalloc(module_len, GFP_KERNEL);
6804 if (!(*(meta->modules + i))) {
6805 /* Update number of modules to be released */
6806 meta->modules_num = i ? i - 1 : 0;
6807 return DBG_STATUS_VIRT_MEM_ALLOC_FAILED;
6808 }
6809
6810 qed_read_str_from_buf(meta_buf_bytes, &offset, module_len,
6811 *(meta->modules + i));
6812 if (module_len > MCP_TRACE_MAX_MODULE_LEN)
6813 (*(meta->modules + i))[MCP_TRACE_MAX_MODULE_LEN] = '\0';
6814 }
6815
6816 /* Read second signature */
6817 signature = qed_read_dword_from_buf(meta_buf_bytes, &offset);
7b6859fb 6818 if (signature != NVM_MAGIC_VALUE)
c965db44
TT
6819 return DBG_STATUS_INVALID_TRACE_SIGNATURE;
6820
6821 /* Read number of formats and allocate memory for all formats */
6822 meta->formats_num = qed_read_dword_from_buf(meta_buf_bytes, &offset);
6396bb22 6823 meta->formats = kcalloc(meta->formats_num,
c965db44
TT
6824 sizeof(struct mcp_trace_format),
6825 GFP_KERNEL);
6826 if (!meta->formats)
6827 return DBG_STATUS_VIRT_MEM_ALLOC_FAILED;
6828
6829 /* Allocate and read all strings */
6830 for (i = 0; i < meta->formats_num; i++) {
6831 struct mcp_trace_format *format_ptr = &meta->formats[i];
6832 u8 format_len;
6833
6834 format_ptr->data = qed_read_dword_from_buf(meta_buf_bytes,
6835 &offset);
2d22bc83
MK
6836 format_len = GET_MFW_FIELD(format_ptr->data,
6837 MCP_TRACE_FORMAT_LEN);
c965db44
TT
6838 format_ptr->format_str = kzalloc(format_len, GFP_KERNEL);
6839 if (!format_ptr->format_str) {
6840 /* Update number of modules to be released */
6841 meta->formats_num = i ? i - 1 : 0;
6842 return DBG_STATUS_VIRT_MEM_ALLOC_FAILED;
6843 }
6844
6845 qed_read_str_from_buf(meta_buf_bytes,
6846 &offset,
6847 format_len, format_ptr->format_str);
6848 }
6849
a3f72307 6850 meta->is_allocated = true;
c965db44
TT
6851 return DBG_STATUS_OK;
6852}
6853
50bc60cb
MK
6854/* Parses an MCP trace buffer. If result_buf is not NULL, the MCP Trace results
6855 * are printed to it. The parsing status is returned.
6856 * Arguments:
6857 * trace_buf - MCP trace cyclic buffer
6858 * trace_buf_size - MCP trace cyclic buffer size in bytes
6859 * data_offset - offset in bytes of the data to parse in the MCP trace cyclic
2d22bc83 6860 * buffer.
50bc60cb
MK
6861 * data_size - size in bytes of data to parse.
6862 * parsed_buf - destination buffer for parsed data.
a3f72307 6863 * parsed_results_bytes - size of parsed data in bytes.
50bc60cb 6864 */
a3f72307
DB
6865static enum dbg_status qed_parse_mcp_trace_buf(struct qed_hwfn *p_hwfn,
6866 u8 *trace_buf,
50bc60cb
MK
6867 u32 trace_buf_size,
6868 u32 data_offset,
6869 u32 data_size,
6870 char *parsed_buf,
a3f72307 6871 u32 *parsed_results_bytes)
50bc60cb 6872{
a3f72307
DB
6873 struct dbg_tools_user_data *dev_user_data;
6874 struct mcp_trace_meta *meta;
50bc60cb
MK
6875 u32 param_mask, param_shift;
6876 enum dbg_status status;
6877
a3f72307
DB
6878 dev_user_data = qed_dbg_get_user_data(p_hwfn);
6879 meta = &dev_user_data->mcp_trace_meta;
6880 *parsed_results_bytes = 0;
50bc60cb 6881
a3f72307 6882 if (!meta->is_allocated)
50bc60cb
MK
6883 return DBG_STATUS_MCP_TRACE_BAD_DATA;
6884
6885 status = DBG_STATUS_OK;
6886
6887 while (data_size) {
6888 struct mcp_trace_format *format_ptr;
6889 u8 format_level, format_module;
6890 u32 params[3] = { 0, 0, 0 };
6891 u32 header, format_idx, i;
6892
6893 if (data_size < MFW_TRACE_ENTRY_SIZE)
6894 return DBG_STATUS_MCP_TRACE_BAD_DATA;
6895
6896 header = qed_read_from_cyclic_buf(trace_buf,
6897 &data_offset,
6898 trace_buf_size,
6899 MFW_TRACE_ENTRY_SIZE);
6900 data_size -= MFW_TRACE_ENTRY_SIZE;
6901 format_idx = header & MFW_TRACE_EVENTID_MASK;
6902
6903 /* Skip message if its index doesn't exist in the meta data */
a3f72307 6904 if (format_idx >= meta->formats_num) {
2d22bc83
MK
6905 u8 format_size = (u8)GET_MFW_FIELD(header,
6906 MFW_TRACE_PRM_SIZE);
50bc60cb
MK
6907
6908 if (data_size < format_size)
6909 return DBG_STATUS_MCP_TRACE_BAD_DATA;
6910
6911 data_offset = qed_cyclic_add(data_offset,
6912 format_size,
6913 trace_buf_size);
6914 data_size -= format_size;
6915 continue;
6916 }
6917
a3f72307 6918 format_ptr = &meta->formats[format_idx];
50bc60cb
MK
6919
6920 for (i = 0,
2d22bc83
MK
6921 param_mask = MCP_TRACE_FORMAT_P1_SIZE_MASK, param_shift =
6922 MCP_TRACE_FORMAT_P1_SIZE_OFFSET;
50bc60cb 6923 i < MCP_TRACE_FORMAT_MAX_PARAMS;
2d22bc83 6924 i++, param_mask <<= MCP_TRACE_FORMAT_PARAM_WIDTH,
50bc60cb
MK
6925 param_shift += MCP_TRACE_FORMAT_PARAM_WIDTH) {
6926 /* Extract param size (0..3) */
6927 u8 param_size = (u8)((format_ptr->data & param_mask) >>
6928 param_shift);
6929
6930 /* If the param size is zero, there are no other
6931 * parameters.
6932 */
6933 if (!param_size)
6934 break;
6935
6936 /* Size is encoded using 2 bits, where 3 is used to
6937 * encode 4.
6938 */
6939 if (param_size == 3)
6940 param_size = 4;
6941
6942 if (data_size < param_size)
6943 return DBG_STATUS_MCP_TRACE_BAD_DATA;
6944
6945 params[i] = qed_read_from_cyclic_buf(trace_buf,
6946 &data_offset,
6947 trace_buf_size,
6948 param_size);
6949 data_size -= param_size;
6950 }
6951
2d22bc83
MK
6952 format_level = (u8)GET_MFW_FIELD(format_ptr->data,
6953 MCP_TRACE_FORMAT_LEVEL);
6954 format_module = (u8)GET_MFW_FIELD(format_ptr->data,
6955 MCP_TRACE_FORMAT_MODULE);
50bc60cb
MK
6956 if (format_level >= ARRAY_SIZE(s_mcp_trace_level_str))
6957 return DBG_STATUS_MCP_TRACE_BAD_DATA;
6958
6959 /* Print current message to results buffer */
a3f72307
DB
6960 *parsed_results_bytes +=
6961 sprintf(qed_get_buf_ptr(parsed_buf,
6962 *parsed_results_bytes),
50bc60cb
MK
6963 "%s %-8s: ",
6964 s_mcp_trace_level_str[format_level],
a3f72307
DB
6965 meta->modules[format_module]);
6966 *parsed_results_bytes +=
6967 sprintf(qed_get_buf_ptr(parsed_buf, *parsed_results_bytes),
50bc60cb
MK
6968 format_ptr->format_str,
6969 params[0], params[1], params[2]);
6970 }
6971
6972 /* Add string NULL terminator */
a3f72307 6973 (*parsed_results_bytes)++;
50bc60cb
MK
6974
6975 return status;
6976}
6977
c965db44
TT
6978/* Parses an MCP Trace dump buffer.
6979 * If result_buf is not NULL, the MCP Trace results are printed to it.
6980 * In any case, the required results buffer size is assigned to
a3f72307 6981 * parsed_results_bytes.
c965db44
TT
6982 * The parsing status is returned.
6983 */
6984static enum dbg_status qed_parse_mcp_trace_dump(struct qed_hwfn *p_hwfn,
6985 u32 *dump_buf,
a3f72307
DB
6986 char *results_buf,
6987 u32 *parsed_results_bytes,
6988 bool free_meta_data)
c965db44 6989{
c965db44 6990 const char *section_name, *param_name, *param_str_val;
50bc60cb 6991 u32 data_size, trace_data_dwords, trace_meta_dwords;
a3f72307 6992 u32 offset, results_offset, results_buf_bytes;
50bc60cb 6993 u32 param_num_val, num_section_params;
c965db44
TT
6994 struct mcp_trace *trace;
6995 enum dbg_status status;
6996 const u32 *meta_buf;
6997 u8 *trace_buf;
6998
a3f72307 6999 *parsed_results_bytes = 0;
c965db44
TT
7000
7001 /* Read global_params section */
7002 dump_buf += qed_read_section_hdr(dump_buf,
7003 &section_name, &num_section_params);
7004 if (strcmp(section_name, "global_params"))
7005 return DBG_STATUS_MCP_TRACE_BAD_DATA;
7006
7007 /* Print global params */
7008 dump_buf += qed_print_section_params(dump_buf,
7009 num_section_params,
a3f72307 7010 results_buf, &results_offset);
c965db44
TT
7011
7012 /* Read trace_data section */
7013 dump_buf += qed_read_section_hdr(dump_buf,
7014 &section_name, &num_section_params);
7015 if (strcmp(section_name, "mcp_trace_data") || num_section_params != 1)
7016 return DBG_STATUS_MCP_TRACE_BAD_DATA;
7017 dump_buf += qed_read_param(dump_buf,
7018 &param_name, &param_str_val, &param_num_val);
7019 if (strcmp(param_name, "size"))
7020 return DBG_STATUS_MCP_TRACE_BAD_DATA;
7021 trace_data_dwords = param_num_val;
7022
7023 /* Prepare trace info */
7024 trace = (struct mcp_trace *)dump_buf;
a3f72307
DB
7025 if (trace->signature != MFW_TRACE_SIGNATURE || !trace->size)
7026 return DBG_STATUS_MCP_TRACE_BAD_DATA;
7027
7b6859fb 7028 trace_buf = (u8 *)dump_buf + sizeof(*trace);
c965db44 7029 offset = trace->trace_oldest;
50bc60cb 7030 data_size = qed_cyclic_sub(trace->trace_prod, offset, trace->size);
c965db44
TT
7031 dump_buf += trace_data_dwords;
7032
7033 /* Read meta_data section */
7034 dump_buf += qed_read_section_hdr(dump_buf,
7035 &section_name, &num_section_params);
7036 if (strcmp(section_name, "mcp_trace_meta"))
7037 return DBG_STATUS_MCP_TRACE_BAD_DATA;
7038 dump_buf += qed_read_param(dump_buf,
7039 &param_name, &param_str_val, &param_num_val);
7b6859fb 7040 if (strcmp(param_name, "size"))
c965db44
TT
7041 return DBG_STATUS_MCP_TRACE_BAD_DATA;
7042 trace_meta_dwords = param_num_val;
7043
7044 /* Choose meta data buffer */
7045 if (!trace_meta_dwords) {
7046 /* Dump doesn't include meta data */
a3f72307
DB
7047 struct dbg_tools_user_data *dev_user_data =
7048 qed_dbg_get_user_data(p_hwfn);
7049
7050 if (!dev_user_data->mcp_trace_user_meta_buf)
c965db44 7051 return DBG_STATUS_MCP_TRACE_NO_META;
a3f72307
DB
7052
7053 meta_buf = dev_user_data->mcp_trace_user_meta_buf;
c965db44
TT
7054 } else {
7055 /* Dump includes meta data */
7056 meta_buf = dump_buf;
7057 }
7058
7059 /* Allocate meta data memory */
a3f72307 7060 status = qed_mcp_trace_alloc_meta_data(p_hwfn, meta_buf);
c965db44 7061 if (status != DBG_STATUS_OK)
50bc60cb 7062 return status;
c965db44 7063
a3f72307
DB
7064 status = qed_parse_mcp_trace_buf(p_hwfn,
7065 trace_buf,
50bc60cb
MK
7066 trace->size,
7067 offset,
7068 data_size,
a3f72307
DB
7069 results_buf ?
7070 results_buf + results_offset :
50bc60cb 7071 NULL,
a3f72307 7072 &results_buf_bytes);
50bc60cb
MK
7073 if (status != DBG_STATUS_OK)
7074 return status;
c965db44 7075
a3f72307
DB
7076 if (free_meta_data)
7077 qed_mcp_trace_free_meta_data(p_hwfn);
7078
7079 *parsed_results_bytes = results_offset + results_buf_bytes;
c965db44 7080
50bc60cb 7081 return DBG_STATUS_OK;
c965db44
TT
7082}
7083
c965db44
TT
7084/* Parses a Reg FIFO dump buffer.
7085 * If result_buf is not NULL, the Reg FIFO results are printed to it.
7086 * In any case, the required results buffer size is assigned to
7087 * parsed_results_bytes.
7088 * The parsing status is returned.
7089 */
da090917 7090static enum dbg_status qed_parse_reg_fifo_dump(u32 *dump_buf,
c965db44
TT
7091 char *results_buf,
7092 u32 *parsed_results_bytes)
7093{
c965db44 7094 const char *section_name, *param_name, *param_str_val;
7b6859fb 7095 u32 param_num_val, num_section_params, num_elements;
c965db44 7096 struct reg_fifo_element *elements;
2d22bc83 7097 u8 i, j, err_code, vf_val;
7b6859fb 7098 u32 results_offset = 0;
c965db44
TT
7099 char vf_str[4];
7100
7101 /* Read global_params section */
7102 dump_buf += qed_read_section_hdr(dump_buf,
7103 &section_name, &num_section_params);
7104 if (strcmp(section_name, "global_params"))
7105 return DBG_STATUS_REG_FIFO_BAD_DATA;
7106
7107 /* Print global params */
7108 dump_buf += qed_print_section_params(dump_buf,
7109 num_section_params,
7110 results_buf, &results_offset);
7111
7112 /* Read reg_fifo_data section */
7113 dump_buf += qed_read_section_hdr(dump_buf,
7114 &section_name, &num_section_params);
7115 if (strcmp(section_name, "reg_fifo_data"))
7116 return DBG_STATUS_REG_FIFO_BAD_DATA;
7117 dump_buf += qed_read_param(dump_buf,
7118 &param_name, &param_str_val, &param_num_val);
7119 if (strcmp(param_name, "size"))
7120 return DBG_STATUS_REG_FIFO_BAD_DATA;
7121 if (param_num_val % REG_FIFO_ELEMENT_DWORDS)
7122 return DBG_STATUS_REG_FIFO_BAD_DATA;
7123 num_elements = param_num_val / REG_FIFO_ELEMENT_DWORDS;
7124 elements = (struct reg_fifo_element *)dump_buf;
7125
7126 /* Decode elements */
7127 for (i = 0; i < num_elements; i++) {
2d22bc83 7128 const char *err_msg = NULL;
c965db44
TT
7129
7130 /* Discover if element belongs to a VF or a PF */
7131 vf_val = GET_FIELD(elements[i].data, REG_FIFO_ELEMENT_VF);
7132 if (vf_val == REG_FIFO_ELEMENT_IS_PF_VF_VAL)
7133 sprintf(vf_str, "%s", "N/A");
7134 else
7135 sprintf(vf_str, "%d", vf_val);
7136
2d22bc83
MK
7137 /* Find error message */
7138 err_code = GET_FIELD(elements[i].data, REG_FIFO_ELEMENT_ERROR);
7139 for (j = 0; j < ARRAY_SIZE(s_reg_fifo_errors) && !err_msg; j++)
7140 if (err_code == s_reg_fifo_errors[j].err_code)
7141 err_msg = s_reg_fifo_errors[j].err_msg;
7142
c965db44
TT
7143 /* Add parsed element to parsed buffer */
7144 results_offset +=
7145 sprintf(qed_get_buf_ptr(results_buf,
7146 results_offset),
2d22bc83 7147 "raw: 0x%016llx, address: 0x%07x, access: %-5s, pf: %2d, vf: %s, port: %d, privilege: %-3s, protection: %-12s, master: %-4s, error: %s\n",
c965db44 7148 elements[i].data,
be086e7c 7149 (u32)GET_FIELD(elements[i].data,
7b6859fb
MY
7150 REG_FIFO_ELEMENT_ADDRESS) *
7151 REG_FIFO_ELEMENT_ADDR_FACTOR,
7152 s_access_strs[GET_FIELD(elements[i].data,
c965db44 7153 REG_FIFO_ELEMENT_ACCESS)],
be086e7c 7154 (u32)GET_FIELD(elements[i].data,
7b6859fb
MY
7155 REG_FIFO_ELEMENT_PF),
7156 vf_str,
be086e7c 7157 (u32)GET_FIELD(elements[i].data,
7b6859fb
MY
7158 REG_FIFO_ELEMENT_PORT),
7159 s_privilege_strs[GET_FIELD(elements[i].data,
7160 REG_FIFO_ELEMENT_PRIVILEGE)],
c965db44
TT
7161 s_protection_strs[GET_FIELD(elements[i].data,
7162 REG_FIFO_ELEMENT_PROTECTION)],
7163 s_master_strs[GET_FIELD(elements[i].data,
2d22bc83
MK
7164 REG_FIFO_ELEMENT_MASTER)],
7165 err_msg ? err_msg : "unknown error code");
c965db44
TT
7166 }
7167
7168 results_offset += sprintf(qed_get_buf_ptr(results_buf,
7169 results_offset),
7170 "fifo contained %d elements", num_elements);
7171
7172 /* Add 1 for string NULL termination */
7173 *parsed_results_bytes = results_offset + 1;
7b6859fb 7174
c965db44
TT
7175 return DBG_STATUS_OK;
7176}
7177
7b6859fb
MY
7178static enum dbg_status qed_parse_igu_fifo_element(struct igu_fifo_element
7179 *element, char
7180 *results_buf,
da090917 7181 u32 *results_offset)
c965db44 7182{
7b6859fb
MY
7183 const struct igu_fifo_addr_data *found_addr = NULL;
7184 u8 source, err_type, i, is_cleanup;
7185 char parsed_addr_data[32];
7186 char parsed_wr_data[256];
7187 u32 wr_data, prod_cons;
7188 bool is_wr_cmd, is_pf;
7189 u16 cmd_addr;
7190 u64 dword12;
c965db44 7191
7b6859fb
MY
7192 /* Dword12 (dword index 1 and 2) contains bits 32..95 of the
7193 * FIFO element.
7194 */
7195 dword12 = ((u64)element->dword2 << 32) | element->dword1;
7196 is_wr_cmd = GET_FIELD(dword12, IGU_FIFO_ELEMENT_DWORD12_IS_WR_CMD);
7197 is_pf = GET_FIELD(element->dword0, IGU_FIFO_ELEMENT_DWORD0_IS_PF);
7198 cmd_addr = GET_FIELD(element->dword0, IGU_FIFO_ELEMENT_DWORD0_CMD_ADDR);
7199 source = GET_FIELD(element->dword0, IGU_FIFO_ELEMENT_DWORD0_SOURCE);
7200 err_type = GET_FIELD(element->dword0, IGU_FIFO_ELEMENT_DWORD0_ERR_TYPE);
7201
7202 if (source >= ARRAY_SIZE(s_igu_fifo_source_strs))
7203 return DBG_STATUS_IGU_FIFO_BAD_DATA;
7204 if (err_type >= ARRAY_SIZE(s_igu_fifo_error_strs))
7205 return DBG_STATUS_IGU_FIFO_BAD_DATA;
c965db44 7206
7b6859fb
MY
7207 /* Find address data */
7208 for (i = 0; i < ARRAY_SIZE(s_igu_fifo_addr_data) && !found_addr; i++) {
7209 const struct igu_fifo_addr_data *curr_addr =
7210 &s_igu_fifo_addr_data[i];
7211
7212 if (cmd_addr >= curr_addr->start_addr && cmd_addr <=
7213 curr_addr->end_addr)
7214 found_addr = curr_addr;
7215 }
7216
7217 if (!found_addr)
7218 return DBG_STATUS_IGU_FIFO_BAD_DATA;
7219
7220 /* Prepare parsed address data */
7221 switch (found_addr->type) {
7222 case IGU_ADDR_TYPE_MSIX_MEM:
7223 sprintf(parsed_addr_data, " vector_num = 0x%x", cmd_addr / 2);
7224 break;
7225 case IGU_ADDR_TYPE_WRITE_INT_ACK:
7226 case IGU_ADDR_TYPE_WRITE_PROD_UPDATE:
7227 sprintf(parsed_addr_data,
7228 " SB = 0x%x", cmd_addr - found_addr->start_addr);
7229 break;
7230 default:
7231 parsed_addr_data[0] = '\0';
7232 }
7233
7234 if (!is_wr_cmd) {
7235 parsed_wr_data[0] = '\0';
7236 goto out;
7237 }
7238
7239 /* Prepare parsed write data */
7240 wr_data = GET_FIELD(dword12, IGU_FIFO_ELEMENT_DWORD12_WR_DATA);
7241 prod_cons = GET_FIELD(wr_data, IGU_FIFO_WR_DATA_PROD_CONS);
7242 is_cleanup = GET_FIELD(wr_data, IGU_FIFO_WR_DATA_CMD_TYPE);
7243
7244 if (source == IGU_SRC_ATTN) {
7245 sprintf(parsed_wr_data, "prod: 0x%x, ", prod_cons);
7246 } else {
7247 if (is_cleanup) {
7248 u8 cleanup_val, cleanup_type;
7249
7250 cleanup_val =
7251 GET_FIELD(wr_data,
7252 IGU_FIFO_CLEANUP_WR_DATA_CLEANUP_VAL);
7253 cleanup_type =
7254 GET_FIELD(wr_data,
7255 IGU_FIFO_CLEANUP_WR_DATA_CLEANUP_TYPE);
7256
7257 sprintf(parsed_wr_data,
7258 "cmd_type: cleanup, cleanup_val: %s, cleanup_type : %d, ",
7259 cleanup_val ? "set" : "clear",
7260 cleanup_type);
7261 } else {
7262 u8 update_flag, en_dis_int_for_sb, segment;
7263 u8 timer_mask;
7264
7265 update_flag = GET_FIELD(wr_data,
7266 IGU_FIFO_WR_DATA_UPDATE_FLAG);
7267 en_dis_int_for_sb =
7268 GET_FIELD(wr_data,
7269 IGU_FIFO_WR_DATA_EN_DIS_INT_FOR_SB);
7270 segment = GET_FIELD(wr_data,
7271 IGU_FIFO_WR_DATA_SEGMENT);
7272 timer_mask = GET_FIELD(wr_data,
7273 IGU_FIFO_WR_DATA_TIMER_MASK);
7274
7275 sprintf(parsed_wr_data,
7276 "cmd_type: prod/cons update, prod/cons: 0x%x, update_flag: %s, en_dis_int_for_sb : %s, segment : %s, timer_mask = %d, ",
7277 prod_cons,
7278 update_flag ? "update" : "nop",
da090917
TT
7279 en_dis_int_for_sb ?
7280 (en_dis_int_for_sb == 1 ? "disable" : "nop") :
7281 "enable",
7b6859fb
MY
7282 segment ? "attn" : "regular",
7283 timer_mask);
7284 }
7285 }
7286out:
7287 /* Add parsed element to parsed buffer */
7288 *results_offset += sprintf(qed_get_buf_ptr(results_buf,
7289 *results_offset),
7290 "raw: 0x%01x%08x%08x, %s: %d, source : %s, type : %s, cmd_addr : 0x%x(%s%s), %serror: %s\n",
7291 element->dword2, element->dword1,
7292 element->dword0,
7293 is_pf ? "pf" : "vf",
7294 GET_FIELD(element->dword0,
7295 IGU_FIFO_ELEMENT_DWORD0_FID),
7296 s_igu_fifo_source_strs[source],
7297 is_wr_cmd ? "wr" : "rd",
7298 cmd_addr,
7299 (!is_pf && found_addr->vf_desc)
7300 ? found_addr->vf_desc
7301 : found_addr->desc,
7302 parsed_addr_data,
7303 parsed_wr_data,
7304 s_igu_fifo_error_strs[err_type]);
7305
7306 return DBG_STATUS_OK;
c965db44
TT
7307}
7308
7309/* Parses an IGU FIFO dump buffer.
7310 * If result_buf is not NULL, the IGU FIFO results are printed to it.
7311 * In any case, the required results buffer size is assigned to
7312 * parsed_results_bytes.
7313 * The parsing status is returned.
7314 */
da090917 7315static enum dbg_status qed_parse_igu_fifo_dump(u32 *dump_buf,
c965db44
TT
7316 char *results_buf,
7317 u32 *parsed_results_bytes)
7318{
c965db44 7319 const char *section_name, *param_name, *param_str_val;
7b6859fb 7320 u32 param_num_val, num_section_params, num_elements;
c965db44 7321 struct igu_fifo_element *elements;
7b6859fb
MY
7322 enum dbg_status status;
7323 u32 results_offset = 0;
7324 u8 i;
c965db44
TT
7325
7326 /* Read global_params section */
7327 dump_buf += qed_read_section_hdr(dump_buf,
7328 &section_name, &num_section_params);
7329 if (strcmp(section_name, "global_params"))
7330 return DBG_STATUS_IGU_FIFO_BAD_DATA;
7331
7332 /* Print global params */
7333 dump_buf += qed_print_section_params(dump_buf,
7334 num_section_params,
7335 results_buf, &results_offset);
7336
7337 /* Read igu_fifo_data section */
7338 dump_buf += qed_read_section_hdr(dump_buf,
7339 &section_name, &num_section_params);
7340 if (strcmp(section_name, "igu_fifo_data"))
7341 return DBG_STATUS_IGU_FIFO_BAD_DATA;
7342 dump_buf += qed_read_param(dump_buf,
7343 &param_name, &param_str_val, &param_num_val);
7344 if (strcmp(param_name, "size"))
7345 return DBG_STATUS_IGU_FIFO_BAD_DATA;
7346 if (param_num_val % IGU_FIFO_ELEMENT_DWORDS)
7347 return DBG_STATUS_IGU_FIFO_BAD_DATA;
7348 num_elements = param_num_val / IGU_FIFO_ELEMENT_DWORDS;
7349 elements = (struct igu_fifo_element *)dump_buf;
7350
7351 /* Decode elements */
7352 for (i = 0; i < num_elements; i++) {
7b6859fb
MY
7353 status = qed_parse_igu_fifo_element(&elements[i],
7354 results_buf,
da090917 7355 &results_offset);
7b6859fb
MY
7356 if (status != DBG_STATUS_OK)
7357 return status;
c965db44
TT
7358 }
7359
7360 results_offset += sprintf(qed_get_buf_ptr(results_buf,
7361 results_offset),
7362 "fifo contained %d elements", num_elements);
7363
7364 /* Add 1 for string NULL termination */
7365 *parsed_results_bytes = results_offset + 1;
c965db44 7366
7b6859fb 7367 return DBG_STATUS_OK;
c965db44
TT
7368}
7369
7370static enum dbg_status
da090917 7371qed_parse_protection_override_dump(u32 *dump_buf,
c965db44
TT
7372 char *results_buf,
7373 u32 *parsed_results_bytes)
7374{
c965db44 7375 const char *section_name, *param_name, *param_str_val;
7b6859fb 7376 u32 param_num_val, num_section_params, num_elements;
c965db44 7377 struct protection_override_element *elements;
7b6859fb 7378 u32 results_offset = 0;
c965db44
TT
7379 u8 i;
7380
7381 /* Read global_params section */
7382 dump_buf += qed_read_section_hdr(dump_buf,
7383 &section_name, &num_section_params);
7384 if (strcmp(section_name, "global_params"))
7385 return DBG_STATUS_PROTECTION_OVERRIDE_BAD_DATA;
7386
7387 /* Print global params */
7388 dump_buf += qed_print_section_params(dump_buf,
7389 num_section_params,
7390 results_buf, &results_offset);
7391
7392 /* Read protection_override_data section */
7393 dump_buf += qed_read_section_hdr(dump_buf,
7394 &section_name, &num_section_params);
7395 if (strcmp(section_name, "protection_override_data"))
7396 return DBG_STATUS_PROTECTION_OVERRIDE_BAD_DATA;
7397 dump_buf += qed_read_param(dump_buf,
7398 &param_name, &param_str_val, &param_num_val);
7399 if (strcmp(param_name, "size"))
7400 return DBG_STATUS_PROTECTION_OVERRIDE_BAD_DATA;
7b6859fb 7401 if (param_num_val % PROTECTION_OVERRIDE_ELEMENT_DWORDS)
c965db44
TT
7402 return DBG_STATUS_PROTECTION_OVERRIDE_BAD_DATA;
7403 num_elements = param_num_val / PROTECTION_OVERRIDE_ELEMENT_DWORDS;
7404 elements = (struct protection_override_element *)dump_buf;
7405
7406 /* Decode elements */
7407 for (i = 0; i < num_elements; i++) {
7408 u32 address = GET_FIELD(elements[i].data,
7409 PROTECTION_OVERRIDE_ELEMENT_ADDRESS) *
7b6859fb 7410 PROTECTION_OVERRIDE_ELEMENT_ADDR_FACTOR;
c965db44
TT
7411
7412 results_offset +=
7413 sprintf(qed_get_buf_ptr(results_buf,
7414 results_offset),
be086e7c 7415 "window %2d, address: 0x%07x, size: %7d regs, read: %d, write: %d, read protection: %-12s, write protection: %-12s\n",
c965db44 7416 i, address,
be086e7c 7417 (u32)GET_FIELD(elements[i].data,
c965db44 7418 PROTECTION_OVERRIDE_ELEMENT_WINDOW_SIZE),
be086e7c 7419 (u32)GET_FIELD(elements[i].data,
c965db44 7420 PROTECTION_OVERRIDE_ELEMENT_READ),
be086e7c 7421 (u32)GET_FIELD(elements[i].data,
c965db44
TT
7422 PROTECTION_OVERRIDE_ELEMENT_WRITE),
7423 s_protection_strs[GET_FIELD(elements[i].data,
7424 PROTECTION_OVERRIDE_ELEMENT_READ_PROTECTION)],
7425 s_protection_strs[GET_FIELD(elements[i].data,
7426 PROTECTION_OVERRIDE_ELEMENT_WRITE_PROTECTION)]);
7427 }
7428
7429 results_offset += sprintf(qed_get_buf_ptr(results_buf,
7430 results_offset),
7431 "protection override contained %d elements",
7432 num_elements);
7433
7434 /* Add 1 for string NULL termination */
7435 *parsed_results_bytes = results_offset + 1;
c965db44 7436
7b6859fb 7437 return DBG_STATUS_OK;
c965db44
TT
7438}
7439
7440/* Parses a FW Asserts dump buffer.
7441 * If result_buf is not NULL, the FW Asserts results are printed to it.
7442 * In any case, the required results buffer size is assigned to
7443 * parsed_results_bytes.
7444 * The parsing status is returned.
7445 */
da090917 7446static enum dbg_status qed_parse_fw_asserts_dump(u32 *dump_buf,
c965db44
TT
7447 char *results_buf,
7448 u32 *parsed_results_bytes)
7449{
7b6859fb 7450 u32 num_section_params, param_num_val, i, results_offset = 0;
c965db44
TT
7451 const char *param_name, *param_str_val, *section_name;
7452 bool last_section_found = false;
7453
7454 *parsed_results_bytes = 0;
7455
7456 /* Read global_params section */
7457 dump_buf += qed_read_section_hdr(dump_buf,
7458 &section_name, &num_section_params);
7459 if (strcmp(section_name, "global_params"))
7460 return DBG_STATUS_FW_ASSERTS_PARSE_FAILED;
7461
7462 /* Print global params */
7463 dump_buf += qed_print_section_params(dump_buf,
7464 num_section_params,
7465 results_buf, &results_offset);
c965db44 7466
7b6859fb 7467 while (!last_section_found) {
c965db44
TT
7468 dump_buf += qed_read_section_hdr(dump_buf,
7469 &section_name,
7470 &num_section_params);
7b6859fb
MY
7471 if (!strcmp(section_name, "fw_asserts")) {
7472 /* Extract params */
7473 const char *storm_letter = NULL;
7474 u32 storm_dump_size = 0;
7475
7476 for (i = 0; i < num_section_params; i++) {
7477 dump_buf += qed_read_param(dump_buf,
7478 &param_name,
7479 &param_str_val,
7480 &param_num_val);
7481 if (!strcmp(param_name, "storm"))
7482 storm_letter = param_str_val;
7483 else if (!strcmp(param_name, "size"))
7484 storm_dump_size = param_num_val;
7485 else
7486 return
7487 DBG_STATUS_FW_ASSERTS_PARSE_FAILED;
7488 }
c965db44 7489
7b6859fb 7490 if (!storm_letter || !storm_dump_size)
c965db44 7491 return DBG_STATUS_FW_ASSERTS_PARSE_FAILED;
c965db44 7492
7b6859fb 7493 /* Print data */
c965db44
TT
7494 results_offset +=
7495 sprintf(qed_get_buf_ptr(results_buf,
7496 results_offset),
7b6859fb
MY
7497 "\n%sSTORM_ASSERT: size=%d\n",
7498 storm_letter, storm_dump_size);
7499 for (i = 0; i < storm_dump_size; i++, dump_buf++)
7500 results_offset +=
7501 sprintf(qed_get_buf_ptr(results_buf,
7502 results_offset),
7503 "%08x\n", *dump_buf);
7504 } else if (!strcmp(section_name, "last")) {
7505 last_section_found = true;
7506 } else {
7507 return DBG_STATUS_FW_ASSERTS_PARSE_FAILED;
7508 }
c965db44
TT
7509 }
7510
7511 /* Add 1 for string NULL termination */
7512 *parsed_results_bytes = results_offset + 1;
7b6859fb 7513
c965db44
TT
7514 return DBG_STATUS_OK;
7515}
7516
7b6859fb
MY
7517/***************************** Public Functions *******************************/
7518
2d22bc83
MK
7519enum dbg_status qed_dbg_user_set_bin_ptr(struct qed_hwfn *p_hwfn,
7520 const u8 * const bin_ptr)
7b6859fb 7521{
2d22bc83 7522 struct bin_buffer_hdr *buf_hdrs = (struct bin_buffer_hdr *)bin_ptr;
7b6859fb
MY
7523 u8 buf_id;
7524
7525 /* Convert binary data to debug arrays */
2d22bc83
MK
7526 for (buf_id = 0; buf_id < MAX_BIN_DBG_BUFFER_TYPE; buf_id++)
7527 qed_set_dbg_bin_buf(p_hwfn,
7528 (enum bin_dbg_buffer_type)buf_id,
7529 (u32 *)(bin_ptr + buf_hdrs[buf_id].offset),
7530 buf_hdrs[buf_id].length);
7b6859fb
MY
7531
7532 return DBG_STATUS_OK;
7533}
7534
2d22bc83
MK
7535enum dbg_status qed_dbg_alloc_user_data(struct qed_hwfn *p_hwfn,
7536 void **user_data_ptr)
a3f72307 7537{
2d22bc83
MK
7538 *user_data_ptr = kzalloc(sizeof(struct dbg_tools_user_data),
7539 GFP_KERNEL);
7540 if (!(*user_data_ptr))
a3f72307
DB
7541 return DBG_STATUS_VIRT_MEM_ALLOC_FAILED;
7542
7543 return DBG_STATUS_OK;
7544}
7545
7b6859fb
MY
7546const char *qed_dbg_get_status_str(enum dbg_status status)
7547{
7548 return (status <
7549 MAX_DBG_STATUS) ? s_status_str[status] : "Invalid debug status";
7550}
7551
7552enum dbg_status qed_get_idle_chk_results_buf_size(struct qed_hwfn *p_hwfn,
7553 u32 *dump_buf,
7554 u32 num_dumped_dwords,
7555 u32 *results_buf_size)
7556{
7557 u32 num_errors, num_warnings;
7558
2d22bc83
MK
7559 return qed_parse_idle_chk_dump(p_hwfn,
7560 dump_buf,
7b6859fb
MY
7561 num_dumped_dwords,
7562 NULL,
7563 results_buf_size,
7564 &num_errors, &num_warnings);
7565}
7566
7567enum dbg_status qed_print_idle_chk_results(struct qed_hwfn *p_hwfn,
7568 u32 *dump_buf,
7569 u32 num_dumped_dwords,
7570 char *results_buf,
da090917
TT
7571 u32 *num_errors,
7572 u32 *num_warnings)
7b6859fb
MY
7573{
7574 u32 parsed_buf_size;
7575
2d22bc83
MK
7576 return qed_parse_idle_chk_dump(p_hwfn,
7577 dump_buf,
7b6859fb
MY
7578 num_dumped_dwords,
7579 results_buf,
7580 &parsed_buf_size,
7581 num_errors, num_warnings);
7582}
7583
a3f72307
DB
7584void qed_dbg_mcp_trace_set_meta_data(struct qed_hwfn *p_hwfn,
7585 const u32 *meta_buf)
7b6859fb 7586{
a3f72307
DB
7587 struct dbg_tools_user_data *dev_user_data =
7588 qed_dbg_get_user_data(p_hwfn);
7589
7590 dev_user_data->mcp_trace_user_meta_buf = meta_buf;
7b6859fb
MY
7591}
7592
7593enum dbg_status qed_get_mcp_trace_results_buf_size(struct qed_hwfn *p_hwfn,
7594 u32 *dump_buf,
7595 u32 num_dumped_dwords,
7596 u32 *results_buf_size)
7597{
7598 return qed_parse_mcp_trace_dump(p_hwfn,
a3f72307 7599 dump_buf, NULL, results_buf_size, true);
7b6859fb
MY
7600}
7601
7602enum dbg_status qed_print_mcp_trace_results(struct qed_hwfn *p_hwfn,
7603 u32 *dump_buf,
7604 u32 num_dumped_dwords,
7605 char *results_buf)
7606{
7607 u32 parsed_buf_size;
7608
6c95dd8f
PK
7609 /* Doesn't do anything, needed for compile time asserts */
7610 qed_user_static_asserts();
7611
7b6859fb
MY
7612 return qed_parse_mcp_trace_dump(p_hwfn,
7613 dump_buf,
a3f72307 7614 results_buf, &parsed_buf_size, true);
7b6859fb
MY
7615}
7616
a3f72307
DB
7617enum dbg_status qed_print_mcp_trace_results_cont(struct qed_hwfn *p_hwfn,
7618 u32 *dump_buf,
7619 char *results_buf)
7620{
7621 u32 parsed_buf_size;
7622
7623 return qed_parse_mcp_trace_dump(p_hwfn, dump_buf, results_buf,
7624 &parsed_buf_size, false);
7625}
7626
7627enum dbg_status qed_print_mcp_trace_line(struct qed_hwfn *p_hwfn,
7628 u8 *dump_buf,
50bc60cb
MK
7629 u32 num_dumped_bytes,
7630 char *results_buf)
7631{
a3f72307 7632 u32 parsed_results_bytes;
50bc60cb 7633
a3f72307
DB
7634 return qed_parse_mcp_trace_buf(p_hwfn,
7635 dump_buf,
50bc60cb
MK
7636 num_dumped_bytes,
7637 0,
7638 num_dumped_bytes,
a3f72307
DB
7639 results_buf, &parsed_results_bytes);
7640}
7641
7642/* Frees the specified MCP Trace meta data */
7643void qed_mcp_trace_free_meta_data(struct qed_hwfn *p_hwfn)
7644{
7645 struct dbg_tools_user_data *dev_user_data;
7646 struct mcp_trace_meta *meta;
7647 u32 i;
7648
7649 dev_user_data = qed_dbg_get_user_data(p_hwfn);
7650 meta = &dev_user_data->mcp_trace_meta;
7651 if (!meta->is_allocated)
7652 return;
7653
7654 /* Release modules */
7655 if (meta->modules) {
7656 for (i = 0; i < meta->modules_num; i++)
7657 kfree(meta->modules[i]);
7658 kfree(meta->modules);
7659 }
7660
7661 /* Release formats */
7662 if (meta->formats) {
7663 for (i = 0; i < meta->formats_num; i++)
7664 kfree(meta->formats[i].format_str);
7665 kfree(meta->formats);
7666 }
7667
7668 meta->is_allocated = false;
50bc60cb
MK
7669}
7670
7b6859fb
MY
7671enum dbg_status qed_get_reg_fifo_results_buf_size(struct qed_hwfn *p_hwfn,
7672 u32 *dump_buf,
7673 u32 num_dumped_dwords,
7674 u32 *results_buf_size)
7675{
da090917 7676 return qed_parse_reg_fifo_dump(dump_buf, NULL, results_buf_size);
7b6859fb
MY
7677}
7678
7679enum dbg_status qed_print_reg_fifo_results(struct qed_hwfn *p_hwfn,
7680 u32 *dump_buf,
7681 u32 num_dumped_dwords,
7682 char *results_buf)
7683{
7684 u32 parsed_buf_size;
7685
da090917 7686 return qed_parse_reg_fifo_dump(dump_buf, results_buf, &parsed_buf_size);
7b6859fb
MY
7687}
7688
7689enum dbg_status qed_get_igu_fifo_results_buf_size(struct qed_hwfn *p_hwfn,
7690 u32 *dump_buf,
7691 u32 num_dumped_dwords,
7692 u32 *results_buf_size)
7693{
da090917 7694 return qed_parse_igu_fifo_dump(dump_buf, NULL, results_buf_size);
7b6859fb
MY
7695}
7696
7697enum dbg_status qed_print_igu_fifo_results(struct qed_hwfn *p_hwfn,
7698 u32 *dump_buf,
7699 u32 num_dumped_dwords,
7700 char *results_buf)
7701{
7702 u32 parsed_buf_size;
7703
da090917 7704 return qed_parse_igu_fifo_dump(dump_buf, results_buf, &parsed_buf_size);
7b6859fb
MY
7705}
7706
7707enum dbg_status
7708qed_get_protection_override_results_buf_size(struct qed_hwfn *p_hwfn,
7709 u32 *dump_buf,
7710 u32 num_dumped_dwords,
7711 u32 *results_buf_size)
7712{
da090917 7713 return qed_parse_protection_override_dump(dump_buf,
7b6859fb
MY
7714 NULL, results_buf_size);
7715}
7716
7717enum dbg_status qed_print_protection_override_results(struct qed_hwfn *p_hwfn,
7718 u32 *dump_buf,
7719 u32 num_dumped_dwords,
7720 char *results_buf)
7721{
7722 u32 parsed_buf_size;
7723
da090917 7724 return qed_parse_protection_override_dump(dump_buf,
7b6859fb
MY
7725 results_buf,
7726 &parsed_buf_size);
7727}
7728
c965db44
TT
7729enum dbg_status qed_get_fw_asserts_results_buf_size(struct qed_hwfn *p_hwfn,
7730 u32 *dump_buf,
7731 u32 num_dumped_dwords,
7732 u32 *results_buf_size)
7733{
da090917 7734 return qed_parse_fw_asserts_dump(dump_buf, NULL, results_buf_size);
c965db44
TT
7735}
7736
7737enum dbg_status qed_print_fw_asserts_results(struct qed_hwfn *p_hwfn,
7738 u32 *dump_buf,
7739 u32 num_dumped_dwords,
7740 char *results_buf)
7741{
7742 u32 parsed_buf_size;
7743
da090917 7744 return qed_parse_fw_asserts_dump(dump_buf,
c965db44
TT
7745 results_buf, &parsed_buf_size);
7746}
7747
0ebbd1c8
MY
7748enum dbg_status qed_dbg_parse_attn(struct qed_hwfn *p_hwfn,
7749 struct dbg_attn_block_result *results)
7750{
0ebbd1c8 7751 const u32 *block_attn_name_offsets;
2d22bc83 7752 const char *attn_name_base;
0ebbd1c8 7753 const char *block_name;
2d22bc83 7754 enum dbg_attn_type attn_type;
0ebbd1c8
MY
7755 u8 num_regs, i, j;
7756
7757 num_regs = GET_FIELD(results->data, DBG_ATTN_BLOCK_RESULT_NUM_REGS);
2d22bc83
MK
7758 attn_type = GET_FIELD(results->data, DBG_ATTN_BLOCK_RESULT_ATTN_TYPE);
7759 block_name = qed_dbg_get_block_name(p_hwfn, results->block_id);
7760 if (!block_name)
7761 return DBG_STATUS_INVALID_ARGS;
7762
7763 if (!p_hwfn->dbg_arrays[BIN_BUF_DBG_ATTN_INDEXES].ptr ||
7764 !p_hwfn->dbg_arrays[BIN_BUF_DBG_ATTN_NAME_OFFSETS].ptr ||
7765 !p_hwfn->dbg_arrays[BIN_BUF_DBG_PARSING_STRINGS].ptr)
0ebbd1c8
MY
7766 return DBG_STATUS_DBG_ARRAY_NOT_SET;
7767
2d22bc83
MK
7768 block_attn_name_offsets =
7769 (u32 *)p_hwfn->dbg_arrays[BIN_BUF_DBG_ATTN_NAME_OFFSETS].ptr +
7770 results->names_offset;
7771
7772 attn_name_base = p_hwfn->dbg_arrays[BIN_BUF_DBG_PARSING_STRINGS].ptr;
0ebbd1c8
MY
7773
7774 /* Go over registers with a non-zero attention status */
7775 for (i = 0; i < num_regs; i++) {
da090917 7776 struct dbg_attn_bit_mapping *bit_mapping;
0ebbd1c8 7777 struct dbg_attn_reg_result *reg_result;
0ebbd1c8
MY
7778 u8 num_reg_attn, bit_idx = 0;
7779
7780 reg_result = &results->reg_results[i];
7781 num_reg_attn = GET_FIELD(reg_result->data,
7782 DBG_ATTN_REG_RESULT_NUM_REG_ATTN);
2d22bc83
MK
7783 bit_mapping = (struct dbg_attn_bit_mapping *)
7784 p_hwfn->dbg_arrays[BIN_BUF_DBG_ATTN_INDEXES].ptr +
7785 reg_result->block_attn_offset;
0ebbd1c8
MY
7786
7787 /* Go over attention status bits */
6c95dd8f 7788 for (j = 0; j < num_reg_attn; j++) {
da090917 7789 u16 attn_idx_val = GET_FIELD(bit_mapping[j].data,
0ebbd1c8
MY
7790 DBG_ATTN_BIT_MAPPING_VAL);
7791 const char *attn_name, *attn_type_str, *masked_str;
2d22bc83
MK
7792 u32 attn_name_offset;
7793 u32 sts_addr;
0ebbd1c8
MY
7794
7795 /* Check if bit mask should be advanced (due to unused
7796 * bits).
7797 */
da090917 7798 if (GET_FIELD(bit_mapping[j].data,
0ebbd1c8
MY
7799 DBG_ATTN_BIT_MAPPING_IS_UNUSED_BIT_CNT)) {
7800 bit_idx += (u8)attn_idx_val;
7801 continue;
7802 }
7803
7804 /* Check current bit index */
6c95dd8f
PK
7805 if (reg_result->sts_val & BIT(bit_idx)) {
7806 /* An attention bit with value=1 was found
7807 * Find attention name
7808 */
7809 attn_name_offset =
7810 block_attn_name_offsets[attn_idx_val];
7811 attn_name = attn_name_base + attn_name_offset;
7812 attn_type_str =
7813 (attn_type ==
7814 ATTN_TYPE_INTERRUPT ? "Interrupt" :
7815 "Parity");
7816 masked_str = reg_result->mask_val &
7817 BIT(bit_idx) ?
7818 " [masked]" : "";
7819 sts_addr =
7820 GET_FIELD(reg_result->data,
7821 DBG_ATTN_REG_RESULT_STS_ADDRESS);
7822 DP_NOTICE(p_hwfn,
7823 "%s (%s) : %s [address 0x%08x, bit %d]%s\n",
7824 block_name, attn_type_str, attn_name,
7825 sts_addr * 4, bit_idx, masked_str);
7826 }
0ebbd1c8 7827
6c95dd8f 7828 bit_idx++;
0ebbd1c8
MY
7829 }
7830 }
7831
7832 return DBG_STATUS_OK;
7833}
7834
c965db44 7835/* Wrapper for unifying the idle_chk and mcp_trace api */
8c93beaf
YM
7836static enum dbg_status
7837qed_print_idle_chk_results_wrapper(struct qed_hwfn *p_hwfn,
7838 u32 *dump_buf,
7839 u32 num_dumped_dwords,
7840 char *results_buf)
c965db44
TT
7841{
7842 u32 num_errors, num_warnnings;
7843
7844 return qed_print_idle_chk_results(p_hwfn, dump_buf, num_dumped_dwords,
7845 results_buf, &num_errors,
7846 &num_warnnings);
7847}
7848
6c95dd8f
PK
7849static DEFINE_MUTEX(qed_dbg_lock);
7850
7851#define MAX_PHY_RESULT_BUFFER 9000
7852
7853/******************************** Feature Meta data section ******************/
7854
7855#define GRC_NUM_STR_FUNCS 2
7856#define IDLE_CHK_NUM_STR_FUNCS 1
7857#define MCP_TRACE_NUM_STR_FUNCS 1
7858#define REG_FIFO_NUM_STR_FUNCS 1
7859#define IGU_FIFO_NUM_STR_FUNCS 1
7860#define PROTECTION_OVERRIDE_NUM_STR_FUNCS 1
7861#define FW_ASSERTS_NUM_STR_FUNCS 1
7862#define ILT_NUM_STR_FUNCS 1
7863#define PHY_NUM_STR_FUNCS 20
7864
c965db44
TT
7865/* Feature meta data lookup table */
7866static struct {
7867 char *name;
6c95dd8f 7868 u32 num_funcs;
c965db44
TT
7869 enum dbg_status (*get_size)(struct qed_hwfn *p_hwfn,
7870 struct qed_ptt *p_ptt, u32 *size);
7871 enum dbg_status (*perform_dump)(struct qed_hwfn *p_hwfn,
7872 struct qed_ptt *p_ptt, u32 *dump_buf,
7873 u32 buf_size, u32 *dumped_dwords);
7874 enum dbg_status (*print_results)(struct qed_hwfn *p_hwfn,
7875 u32 *dump_buf, u32 num_dumped_dwords,
7876 char *results_buf);
7877 enum dbg_status (*results_buf_size)(struct qed_hwfn *p_hwfn,
7878 u32 *dump_buf,
7879 u32 num_dumped_dwords,
7880 u32 *results_buf_size);
6c95dd8f 7881 const struct qed_func_lookup *hsi_func_lookup;
c965db44
TT
7882} qed_features_lookup[] = {
7883 {
6c95dd8f
PK
7884 "grc", GRC_NUM_STR_FUNCS, qed_dbg_grc_get_dump_buf_size,
7885 qed_dbg_grc_dump, NULL, NULL, NULL}, {
7886 "idle_chk", IDLE_CHK_NUM_STR_FUNCS,
c965db44
TT
7887 qed_dbg_idle_chk_get_dump_buf_size,
7888 qed_dbg_idle_chk_dump,
7889 qed_print_idle_chk_results_wrapper,
6c95dd8f
PK
7890 qed_get_idle_chk_results_buf_size,
7891 NULL}, {
7892 "mcp_trace", MCP_TRACE_NUM_STR_FUNCS,
c965db44
TT
7893 qed_dbg_mcp_trace_get_dump_buf_size,
7894 qed_dbg_mcp_trace_dump, qed_print_mcp_trace_results,
6c95dd8f
PK
7895 qed_get_mcp_trace_results_buf_size,
7896 NULL}, {
7897 "reg_fifo", REG_FIFO_NUM_STR_FUNCS,
c965db44
TT
7898 qed_dbg_reg_fifo_get_dump_buf_size,
7899 qed_dbg_reg_fifo_dump, qed_print_reg_fifo_results,
6c95dd8f
PK
7900 qed_get_reg_fifo_results_buf_size,
7901 NULL}, {
7902 "igu_fifo", IGU_FIFO_NUM_STR_FUNCS,
c965db44
TT
7903 qed_dbg_igu_fifo_get_dump_buf_size,
7904 qed_dbg_igu_fifo_dump, qed_print_igu_fifo_results,
6c95dd8f
PK
7905 qed_get_igu_fifo_results_buf_size,
7906 NULL}, {
7907 "protection_override", PROTECTION_OVERRIDE_NUM_STR_FUNCS,
c965db44
TT
7908 qed_dbg_protection_override_get_dump_buf_size,
7909 qed_dbg_protection_override_dump,
7910 qed_print_protection_override_results,
6c95dd8f
PK
7911 qed_get_protection_override_results_buf_size,
7912 NULL}, {
7913 "fw_asserts", FW_ASSERTS_NUM_STR_FUNCS,
c965db44
TT
7914 qed_dbg_fw_asserts_get_dump_buf_size,
7915 qed_dbg_fw_asserts_dump,
7916 qed_print_fw_asserts_results,
6c95dd8f
PK
7917 qed_get_fw_asserts_results_buf_size,
7918 NULL}, {
7919 "ilt", ILT_NUM_STR_FUNCS, qed_dbg_ilt_get_dump_buf_size,
7920 qed_dbg_ilt_dump, NULL, NULL, NULL},};
c965db44
TT
7921
7922static void qed_dbg_print_feature(u8 *p_text_buf, u32 text_size)
7923{
7924 u32 i, precision = 80;
7925
7926 if (!p_text_buf)
7927 return;
7928
7929 pr_notice("\n%.*s", precision, p_text_buf);
7930 for (i = precision; i < text_size; i += precision)
7931 pr_cont("%.*s", precision, p_text_buf + i);
7932 pr_cont("\n");
7933}
7934
7935#define QED_RESULTS_BUF_MIN_SIZE 16
7936/* Generic function for decoding debug feature info */
8c93beaf
YM
7937static enum dbg_status format_feature(struct qed_hwfn *p_hwfn,
7938 enum qed_dbg_features feature_idx)
c965db44
TT
7939{
7940 struct qed_dbg_feature *feature =
ca352f00 7941 &p_hwfn->cdev->dbg_features[feature_idx];
6c95dd8f
PK
7942 u32 txt_size_bytes, null_char_pos, i;
7943 u32 *dbuf, dwords;
c965db44
TT
7944 enum dbg_status rc;
7945 char *text_buf;
7946
7947 /* Check if feature supports formatting capability */
7948 if (!qed_features_lookup[feature_idx].results_buf_size)
7949 return DBG_STATUS_OK;
7950
6c95dd8f
PK
7951 dbuf = (u32 *)feature->dump_buf;
7952 dwords = feature->dumped_dwords;
7953
c965db44 7954 /* Obtain size of formatted output */
6c95dd8f
PK
7955 rc = qed_features_lookup[feature_idx].results_buf_size(p_hwfn,
7956 dbuf,
7957 dwords,
7958 &txt_size_bytes);
c965db44
TT
7959 if (rc != DBG_STATUS_OK)
7960 return rc;
7961
6c95dd8f
PK
7962 /* Make sure that the allocated size is a multiple of dword
7963 * (4 bytes).
7964 */
7965 null_char_pos = txt_size_bytes - 1;
7966 txt_size_bytes = (txt_size_bytes + 3) & ~0x3;
c965db44 7967
6c95dd8f 7968 if (txt_size_bytes < QED_RESULTS_BUF_MIN_SIZE) {
c965db44
TT
7969 DP_NOTICE(p_hwfn->cdev,
7970 "formatted size of feature was too small %d. Aborting\n",
6c95dd8f 7971 txt_size_bytes);
c965db44
TT
7972 return DBG_STATUS_INVALID_ARGS;
7973 }
7974
6c95dd8f
PK
7975 /* allocate temp text buf */
7976 text_buf = vzalloc(txt_size_bytes);
7977 if (!text_buf) {
7978 DP_NOTICE(p_hwfn->cdev,
7979 "failed to allocate text buffer. Aborting\n");
c965db44 7980 return DBG_STATUS_VIRT_MEM_ALLOC_FAILED;
6c95dd8f 7981 }
c965db44
TT
7982
7983 /* Decode feature opcodes to string on temp buf */
6c95dd8f
PK
7984 rc = qed_features_lookup[feature_idx].print_results(p_hwfn,
7985 dbuf,
7986 dwords,
7987 text_buf);
c965db44
TT
7988 if (rc != DBG_STATUS_OK) {
7989 vfree(text_buf);
7990 return rc;
7991 }
7992
7993 /* Replace the original null character with a '\n' character.
7994 * The bytes that were added as a result of the dword alignment are also
7995 * padded with '\n' characters.
7996 */
6c95dd8f 7997 for (i = null_char_pos; i < txt_size_bytes; i++)
c965db44
TT
7998 text_buf[i] = '\n';
7999
8000 /* Dump printable feature to log */
ca352f00 8001 if (p_hwfn->cdev->print_dbg_data)
6c95dd8f 8002 qed_dbg_print_feature(text_buf, txt_size_bytes);
c965db44 8003
6c95dd8f 8004 /* Dump binary data as is to the output file */
da328711
AL
8005 if (p_hwfn->cdev->dbg_bin_dump) {
8006 vfree(text_buf);
6c95dd8f 8007 return rc;
da328711
AL
8008 }
8009
6c95dd8f 8010 /* Free the old dump_buf and point the dump_buf to the newly allocated
c965db44
TT
8011 * and formatted text buffer.
8012 */
8013 vfree(feature->dump_buf);
8014 feature->dump_buf = text_buf;
6c95dd8f
PK
8015 feature->buf_size = txt_size_bytes;
8016 feature->dumped_dwords = txt_size_bytes / 4;
8017
c965db44
TT
8018 return rc;
8019}
8020
8a52bbab
MK
8021#define MAX_DBG_FEATURE_SIZE_DWORDS 0x3FFFFFFF
8022
c965db44 8023/* Generic function for performing the dump of a debug feature. */
8c93beaf
YM
8024static enum dbg_status qed_dbg_dump(struct qed_hwfn *p_hwfn,
8025 struct qed_ptt *p_ptt,
8026 enum qed_dbg_features feature_idx)
c965db44
TT
8027{
8028 struct qed_dbg_feature *feature =
ca352f00 8029 &p_hwfn->cdev->dbg_features[feature_idx];
6c95dd8f 8030 u32 buf_size_dwords, *dbuf, *dwords;
c965db44
TT
8031 enum dbg_status rc;
8032
8033 DP_NOTICE(p_hwfn->cdev, "Collecting a debug feature [\"%s\"]\n",
8034 qed_features_lookup[feature_idx].name);
8035
8036 /* Dump_buf was already allocated need to free (this can happen if dump
8037 * was called but file was never read).
8038 * We can't use the buffer as is since size may have changed.
8039 */
8040 if (feature->dump_buf) {
8041 vfree(feature->dump_buf);
8042 feature->dump_buf = NULL;
8043 }
8044
8045 /* Get buffer size from hsi, allocate accordingly, and perform the
8046 * dump.
8047 */
8048 rc = qed_features_lookup[feature_idx].get_size(p_hwfn, p_ptt,
8049 &buf_size_dwords);
be086e7c 8050 if (rc != DBG_STATUS_OK && rc != DBG_STATUS_NVRAM_GET_IMAGE_FAILED)
c965db44 8051 return rc;
2d22bc83
MK
8052
8053 if (buf_size_dwords > MAX_DBG_FEATURE_SIZE_DWORDS) {
8054 feature->buf_size = 0;
8055 DP_NOTICE(p_hwfn->cdev,
8056 "Debug feature [\"%s\"] size (0x%x dwords) exceeds maximum size (0x%x dwords)\n",
8057 qed_features_lookup[feature_idx].name,
8058 buf_size_dwords, MAX_DBG_FEATURE_SIZE_DWORDS);
8059
8060 return DBG_STATUS_OK;
8061 }
8062
c965db44
TT
8063 feature->buf_size = buf_size_dwords * sizeof(u32);
8064 feature->dump_buf = vmalloc(feature->buf_size);
8065 if (!feature->dump_buf)
8066 return DBG_STATUS_VIRT_MEM_ALLOC_FAILED;
8067
6c95dd8f
PK
8068 dbuf = (u32 *)feature->dump_buf;
8069 dwords = &feature->dumped_dwords;
8070 rc = qed_features_lookup[feature_idx].perform_dump(p_hwfn, p_ptt,
8071 dbuf,
8072 feature->buf_size /
8073 sizeof(u32),
8074 dwords);
c965db44
TT
8075
8076 /* If mcp is stuck we get DBG_STATUS_NVRAM_GET_IMAGE_FAILED error.
6c95dd8f 8077 * In this case the buffer holds valid binary data, but we won't able
c965db44
TT
8078 * to parse it (since parsing relies on data in NVRAM which is only
8079 * accessible when MFW is responsive). skip the formatting but return
8080 * success so that binary data is provided.
8081 */
8082 if (rc == DBG_STATUS_NVRAM_GET_IMAGE_FAILED)
8083 return DBG_STATUS_OK;
8084
8085 if (rc != DBG_STATUS_OK)
8086 return rc;
8087
8088 /* Format output */
8089 rc = format_feature(p_hwfn, feature_idx);
8090 return rc;
8091}
8092
8093int qed_dbg_grc(struct qed_dev *cdev, void *buffer, u32 *num_dumped_bytes)
8094{
8095 return qed_dbg_feature(cdev, buffer, DBG_FEATURE_GRC, num_dumped_bytes);
8096}
8097
8098int qed_dbg_grc_size(struct qed_dev *cdev)
8099{
8100 return qed_dbg_feature_size(cdev, DBG_FEATURE_GRC);
8101}
8102
8103int qed_dbg_idle_chk(struct qed_dev *cdev, void *buffer, u32 *num_dumped_bytes)
8104{
8105 return qed_dbg_feature(cdev, buffer, DBG_FEATURE_IDLE_CHK,
8106 num_dumped_bytes);
8107}
8108
8109int qed_dbg_idle_chk_size(struct qed_dev *cdev)
8110{
8111 return qed_dbg_feature_size(cdev, DBG_FEATURE_IDLE_CHK);
8112}
8113
8114int qed_dbg_reg_fifo(struct qed_dev *cdev, void *buffer, u32 *num_dumped_bytes)
8115{
8116 return qed_dbg_feature(cdev, buffer, DBG_FEATURE_REG_FIFO,
8117 num_dumped_bytes);
8118}
8119
8120int qed_dbg_reg_fifo_size(struct qed_dev *cdev)
8121{
8122 return qed_dbg_feature_size(cdev, DBG_FEATURE_REG_FIFO);
8123}
8124
8125int qed_dbg_igu_fifo(struct qed_dev *cdev, void *buffer, u32 *num_dumped_bytes)
8126{
8127 return qed_dbg_feature(cdev, buffer, DBG_FEATURE_IGU_FIFO,
8128 num_dumped_bytes);
8129}
8130
8131int qed_dbg_igu_fifo_size(struct qed_dev *cdev)
8132{
8133 return qed_dbg_feature_size(cdev, DBG_FEATURE_IGU_FIFO);
8134}
8135
bf774d14
Y
8136static int qed_dbg_nvm_image_length(struct qed_hwfn *p_hwfn,
8137 enum qed_nvm_images image_id, u32 *length)
1ac4329a
DB
8138{
8139 struct qed_nvm_image_att image_att;
8140 int rc;
8141
8142 *length = 0;
8143 rc = qed_mcp_get_nvm_image_att(p_hwfn, image_id, &image_att);
8144 if (rc)
8145 return rc;
8146
8147 *length = image_att.length;
8148
8149 return rc;
8150}
8151
bf774d14
Y
8152static int qed_dbg_nvm_image(struct qed_dev *cdev, void *buffer,
8153 u32 *num_dumped_bytes,
8154 enum qed_nvm_images image_id)
1ac4329a
DB
8155{
8156 struct qed_hwfn *p_hwfn =
ca352f00 8157 &cdev->hwfns[cdev->engine_for_debug];
5ab90341 8158 u32 len_rounded;
1ac4329a
DB
8159 int rc;
8160
8161 *num_dumped_bytes = 0;
8162 rc = qed_dbg_nvm_image_length(p_hwfn, image_id, &len_rounded);
8163 if (rc)
8164 return rc;
8165
8166 DP_NOTICE(p_hwfn->cdev,
8167 "Collecting a debug feature [\"nvram image %d\"]\n",
8168 image_id);
8169
8170 len_rounded = roundup(len_rounded, sizeof(u32));
8171 rc = qed_mcp_get_nvm_image(p_hwfn, image_id, buffer, len_rounded);
8172 if (rc)
8173 return rc;
8174
8175 /* QED_NVM_IMAGE_NVM_META image is not swapped like other images */
8176 if (image_id != QED_NVM_IMAGE_NVM_META)
5ab90341
AL
8177 cpu_to_be32_array((__force __be32 *)buffer,
8178 (const u32 *)buffer,
8179 len_rounded / sizeof(u32));
1ac4329a
DB
8180
8181 *num_dumped_bytes = len_rounded;
8182
8183 return rc;
8184}
8185
c965db44
TT
8186int qed_dbg_protection_override(struct qed_dev *cdev, void *buffer,
8187 u32 *num_dumped_bytes)
8188{
8189 return qed_dbg_feature(cdev, buffer, DBG_FEATURE_PROTECTION_OVERRIDE,
8190 num_dumped_bytes);
8191}
8192
8193int qed_dbg_protection_override_size(struct qed_dev *cdev)
8194{
8195 return qed_dbg_feature_size(cdev, DBG_FEATURE_PROTECTION_OVERRIDE);
8196}
8197
8198int qed_dbg_fw_asserts(struct qed_dev *cdev, void *buffer,
8199 u32 *num_dumped_bytes)
8200{
8201 return qed_dbg_feature(cdev, buffer, DBG_FEATURE_FW_ASSERTS,
8202 num_dumped_bytes);
8203}
8204
8205int qed_dbg_fw_asserts_size(struct qed_dev *cdev)
8206{
8207 return qed_dbg_feature_size(cdev, DBG_FEATURE_FW_ASSERTS);
8208}
8209
8a52bbab
MK
8210int qed_dbg_ilt(struct qed_dev *cdev, void *buffer, u32 *num_dumped_bytes)
8211{
8212 return qed_dbg_feature(cdev, buffer, DBG_FEATURE_ILT, num_dumped_bytes);
8213}
8214
8215int qed_dbg_ilt_size(struct qed_dev *cdev)
8216{
8217 return qed_dbg_feature_size(cdev, DBG_FEATURE_ILT);
8218}
8219
c965db44
TT
8220int qed_dbg_mcp_trace(struct qed_dev *cdev, void *buffer,
8221 u32 *num_dumped_bytes)
8222{
8223 return qed_dbg_feature(cdev, buffer, DBG_FEATURE_MCP_TRACE,
8224 num_dumped_bytes);
8225}
8226
8227int qed_dbg_mcp_trace_size(struct qed_dev *cdev)
8228{
8229 return qed_dbg_feature_size(cdev, DBG_FEATURE_MCP_TRACE);
8230}
8231
8232/* Defines the amount of bytes allocated for recording the length of debugfs
8233 * feature buffer.
8234 */
8235#define REGDUMP_HEADER_SIZE sizeof(u32)
8a52bbab
MK
8236#define REGDUMP_HEADER_SIZE_SHIFT 0
8237#define REGDUMP_HEADER_SIZE_MASK 0xffffff
c965db44 8238#define REGDUMP_HEADER_FEATURE_SHIFT 24
da328711
AL
8239#define REGDUMP_HEADER_FEATURE_MASK 0x1f
8240#define REGDUMP_HEADER_BIN_DUMP_SHIFT 29
8241#define REGDUMP_HEADER_BIN_DUMP_MASK 0x1
c965db44 8242#define REGDUMP_HEADER_OMIT_ENGINE_SHIFT 30
8a52bbab
MK
8243#define REGDUMP_HEADER_OMIT_ENGINE_MASK 0x1
8244#define REGDUMP_HEADER_ENGINE_SHIFT 31
8245#define REGDUMP_HEADER_ENGINE_MASK 0x1
8246#define REGDUMP_MAX_SIZE 0x1000000
8247#define ILT_DUMP_MAX_SIZE (1024 * 1024 * 15)
8248
c965db44
TT
8249enum debug_print_features {
8250 OLD_MODE = 0,
8251 IDLE_CHK = 1,
8252 GRC_DUMP = 2,
8253 MCP_TRACE = 3,
8254 REG_FIFO = 4,
8255 PROTECTION_OVERRIDE = 5,
8256 IGU_FIFO = 6,
8257 PHY = 7,
8258 FW_ASSERTS = 8,
1ac4329a
DB
8259 NVM_CFG1 = 9,
8260 DEFAULT_CFG = 10,
8261 NVM_META = 11,
8a52bbab
MK
8262 MDUMP = 12,
8263 ILT_DUMP = 13,
c965db44
TT
8264};
8265
2d22bc83
MK
8266static u32 qed_calc_regdump_header(struct qed_dev *cdev,
8267 enum debug_print_features feature,
6c95dd8f
PK
8268 int engine, u32 feature_size,
8269 u8 omit_engine, u8 dbg_bin_dump)
c965db44 8270{
2d22bc83
MK
8271 u32 res = 0;
8272
8273 SET_FIELD(res, REGDUMP_HEADER_SIZE, feature_size);
8274 if (res != feature_size)
8275 DP_NOTICE(cdev,
8276 "Feature %d is too large (size 0x%x) and will corrupt the dump\n",
8277 feature, feature_size);
8278
8279 SET_FIELD(res, REGDUMP_HEADER_FEATURE, feature);
6c95dd8f 8280 SET_FIELD(res, REGDUMP_HEADER_BIN_DUMP, dbg_bin_dump);
2d22bc83
MK
8281 SET_FIELD(res, REGDUMP_HEADER_OMIT_ENGINE, omit_engine);
8282 SET_FIELD(res, REGDUMP_HEADER_ENGINE, engine);
8283
8284 return res;
c965db44
TT
8285}
8286
8287int qed_dbg_all_data(struct qed_dev *cdev, void *buffer)
8288{
8289 u8 cur_engine, omit_engine = 0, org_engine;
6c95dd8f 8290 struct qed_hwfn *p_hwfn = &cdev->hwfns[cdev->engine_for_debug];
3b86bd07 8291 struct dbg_tools_data *dev_data = &p_hwfn->dbg_info;
6c95dd8f 8292 int grc_params[MAX_DBG_GRC_PARAMS], rc, i;
c965db44 8293 u32 offset = 0, feature_size;
c965db44 8294
3b86bd07
SRK
8295 for (i = 0; i < MAX_DBG_GRC_PARAMS; i++)
8296 grc_params[i] = dev_data->grc.param_val[i];
8297
2d22bc83 8298 if (!QED_IS_CMT(cdev))
c965db44
TT
8299 omit_engine = 1;
8300
6c95dd8f 8301 cdev->dbg_bin_dump = 1;
2d22bc83
MK
8302 mutex_lock(&qed_dbg_lock);
8303
c965db44
TT
8304 org_engine = qed_get_debug_engine(cdev);
8305 for (cur_engine = 0; cur_engine < cdev->num_hwfns; cur_engine++) {
8306 /* Collect idle_chks and grcDump for each hw function */
8307 DP_VERBOSE(cdev, QED_MSG_DEBUG,
8308 "obtaining idle_chk and grcdump for current engine\n");
8309 qed_set_debug_engine(cdev, cur_engine);
8310
8311 /* First idle_chk */
8312 rc = qed_dbg_idle_chk(cdev, (u8 *)buffer + offset +
8313 REGDUMP_HEADER_SIZE, &feature_size);
8314 if (!rc) {
8315 *(u32 *)((u8 *)buffer + offset) =
6c95dd8f
PK
8316 qed_calc_regdump_header(cdev, IDLE_CHK,
8317 cur_engine,
8318 feature_size,
8319 omit_engine,
8320 cdev->dbg_bin_dump);
c965db44
TT
8321 offset += (feature_size + REGDUMP_HEADER_SIZE);
8322 } else {
8323 DP_ERR(cdev, "qed_dbg_idle_chk failed. rc = %d\n", rc);
8324 }
8325
8326 /* Second idle_chk */
8327 rc = qed_dbg_idle_chk(cdev, (u8 *)buffer + offset +
8328 REGDUMP_HEADER_SIZE, &feature_size);
8329 if (!rc) {
8330 *(u32 *)((u8 *)buffer + offset) =
6c95dd8f
PK
8331 qed_calc_regdump_header(cdev, IDLE_CHK,
8332 cur_engine,
8333 feature_size,
8334 omit_engine,
8335 cdev->dbg_bin_dump);
c965db44
TT
8336 offset += (feature_size + REGDUMP_HEADER_SIZE);
8337 } else {
8338 DP_ERR(cdev, "qed_dbg_idle_chk failed. rc = %d\n", rc);
8339 }
8340
8341 /* reg_fifo dump */
8342 rc = qed_dbg_reg_fifo(cdev, (u8 *)buffer + offset +
8343 REGDUMP_HEADER_SIZE, &feature_size);
8344 if (!rc) {
8345 *(u32 *)((u8 *)buffer + offset) =
6c95dd8f
PK
8346 qed_calc_regdump_header(cdev, REG_FIFO,
8347 cur_engine,
8348 feature_size,
8349 omit_engine,
8350 cdev->dbg_bin_dump);
c965db44
TT
8351 offset += (feature_size + REGDUMP_HEADER_SIZE);
8352 } else {
8353 DP_ERR(cdev, "qed_dbg_reg_fifo failed. rc = %d\n", rc);
8354 }
8355
8356 /* igu_fifo dump */
8357 rc = qed_dbg_igu_fifo(cdev, (u8 *)buffer + offset +
8358 REGDUMP_HEADER_SIZE, &feature_size);
8359 if (!rc) {
8360 *(u32 *)((u8 *)buffer + offset) =
6c95dd8f
PK
8361 qed_calc_regdump_header(cdev, IGU_FIFO,
8362 cur_engine,
8363 feature_size,
8364 omit_engine,
8365 cdev->dbg_bin_dump);
c965db44
TT
8366 offset += (feature_size + REGDUMP_HEADER_SIZE);
8367 } else {
8368 DP_ERR(cdev, "qed_dbg_igu_fifo failed. rc = %d", rc);
8369 }
8370
8371 /* protection_override dump */
8372 rc = qed_dbg_protection_override(cdev, (u8 *)buffer + offset +
8373 REGDUMP_HEADER_SIZE,
8374 &feature_size);
8375 if (!rc) {
8376 *(u32 *)((u8 *)buffer + offset) =
6c95dd8f
PK
8377 qed_calc_regdump_header(cdev,
8378 PROTECTION_OVERRIDE,
c965db44 8379 cur_engine,
6c95dd8f
PK
8380 feature_size,
8381 omit_engine,
8382 cdev->dbg_bin_dump);
c965db44
TT
8383 offset += (feature_size + REGDUMP_HEADER_SIZE);
8384 } else {
8385 DP_ERR(cdev,
8386 "qed_dbg_protection_override failed. rc = %d\n",
8387 rc);
8388 }
8389
8390 /* fw_asserts dump */
8391 rc = qed_dbg_fw_asserts(cdev, (u8 *)buffer + offset +
8392 REGDUMP_HEADER_SIZE, &feature_size);
8393 if (!rc) {
8394 *(u32 *)((u8 *)buffer + offset) =
2d22bc83 8395 qed_calc_regdump_header(cdev, FW_ASSERTS,
6c95dd8f
PK
8396 cur_engine,
8397 feature_size,
8398 omit_engine,
8399 cdev->dbg_bin_dump);
c965db44
TT
8400 offset += (feature_size + REGDUMP_HEADER_SIZE);
8401 } else {
8402 DP_ERR(cdev, "qed_dbg_fw_asserts failed. rc = %d\n",
8403 rc);
8404 }
8405
8a52bbab 8406 feature_size = qed_dbg_ilt_size(cdev);
6c95dd8f
PK
8407 if (!cdev->disable_ilt_dump && feature_size <
8408 ILT_DUMP_MAX_SIZE) {
8a52bbab
MK
8409 rc = qed_dbg_ilt(cdev, (u8 *)buffer + offset +
8410 REGDUMP_HEADER_SIZE, &feature_size);
8411 if (!rc) {
8412 *(u32 *)((u8 *)buffer + offset) =
2d22bc83 8413 qed_calc_regdump_header(cdev, ILT_DUMP,
8a52bbab
MK
8414 cur_engine,
8415 feature_size,
6c95dd8f
PK
8416 omit_engine,
8417 cdev->dbg_bin_dump);
8418 offset += (feature_size + REGDUMP_HEADER_SIZE);
8a52bbab
MK
8419 } else {
8420 DP_ERR(cdev, "qed_dbg_ilt failed. rc = %d\n",
8421 rc);
8422 }
8423 }
3b86bd07 8424
6c95dd8f 8425 /* Grc dump - must be last because when mcp stuck it will
c965db44
TT
8426 * clutter idle_chk, reg_fifo, ...
8427 */
2d22bc83
MK
8428 for (i = 0; i < MAX_DBG_GRC_PARAMS; i++)
8429 dev_data->grc.param_val[i] = grc_params[i];
8430
c965db44
TT
8431 rc = qed_dbg_grc(cdev, (u8 *)buffer + offset +
8432 REGDUMP_HEADER_SIZE, &feature_size);
8433 if (!rc) {
8434 *(u32 *)((u8 *)buffer + offset) =
2d22bc83
MK
8435 qed_calc_regdump_header(cdev, GRC_DUMP,
8436 cur_engine,
6c95dd8f
PK
8437 feature_size,
8438 omit_engine,
8439 cdev->dbg_bin_dump);
c965db44
TT
8440 offset += (feature_size + REGDUMP_HEADER_SIZE);
8441 } else {
8442 DP_ERR(cdev, "qed_dbg_grc failed. rc = %d", rc);
8443 }
8444 }
8445
50bc60cb 8446 qed_set_debug_engine(cdev, org_engine);
2d22bc83 8447
c965db44
TT
8448 /* mcp_trace */
8449 rc = qed_dbg_mcp_trace(cdev, (u8 *)buffer + offset +
8450 REGDUMP_HEADER_SIZE, &feature_size);
8451 if (!rc) {
8452 *(u32 *)((u8 *)buffer + offset) =
2d22bc83 8453 qed_calc_regdump_header(cdev, MCP_TRACE, cur_engine,
6c95dd8f
PK
8454 feature_size, omit_engine,
8455 cdev->dbg_bin_dump);
c965db44
TT
8456 offset += (feature_size + REGDUMP_HEADER_SIZE);
8457 } else {
8458 DP_ERR(cdev, "qed_dbg_mcp_trace failed. rc = %d\n", rc);
8459 }
8460
1ac4329a
DB
8461 /* nvm cfg1 */
8462 rc = qed_dbg_nvm_image(cdev,
2d22bc83
MK
8463 (u8 *)buffer + offset +
8464 REGDUMP_HEADER_SIZE, &feature_size,
8465 QED_NVM_IMAGE_NVM_CFG1);
1ac4329a
DB
8466 if (!rc) {
8467 *(u32 *)((u8 *)buffer + offset) =
2d22bc83 8468 qed_calc_regdump_header(cdev, NVM_CFG1, cur_engine,
6c95dd8f
PK
8469 feature_size, omit_engine,
8470 cdev->dbg_bin_dump);
1ac4329a
DB
8471 offset += (feature_size + REGDUMP_HEADER_SIZE);
8472 } else if (rc != -ENOENT) {
8473 DP_ERR(cdev,
8474 "qed_dbg_nvm_image failed for image %d (%s), rc = %d\n",
6c95dd8f
PK
8475 QED_NVM_IMAGE_NVM_CFG1, "QED_NVM_IMAGE_NVM_CFG1",
8476 rc);
1ac4329a
DB
8477 }
8478
6c95dd8f 8479 /* nvm default */
1ac4329a 8480 rc = qed_dbg_nvm_image(cdev,
6c95dd8f
PK
8481 (u8 *)buffer + offset +
8482 REGDUMP_HEADER_SIZE, &feature_size,
8483 QED_NVM_IMAGE_DEFAULT_CFG);
1ac4329a
DB
8484 if (!rc) {
8485 *(u32 *)((u8 *)buffer + offset) =
6c95dd8f
PK
8486 qed_calc_regdump_header(cdev, DEFAULT_CFG,
8487 cur_engine, feature_size,
8488 omit_engine,
8489 cdev->dbg_bin_dump);
1ac4329a
DB
8490 offset += (feature_size + REGDUMP_HEADER_SIZE);
8491 } else if (rc != -ENOENT) {
8492 DP_ERR(cdev,
8493 "qed_dbg_nvm_image failed for image %d (%s), rc = %d\n",
6c95dd8f
PK
8494 QED_NVM_IMAGE_DEFAULT_CFG,
8495 "QED_NVM_IMAGE_DEFAULT_CFG", rc);
1ac4329a
DB
8496 }
8497
8498 /* nvm meta */
8499 rc = qed_dbg_nvm_image(cdev,
6c95dd8f
PK
8500 (u8 *)buffer + offset +
8501 REGDUMP_HEADER_SIZE, &feature_size,
8502 QED_NVM_IMAGE_NVM_META);
1ac4329a
DB
8503 if (!rc) {
8504 *(u32 *)((u8 *)buffer + offset) =
6c95dd8f
PK
8505 qed_calc_regdump_header(cdev, NVM_META, cur_engine,
8506 feature_size, omit_engine,
8507 cdev->dbg_bin_dump);
1ac4329a
DB
8508 offset += (feature_size + REGDUMP_HEADER_SIZE);
8509 } else if (rc != -ENOENT) {
8510 DP_ERR(cdev,
8511 "qed_dbg_nvm_image failed for image %d (%s), rc = %d\n",
6c95dd8f
PK
8512 QED_NVM_IMAGE_NVM_META, "QED_NVM_IMAGE_NVM_META",
8513 rc);
1ac4329a
DB
8514 }
8515
8a52bbab
MK
8516 /* nvm mdump */
8517 rc = qed_dbg_nvm_image(cdev, (u8 *)buffer + offset +
8518 REGDUMP_HEADER_SIZE, &feature_size,
8519 QED_NVM_IMAGE_MDUMP);
8520 if (!rc) {
8521 *(u32 *)((u8 *)buffer + offset) =
6c95dd8f
PK
8522 qed_calc_regdump_header(cdev, MDUMP, cur_engine,
8523 feature_size, omit_engine,
8524 cdev->dbg_bin_dump);
8a52bbab
MK
8525 offset += (feature_size + REGDUMP_HEADER_SIZE);
8526 } else if (rc != -ENOENT) {
8527 DP_ERR(cdev,
8528 "qed_dbg_nvm_image failed for image %d (%s), rc = %d\n",
8529 QED_NVM_IMAGE_MDUMP, "QED_NVM_IMAGE_MDUMP", rc);
8530 }
8531
2d22bc83 8532 mutex_unlock(&qed_dbg_lock);
6c95dd8f 8533 cdev->dbg_bin_dump = 0;
2d22bc83 8534
c965db44
TT
8535 return 0;
8536}
8537
8538int qed_dbg_all_data_size(struct qed_dev *cdev)
8539{
8a52bbab 8540 u32 regs_len = 0, image_len = 0, ilt_len = 0, total_ilt_len = 0;
6c95dd8f 8541 struct qed_hwfn *p_hwfn = &cdev->hwfns[cdev->engine_for_debug];
c965db44 8542 u8 cur_engine, org_engine;
c965db44 8543
2d22bc83 8544 cdev->disable_ilt_dump = false;
c965db44
TT
8545 org_engine = qed_get_debug_engine(cdev);
8546 for (cur_engine = 0; cur_engine < cdev->num_hwfns; cur_engine++) {
8547 /* Engine specific */
8548 DP_VERBOSE(cdev, QED_MSG_DEBUG,
8549 "calculating idle_chk and grcdump register length for current engine\n");
8550 qed_set_debug_engine(cdev, cur_engine);
8551 regs_len += REGDUMP_HEADER_SIZE + qed_dbg_idle_chk_size(cdev) +
6c95dd8f
PK
8552 REGDUMP_HEADER_SIZE + qed_dbg_idle_chk_size(cdev) +
8553 REGDUMP_HEADER_SIZE + qed_dbg_grc_size(cdev) +
8554 REGDUMP_HEADER_SIZE + qed_dbg_reg_fifo_size(cdev) +
8555 REGDUMP_HEADER_SIZE + qed_dbg_igu_fifo_size(cdev) +
8556 REGDUMP_HEADER_SIZE +
8557 qed_dbg_protection_override_size(cdev) +
8558 REGDUMP_HEADER_SIZE + qed_dbg_fw_asserts_size(cdev);
8a52bbab
MK
8559 ilt_len = REGDUMP_HEADER_SIZE + qed_dbg_ilt_size(cdev);
8560 if (ilt_len < ILT_DUMP_MAX_SIZE) {
8561 total_ilt_len += ilt_len;
8562 regs_len += ilt_len;
8563 }
c965db44
TT
8564 }
8565
50bc60cb
MK
8566 qed_set_debug_engine(cdev, org_engine);
8567
c965db44 8568 /* Engine common */
6c95dd8f
PK
8569 regs_len += REGDUMP_HEADER_SIZE + qed_dbg_mcp_trace_size(cdev) +
8570 REGDUMP_HEADER_SIZE + qed_dbg_phy_size(cdev);
1ac4329a
DB
8571 qed_dbg_nvm_image_length(p_hwfn, QED_NVM_IMAGE_NVM_CFG1, &image_len);
8572 if (image_len)
8573 regs_len += REGDUMP_HEADER_SIZE + image_len;
8574 qed_dbg_nvm_image_length(p_hwfn, QED_NVM_IMAGE_DEFAULT_CFG, &image_len);
8575 if (image_len)
8576 regs_len += REGDUMP_HEADER_SIZE + image_len;
8577 qed_dbg_nvm_image_length(p_hwfn, QED_NVM_IMAGE_NVM_META, &image_len);
8578 if (image_len)
8579 regs_len += REGDUMP_HEADER_SIZE + image_len;
8a52bbab
MK
8580 qed_dbg_nvm_image_length(p_hwfn, QED_NVM_IMAGE_MDUMP, &image_len);
8581 if (image_len)
8582 regs_len += REGDUMP_HEADER_SIZE + image_len;
8583
8584 if (regs_len > REGDUMP_MAX_SIZE) {
8585 DP_VERBOSE(cdev, QED_MSG_DEBUG,
8586 "Dump exceeds max size 0x%x, disable ILT dump\n",
8587 REGDUMP_MAX_SIZE);
8588 cdev->disable_ilt_dump = true;
8589 regs_len -= total_ilt_len;
8590 }
c965db44
TT
8591
8592 return regs_len;
8593}
8594
8595int qed_dbg_feature(struct qed_dev *cdev, void *buffer,
8596 enum qed_dbg_features feature, u32 *num_dumped_bytes)
8597{
6c95dd8f
PK
8598 struct qed_dbg_feature *qed_feature = &cdev->dbg_features[feature];
8599 struct qed_hwfn *p_hwfn = &cdev->hwfns[cdev->engine_for_debug];
c965db44
TT
8600 enum dbg_status dbg_rc;
8601 struct qed_ptt *p_ptt;
8602 int rc = 0;
8603
8604 /* Acquire ptt */
8605 p_ptt = qed_ptt_acquire(p_hwfn);
8606 if (!p_ptt)
8607 return -EINVAL;
8608
8609 /* Get dump */
8610 dbg_rc = qed_dbg_dump(p_hwfn, p_ptt, feature);
8611 if (dbg_rc != DBG_STATUS_OK) {
8612 DP_VERBOSE(cdev, QED_MSG_DEBUG, "%s\n",
8613 qed_dbg_get_status_str(dbg_rc));
8614 *num_dumped_bytes = 0;
8615 rc = -EINVAL;
8616 goto out;
8617 }
8618
8619 DP_VERBOSE(cdev, QED_MSG_DEBUG,
8620 "copying debugfs feature to external buffer\n");
8621 memcpy(buffer, qed_feature->dump_buf, qed_feature->buf_size);
ca352f00 8622 *num_dumped_bytes = cdev->dbg_features[feature].dumped_dwords *
c965db44
TT
8623 4;
8624
8625out:
8626 qed_ptt_release(p_hwfn, p_ptt);
8627 return rc;
8628}
8629
8630int qed_dbg_feature_size(struct qed_dev *cdev, enum qed_dbg_features feature)
8631{
2d22bc83 8632 struct qed_dbg_feature *qed_feature = &cdev->dbg_features[feature];
6c95dd8f 8633 struct qed_hwfn *p_hwfn = &cdev->hwfns[cdev->engine_for_debug];
c965db44 8634 struct qed_ptt *p_ptt = qed_ptt_acquire(p_hwfn);
c965db44
TT
8635 u32 buf_size_dwords;
8636 enum dbg_status rc;
8637
8638 if (!p_ptt)
8639 return -EINVAL;
8640
8641 rc = qed_features_lookup[feature].get_size(p_hwfn, p_ptt,
8642 &buf_size_dwords);
8643 if (rc != DBG_STATUS_OK)
8644 buf_size_dwords = 0;
8645
8a52bbab
MK
8646 /* Feature will not be dumped if it exceeds maximum size */
8647 if (buf_size_dwords > MAX_DBG_FEATURE_SIZE_DWORDS)
8648 buf_size_dwords = 0;
8649
c965db44
TT
8650 qed_ptt_release(p_hwfn, p_ptt);
8651 qed_feature->buf_size = buf_size_dwords * sizeof(u32);
8652 return qed_feature->buf_size;
8653}
8654
6c95dd8f
PK
8655int qed_dbg_phy_size(struct qed_dev *cdev)
8656{
8657 /* return max size of phy info and
8658 * phy mac_stat multiplied by the number of ports
8659 */
8660 return MAX_PHY_RESULT_BUFFER * (1 + qed_device_num_ports(cdev));
8661}
8662
c965db44
TT
8663u8 qed_get_debug_engine(struct qed_dev *cdev)
8664{
ca352f00 8665 return cdev->engine_for_debug;
c965db44
TT
8666}
8667
8668void qed_set_debug_engine(struct qed_dev *cdev, int engine_number)
8669{
8670 DP_VERBOSE(cdev, QED_MSG_DEBUG, "set debug engine to %d\n",
8671 engine_number);
ca352f00 8672 cdev->engine_for_debug = engine_number;
c965db44
TT
8673}
8674
8675void qed_dbg_pf_init(struct qed_dev *cdev)
8676{
2d22bc83
MK
8677 const u8 *dbg_values = NULL;
8678 int i;
c965db44 8679
6c95dd8f
PK
8680 /* Sync ver with debugbus qed code */
8681 qed_dbg_set_app_ver(TOOLS_VERSION);
8682
c965db44
TT
8683 /* Debug values are after init values.
8684 * The offset is the first dword of the file.
8685 */
8686 dbg_values = cdev->firmware->data + *(u32 *)cdev->firmware->data;
2d22bc83
MK
8687
8688 for_each_hwfn(cdev, i) {
8689 qed_dbg_set_bin_ptr(&cdev->hwfns[i], dbg_values);
8690 qed_dbg_user_set_bin_ptr(&cdev->hwfns[i], dbg_values);
8691 }
8692
8693 /* Set the hwfn to be 0 as default */
ca352f00 8694 cdev->engine_for_debug = 0;
c965db44
TT
8695}
8696
8697void qed_dbg_pf_exit(struct qed_dev *cdev)
8698{
8699 struct qed_dbg_feature *feature = NULL;
8700 enum qed_dbg_features feature_idx;
8701
2d22bc83
MK
8702 /* debug features' buffers may be allocated if debug feature was used
8703 * but dump wasn't called
c965db44
TT
8704 */
8705 for (feature_idx = 0; feature_idx < DBG_FEATURE_NUM; feature_idx++) {
2d22bc83 8706 feature = &cdev->dbg_features[feature_idx];
c965db44
TT
8707 if (feature->dump_buf) {
8708 vfree(feature->dump_buf);
8709 feature->dump_buf = NULL;
8710 }
8711 }
8712}
This page took 2.370156 seconds and 5 git commands to generate.