]>
Commit | Line | Data |
---|---|---|
7f84eef0 SS |
1 | /* |
2 | * xHCI host controller driver | |
3 | * | |
4 | * Copyright (C) 2008 Intel Corp. | |
5 | * | |
6 | * Author: Sarah Sharp | |
7 | * Some code borrowed from the Linux EHCI driver. | |
8 | * | |
9 | * This program is free software; you can redistribute it and/or modify | |
10 | * it under the terms of the GNU General Public License version 2 as | |
11 | * published by the Free Software Foundation. | |
12 | * | |
13 | * This program is distributed in the hope that it will be useful, but | |
14 | * WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY | |
15 | * or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License | |
16 | * for more details. | |
17 | * | |
18 | * You should have received a copy of the GNU General Public License | |
19 | * along with this program; if not, write to the Free Software Foundation, | |
20 | * Inc., 675 Mass Ave, Cambridge, MA 02139, USA. | |
21 | */ | |
22 | ||
23 | /* | |
24 | * Ring initialization rules: | |
25 | * 1. Each segment is initialized to zero, except for link TRBs. | |
26 | * 2. Ring cycle state = 0. This represents Producer Cycle State (PCS) or | |
27 | * Consumer Cycle State (CCS), depending on ring function. | |
28 | * 3. Enqueue pointer = dequeue pointer = address of first TRB in the segment. | |
29 | * | |
30 | * Ring behavior rules: | |
31 | * 1. A ring is empty if enqueue == dequeue. This means there will always be at | |
32 | * least one free TRB in the ring. This is useful if you want to turn that | |
33 | * into a link TRB and expand the ring. | |
34 | * 2. When incrementing an enqueue or dequeue pointer, if the next TRB is a | |
35 | * link TRB, then load the pointer with the address in the link TRB. If the | |
36 | * link TRB had its toggle bit set, you may need to update the ring cycle | |
37 | * state (see cycle bit rules). You may have to do this multiple times | |
38 | * until you reach a non-link TRB. | |
39 | * 3. A ring is full if enqueue++ (for the definition of increment above) | |
40 | * equals the dequeue pointer. | |
41 | * | |
42 | * Cycle bit rules: | |
43 | * 1. When a consumer increments a dequeue pointer and encounters a toggle bit | |
44 | * in a link TRB, it must toggle the ring cycle state. | |
45 | * 2. When a producer increments an enqueue pointer and encounters a toggle bit | |
46 | * in a link TRB, it must toggle the ring cycle state. | |
47 | * | |
48 | * Producer rules: | |
49 | * 1. Check if ring is full before you enqueue. | |
50 | * 2. Write the ring cycle state to the cycle bit in the TRB you're enqueuing. | |
51 | * Update enqueue pointer between each write (which may update the ring | |
52 | * cycle state). | |
53 | * 3. Notify consumer. If SW is producer, it rings the doorbell for command | |
54 | * and endpoint rings. If HC is the producer for the event ring, | |
55 | * and it generates an interrupt according to interrupt modulation rules. | |
56 | * | |
57 | * Consumer rules: | |
58 | * 1. Check if TRB belongs to you. If the cycle bit == your ring cycle state, | |
59 | * the TRB is owned by the consumer. | |
60 | * 2. Update dequeue pointer (which may update the ring cycle state) and | |
61 | * continue processing TRBs until you reach a TRB which is not owned by you. | |
62 | * 3. Notify the producer. SW is the consumer for the event ring, and it | |
63 | * updates event ring dequeue pointer. HC is the consumer for the command and | |
64 | * endpoint rings; it generates events on the event ring for these. | |
65 | */ | |
66 | ||
8a96c052 | 67 | #include <linux/scatterlist.h> |
5a0e3ad6 | 68 | #include <linux/slab.h> |
7f84eef0 | 69 | #include "xhci.h" |
3a7fa5be | 70 | #include "xhci-trace.h" |
7f84eef0 | 71 | |
be88fe4f AX |
72 | static int handle_cmd_in_cmd_wait_list(struct xhci_hcd *xhci, |
73 | struct xhci_virt_device *virt_dev, | |
74 | struct xhci_event_cmd *event); | |
75 | ||
7f84eef0 SS |
76 | /* |
77 | * Returns zero if the TRB isn't in this segment, otherwise it returns the DMA | |
78 | * address of the TRB. | |
79 | */ | |
23e3be11 | 80 | dma_addr_t xhci_trb_virt_to_dma(struct xhci_segment *seg, |
7f84eef0 SS |
81 | union xhci_trb *trb) |
82 | { | |
6071d836 | 83 | unsigned long segment_offset; |
7f84eef0 | 84 | |
6071d836 | 85 | if (!seg || !trb || trb < seg->trbs) |
7f84eef0 | 86 | return 0; |
6071d836 SS |
87 | /* offset in TRBs */ |
88 | segment_offset = trb - seg->trbs; | |
89 | if (segment_offset > TRBS_PER_SEGMENT) | |
7f84eef0 | 90 | return 0; |
6071d836 | 91 | return seg->dma + (segment_offset * sizeof(*trb)); |
7f84eef0 SS |
92 | } |
93 | ||
94 | /* Does this link TRB point to the first segment in a ring, | |
95 | * or was the previous TRB the last TRB on the last segment in the ERST? | |
96 | */ | |
575688e1 | 97 | static bool last_trb_on_last_seg(struct xhci_hcd *xhci, struct xhci_ring *ring, |
7f84eef0 SS |
98 | struct xhci_segment *seg, union xhci_trb *trb) |
99 | { | |
100 | if (ring == xhci->event_ring) | |
101 | return (trb == &seg->trbs[TRBS_PER_SEGMENT]) && | |
102 | (seg->next == xhci->event_ring->first_seg); | |
103 | else | |
28ccd296 | 104 | return le32_to_cpu(trb->link.control) & LINK_TOGGLE; |
7f84eef0 SS |
105 | } |
106 | ||
107 | /* Is this TRB a link TRB or was the last TRB the last TRB in this event ring | |
108 | * segment? I.e. would the updated event TRB pointer step off the end of the | |
109 | * event seg? | |
110 | */ | |
575688e1 | 111 | static int last_trb(struct xhci_hcd *xhci, struct xhci_ring *ring, |
7f84eef0 SS |
112 | struct xhci_segment *seg, union xhci_trb *trb) |
113 | { | |
114 | if (ring == xhci->event_ring) | |
115 | return trb == &seg->trbs[TRBS_PER_SEGMENT]; | |
116 | else | |
f5960b69 | 117 | return TRB_TYPE_LINK_LE32(trb->link.control); |
7f84eef0 SS |
118 | } |
119 | ||
575688e1 | 120 | static int enqueue_is_link_trb(struct xhci_ring *ring) |
6c12db90 JY |
121 | { |
122 | struct xhci_link_trb *link = &ring->enqueue->link; | |
f5960b69 | 123 | return TRB_TYPE_LINK_LE32(link->control); |
6c12db90 JY |
124 | } |
125 | ||
ec7e43e2 MN |
126 | union xhci_trb *xhci_find_next_enqueue(struct xhci_ring *ring) |
127 | { | |
128 | /* Enqueue pointer can be left pointing to the link TRB, | |
129 | * we must handle that | |
130 | */ | |
131 | if (TRB_TYPE_LINK_LE32(ring->enqueue->link.control)) | |
132 | return ring->enq_seg->next->trbs; | |
133 | return ring->enqueue; | |
134 | } | |
135 | ||
ae636747 SS |
136 | /* Updates trb to point to the next TRB in the ring, and updates seg if the next |
137 | * TRB is in a new segment. This does not skip over link TRBs, and it does not | |
138 | * effect the ring dequeue or enqueue pointers. | |
139 | */ | |
140 | static void next_trb(struct xhci_hcd *xhci, | |
141 | struct xhci_ring *ring, | |
142 | struct xhci_segment **seg, | |
143 | union xhci_trb **trb) | |
144 | { | |
145 | if (last_trb(xhci, ring, *seg, *trb)) { | |
146 | *seg = (*seg)->next; | |
147 | *trb = ((*seg)->trbs); | |
148 | } else { | |
a1669b2c | 149 | (*trb)++; |
ae636747 SS |
150 | } |
151 | } | |
152 | ||
7f84eef0 SS |
153 | /* |
154 | * See Cycle bit rules. SW is the consumer for the event ring only. | |
155 | * Don't make a ring full of link TRBs. That would be dumb and this would loop. | |
156 | */ | |
3b72fca0 | 157 | static void inc_deq(struct xhci_hcd *xhci, struct xhci_ring *ring) |
7f84eef0 | 158 | { |
66e49d87 | 159 | unsigned long long addr; |
7f84eef0 SS |
160 | |
161 | ring->deq_updates++; | |
b008df60 | 162 | |
50d0206f SS |
163 | /* |
164 | * If this is not event ring, and the dequeue pointer | |
165 | * is not on a link TRB, there is one more usable TRB | |
166 | */ | |
b008df60 AX |
167 | if (ring->type != TYPE_EVENT && |
168 | !last_trb(xhci, ring, ring->deq_seg, ring->dequeue)) | |
169 | ring->num_trbs_free++; | |
b008df60 | 170 | |
50d0206f SS |
171 | do { |
172 | /* | |
173 | * Update the dequeue pointer further if that was a link TRB or | |
174 | * we're at the end of an event ring segment (which doesn't have | |
175 | * link TRBS) | |
176 | */ | |
177 | if (last_trb(xhci, ring, ring->deq_seg, ring->dequeue)) { | |
178 | if (ring->type == TYPE_EVENT && | |
179 | last_trb_on_last_seg(xhci, ring, | |
180 | ring->deq_seg, ring->dequeue)) { | |
181 | ring->cycle_state = (ring->cycle_state ? 0 : 1); | |
182 | } | |
183 | ring->deq_seg = ring->deq_seg->next; | |
184 | ring->dequeue = ring->deq_seg->trbs; | |
185 | } else { | |
186 | ring->dequeue++; | |
7f84eef0 | 187 | } |
50d0206f SS |
188 | } while (last_trb(xhci, ring, ring->deq_seg, ring->dequeue)); |
189 | ||
66e49d87 | 190 | addr = (unsigned long long) xhci_trb_virt_to_dma(ring->deq_seg, ring->dequeue); |
7f84eef0 SS |
191 | } |
192 | ||
193 | /* | |
194 | * See Cycle bit rules. SW is the consumer for the event ring only. | |
195 | * Don't make a ring full of link TRBs. That would be dumb and this would loop. | |
196 | * | |
197 | * If we've just enqueued a TRB that is in the middle of a TD (meaning the | |
198 | * chain bit is set), then set the chain bit in all the following link TRBs. | |
199 | * If we've enqueued the last TRB in a TD, make sure the following link TRBs | |
200 | * have their chain bit cleared (so that each Link TRB is a separate TD). | |
201 | * | |
202 | * Section 6.4.4.1 of the 0.95 spec says link TRBs cannot have the chain bit | |
b0567b3f SS |
203 | * set, but other sections talk about dealing with the chain bit set. This was |
204 | * fixed in the 0.96 specification errata, but we have to assume that all 0.95 | |
205 | * xHCI hardware can't handle the chain bit being cleared on a link TRB. | |
6cc30d85 SS |
206 | * |
207 | * @more_trbs_coming: Will you enqueue more TRBs before calling | |
208 | * prepare_transfer()? | |
7f84eef0 | 209 | */ |
6cc30d85 | 210 | static void inc_enq(struct xhci_hcd *xhci, struct xhci_ring *ring, |
3b72fca0 | 211 | bool more_trbs_coming) |
7f84eef0 SS |
212 | { |
213 | u32 chain; | |
214 | union xhci_trb *next; | |
66e49d87 | 215 | unsigned long long addr; |
7f84eef0 | 216 | |
28ccd296 | 217 | chain = le32_to_cpu(ring->enqueue->generic.field[3]) & TRB_CHAIN; |
b008df60 AX |
218 | /* If this is not event ring, there is one less usable TRB */ |
219 | if (ring->type != TYPE_EVENT && | |
220 | !last_trb(xhci, ring, ring->enq_seg, ring->enqueue)) | |
221 | ring->num_trbs_free--; | |
7f84eef0 SS |
222 | next = ++(ring->enqueue); |
223 | ||
224 | ring->enq_updates++; | |
225 | /* Update the dequeue pointer further if that was a link TRB or we're at | |
226 | * the end of an event ring segment (which doesn't have link TRBS) | |
227 | */ | |
228 | while (last_trb(xhci, ring, ring->enq_seg, next)) { | |
3b72fca0 AX |
229 | if (ring->type != TYPE_EVENT) { |
230 | /* | |
231 | * If the caller doesn't plan on enqueueing more | |
232 | * TDs before ringing the doorbell, then we | |
233 | * don't want to give the link TRB to the | |
234 | * hardware just yet. We'll give the link TRB | |
235 | * back in prepare_ring() just before we enqueue | |
236 | * the TD at the top of the ring. | |
237 | */ | |
238 | if (!chain && !more_trbs_coming) | |
239 | break; | |
6cc30d85 | 240 | |
3b72fca0 AX |
241 | /* If we're not dealing with 0.95 hardware or |
242 | * isoc rings on AMD 0.96 host, | |
243 | * carry over the chain bit of the previous TRB | |
244 | * (which may mean the chain bit is cleared). | |
245 | */ | |
246 | if (!(ring->type == TYPE_ISOC && | |
247 | (xhci->quirks & XHCI_AMD_0x96_HOST)) | |
7e393a83 | 248 | && !xhci_link_trb_quirk(xhci)) { |
3b72fca0 AX |
249 | next->link.control &= |
250 | cpu_to_le32(~TRB_CHAIN); | |
251 | next->link.control |= | |
252 | cpu_to_le32(chain); | |
7f84eef0 | 253 | } |
3b72fca0 AX |
254 | /* Give this link TRB to the hardware */ |
255 | wmb(); | |
256 | next->link.control ^= cpu_to_le32(TRB_CYCLE); | |
257 | ||
7f84eef0 SS |
258 | /* Toggle the cycle bit after the last ring segment. */ |
259 | if (last_trb_on_last_seg(xhci, ring, ring->enq_seg, next)) { | |
260 | ring->cycle_state = (ring->cycle_state ? 0 : 1); | |
7f84eef0 SS |
261 | } |
262 | } | |
263 | ring->enq_seg = ring->enq_seg->next; | |
264 | ring->enqueue = ring->enq_seg->trbs; | |
265 | next = ring->enqueue; | |
266 | } | |
66e49d87 | 267 | addr = (unsigned long long) xhci_trb_virt_to_dma(ring->enq_seg, ring->enqueue); |
7f84eef0 SS |
268 | } |
269 | ||
270 | /* | |
085deb16 AX |
271 | * Check to see if there's room to enqueue num_trbs on the ring and make sure |
272 | * enqueue pointer will not advance into dequeue segment. See rules above. | |
7f84eef0 | 273 | */ |
b008df60 | 274 | static inline int room_on_ring(struct xhci_hcd *xhci, struct xhci_ring *ring, |
7f84eef0 SS |
275 | unsigned int num_trbs) |
276 | { | |
085deb16 | 277 | int num_trbs_in_deq_seg; |
b008df60 | 278 | |
085deb16 AX |
279 | if (ring->num_trbs_free < num_trbs) |
280 | return 0; | |
281 | ||
282 | if (ring->type != TYPE_COMMAND && ring->type != TYPE_EVENT) { | |
283 | num_trbs_in_deq_seg = ring->dequeue - ring->deq_seg->trbs; | |
284 | if (ring->num_trbs_free < num_trbs + num_trbs_in_deq_seg) | |
285 | return 0; | |
286 | } | |
287 | ||
288 | return 1; | |
7f84eef0 SS |
289 | } |
290 | ||
7f84eef0 | 291 | /* Ring the host controller doorbell after placing a command on the ring */ |
23e3be11 | 292 | void xhci_ring_cmd_db(struct xhci_hcd *xhci) |
7f84eef0 | 293 | { |
c181bc5b EF |
294 | if (!(xhci->cmd_ring_state & CMD_RING_STATE_RUNNING)) |
295 | return; | |
296 | ||
7f84eef0 | 297 | xhci_dbg(xhci, "// Ding dong!\n"); |
50d64676 | 298 | xhci_writel(xhci, DB_VALUE_HOST, &xhci->dba->doorbell[0]); |
7f84eef0 SS |
299 | /* Flush PCI posted writes */ |
300 | xhci_readl(xhci, &xhci->dba->doorbell[0]); | |
301 | } | |
302 | ||
b92cc66c EF |
303 | static int xhci_abort_cmd_ring(struct xhci_hcd *xhci) |
304 | { | |
305 | u64 temp_64; | |
306 | int ret; | |
307 | ||
308 | xhci_dbg(xhci, "Abort command ring\n"); | |
309 | ||
310 | if (!(xhci->cmd_ring_state & CMD_RING_STATE_RUNNING)) { | |
311 | xhci_dbg(xhci, "The command ring isn't running, " | |
312 | "Have the command ring been stopped?\n"); | |
313 | return 0; | |
314 | } | |
315 | ||
316 | temp_64 = xhci_read_64(xhci, &xhci->op_regs->cmd_ring); | |
317 | if (!(temp_64 & CMD_RING_RUNNING)) { | |
318 | xhci_dbg(xhci, "Command ring had been stopped\n"); | |
319 | return 0; | |
320 | } | |
321 | xhci->cmd_ring_state = CMD_RING_STATE_ABORTED; | |
322 | xhci_write_64(xhci, temp_64 | CMD_RING_ABORT, | |
323 | &xhci->op_regs->cmd_ring); | |
324 | ||
325 | /* Section 4.6.1.2 of xHCI 1.0 spec says software should | |
326 | * time the completion od all xHCI commands, including | |
327 | * the Command Abort operation. If software doesn't see | |
328 | * CRR negated in a timely manner (e.g. longer than 5 | |
329 | * seconds), then it should assume that the there are | |
330 | * larger problems with the xHC and assert HCRST. | |
331 | */ | |
2611bd18 | 332 | ret = xhci_handshake(xhci, &xhci->op_regs->cmd_ring, |
b92cc66c EF |
333 | CMD_RING_RUNNING, 0, 5 * 1000 * 1000); |
334 | if (ret < 0) { | |
335 | xhci_err(xhci, "Stopped the command ring failed, " | |
336 | "maybe the host is dead\n"); | |
337 | xhci->xhc_state |= XHCI_STATE_DYING; | |
338 | xhci_quiesce(xhci); | |
339 | xhci_halt(xhci); | |
340 | return -ESHUTDOWN; | |
341 | } | |
342 | ||
343 | return 0; | |
344 | } | |
345 | ||
346 | static int xhci_queue_cd(struct xhci_hcd *xhci, | |
347 | struct xhci_command *command, | |
348 | union xhci_trb *cmd_trb) | |
349 | { | |
350 | struct xhci_cd *cd; | |
351 | cd = kzalloc(sizeof(struct xhci_cd), GFP_ATOMIC); | |
352 | if (!cd) | |
353 | return -ENOMEM; | |
354 | INIT_LIST_HEAD(&cd->cancel_cmd_list); | |
355 | ||
356 | cd->command = command; | |
357 | cd->cmd_trb = cmd_trb; | |
358 | list_add_tail(&cd->cancel_cmd_list, &xhci->cancel_cmd_list); | |
359 | ||
360 | return 0; | |
361 | } | |
362 | ||
363 | /* | |
364 | * Cancel the command which has issue. | |
365 | * | |
366 | * Some commands may hang due to waiting for acknowledgement from | |
367 | * usb device. It is outside of the xHC's ability to control and | |
368 | * will cause the command ring is blocked. When it occurs software | |
369 | * should intervene to recover the command ring. | |
370 | * See Section 4.6.1.1 and 4.6.1.2 | |
371 | */ | |
372 | int xhci_cancel_cmd(struct xhci_hcd *xhci, struct xhci_command *command, | |
373 | union xhci_trb *cmd_trb) | |
374 | { | |
375 | int retval = 0; | |
376 | unsigned long flags; | |
377 | ||
378 | spin_lock_irqsave(&xhci->lock, flags); | |
379 | ||
380 | if (xhci->xhc_state & XHCI_STATE_DYING) { | |
381 | xhci_warn(xhci, "Abort the command ring," | |
382 | " but the xHCI is dead.\n"); | |
383 | retval = -ESHUTDOWN; | |
384 | goto fail; | |
385 | } | |
386 | ||
387 | /* queue the cmd desriptor to cancel_cmd_list */ | |
388 | retval = xhci_queue_cd(xhci, command, cmd_trb); | |
389 | if (retval) { | |
390 | xhci_warn(xhci, "Queuing command descriptor failed.\n"); | |
391 | goto fail; | |
392 | } | |
393 | ||
394 | /* abort command ring */ | |
395 | retval = xhci_abort_cmd_ring(xhci); | |
396 | if (retval) { | |
397 | xhci_err(xhci, "Abort command ring failed\n"); | |
398 | if (unlikely(retval == -ESHUTDOWN)) { | |
399 | spin_unlock_irqrestore(&xhci->lock, flags); | |
400 | usb_hc_died(xhci_to_hcd(xhci)->primary_hcd); | |
401 | xhci_dbg(xhci, "xHCI host controller is dead.\n"); | |
402 | return retval; | |
403 | } | |
404 | } | |
405 | ||
406 | fail: | |
407 | spin_unlock_irqrestore(&xhci->lock, flags); | |
408 | return retval; | |
409 | } | |
410 | ||
be88fe4f | 411 | void xhci_ring_ep_doorbell(struct xhci_hcd *xhci, |
ae636747 | 412 | unsigned int slot_id, |
e9df17eb SS |
413 | unsigned int ep_index, |
414 | unsigned int stream_id) | |
ae636747 | 415 | { |
28ccd296 | 416 | __le32 __iomem *db_addr = &xhci->dba->doorbell[slot_id]; |
50d64676 MW |
417 | struct xhci_virt_ep *ep = &xhci->devs[slot_id]->eps[ep_index]; |
418 | unsigned int ep_state = ep->ep_state; | |
ae636747 | 419 | |
ae636747 | 420 | /* Don't ring the doorbell for this endpoint if there are pending |
50d64676 | 421 | * cancellations because we don't want to interrupt processing. |
8df75f42 SS |
422 | * We don't want to restart any stream rings if there's a set dequeue |
423 | * pointer command pending because the device can choose to start any | |
424 | * stream once the endpoint is on the HW schedule. | |
425 | * FIXME - check all the stream rings for pending cancellations. | |
ae636747 | 426 | */ |
50d64676 MW |
427 | if ((ep_state & EP_HALT_PENDING) || (ep_state & SET_DEQ_PENDING) || |
428 | (ep_state & EP_HALTED)) | |
429 | return; | |
430 | xhci_writel(xhci, DB_VALUE(ep_index, stream_id), db_addr); | |
431 | /* The CPU has better things to do at this point than wait for a | |
432 | * write-posting flush. It'll get there soon enough. | |
433 | */ | |
ae636747 SS |
434 | } |
435 | ||
e9df17eb SS |
436 | /* Ring the doorbell for any rings with pending URBs */ |
437 | static void ring_doorbell_for_active_rings(struct xhci_hcd *xhci, | |
438 | unsigned int slot_id, | |
439 | unsigned int ep_index) | |
440 | { | |
441 | unsigned int stream_id; | |
442 | struct xhci_virt_ep *ep; | |
443 | ||
444 | ep = &xhci->devs[slot_id]->eps[ep_index]; | |
445 | ||
446 | /* A ring has pending URBs if its TD list is not empty */ | |
447 | if (!(ep->ep_state & EP_HAS_STREAMS)) { | |
d66eaf9f | 448 | if (ep->ring && !(list_empty(&ep->ring->td_list))) |
be88fe4f | 449 | xhci_ring_ep_doorbell(xhci, slot_id, ep_index, 0); |
e9df17eb SS |
450 | return; |
451 | } | |
452 | ||
453 | for (stream_id = 1; stream_id < ep->stream_info->num_streams; | |
454 | stream_id++) { | |
455 | struct xhci_stream_info *stream_info = ep->stream_info; | |
456 | if (!list_empty(&stream_info->stream_rings[stream_id]->td_list)) | |
be88fe4f AX |
457 | xhci_ring_ep_doorbell(xhci, slot_id, ep_index, |
458 | stream_id); | |
e9df17eb SS |
459 | } |
460 | } | |
461 | ||
ae636747 SS |
462 | /* |
463 | * Find the segment that trb is in. Start searching in start_seg. | |
464 | * If we must move past a segment that has a link TRB with a toggle cycle state | |
465 | * bit set, then we will toggle the value pointed at by cycle_state. | |
466 | */ | |
467 | static struct xhci_segment *find_trb_seg( | |
468 | struct xhci_segment *start_seg, | |
469 | union xhci_trb *trb, int *cycle_state) | |
470 | { | |
471 | struct xhci_segment *cur_seg = start_seg; | |
472 | struct xhci_generic_trb *generic_trb; | |
473 | ||
474 | while (cur_seg->trbs > trb || | |
475 | &cur_seg->trbs[TRBS_PER_SEGMENT - 1] < trb) { | |
476 | generic_trb = &cur_seg->trbs[TRBS_PER_SEGMENT - 1].generic; | |
f5960b69 | 477 | if (generic_trb->field[3] & cpu_to_le32(LINK_TOGGLE)) |
ba0a4d9a | 478 | *cycle_state ^= 0x1; |
ae636747 SS |
479 | cur_seg = cur_seg->next; |
480 | if (cur_seg == start_seg) | |
481 | /* Looped over the entire list. Oops! */ | |
326b4810 | 482 | return NULL; |
ae636747 SS |
483 | } |
484 | return cur_seg; | |
485 | } | |
486 | ||
021bff91 SS |
487 | |
488 | static struct xhci_ring *xhci_triad_to_transfer_ring(struct xhci_hcd *xhci, | |
489 | unsigned int slot_id, unsigned int ep_index, | |
490 | unsigned int stream_id) | |
491 | { | |
492 | struct xhci_virt_ep *ep; | |
493 | ||
494 | ep = &xhci->devs[slot_id]->eps[ep_index]; | |
495 | /* Common case: no streams */ | |
496 | if (!(ep->ep_state & EP_HAS_STREAMS)) | |
497 | return ep->ring; | |
498 | ||
499 | if (stream_id == 0) { | |
500 | xhci_warn(xhci, | |
501 | "WARN: Slot ID %u, ep index %u has streams, " | |
502 | "but URB has no stream ID.\n", | |
503 | slot_id, ep_index); | |
504 | return NULL; | |
505 | } | |
506 | ||
507 | if (stream_id < ep->stream_info->num_streams) | |
508 | return ep->stream_info->stream_rings[stream_id]; | |
509 | ||
510 | xhci_warn(xhci, | |
511 | "WARN: Slot ID %u, ep index %u has " | |
512 | "stream IDs 1 to %u allocated, " | |
513 | "but stream ID %u is requested.\n", | |
514 | slot_id, ep_index, | |
515 | ep->stream_info->num_streams - 1, | |
516 | stream_id); | |
517 | return NULL; | |
518 | } | |
519 | ||
520 | /* Get the right ring for the given URB. | |
521 | * If the endpoint supports streams, boundary check the URB's stream ID. | |
522 | * If the endpoint doesn't support streams, return the singular endpoint ring. | |
523 | */ | |
524 | static struct xhci_ring *xhci_urb_to_transfer_ring(struct xhci_hcd *xhci, | |
525 | struct urb *urb) | |
526 | { | |
527 | return xhci_triad_to_transfer_ring(xhci, urb->dev->slot_id, | |
528 | xhci_get_endpoint_index(&urb->ep->desc), urb->stream_id); | |
529 | } | |
530 | ||
ae636747 SS |
531 | /* |
532 | * Move the xHC's endpoint ring dequeue pointer past cur_td. | |
533 | * Record the new state of the xHC's endpoint ring dequeue segment, | |
534 | * dequeue pointer, and new consumer cycle state in state. | |
535 | * Update our internal representation of the ring's dequeue pointer. | |
536 | * | |
537 | * We do this in three jumps: | |
538 | * - First we update our new ring state to be the same as when the xHC stopped. | |
539 | * - Then we traverse the ring to find the segment that contains | |
540 | * the last TRB in the TD. We toggle the xHC's new cycle state when we pass | |
541 | * any link TRBs with the toggle cycle bit set. | |
542 | * - Finally we move the dequeue state one TRB further, toggling the cycle bit | |
543 | * if we've moved it past a link TRB with the toggle cycle bit set. | |
28ccd296 ME |
544 | * |
545 | * Some of the uses of xhci_generic_trb are grotty, but if they're done | |
546 | * with correct __le32 accesses they should work fine. Only users of this are | |
547 | * in here. | |
ae636747 | 548 | */ |
c92bcfa7 | 549 | void xhci_find_new_dequeue_state(struct xhci_hcd *xhci, |
ae636747 | 550 | unsigned int slot_id, unsigned int ep_index, |
e9df17eb SS |
551 | unsigned int stream_id, struct xhci_td *cur_td, |
552 | struct xhci_dequeue_state *state) | |
ae636747 SS |
553 | { |
554 | struct xhci_virt_device *dev = xhci->devs[slot_id]; | |
e9df17eb | 555 | struct xhci_ring *ep_ring; |
ae636747 | 556 | struct xhci_generic_trb *trb; |
d115b048 | 557 | struct xhci_ep_ctx *ep_ctx; |
c92bcfa7 | 558 | dma_addr_t addr; |
ae636747 | 559 | |
e9df17eb SS |
560 | ep_ring = xhci_triad_to_transfer_ring(xhci, slot_id, |
561 | ep_index, stream_id); | |
562 | if (!ep_ring) { | |
563 | xhci_warn(xhci, "WARN can't find new dequeue state " | |
564 | "for invalid stream ID %u.\n", | |
565 | stream_id); | |
566 | return; | |
567 | } | |
ae636747 | 568 | state->new_cycle_state = 0; |
aa50b290 XR |
569 | xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb, |
570 | "Finding segment containing stopped TRB."); | |
ae636747 | 571 | state->new_deq_seg = find_trb_seg(cur_td->start_seg, |
63a0d9ab | 572 | dev->eps[ep_index].stopped_trb, |
ae636747 | 573 | &state->new_cycle_state); |
68e41c5d PZ |
574 | if (!state->new_deq_seg) { |
575 | WARN_ON(1); | |
576 | return; | |
577 | } | |
578 | ||
ae636747 | 579 | /* Dig out the cycle state saved by the xHC during the stop ep cmd */ |
aa50b290 XR |
580 | xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb, |
581 | "Finding endpoint context"); | |
d115b048 | 582 | ep_ctx = xhci_get_ep_ctx(xhci, dev->out_ctx, ep_index); |
28ccd296 | 583 | state->new_cycle_state = 0x1 & le64_to_cpu(ep_ctx->deq); |
ae636747 SS |
584 | |
585 | state->new_deq_ptr = cur_td->last_trb; | |
aa50b290 XR |
586 | xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb, |
587 | "Finding segment containing last TRB in TD."); | |
ae636747 SS |
588 | state->new_deq_seg = find_trb_seg(state->new_deq_seg, |
589 | state->new_deq_ptr, | |
590 | &state->new_cycle_state); | |
68e41c5d PZ |
591 | if (!state->new_deq_seg) { |
592 | WARN_ON(1); | |
593 | return; | |
594 | } | |
ae636747 SS |
595 | |
596 | trb = &state->new_deq_ptr->generic; | |
f5960b69 ME |
597 | if (TRB_TYPE_LINK_LE32(trb->field[3]) && |
598 | (trb->field[3] & cpu_to_le32(LINK_TOGGLE))) | |
ba0a4d9a | 599 | state->new_cycle_state ^= 0x1; |
ae636747 SS |
600 | next_trb(xhci, ep_ring, &state->new_deq_seg, &state->new_deq_ptr); |
601 | ||
01a1fdb9 SS |
602 | /* |
603 | * If there is only one segment in a ring, find_trb_seg()'s while loop | |
604 | * will not run, and it will return before it has a chance to see if it | |
605 | * needs to toggle the cycle bit. It can't tell if the stalled transfer | |
606 | * ended just before the link TRB on a one-segment ring, or if the TD | |
607 | * wrapped around the top of the ring, because it doesn't have the TD in | |
608 | * question. Look for the one-segment case where stalled TRB's address | |
609 | * is greater than the new dequeue pointer address. | |
610 | */ | |
611 | if (ep_ring->first_seg == ep_ring->first_seg->next && | |
612 | state->new_deq_ptr < dev->eps[ep_index].stopped_trb) | |
613 | state->new_cycle_state ^= 0x1; | |
aa50b290 XR |
614 | xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb, |
615 | "Cycle state = 0x%x", state->new_cycle_state); | |
01a1fdb9 | 616 | |
ae636747 | 617 | /* Don't update the ring cycle state for the producer (us). */ |
aa50b290 XR |
618 | xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb, |
619 | "New dequeue segment = %p (virtual)", | |
c92bcfa7 SS |
620 | state->new_deq_seg); |
621 | addr = xhci_trb_virt_to_dma(state->new_deq_seg, state->new_deq_ptr); | |
aa50b290 XR |
622 | xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb, |
623 | "New dequeue pointer = 0x%llx (DMA)", | |
c92bcfa7 | 624 | (unsigned long long) addr); |
ae636747 SS |
625 | } |
626 | ||
522989a2 SS |
627 | /* flip_cycle means flip the cycle bit of all but the first and last TRB. |
628 | * (The last TRB actually points to the ring enqueue pointer, which is not part | |
629 | * of this TD.) This is used to remove partially enqueued isoc TDs from a ring. | |
630 | */ | |
23e3be11 | 631 | static void td_to_noop(struct xhci_hcd *xhci, struct xhci_ring *ep_ring, |
522989a2 | 632 | struct xhci_td *cur_td, bool flip_cycle) |
ae636747 SS |
633 | { |
634 | struct xhci_segment *cur_seg; | |
635 | union xhci_trb *cur_trb; | |
636 | ||
637 | for (cur_seg = cur_td->start_seg, cur_trb = cur_td->first_trb; | |
638 | true; | |
639 | next_trb(xhci, ep_ring, &cur_seg, &cur_trb)) { | |
f5960b69 | 640 | if (TRB_TYPE_LINK_LE32(cur_trb->generic.field[3])) { |
ae636747 SS |
641 | /* Unchain any chained Link TRBs, but |
642 | * leave the pointers intact. | |
643 | */ | |
28ccd296 | 644 | cur_trb->generic.field[3] &= cpu_to_le32(~TRB_CHAIN); |
522989a2 SS |
645 | /* Flip the cycle bit (link TRBs can't be the first |
646 | * or last TRB). | |
647 | */ | |
648 | if (flip_cycle) | |
649 | cur_trb->generic.field[3] ^= | |
650 | cpu_to_le32(TRB_CYCLE); | |
aa50b290 XR |
651 | xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb, |
652 | "Cancel (unchain) link TRB"); | |
653 | xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb, | |
654 | "Address = %p (0x%llx dma); " | |
655 | "in seg %p (0x%llx dma)", | |
700e2052 | 656 | cur_trb, |
23e3be11 | 657 | (unsigned long long)xhci_trb_virt_to_dma(cur_seg, cur_trb), |
700e2052 GKH |
658 | cur_seg, |
659 | (unsigned long long)cur_seg->dma); | |
ae636747 SS |
660 | } else { |
661 | cur_trb->generic.field[0] = 0; | |
662 | cur_trb->generic.field[1] = 0; | |
663 | cur_trb->generic.field[2] = 0; | |
664 | /* Preserve only the cycle bit of this TRB */ | |
28ccd296 | 665 | cur_trb->generic.field[3] &= cpu_to_le32(TRB_CYCLE); |
522989a2 SS |
666 | /* Flip the cycle bit except on the first or last TRB */ |
667 | if (flip_cycle && cur_trb != cur_td->first_trb && | |
668 | cur_trb != cur_td->last_trb) | |
669 | cur_trb->generic.field[3] ^= | |
670 | cpu_to_le32(TRB_CYCLE); | |
28ccd296 ME |
671 | cur_trb->generic.field[3] |= cpu_to_le32( |
672 | TRB_TYPE(TRB_TR_NOOP)); | |
aa50b290 XR |
673 | xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb, |
674 | "TRB to noop at offset 0x%llx", | |
79688acf SS |
675 | (unsigned long long) |
676 | xhci_trb_virt_to_dma(cur_seg, cur_trb)); | |
ae636747 SS |
677 | } |
678 | if (cur_trb == cur_td->last_trb) | |
679 | break; | |
680 | } | |
681 | } | |
682 | ||
683 | static int queue_set_tr_deq(struct xhci_hcd *xhci, int slot_id, | |
e9df17eb SS |
684 | unsigned int ep_index, unsigned int stream_id, |
685 | struct xhci_segment *deq_seg, | |
ae636747 SS |
686 | union xhci_trb *deq_ptr, u32 cycle_state); |
687 | ||
c92bcfa7 | 688 | void xhci_queue_new_dequeue_state(struct xhci_hcd *xhci, |
63a0d9ab | 689 | unsigned int slot_id, unsigned int ep_index, |
e9df17eb | 690 | unsigned int stream_id, |
63a0d9ab | 691 | struct xhci_dequeue_state *deq_state) |
c92bcfa7 | 692 | { |
63a0d9ab SS |
693 | struct xhci_virt_ep *ep = &xhci->devs[slot_id]->eps[ep_index]; |
694 | ||
aa50b290 XR |
695 | xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb, |
696 | "Set TR Deq Ptr cmd, new deq seg = %p (0x%llx dma), " | |
697 | "new deq ptr = %p (0x%llx dma), new cycle = %u", | |
c92bcfa7 SS |
698 | deq_state->new_deq_seg, |
699 | (unsigned long long)deq_state->new_deq_seg->dma, | |
700 | deq_state->new_deq_ptr, | |
701 | (unsigned long long)xhci_trb_virt_to_dma(deq_state->new_deq_seg, deq_state->new_deq_ptr), | |
702 | deq_state->new_cycle_state); | |
e9df17eb | 703 | queue_set_tr_deq(xhci, slot_id, ep_index, stream_id, |
c92bcfa7 SS |
704 | deq_state->new_deq_seg, |
705 | deq_state->new_deq_ptr, | |
706 | (u32) deq_state->new_cycle_state); | |
707 | /* Stop the TD queueing code from ringing the doorbell until | |
708 | * this command completes. The HC won't set the dequeue pointer | |
709 | * if the ring is running, and ringing the doorbell starts the | |
710 | * ring running. | |
711 | */ | |
63a0d9ab | 712 | ep->ep_state |= SET_DEQ_PENDING; |
c92bcfa7 SS |
713 | } |
714 | ||
575688e1 | 715 | static void xhci_stop_watchdog_timer_in_irq(struct xhci_hcd *xhci, |
6f5165cf SS |
716 | struct xhci_virt_ep *ep) |
717 | { | |
718 | ep->ep_state &= ~EP_HALT_PENDING; | |
719 | /* Can't del_timer_sync in interrupt, so we attempt to cancel. If the | |
720 | * timer is running on another CPU, we don't decrement stop_cmds_pending | |
721 | * (since we didn't successfully stop the watchdog timer). | |
722 | */ | |
723 | if (del_timer(&ep->stop_cmd_timer)) | |
724 | ep->stop_cmds_pending--; | |
725 | } | |
726 | ||
727 | /* Must be called with xhci->lock held in interrupt context */ | |
728 | static void xhci_giveback_urb_in_irq(struct xhci_hcd *xhci, | |
07a37e9e | 729 | struct xhci_td *cur_td, int status) |
6f5165cf | 730 | { |
214f76f7 | 731 | struct usb_hcd *hcd; |
8e51adcc AX |
732 | struct urb *urb; |
733 | struct urb_priv *urb_priv; | |
6f5165cf | 734 | |
8e51adcc AX |
735 | urb = cur_td->urb; |
736 | urb_priv = urb->hcpriv; | |
737 | urb_priv->td_cnt++; | |
214f76f7 | 738 | hcd = bus_to_hcd(urb->dev->bus); |
6f5165cf | 739 | |
8e51adcc AX |
740 | /* Only giveback urb when this is the last td in urb */ |
741 | if (urb_priv->td_cnt == urb_priv->length) { | |
c41136b0 AX |
742 | if (usb_pipetype(urb->pipe) == PIPE_ISOCHRONOUS) { |
743 | xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs--; | |
744 | if (xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs == 0) { | |
745 | if (xhci->quirks & XHCI_AMD_PLL_FIX) | |
746 | usb_amd_quirk_pll_enable(); | |
747 | } | |
748 | } | |
8e51adcc | 749 | usb_hcd_unlink_urb_from_ep(hcd, urb); |
8e51adcc AX |
750 | |
751 | spin_unlock(&xhci->lock); | |
752 | usb_hcd_giveback_urb(hcd, urb, status); | |
753 | xhci_urb_free_priv(xhci, urb_priv); | |
754 | spin_lock(&xhci->lock); | |
8e51adcc | 755 | } |
6f5165cf SS |
756 | } |
757 | ||
ae636747 SS |
758 | /* |
759 | * When we get a command completion for a Stop Endpoint Command, we need to | |
760 | * unlink any cancelled TDs from the ring. There are two ways to do that: | |
761 | * | |
762 | * 1. If the HW was in the middle of processing the TD that needs to be | |
763 | * cancelled, then we must move the ring's dequeue pointer past the last TRB | |
764 | * in the TD with a Set Dequeue Pointer Command. | |
765 | * 2. Otherwise, we turn all the TRBs in the TD into No-op TRBs (with the chain | |
766 | * bit cleared) so that the HW will skip over them. | |
767 | */ | |
60b9593c | 768 | static void xhci_handle_cmd_stop_ep(struct xhci_hcd *xhci, |
be88fe4f | 769 | union xhci_trb *trb, struct xhci_event_cmd *event) |
ae636747 SS |
770 | { |
771 | unsigned int slot_id; | |
772 | unsigned int ep_index; | |
be88fe4f | 773 | struct xhci_virt_device *virt_dev; |
ae636747 | 774 | struct xhci_ring *ep_ring; |
63a0d9ab | 775 | struct xhci_virt_ep *ep; |
ae636747 | 776 | struct list_head *entry; |
326b4810 | 777 | struct xhci_td *cur_td = NULL; |
ae636747 SS |
778 | struct xhci_td *last_unlinked_td; |
779 | ||
c92bcfa7 | 780 | struct xhci_dequeue_state deq_state; |
ae636747 | 781 | |
be88fe4f | 782 | if (unlikely(TRB_TO_SUSPEND_PORT( |
28ccd296 | 783 | le32_to_cpu(xhci->cmd_ring->dequeue->generic.field[3])))) { |
be88fe4f | 784 | slot_id = TRB_TO_SLOT_ID( |
28ccd296 | 785 | le32_to_cpu(xhci->cmd_ring->dequeue->generic.field[3])); |
be88fe4f AX |
786 | virt_dev = xhci->devs[slot_id]; |
787 | if (virt_dev) | |
788 | handle_cmd_in_cmd_wait_list(xhci, virt_dev, | |
789 | event); | |
790 | else | |
791 | xhci_warn(xhci, "Stop endpoint command " | |
792 | "completion for disabled slot %u\n", | |
793 | slot_id); | |
794 | return; | |
795 | } | |
796 | ||
ae636747 | 797 | memset(&deq_state, 0, sizeof(deq_state)); |
28ccd296 ME |
798 | slot_id = TRB_TO_SLOT_ID(le32_to_cpu(trb->generic.field[3])); |
799 | ep_index = TRB_TO_EP_INDEX(le32_to_cpu(trb->generic.field[3])); | |
63a0d9ab | 800 | ep = &xhci->devs[slot_id]->eps[ep_index]; |
ae636747 | 801 | |
678539cf | 802 | if (list_empty(&ep->cancelled_td_list)) { |
6f5165cf | 803 | xhci_stop_watchdog_timer_in_irq(xhci, ep); |
0714a57c SS |
804 | ep->stopped_td = NULL; |
805 | ep->stopped_trb = NULL; | |
e9df17eb | 806 | ring_doorbell_for_active_rings(xhci, slot_id, ep_index); |
ae636747 | 807 | return; |
678539cf | 808 | } |
ae636747 SS |
809 | |
810 | /* Fix up the ep ring first, so HW stops executing cancelled TDs. | |
811 | * We have the xHCI lock, so nothing can modify this list until we drop | |
812 | * it. We're also in the event handler, so we can't get re-interrupted | |
813 | * if another Stop Endpoint command completes | |
814 | */ | |
63a0d9ab | 815 | list_for_each(entry, &ep->cancelled_td_list) { |
ae636747 | 816 | cur_td = list_entry(entry, struct xhci_td, cancelled_td_list); |
aa50b290 XR |
817 | xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb, |
818 | "Removing canceled TD starting at 0x%llx (dma).", | |
79688acf SS |
819 | (unsigned long long)xhci_trb_virt_to_dma( |
820 | cur_td->start_seg, cur_td->first_trb)); | |
e9df17eb SS |
821 | ep_ring = xhci_urb_to_transfer_ring(xhci, cur_td->urb); |
822 | if (!ep_ring) { | |
823 | /* This shouldn't happen unless a driver is mucking | |
824 | * with the stream ID after submission. This will | |
825 | * leave the TD on the hardware ring, and the hardware | |
826 | * will try to execute it, and may access a buffer | |
827 | * that has already been freed. In the best case, the | |
828 | * hardware will execute it, and the event handler will | |
829 | * ignore the completion event for that TD, since it was | |
830 | * removed from the td_list for that endpoint. In | |
831 | * short, don't muck with the stream ID after | |
832 | * submission. | |
833 | */ | |
834 | xhci_warn(xhci, "WARN Cancelled URB %p " | |
835 | "has invalid stream ID %u.\n", | |
836 | cur_td->urb, | |
837 | cur_td->urb->stream_id); | |
838 | goto remove_finished_td; | |
839 | } | |
ae636747 SS |
840 | /* |
841 | * If we stopped on the TD we need to cancel, then we have to | |
842 | * move the xHC endpoint ring dequeue pointer past this TD. | |
843 | */ | |
63a0d9ab | 844 | if (cur_td == ep->stopped_td) |
e9df17eb SS |
845 | xhci_find_new_dequeue_state(xhci, slot_id, ep_index, |
846 | cur_td->urb->stream_id, | |
847 | cur_td, &deq_state); | |
ae636747 | 848 | else |
522989a2 | 849 | td_to_noop(xhci, ep_ring, cur_td, false); |
e9df17eb | 850 | remove_finished_td: |
ae636747 SS |
851 | /* |
852 | * The event handler won't see a completion for this TD anymore, | |
853 | * so remove it from the endpoint ring's TD list. Keep it in | |
854 | * the cancelled TD list for URB completion later. | |
855 | */ | |
585df1d9 | 856 | list_del_init(&cur_td->td_list); |
ae636747 SS |
857 | } |
858 | last_unlinked_td = cur_td; | |
6f5165cf | 859 | xhci_stop_watchdog_timer_in_irq(xhci, ep); |
ae636747 SS |
860 | |
861 | /* If necessary, queue a Set Transfer Ring Dequeue Pointer command */ | |
862 | if (deq_state.new_deq_ptr && deq_state.new_deq_seg) { | |
63a0d9ab | 863 | xhci_queue_new_dequeue_state(xhci, |
e9df17eb SS |
864 | slot_id, ep_index, |
865 | ep->stopped_td->urb->stream_id, | |
866 | &deq_state); | |
ac9d8fe7 | 867 | xhci_ring_cmd_db(xhci); |
ae636747 | 868 | } else { |
e9df17eb SS |
869 | /* Otherwise ring the doorbell(s) to restart queued transfers */ |
870 | ring_doorbell_for_active_rings(xhci, slot_id, ep_index); | |
ae636747 | 871 | } |
526867c3 FW |
872 | |
873 | /* Clear stopped_td and stopped_trb if endpoint is not halted */ | |
874 | if (!(ep->ep_state & EP_HALTED)) { | |
875 | ep->stopped_td = NULL; | |
876 | ep->stopped_trb = NULL; | |
877 | } | |
ae636747 SS |
878 | |
879 | /* | |
880 | * Drop the lock and complete the URBs in the cancelled TD list. | |
881 | * New TDs to be cancelled might be added to the end of the list before | |
882 | * we can complete all the URBs for the TDs we already unlinked. | |
883 | * So stop when we've completed the URB for the last TD we unlinked. | |
884 | */ | |
885 | do { | |
63a0d9ab | 886 | cur_td = list_entry(ep->cancelled_td_list.next, |
ae636747 | 887 | struct xhci_td, cancelled_td_list); |
585df1d9 | 888 | list_del_init(&cur_td->cancelled_td_list); |
ae636747 SS |
889 | |
890 | /* Clean up the cancelled URB */ | |
ae636747 SS |
891 | /* Doesn't matter what we pass for status, since the core will |
892 | * just overwrite it (because the URB has been unlinked). | |
893 | */ | |
07a37e9e | 894 | xhci_giveback_urb_in_irq(xhci, cur_td, 0); |
ae636747 | 895 | |
6f5165cf SS |
896 | /* Stop processing the cancelled list if the watchdog timer is |
897 | * running. | |
898 | */ | |
899 | if (xhci->xhc_state & XHCI_STATE_DYING) | |
900 | return; | |
ae636747 SS |
901 | } while (cur_td != last_unlinked_td); |
902 | ||
903 | /* Return to the event handler with xhci->lock re-acquired */ | |
904 | } | |
905 | ||
6f5165cf SS |
906 | /* Watchdog timer function for when a stop endpoint command fails to complete. |
907 | * In this case, we assume the host controller is broken or dying or dead. The | |
908 | * host may still be completing some other events, so we have to be careful to | |
909 | * let the event ring handler and the URB dequeueing/enqueueing functions know | |
910 | * through xhci->state. | |
911 | * | |
912 | * The timer may also fire if the host takes a very long time to respond to the | |
913 | * command, and the stop endpoint command completion handler cannot delete the | |
914 | * timer before the timer function is called. Another endpoint cancellation may | |
915 | * sneak in before the timer function can grab the lock, and that may queue | |
916 | * another stop endpoint command and add the timer back. So we cannot use a | |
917 | * simple flag to say whether there is a pending stop endpoint command for a | |
918 | * particular endpoint. | |
919 | * | |
920 | * Instead we use a combination of that flag and a counter for the number of | |
921 | * pending stop endpoint commands. If the timer is the tail end of the last | |
922 | * stop endpoint command, and the endpoint's command is still pending, we assume | |
923 | * the host is dying. | |
924 | */ | |
925 | void xhci_stop_endpoint_command_watchdog(unsigned long arg) | |
926 | { | |
927 | struct xhci_hcd *xhci; | |
928 | struct xhci_virt_ep *ep; | |
929 | struct xhci_virt_ep *temp_ep; | |
930 | struct xhci_ring *ring; | |
931 | struct xhci_td *cur_td; | |
932 | int ret, i, j; | |
f43d6231 | 933 | unsigned long flags; |
6f5165cf SS |
934 | |
935 | ep = (struct xhci_virt_ep *) arg; | |
936 | xhci = ep->xhci; | |
937 | ||
f43d6231 | 938 | spin_lock_irqsave(&xhci->lock, flags); |
6f5165cf SS |
939 | |
940 | ep->stop_cmds_pending--; | |
941 | if (xhci->xhc_state & XHCI_STATE_DYING) { | |
aa50b290 XR |
942 | xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb, |
943 | "Stop EP timer ran, but another timer marked " | |
944 | "xHCI as DYING, exiting."); | |
f43d6231 | 945 | spin_unlock_irqrestore(&xhci->lock, flags); |
6f5165cf SS |
946 | return; |
947 | } | |
948 | if (!(ep->stop_cmds_pending == 0 && (ep->ep_state & EP_HALT_PENDING))) { | |
aa50b290 XR |
949 | xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb, |
950 | "Stop EP timer ran, but no command pending, " | |
951 | "exiting."); | |
f43d6231 | 952 | spin_unlock_irqrestore(&xhci->lock, flags); |
6f5165cf SS |
953 | return; |
954 | } | |
955 | ||
956 | xhci_warn(xhci, "xHCI host not responding to stop endpoint command.\n"); | |
957 | xhci_warn(xhci, "Assuming host is dying, halting host.\n"); | |
958 | /* Oops, HC is dead or dying or at least not responding to the stop | |
959 | * endpoint command. | |
960 | */ | |
961 | xhci->xhc_state |= XHCI_STATE_DYING; | |
962 | /* Disable interrupts from the host controller and start halting it */ | |
963 | xhci_quiesce(xhci); | |
f43d6231 | 964 | spin_unlock_irqrestore(&xhci->lock, flags); |
6f5165cf SS |
965 | |
966 | ret = xhci_halt(xhci); | |
967 | ||
f43d6231 | 968 | spin_lock_irqsave(&xhci->lock, flags); |
6f5165cf SS |
969 | if (ret < 0) { |
970 | /* This is bad; the host is not responding to commands and it's | |
971 | * not allowing itself to be halted. At least interrupts are | |
ac04e6ff | 972 | * disabled. If we call usb_hc_died(), it will attempt to |
6f5165cf SS |
973 | * disconnect all device drivers under this host. Those |
974 | * disconnect() methods will wait for all URBs to be unlinked, | |
975 | * so we must complete them. | |
976 | */ | |
977 | xhci_warn(xhci, "Non-responsive xHCI host is not halting.\n"); | |
978 | xhci_warn(xhci, "Completing active URBs anyway.\n"); | |
979 | /* We could turn all TDs on the rings to no-ops. This won't | |
980 | * help if the host has cached part of the ring, and is slow if | |
981 | * we want to preserve the cycle bit. Skip it and hope the host | |
982 | * doesn't touch the memory. | |
983 | */ | |
984 | } | |
985 | for (i = 0; i < MAX_HC_SLOTS; i++) { | |
986 | if (!xhci->devs[i]) | |
987 | continue; | |
988 | for (j = 0; j < 31; j++) { | |
989 | temp_ep = &xhci->devs[i]->eps[j]; | |
990 | ring = temp_ep->ring; | |
991 | if (!ring) | |
992 | continue; | |
aa50b290 XR |
993 | xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb, |
994 | "Killing URBs for slot ID %u, " | |
995 | "ep index %u", i, j); | |
6f5165cf SS |
996 | while (!list_empty(&ring->td_list)) { |
997 | cur_td = list_first_entry(&ring->td_list, | |
998 | struct xhci_td, | |
999 | td_list); | |
585df1d9 | 1000 | list_del_init(&cur_td->td_list); |
6f5165cf | 1001 | if (!list_empty(&cur_td->cancelled_td_list)) |
585df1d9 | 1002 | list_del_init(&cur_td->cancelled_td_list); |
6f5165cf | 1003 | xhci_giveback_urb_in_irq(xhci, cur_td, |
07a37e9e | 1004 | -ESHUTDOWN); |
6f5165cf SS |
1005 | } |
1006 | while (!list_empty(&temp_ep->cancelled_td_list)) { | |
1007 | cur_td = list_first_entry( | |
1008 | &temp_ep->cancelled_td_list, | |
1009 | struct xhci_td, | |
1010 | cancelled_td_list); | |
585df1d9 | 1011 | list_del_init(&cur_td->cancelled_td_list); |
6f5165cf | 1012 | xhci_giveback_urb_in_irq(xhci, cur_td, |
07a37e9e | 1013 | -ESHUTDOWN); |
6f5165cf SS |
1014 | } |
1015 | } | |
1016 | } | |
f43d6231 | 1017 | spin_unlock_irqrestore(&xhci->lock, flags); |
aa50b290 XR |
1018 | xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb, |
1019 | "Calling usb_hc_died()"); | |
f6ff0ac8 | 1020 | usb_hc_died(xhci_to_hcd(xhci)->primary_hcd); |
aa50b290 XR |
1021 | xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb, |
1022 | "xHCI host controller is dead."); | |
6f5165cf SS |
1023 | } |
1024 | ||
b008df60 AX |
1025 | |
1026 | static void update_ring_for_set_deq_completion(struct xhci_hcd *xhci, | |
1027 | struct xhci_virt_device *dev, | |
1028 | struct xhci_ring *ep_ring, | |
1029 | unsigned int ep_index) | |
1030 | { | |
1031 | union xhci_trb *dequeue_temp; | |
1032 | int num_trbs_free_temp; | |
1033 | bool revert = false; | |
1034 | ||
1035 | num_trbs_free_temp = ep_ring->num_trbs_free; | |
1036 | dequeue_temp = ep_ring->dequeue; | |
1037 | ||
0d9f78a9 SS |
1038 | /* If we get two back-to-back stalls, and the first stalled transfer |
1039 | * ends just before a link TRB, the dequeue pointer will be left on | |
1040 | * the link TRB by the code in the while loop. So we have to update | |
1041 | * the dequeue pointer one segment further, or we'll jump off | |
1042 | * the segment into la-la-land. | |
1043 | */ | |
1044 | if (last_trb(xhci, ep_ring, ep_ring->deq_seg, ep_ring->dequeue)) { | |
1045 | ep_ring->deq_seg = ep_ring->deq_seg->next; | |
1046 | ep_ring->dequeue = ep_ring->deq_seg->trbs; | |
1047 | } | |
1048 | ||
b008df60 AX |
1049 | while (ep_ring->dequeue != dev->eps[ep_index].queued_deq_ptr) { |
1050 | /* We have more usable TRBs */ | |
1051 | ep_ring->num_trbs_free++; | |
1052 | ep_ring->dequeue++; | |
1053 | if (last_trb(xhci, ep_ring, ep_ring->deq_seg, | |
1054 | ep_ring->dequeue)) { | |
1055 | if (ep_ring->dequeue == | |
1056 | dev->eps[ep_index].queued_deq_ptr) | |
1057 | break; | |
1058 | ep_ring->deq_seg = ep_ring->deq_seg->next; | |
1059 | ep_ring->dequeue = ep_ring->deq_seg->trbs; | |
1060 | } | |
1061 | if (ep_ring->dequeue == dequeue_temp) { | |
1062 | revert = true; | |
1063 | break; | |
1064 | } | |
1065 | } | |
1066 | ||
1067 | if (revert) { | |
1068 | xhci_dbg(xhci, "Unable to find new dequeue pointer\n"); | |
1069 | ep_ring->num_trbs_free = num_trbs_free_temp; | |
1070 | } | |
1071 | } | |
1072 | ||
ae636747 SS |
1073 | /* |
1074 | * When we get a completion for a Set Transfer Ring Dequeue Pointer command, | |
1075 | * we need to clear the set deq pending flag in the endpoint ring state, so that | |
1076 | * the TD queueing code can ring the doorbell again. We also need to ring the | |
1077 | * endpoint doorbell to restart the ring, but only if there aren't more | |
1078 | * cancellations pending. | |
1079 | */ | |
60b9593c XR |
1080 | static void xhci_handle_cmd_set_deq(struct xhci_hcd *xhci, |
1081 | struct xhci_event_cmd *event, union xhci_trb *trb) | |
ae636747 SS |
1082 | { |
1083 | unsigned int slot_id; | |
1084 | unsigned int ep_index; | |
e9df17eb | 1085 | unsigned int stream_id; |
ae636747 SS |
1086 | struct xhci_ring *ep_ring; |
1087 | struct xhci_virt_device *dev; | |
d115b048 JY |
1088 | struct xhci_ep_ctx *ep_ctx; |
1089 | struct xhci_slot_ctx *slot_ctx; | |
ae636747 | 1090 | |
28ccd296 ME |
1091 | slot_id = TRB_TO_SLOT_ID(le32_to_cpu(trb->generic.field[3])); |
1092 | ep_index = TRB_TO_EP_INDEX(le32_to_cpu(trb->generic.field[3])); | |
1093 | stream_id = TRB_TO_STREAM_ID(le32_to_cpu(trb->generic.field[2])); | |
ae636747 | 1094 | dev = xhci->devs[slot_id]; |
e9df17eb SS |
1095 | |
1096 | ep_ring = xhci_stream_id_to_ring(dev, ep_index, stream_id); | |
1097 | if (!ep_ring) { | |
1098 | xhci_warn(xhci, "WARN Set TR deq ptr command for " | |
1099 | "freed stream ID %u\n", | |
1100 | stream_id); | |
1101 | /* XXX: Harmless??? */ | |
1102 | dev->eps[ep_index].ep_state &= ~SET_DEQ_PENDING; | |
1103 | return; | |
1104 | } | |
1105 | ||
d115b048 JY |
1106 | ep_ctx = xhci_get_ep_ctx(xhci, dev->out_ctx, ep_index); |
1107 | slot_ctx = xhci_get_slot_ctx(xhci, dev->out_ctx); | |
ae636747 | 1108 | |
28ccd296 | 1109 | if (GET_COMP_CODE(le32_to_cpu(event->status)) != COMP_SUCCESS) { |
ae636747 SS |
1110 | unsigned int ep_state; |
1111 | unsigned int slot_state; | |
1112 | ||
28ccd296 | 1113 | switch (GET_COMP_CODE(le32_to_cpu(event->status))) { |
ae636747 SS |
1114 | case COMP_TRB_ERR: |
1115 | xhci_warn(xhci, "WARN Set TR Deq Ptr cmd invalid because " | |
1116 | "of stream ID configuration\n"); | |
1117 | break; | |
1118 | case COMP_CTX_STATE: | |
1119 | xhci_warn(xhci, "WARN Set TR Deq Ptr cmd failed due " | |
1120 | "to incorrect slot or ep state.\n"); | |
28ccd296 | 1121 | ep_state = le32_to_cpu(ep_ctx->ep_info); |
ae636747 | 1122 | ep_state &= EP_STATE_MASK; |
28ccd296 | 1123 | slot_state = le32_to_cpu(slot_ctx->dev_state); |
ae636747 | 1124 | slot_state = GET_SLOT_STATE(slot_state); |
aa50b290 XR |
1125 | xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb, |
1126 | "Slot state = %u, EP state = %u", | |
ae636747 SS |
1127 | slot_state, ep_state); |
1128 | break; | |
1129 | case COMP_EBADSLT: | |
1130 | xhci_warn(xhci, "WARN Set TR Deq Ptr cmd failed because " | |
1131 | "slot %u was not enabled.\n", slot_id); | |
1132 | break; | |
1133 | default: | |
1134 | xhci_warn(xhci, "WARN Set TR Deq Ptr cmd with unknown " | |
1135 | "completion code of %u.\n", | |
28ccd296 | 1136 | GET_COMP_CODE(le32_to_cpu(event->status))); |
ae636747 SS |
1137 | break; |
1138 | } | |
1139 | /* OK what do we do now? The endpoint state is hosed, and we | |
1140 | * should never get to this point if the synchronization between | |
1141 | * queueing, and endpoint state are correct. This might happen | |
1142 | * if the device gets disconnected after we've finished | |
1143 | * cancelling URBs, which might not be an error... | |
1144 | */ | |
1145 | } else { | |
aa50b290 XR |
1146 | xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb, |
1147 | "Successful Set TR Deq Ptr cmd, deq = @%08llx", | |
28ccd296 | 1148 | le64_to_cpu(ep_ctx->deq)); |
bf161e85 | 1149 | if (xhci_trb_virt_to_dma(dev->eps[ep_index].queued_deq_seg, |
28ccd296 ME |
1150 | dev->eps[ep_index].queued_deq_ptr) == |
1151 | (le64_to_cpu(ep_ctx->deq) & ~(EP_CTX_CYCLE_MASK))) { | |
bf161e85 SS |
1152 | /* Update the ring's dequeue segment and dequeue pointer |
1153 | * to reflect the new position. | |
1154 | */ | |
b008df60 AX |
1155 | update_ring_for_set_deq_completion(xhci, dev, |
1156 | ep_ring, ep_index); | |
bf161e85 SS |
1157 | } else { |
1158 | xhci_warn(xhci, "Mismatch between completed Set TR Deq " | |
1159 | "Ptr command & xHCI internal state.\n"); | |
1160 | xhci_warn(xhci, "ep deq seg = %p, deq ptr = %p\n", | |
1161 | dev->eps[ep_index].queued_deq_seg, | |
1162 | dev->eps[ep_index].queued_deq_ptr); | |
1163 | } | |
ae636747 SS |
1164 | } |
1165 | ||
63a0d9ab | 1166 | dev->eps[ep_index].ep_state &= ~SET_DEQ_PENDING; |
bf161e85 SS |
1167 | dev->eps[ep_index].queued_deq_seg = NULL; |
1168 | dev->eps[ep_index].queued_deq_ptr = NULL; | |
e9df17eb SS |
1169 | /* Restart any rings with pending URBs */ |
1170 | ring_doorbell_for_active_rings(xhci, slot_id, ep_index); | |
ae636747 SS |
1171 | } |
1172 | ||
60b9593c XR |
1173 | static void xhci_handle_cmd_reset_ep(struct xhci_hcd *xhci, |
1174 | struct xhci_event_cmd *event, union xhci_trb *trb) | |
a1587d97 SS |
1175 | { |
1176 | int slot_id; | |
1177 | unsigned int ep_index; | |
1178 | ||
28ccd296 ME |
1179 | slot_id = TRB_TO_SLOT_ID(le32_to_cpu(trb->generic.field[3])); |
1180 | ep_index = TRB_TO_EP_INDEX(le32_to_cpu(trb->generic.field[3])); | |
a1587d97 SS |
1181 | /* This command will only fail if the endpoint wasn't halted, |
1182 | * but we don't care. | |
1183 | */ | |
a0254324 XR |
1184 | xhci_dbg_trace(xhci, trace_xhci_dbg_reset_ep, |
1185 | "Ignoring reset ep completion code of %u", | |
f5960b69 | 1186 | GET_COMP_CODE(le32_to_cpu(event->status))); |
a1587d97 | 1187 | |
ac9d8fe7 SS |
1188 | /* HW with the reset endpoint quirk needs to have a configure endpoint |
1189 | * command complete before the endpoint can be used. Queue that here | |
1190 | * because the HW can't handle two commands being queued in a row. | |
1191 | */ | |
1192 | if (xhci->quirks & XHCI_RESET_EP_QUIRK) { | |
4bdfe4c3 XR |
1193 | xhci_dbg_trace(xhci, trace_xhci_dbg_quirks, |
1194 | "Queueing configure endpoint command"); | |
ac9d8fe7 | 1195 | xhci_queue_configure_endpoint(xhci, |
913a8a34 SS |
1196 | xhci->devs[slot_id]->in_ctx->dma, slot_id, |
1197 | false); | |
ac9d8fe7 SS |
1198 | xhci_ring_cmd_db(xhci); |
1199 | } else { | |
e9df17eb | 1200 | /* Clear our internal halted state and restart the ring(s) */ |
63a0d9ab | 1201 | xhci->devs[slot_id]->eps[ep_index].ep_state &= ~EP_HALTED; |
e9df17eb | 1202 | ring_doorbell_for_active_rings(xhci, slot_id, ep_index); |
ac9d8fe7 | 1203 | } |
a1587d97 | 1204 | } |
ae636747 | 1205 | |
b63f4053 EF |
1206 | /* Complete the command and detele it from the devcie's command queue. |
1207 | */ | |
1208 | static void xhci_complete_cmd_in_cmd_wait_list(struct xhci_hcd *xhci, | |
1209 | struct xhci_command *command, u32 status) | |
1210 | { | |
1211 | command->status = status; | |
1212 | list_del(&command->cmd_list); | |
1213 | if (command->completion) | |
1214 | complete(command->completion); | |
1215 | else | |
1216 | xhci_free_command(xhci, command); | |
1217 | } | |
1218 | ||
1219 | ||
a50c8aa9 SS |
1220 | /* Check to see if a command in the device's command queue matches this one. |
1221 | * Signal the completion or free the command, and return 1. Return 0 if the | |
1222 | * completed command isn't at the head of the command list. | |
1223 | */ | |
1224 | static int handle_cmd_in_cmd_wait_list(struct xhci_hcd *xhci, | |
1225 | struct xhci_virt_device *virt_dev, | |
1226 | struct xhci_event_cmd *event) | |
1227 | { | |
1228 | struct xhci_command *command; | |
1229 | ||
1230 | if (list_empty(&virt_dev->cmd_list)) | |
1231 | return 0; | |
1232 | ||
1233 | command = list_entry(virt_dev->cmd_list.next, | |
1234 | struct xhci_command, cmd_list); | |
1235 | if (xhci->cmd_ring->dequeue != command->command_trb) | |
1236 | return 0; | |
1237 | ||
b63f4053 EF |
1238 | xhci_complete_cmd_in_cmd_wait_list(xhci, command, |
1239 | GET_COMP_CODE(le32_to_cpu(event->status))); | |
a50c8aa9 SS |
1240 | return 1; |
1241 | } | |
1242 | ||
b63f4053 EF |
1243 | /* |
1244 | * Finding the command trb need to be cancelled and modifying it to | |
1245 | * NO OP command. And if the command is in device's command wait | |
1246 | * list, finishing and freeing it. | |
1247 | * | |
1248 | * If we can't find the command trb, we think it had already been | |
1249 | * executed. | |
1250 | */ | |
1251 | static void xhci_cmd_to_noop(struct xhci_hcd *xhci, struct xhci_cd *cur_cd) | |
1252 | { | |
1253 | struct xhci_segment *cur_seg; | |
1254 | union xhci_trb *cmd_trb; | |
1255 | u32 cycle_state; | |
1256 | ||
1257 | if (xhci->cmd_ring->dequeue == xhci->cmd_ring->enqueue) | |
1258 | return; | |
1259 | ||
1260 | /* find the current segment of command ring */ | |
1261 | cur_seg = find_trb_seg(xhci->cmd_ring->first_seg, | |
1262 | xhci->cmd_ring->dequeue, &cycle_state); | |
1263 | ||
43a09f7f SS |
1264 | if (!cur_seg) { |
1265 | xhci_warn(xhci, "Command ring mismatch, dequeue = %p %llx (dma)\n", | |
1266 | xhci->cmd_ring->dequeue, | |
1267 | (unsigned long long) | |
1268 | xhci_trb_virt_to_dma(xhci->cmd_ring->deq_seg, | |
1269 | xhci->cmd_ring->dequeue)); | |
1270 | xhci_debug_ring(xhci, xhci->cmd_ring); | |
1271 | xhci_dbg_ring_ptrs(xhci, xhci->cmd_ring); | |
1272 | return; | |
1273 | } | |
1274 | ||
b63f4053 EF |
1275 | /* find the command trb matched by cd from command ring */ |
1276 | for (cmd_trb = xhci->cmd_ring->dequeue; | |
1277 | cmd_trb != xhci->cmd_ring->enqueue; | |
1278 | next_trb(xhci, xhci->cmd_ring, &cur_seg, &cmd_trb)) { | |
1279 | /* If the trb is link trb, continue */ | |
1280 | if (TRB_TYPE_LINK_LE32(cmd_trb->generic.field[3])) | |
1281 | continue; | |
1282 | ||
1283 | if (cur_cd->cmd_trb == cmd_trb) { | |
1284 | ||
1285 | /* If the command in device's command list, we should | |
1286 | * finish it and free the command structure. | |
1287 | */ | |
1288 | if (cur_cd->command) | |
1289 | xhci_complete_cmd_in_cmd_wait_list(xhci, | |
1290 | cur_cd->command, COMP_CMD_STOP); | |
1291 | ||
1292 | /* get cycle state from the origin command trb */ | |
1293 | cycle_state = le32_to_cpu(cmd_trb->generic.field[3]) | |
1294 | & TRB_CYCLE; | |
1295 | ||
1296 | /* modify the command trb to NO OP command */ | |
1297 | cmd_trb->generic.field[0] = 0; | |
1298 | cmd_trb->generic.field[1] = 0; | |
1299 | cmd_trb->generic.field[2] = 0; | |
1300 | cmd_trb->generic.field[3] = cpu_to_le32( | |
1301 | TRB_TYPE(TRB_CMD_NOOP) | cycle_state); | |
1302 | break; | |
1303 | } | |
1304 | } | |
1305 | } | |
1306 | ||
1307 | static void xhci_cancel_cmd_in_cd_list(struct xhci_hcd *xhci) | |
1308 | { | |
1309 | struct xhci_cd *cur_cd, *next_cd; | |
1310 | ||
1311 | if (list_empty(&xhci->cancel_cmd_list)) | |
1312 | return; | |
1313 | ||
1314 | list_for_each_entry_safe(cur_cd, next_cd, | |
1315 | &xhci->cancel_cmd_list, cancel_cmd_list) { | |
1316 | xhci_cmd_to_noop(xhci, cur_cd); | |
1317 | list_del(&cur_cd->cancel_cmd_list); | |
1318 | kfree(cur_cd); | |
1319 | } | |
1320 | } | |
1321 | ||
1322 | /* | |
1323 | * traversing the cancel_cmd_list. If the command descriptor according | |
1324 | * to cmd_trb is found, the function free it and return 1, otherwise | |
1325 | * return 0. | |
1326 | */ | |
1327 | static int xhci_search_cmd_trb_in_cd_list(struct xhci_hcd *xhci, | |
1328 | union xhci_trb *cmd_trb) | |
1329 | { | |
1330 | struct xhci_cd *cur_cd, *next_cd; | |
1331 | ||
1332 | if (list_empty(&xhci->cancel_cmd_list)) | |
1333 | return 0; | |
1334 | ||
1335 | list_for_each_entry_safe(cur_cd, next_cd, | |
1336 | &xhci->cancel_cmd_list, cancel_cmd_list) { | |
1337 | if (cur_cd->cmd_trb == cmd_trb) { | |
1338 | if (cur_cd->command) | |
1339 | xhci_complete_cmd_in_cmd_wait_list(xhci, | |
1340 | cur_cd->command, COMP_CMD_STOP); | |
1341 | list_del(&cur_cd->cancel_cmd_list); | |
1342 | kfree(cur_cd); | |
1343 | return 1; | |
1344 | } | |
1345 | } | |
1346 | ||
1347 | return 0; | |
1348 | } | |
1349 | ||
1350 | /* | |
1351 | * If the cmd_trb_comp_code is COMP_CMD_ABORT, we just check whether the | |
1352 | * trb pointed by the command ring dequeue pointer is the trb we want to | |
1353 | * cancel or not. And if the cmd_trb_comp_code is COMP_CMD_STOP, we will | |
1354 | * traverse the cancel_cmd_list to trun the all of the commands according | |
1355 | * to command descriptor to NO-OP trb. | |
1356 | */ | |
1357 | static int handle_stopped_cmd_ring(struct xhci_hcd *xhci, | |
1358 | int cmd_trb_comp_code) | |
1359 | { | |
1360 | int cur_trb_is_good = 0; | |
1361 | ||
1362 | /* Searching the cmd trb pointed by the command ring dequeue | |
1363 | * pointer in command descriptor list. If it is found, free it. | |
1364 | */ | |
1365 | cur_trb_is_good = xhci_search_cmd_trb_in_cd_list(xhci, | |
1366 | xhci->cmd_ring->dequeue); | |
1367 | ||
1368 | if (cmd_trb_comp_code == COMP_CMD_ABORT) | |
1369 | xhci->cmd_ring_state = CMD_RING_STATE_STOPPED; | |
1370 | else if (cmd_trb_comp_code == COMP_CMD_STOP) { | |
1371 | /* traversing the cancel_cmd_list and canceling | |
1372 | * the command according to command descriptor | |
1373 | */ | |
1374 | xhci_cancel_cmd_in_cd_list(xhci); | |
1375 | ||
1376 | xhci->cmd_ring_state = CMD_RING_STATE_RUNNING; | |
1377 | /* | |
1378 | * ring command ring doorbell again to restart the | |
1379 | * command ring | |
1380 | */ | |
1381 | if (xhci->cmd_ring->dequeue != xhci->cmd_ring->enqueue) | |
1382 | xhci_ring_cmd_db(xhci); | |
1383 | } | |
1384 | return cur_trb_is_good; | |
1385 | } | |
1386 | ||
b244b431 XR |
1387 | static void xhci_handle_cmd_enable_slot(struct xhci_hcd *xhci, int slot_id, |
1388 | u32 cmd_comp_code) | |
1389 | { | |
1390 | if (cmd_comp_code == COMP_SUCCESS) | |
1391 | xhci->slot_id = slot_id; | |
1392 | else | |
1393 | xhci->slot_id = 0; | |
1394 | complete(&xhci->addr_dev); | |
1395 | } | |
1396 | ||
6c02dd14 XR |
1397 | static void xhci_handle_cmd_disable_slot(struct xhci_hcd *xhci, int slot_id) |
1398 | { | |
1399 | struct xhci_virt_device *virt_dev; | |
1400 | ||
1401 | virt_dev = xhci->devs[slot_id]; | |
1402 | if (!virt_dev) | |
1403 | return; | |
1404 | if (xhci->quirks & XHCI_EP_LIMIT_QUIRK) | |
1405 | /* Delete default control endpoint resources */ | |
1406 | xhci_free_device_endpoint_resources(xhci, virt_dev, true); | |
1407 | xhci_free_virt_device(xhci, slot_id); | |
1408 | } | |
1409 | ||
9b3103ac XR |
1410 | static void xhci_handle_cmd_addr_dev(struct xhci_hcd *xhci, int slot_id, |
1411 | u32 cmd_comp_code) | |
1412 | { | |
1413 | xhci->devs[slot_id]->cmd_status = cmd_comp_code; | |
1414 | complete(&xhci->addr_dev); | |
1415 | } | |
1416 | ||
f681321b XR |
1417 | static void xhci_handle_cmd_reset_dev(struct xhci_hcd *xhci, int slot_id, |
1418 | struct xhci_event_cmd *event) | |
1419 | { | |
1420 | struct xhci_virt_device *virt_dev; | |
1421 | ||
1422 | xhci_dbg(xhci, "Completed reset device command.\n"); | |
1423 | virt_dev = xhci->devs[slot_id]; | |
1424 | if (virt_dev) | |
1425 | handle_cmd_in_cmd_wait_list(xhci, virt_dev, event); | |
1426 | else | |
1427 | xhci_warn(xhci, "Reset device command completion " | |
1428 | "for disabled slot %u\n", slot_id); | |
1429 | } | |
1430 | ||
7f84eef0 SS |
1431 | static void handle_cmd_completion(struct xhci_hcd *xhci, |
1432 | struct xhci_event_cmd *event) | |
1433 | { | |
28ccd296 | 1434 | int slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->flags)); |
7f84eef0 SS |
1435 | u64 cmd_dma; |
1436 | dma_addr_t cmd_dequeue_dma; | |
ac9d8fe7 | 1437 | struct xhci_input_control_ctx *ctrl_ctx; |
913a8a34 | 1438 | struct xhci_virt_device *virt_dev; |
ac9d8fe7 SS |
1439 | unsigned int ep_index; |
1440 | struct xhci_ring *ep_ring; | |
1441 | unsigned int ep_state; | |
7f84eef0 | 1442 | |
28ccd296 | 1443 | cmd_dma = le64_to_cpu(event->cmd_trb); |
23e3be11 | 1444 | cmd_dequeue_dma = xhci_trb_virt_to_dma(xhci->cmd_ring->deq_seg, |
7f84eef0 SS |
1445 | xhci->cmd_ring->dequeue); |
1446 | /* Is the command ring deq ptr out of sync with the deq seg ptr? */ | |
1447 | if (cmd_dequeue_dma == 0) { | |
1448 | xhci->error_bitmask |= 1 << 4; | |
1449 | return; | |
1450 | } | |
1451 | /* Does the DMA address match our internal dequeue pointer address? */ | |
1452 | if (cmd_dma != (u64) cmd_dequeue_dma) { | |
1453 | xhci->error_bitmask |= 1 << 5; | |
1454 | return; | |
1455 | } | |
b63f4053 | 1456 | |
63a23b9a XR |
1457 | trace_xhci_cmd_completion(&xhci->cmd_ring->dequeue->generic, |
1458 | (struct xhci_generic_trb *) event); | |
1459 | ||
b63f4053 EF |
1460 | if ((GET_COMP_CODE(le32_to_cpu(event->status)) == COMP_CMD_ABORT) || |
1461 | (GET_COMP_CODE(le32_to_cpu(event->status)) == COMP_CMD_STOP)) { | |
1462 | /* If the return value is 0, we think the trb pointed by | |
1463 | * command ring dequeue pointer is a good trb. The good | |
1464 | * trb means we don't want to cancel the trb, but it have | |
1465 | * been stopped by host. So we should handle it normally. | |
1466 | * Otherwise, driver should invoke inc_deq() and return. | |
1467 | */ | |
1468 | if (handle_stopped_cmd_ring(xhci, | |
1469 | GET_COMP_CODE(le32_to_cpu(event->status)))) { | |
1470 | inc_deq(xhci, xhci->cmd_ring); | |
1471 | return; | |
1472 | } | |
284d2055 MN |
1473 | /* There is no command to handle if we get a stop event when the |
1474 | * command ring is empty, event->cmd_trb points to the next | |
1475 | * unset command | |
1476 | */ | |
1477 | if (xhci->cmd_ring->dequeue == xhci->cmd_ring->enqueue) | |
1478 | return; | |
b63f4053 EF |
1479 | } |
1480 | ||
28ccd296 ME |
1481 | switch (le32_to_cpu(xhci->cmd_ring->dequeue->generic.field[3]) |
1482 | & TRB_TYPE_BITMASK) { | |
3ffbba95 | 1483 | case TRB_TYPE(TRB_ENABLE_SLOT): |
b244b431 XR |
1484 | xhci_handle_cmd_enable_slot(xhci, slot_id, |
1485 | GET_COMP_CODE(le32_to_cpu(event->status))); | |
3ffbba95 SS |
1486 | break; |
1487 | case TRB_TYPE(TRB_DISABLE_SLOT): | |
6c02dd14 | 1488 | xhci_handle_cmd_disable_slot(xhci, slot_id); |
3ffbba95 | 1489 | break; |
f94e0186 | 1490 | case TRB_TYPE(TRB_CONFIG_EP): |
913a8a34 | 1491 | virt_dev = xhci->devs[slot_id]; |
a50c8aa9 | 1492 | if (handle_cmd_in_cmd_wait_list(xhci, virt_dev, event)) |
913a8a34 | 1493 | break; |
ac9d8fe7 SS |
1494 | /* |
1495 | * Configure endpoint commands can come from the USB core | |
1496 | * configuration or alt setting changes, or because the HW | |
1497 | * needed an extra configure endpoint command after a reset | |
8df75f42 SS |
1498 | * endpoint command or streams were being configured. |
1499 | * If the command was for a halted endpoint, the xHCI driver | |
1500 | * is not waiting on the configure endpoint command. | |
ac9d8fe7 SS |
1501 | */ |
1502 | ctrl_ctx = xhci_get_input_control_ctx(xhci, | |
913a8a34 | 1503 | virt_dev->in_ctx); |
92f8e767 SS |
1504 | if (!ctrl_ctx) { |
1505 | xhci_warn(xhci, "Could not get input context, bad type.\n"); | |
1506 | break; | |
1507 | } | |
ac9d8fe7 | 1508 | /* Input ctx add_flags are the endpoint index plus one */ |
28ccd296 | 1509 | ep_index = xhci_last_valid_endpoint(le32_to_cpu(ctrl_ctx->add_flags)) - 1; |
06df5729 | 1510 | /* A usb_set_interface() call directly after clearing a halted |
e9df17eb SS |
1511 | * condition may race on this quirky hardware. Not worth |
1512 | * worrying about, since this is prototype hardware. Not sure | |
1513 | * if this will work for streams, but streams support was | |
1514 | * untested on this prototype. | |
06df5729 | 1515 | */ |
ac9d8fe7 | 1516 | if (xhci->quirks & XHCI_RESET_EP_QUIRK && |
06df5729 | 1517 | ep_index != (unsigned int) -1 && |
28ccd296 ME |
1518 | le32_to_cpu(ctrl_ctx->add_flags) - SLOT_FLAG == |
1519 | le32_to_cpu(ctrl_ctx->drop_flags)) { | |
06df5729 SS |
1520 | ep_ring = xhci->devs[slot_id]->eps[ep_index].ring; |
1521 | ep_state = xhci->devs[slot_id]->eps[ep_index].ep_state; | |
1522 | if (!(ep_state & EP_HALTED)) | |
1523 | goto bandwidth_change; | |
4bdfe4c3 XR |
1524 | xhci_dbg_trace(xhci, trace_xhci_dbg_quirks, |
1525 | "Completed config ep cmd - " | |
1526 | "last ep index = %d, state = %d", | |
06df5729 | 1527 | ep_index, ep_state); |
e9df17eb | 1528 | /* Clear internal halted state and restart ring(s) */ |
63a0d9ab | 1529 | xhci->devs[slot_id]->eps[ep_index].ep_state &= |
ac9d8fe7 | 1530 | ~EP_HALTED; |
e9df17eb | 1531 | ring_doorbell_for_active_rings(xhci, slot_id, ep_index); |
06df5729 | 1532 | break; |
ac9d8fe7 | 1533 | } |
06df5729 | 1534 | bandwidth_change: |
3a7fa5be XR |
1535 | xhci_dbg_trace(xhci, trace_xhci_dbg_context_change, |
1536 | "Completed config ep cmd"); | |
06df5729 | 1537 | xhci->devs[slot_id]->cmd_status = |
28ccd296 | 1538 | GET_COMP_CODE(le32_to_cpu(event->status)); |
06df5729 | 1539 | complete(&xhci->devs[slot_id]->cmd_completion); |
f94e0186 | 1540 | break; |
2d3f1fac | 1541 | case TRB_TYPE(TRB_EVAL_CONTEXT): |
ac1c1b7f SS |
1542 | virt_dev = xhci->devs[slot_id]; |
1543 | if (handle_cmd_in_cmd_wait_list(xhci, virt_dev, event)) | |
1544 | break; | |
28ccd296 | 1545 | xhci->devs[slot_id]->cmd_status = GET_COMP_CODE(le32_to_cpu(event->status)); |
2d3f1fac SS |
1546 | complete(&xhci->devs[slot_id]->cmd_completion); |
1547 | break; | |
3ffbba95 | 1548 | case TRB_TYPE(TRB_ADDR_DEV): |
9b3103ac XR |
1549 | xhci_handle_cmd_addr_dev(xhci, slot_id, |
1550 | GET_COMP_CODE(le32_to_cpu(event->status))); | |
3ffbba95 | 1551 | break; |
ae636747 | 1552 | case TRB_TYPE(TRB_STOP_RING): |
60b9593c | 1553 | xhci_handle_cmd_stop_ep(xhci, xhci->cmd_ring->dequeue, event); |
ae636747 SS |
1554 | break; |
1555 | case TRB_TYPE(TRB_SET_DEQ): | |
60b9593c | 1556 | xhci_handle_cmd_set_deq(xhci, event, xhci->cmd_ring->dequeue); |
ae636747 | 1557 | break; |
7f84eef0 | 1558 | case TRB_TYPE(TRB_CMD_NOOP): |
7f84eef0 | 1559 | break; |
a1587d97 | 1560 | case TRB_TYPE(TRB_RESET_EP): |
60b9593c | 1561 | xhci_handle_cmd_reset_ep(xhci, event, xhci->cmd_ring->dequeue); |
a1587d97 | 1562 | break; |
2a8f82c4 | 1563 | case TRB_TYPE(TRB_RESET_DEV): |
20e7acb1 XR |
1564 | WARN_ON(slot_id != TRB_TO_SLOT_ID( |
1565 | le32_to_cpu(xhci->cmd_ring->dequeue->generic.field[3]))); | |
f681321b | 1566 | xhci_handle_cmd_reset_dev(xhci, slot_id, event); |
2a8f82c4 | 1567 | break; |
0238634d SS |
1568 | case TRB_TYPE(TRB_NEC_GET_FW): |
1569 | if (!(xhci->quirks & XHCI_NEC_HOST)) { | |
1570 | xhci->error_bitmask |= 1 << 6; | |
1571 | break; | |
1572 | } | |
4bdfe4c3 XR |
1573 | xhci_dbg_trace(xhci, trace_xhci_dbg_quirks, |
1574 | "NEC firmware version %2x.%02x", | |
28ccd296 ME |
1575 | NEC_FW_MAJOR(le32_to_cpu(event->status)), |
1576 | NEC_FW_MINOR(le32_to_cpu(event->status))); | |
0238634d | 1577 | break; |
7f84eef0 SS |
1578 | default: |
1579 | /* Skip over unknown commands on the event ring */ | |
1580 | xhci->error_bitmask |= 1 << 6; | |
1581 | break; | |
1582 | } | |
3b72fca0 | 1583 | inc_deq(xhci, xhci->cmd_ring); |
7f84eef0 SS |
1584 | } |
1585 | ||
0238634d SS |
1586 | static void handle_vendor_event(struct xhci_hcd *xhci, |
1587 | union xhci_trb *event) | |
1588 | { | |
1589 | u32 trb_type; | |
1590 | ||
28ccd296 | 1591 | trb_type = TRB_FIELD_TO_TYPE(le32_to_cpu(event->generic.field[3])); |
0238634d SS |
1592 | xhci_dbg(xhci, "Vendor specific event TRB type = %u\n", trb_type); |
1593 | if (trb_type == TRB_NEC_CMD_COMP && (xhci->quirks & XHCI_NEC_HOST)) | |
1594 | handle_cmd_completion(xhci, &event->event_cmd); | |
1595 | } | |
1596 | ||
f6ff0ac8 SS |
1597 | /* @port_id: the one-based port ID from the hardware (indexed from array of all |
1598 | * port registers -- USB 3.0 and USB 2.0). | |
1599 | * | |
1600 | * Returns a zero-based port number, which is suitable for indexing into each of | |
1601 | * the split roothubs' port arrays and bus state arrays. | |
d0cd5d48 | 1602 | * Add one to it in order to call xhci_find_slot_id_by_port. |
f6ff0ac8 SS |
1603 | */ |
1604 | static unsigned int find_faked_portnum_from_hw_portnum(struct usb_hcd *hcd, | |
1605 | struct xhci_hcd *xhci, u32 port_id) | |
1606 | { | |
1607 | unsigned int i; | |
1608 | unsigned int num_similar_speed_ports = 0; | |
1609 | ||
1610 | /* port_id from the hardware is 1-based, but port_array[], usb3_ports[], | |
1611 | * and usb2_ports are 0-based indexes. Count the number of similar | |
1612 | * speed ports, up to 1 port before this port. | |
1613 | */ | |
1614 | for (i = 0; i < (port_id - 1); i++) { | |
1615 | u8 port_speed = xhci->port_array[i]; | |
1616 | ||
1617 | /* | |
1618 | * Skip ports that don't have known speeds, or have duplicate | |
1619 | * Extended Capabilities port speed entries. | |
1620 | */ | |
22e04870 | 1621 | if (port_speed == 0 || port_speed == DUPLICATE_ENTRY) |
f6ff0ac8 SS |
1622 | continue; |
1623 | ||
1624 | /* | |
1625 | * USB 3.0 ports are always under a USB 3.0 hub. USB 2.0 and | |
1626 | * 1.1 ports are under the USB 2.0 hub. If the port speed | |
1627 | * matches the device speed, it's a similar speed port. | |
1628 | */ | |
1629 | if ((port_speed == 0x03) == (hcd->speed == HCD_USB3)) | |
1630 | num_similar_speed_ports++; | |
1631 | } | |
1632 | return num_similar_speed_ports; | |
1633 | } | |
1634 | ||
623bef9e SS |
1635 | static void handle_device_notification(struct xhci_hcd *xhci, |
1636 | union xhci_trb *event) | |
1637 | { | |
1638 | u32 slot_id; | |
4ee823b8 | 1639 | struct usb_device *udev; |
623bef9e SS |
1640 | |
1641 | slot_id = TRB_TO_SLOT_ID(event->generic.field[3]); | |
4ee823b8 | 1642 | if (!xhci->devs[slot_id]) { |
623bef9e SS |
1643 | xhci_warn(xhci, "Device Notification event for " |
1644 | "unused slot %u\n", slot_id); | |
4ee823b8 SS |
1645 | return; |
1646 | } | |
1647 | ||
1648 | xhci_dbg(xhci, "Device Wake Notification event for slot ID %u\n", | |
1649 | slot_id); | |
1650 | udev = xhci->devs[slot_id]->udev; | |
1651 | if (udev && udev->parent) | |
1652 | usb_wakeup_notification(udev->parent, udev->portnum); | |
623bef9e SS |
1653 | } |
1654 | ||
0f2a7930 SS |
1655 | static void handle_port_status(struct xhci_hcd *xhci, |
1656 | union xhci_trb *event) | |
1657 | { | |
f6ff0ac8 | 1658 | struct usb_hcd *hcd; |
0f2a7930 | 1659 | u32 port_id; |
56192531 | 1660 | u32 temp, temp1; |
518e848e | 1661 | int max_ports; |
56192531 | 1662 | int slot_id; |
5308a91b | 1663 | unsigned int faked_port_index; |
f6ff0ac8 | 1664 | u8 major_revision; |
20b67cf5 | 1665 | struct xhci_bus_state *bus_state; |
28ccd296 | 1666 | __le32 __iomem **port_array; |
386139d7 | 1667 | bool bogus_port_status = false; |
0f2a7930 SS |
1668 | |
1669 | /* Port status change events always have a successful completion code */ | |
28ccd296 | 1670 | if (GET_COMP_CODE(le32_to_cpu(event->generic.field[2])) != COMP_SUCCESS) { |
0f2a7930 SS |
1671 | xhci_warn(xhci, "WARN: xHC returned failed port status event\n"); |
1672 | xhci->error_bitmask |= 1 << 8; | |
1673 | } | |
28ccd296 | 1674 | port_id = GET_PORT_ID(le32_to_cpu(event->generic.field[0])); |
0f2a7930 SS |
1675 | xhci_dbg(xhci, "Port Status Change Event for port %d\n", port_id); |
1676 | ||
518e848e SS |
1677 | max_ports = HCS_MAX_PORTS(xhci->hcs_params1); |
1678 | if ((port_id <= 0) || (port_id > max_ports)) { | |
56192531 | 1679 | xhci_warn(xhci, "Invalid port id %d\n", port_id); |
09ce0c0c PC |
1680 | inc_deq(xhci, xhci->event_ring); |
1681 | return; | |
56192531 AX |
1682 | } |
1683 | ||
f6ff0ac8 SS |
1684 | /* Figure out which usb_hcd this port is attached to: |
1685 | * is it a USB 3.0 port or a USB 2.0/1.1 port? | |
1686 | */ | |
1687 | major_revision = xhci->port_array[port_id - 1]; | |
09ce0c0c PC |
1688 | |
1689 | /* Find the right roothub. */ | |
1690 | hcd = xhci_to_hcd(xhci); | |
1691 | if ((major_revision == 0x03) != (hcd->speed == HCD_USB3)) | |
1692 | hcd = xhci->shared_hcd; | |
1693 | ||
f6ff0ac8 SS |
1694 | if (major_revision == 0) { |
1695 | xhci_warn(xhci, "Event for port %u not in " | |
1696 | "Extended Capabilities, ignoring.\n", | |
1697 | port_id); | |
386139d7 | 1698 | bogus_port_status = true; |
f6ff0ac8 | 1699 | goto cleanup; |
5308a91b | 1700 | } |
22e04870 | 1701 | if (major_revision == DUPLICATE_ENTRY) { |
f6ff0ac8 SS |
1702 | xhci_warn(xhci, "Event for port %u duplicated in" |
1703 | "Extended Capabilities, ignoring.\n", | |
1704 | port_id); | |
386139d7 | 1705 | bogus_port_status = true; |
f6ff0ac8 SS |
1706 | goto cleanup; |
1707 | } | |
1708 | ||
1709 | /* | |
1710 | * Hardware port IDs reported by a Port Status Change Event include USB | |
1711 | * 3.0 and USB 2.0 ports. We want to check if the port has reported a | |
1712 | * resume event, but we first need to translate the hardware port ID | |
1713 | * into the index into the ports on the correct split roothub, and the | |
1714 | * correct bus_state structure. | |
1715 | */ | |
f6ff0ac8 SS |
1716 | bus_state = &xhci->bus_state[hcd_index(hcd)]; |
1717 | if (hcd->speed == HCD_USB3) | |
1718 | port_array = xhci->usb3_ports; | |
1719 | else | |
1720 | port_array = xhci->usb2_ports; | |
1721 | /* Find the faked port hub number */ | |
1722 | faked_port_index = find_faked_portnum_from_hw_portnum(hcd, xhci, | |
1723 | port_id); | |
5308a91b | 1724 | |
5308a91b | 1725 | temp = xhci_readl(xhci, port_array[faked_port_index]); |
7111ebc9 | 1726 | if (hcd->state == HC_STATE_SUSPENDED) { |
56192531 AX |
1727 | xhci_dbg(xhci, "resume root hub\n"); |
1728 | usb_hcd_resume_root_hub(hcd); | |
1729 | } | |
1730 | ||
1731 | if ((temp & PORT_PLC) && (temp & PORT_PLS_MASK) == XDEV_RESUME) { | |
1732 | xhci_dbg(xhci, "port resume event for port %d\n", port_id); | |
1733 | ||
1734 | temp1 = xhci_readl(xhci, &xhci->op_regs->command); | |
1735 | if (!(temp1 & CMD_RUN)) { | |
1736 | xhci_warn(xhci, "xHC is not running.\n"); | |
1737 | goto cleanup; | |
1738 | } | |
1739 | ||
1740 | if (DEV_SUPERSPEED(temp)) { | |
d93814cf | 1741 | xhci_dbg(xhci, "remote wake SS port %d\n", port_id); |
4ee823b8 SS |
1742 | /* Set a flag to say the port signaled remote wakeup, |
1743 | * so we can tell the difference between the end of | |
1744 | * device and host initiated resume. | |
1745 | */ | |
1746 | bus_state->port_remote_wakeup |= 1 << faked_port_index; | |
d93814cf SS |
1747 | xhci_test_and_clear_bit(xhci, port_array, |
1748 | faked_port_index, PORT_PLC); | |
c9682dff AX |
1749 | xhci_set_link_state(xhci, port_array, faked_port_index, |
1750 | XDEV_U0); | |
d93814cf SS |
1751 | /* Need to wait until the next link state change |
1752 | * indicates the device is actually in U0. | |
1753 | */ | |
1754 | bogus_port_status = true; | |
1755 | goto cleanup; | |
56192531 AX |
1756 | } else { |
1757 | xhci_dbg(xhci, "resume HS port %d\n", port_id); | |
f6ff0ac8 | 1758 | bus_state->resume_done[faked_port_index] = jiffies + |
56192531 | 1759 | msecs_to_jiffies(20); |
f370b996 | 1760 | set_bit(faked_port_index, &bus_state->resuming_ports); |
56192531 | 1761 | mod_timer(&hcd->rh_timer, |
f6ff0ac8 | 1762 | bus_state->resume_done[faked_port_index]); |
56192531 AX |
1763 | /* Do the rest in GetPortStatus */ |
1764 | } | |
1765 | } | |
d93814cf SS |
1766 | |
1767 | if ((temp & PORT_PLC) && (temp & PORT_PLS_MASK) == XDEV_U0 && | |
1768 | DEV_SUPERSPEED(temp)) { | |
1769 | xhci_dbg(xhci, "resume SS port %d finished\n", port_id); | |
4ee823b8 SS |
1770 | /* We've just brought the device into U0 through either the |
1771 | * Resume state after a device remote wakeup, or through the | |
1772 | * U3Exit state after a host-initiated resume. If it's a device | |
1773 | * initiated remote wake, don't pass up the link state change, | |
1774 | * so the roothub behavior is consistent with external | |
1775 | * USB 3.0 hub behavior. | |
1776 | */ | |
d93814cf SS |
1777 | slot_id = xhci_find_slot_id_by_port(hcd, xhci, |
1778 | faked_port_index + 1); | |
1779 | if (slot_id && xhci->devs[slot_id]) | |
1780 | xhci_ring_device(xhci, slot_id); | |
ba7b5c22 | 1781 | if (bus_state->port_remote_wakeup & (1 << faked_port_index)) { |
4ee823b8 SS |
1782 | bus_state->port_remote_wakeup &= |
1783 | ~(1 << faked_port_index); | |
1784 | xhci_test_and_clear_bit(xhci, port_array, | |
1785 | faked_port_index, PORT_PLC); | |
1786 | usb_wakeup_notification(hcd->self.root_hub, | |
1787 | faked_port_index + 1); | |
1788 | bogus_port_status = true; | |
1789 | goto cleanup; | |
1790 | } | |
d93814cf | 1791 | } |
56192531 | 1792 | |
8b3d4570 SS |
1793 | /* |
1794 | * Check to see if xhci-hub.c is waiting on RExit to U0 transition (or | |
1795 | * RExit to a disconnect state). If so, let the the driver know it's | |
1796 | * out of the RExit state. | |
1797 | */ | |
1798 | if (!DEV_SUPERSPEED(temp) && | |
1799 | test_and_clear_bit(faked_port_index, | |
1800 | &bus_state->rexit_ports)) { | |
1801 | complete(&bus_state->rexit_done[faked_port_index]); | |
1802 | bogus_port_status = true; | |
1803 | goto cleanup; | |
1804 | } | |
1805 | ||
6fd45621 AX |
1806 | if (hcd->speed != HCD_USB3) |
1807 | xhci_test_and_clear_bit(xhci, port_array, faked_port_index, | |
1808 | PORT_PLC); | |
1809 | ||
56192531 | 1810 | cleanup: |
0f2a7930 | 1811 | /* Update event ring dequeue pointer before dropping the lock */ |
3b72fca0 | 1812 | inc_deq(xhci, xhci->event_ring); |
0f2a7930 | 1813 | |
386139d7 SS |
1814 | /* Don't make the USB core poll the roothub if we got a bad port status |
1815 | * change event. Besides, at that point we can't tell which roothub | |
1816 | * (USB 2.0 or USB 3.0) to kick. | |
1817 | */ | |
1818 | if (bogus_port_status) | |
1819 | return; | |
1820 | ||
c52804a4 SS |
1821 | /* |
1822 | * xHCI port-status-change events occur when the "or" of all the | |
1823 | * status-change bits in the portsc register changes from 0 to 1. | |
1824 | * New status changes won't cause an event if any other change | |
1825 | * bits are still set. When an event occurs, switch over to | |
1826 | * polling to avoid losing status changes. | |
1827 | */ | |
1828 | xhci_dbg(xhci, "%s: starting port polling.\n", __func__); | |
1829 | set_bit(HCD_FLAG_POLL_RH, &hcd->flags); | |
0f2a7930 SS |
1830 | spin_unlock(&xhci->lock); |
1831 | /* Pass this up to the core */ | |
f6ff0ac8 | 1832 | usb_hcd_poll_rh_status(hcd); |
0f2a7930 SS |
1833 | spin_lock(&xhci->lock); |
1834 | } | |
1835 | ||
d0e96f5a SS |
1836 | /* |
1837 | * This TD is defined by the TRBs starting at start_trb in start_seg and ending | |
1838 | * at end_trb, which may be in another segment. If the suspect DMA address is a | |
1839 | * TRB in this TD, this function returns that TRB's segment. Otherwise it | |
1840 | * returns 0. | |
1841 | */ | |
6648f29d | 1842 | struct xhci_segment *trb_in_td(struct xhci_segment *start_seg, |
d0e96f5a SS |
1843 | union xhci_trb *start_trb, |
1844 | union xhci_trb *end_trb, | |
1845 | dma_addr_t suspect_dma) | |
1846 | { | |
1847 | dma_addr_t start_dma; | |
1848 | dma_addr_t end_seg_dma; | |
1849 | dma_addr_t end_trb_dma; | |
1850 | struct xhci_segment *cur_seg; | |
1851 | ||
23e3be11 | 1852 | start_dma = xhci_trb_virt_to_dma(start_seg, start_trb); |
d0e96f5a SS |
1853 | cur_seg = start_seg; |
1854 | ||
1855 | do { | |
2fa88daa | 1856 | if (start_dma == 0) |
326b4810 | 1857 | return NULL; |
ae636747 | 1858 | /* We may get an event for a Link TRB in the middle of a TD */ |
23e3be11 | 1859 | end_seg_dma = xhci_trb_virt_to_dma(cur_seg, |
2fa88daa | 1860 | &cur_seg->trbs[TRBS_PER_SEGMENT - 1]); |
d0e96f5a | 1861 | /* If the end TRB isn't in this segment, this is set to 0 */ |
23e3be11 | 1862 | end_trb_dma = xhci_trb_virt_to_dma(cur_seg, end_trb); |
d0e96f5a SS |
1863 | |
1864 | if (end_trb_dma > 0) { | |
1865 | /* The end TRB is in this segment, so suspect should be here */ | |
1866 | if (start_dma <= end_trb_dma) { | |
1867 | if (suspect_dma >= start_dma && suspect_dma <= end_trb_dma) | |
1868 | return cur_seg; | |
1869 | } else { | |
1870 | /* Case for one segment with | |
1871 | * a TD wrapped around to the top | |
1872 | */ | |
1873 | if ((suspect_dma >= start_dma && | |
1874 | suspect_dma <= end_seg_dma) || | |
1875 | (suspect_dma >= cur_seg->dma && | |
1876 | suspect_dma <= end_trb_dma)) | |
1877 | return cur_seg; | |
1878 | } | |
326b4810 | 1879 | return NULL; |
d0e96f5a SS |
1880 | } else { |
1881 | /* Might still be somewhere in this segment */ | |
1882 | if (suspect_dma >= start_dma && suspect_dma <= end_seg_dma) | |
1883 | return cur_seg; | |
1884 | } | |
1885 | cur_seg = cur_seg->next; | |
23e3be11 | 1886 | start_dma = xhci_trb_virt_to_dma(cur_seg, &cur_seg->trbs[0]); |
2fa88daa | 1887 | } while (cur_seg != start_seg); |
d0e96f5a | 1888 | |
326b4810 | 1889 | return NULL; |
d0e96f5a SS |
1890 | } |
1891 | ||
bcef3fd5 SS |
1892 | static void xhci_cleanup_halted_endpoint(struct xhci_hcd *xhci, |
1893 | unsigned int slot_id, unsigned int ep_index, | |
e9df17eb | 1894 | unsigned int stream_id, |
bcef3fd5 SS |
1895 | struct xhci_td *td, union xhci_trb *event_trb) |
1896 | { | |
1897 | struct xhci_virt_ep *ep = &xhci->devs[slot_id]->eps[ep_index]; | |
1898 | ep->ep_state |= EP_HALTED; | |
1899 | ep->stopped_td = td; | |
1900 | ep->stopped_trb = event_trb; | |
e9df17eb | 1901 | ep->stopped_stream = stream_id; |
1624ae1c | 1902 | |
bcef3fd5 SS |
1903 | xhci_queue_reset_ep(xhci, slot_id, ep_index); |
1904 | xhci_cleanup_stalled_ring(xhci, td->urb->dev, ep_index); | |
1624ae1c SS |
1905 | |
1906 | ep->stopped_td = NULL; | |
1907 | ep->stopped_trb = NULL; | |
5e5cf6fc | 1908 | ep->stopped_stream = 0; |
1624ae1c | 1909 | |
bcef3fd5 SS |
1910 | xhci_ring_cmd_db(xhci); |
1911 | } | |
1912 | ||
1913 | /* Check if an error has halted the endpoint ring. The class driver will | |
1914 | * cleanup the halt for a non-default control endpoint if we indicate a stall. | |
1915 | * However, a babble and other errors also halt the endpoint ring, and the class | |
1916 | * driver won't clear the halt in that case, so we need to issue a Set Transfer | |
1917 | * Ring Dequeue Pointer command manually. | |
1918 | */ | |
1919 | static int xhci_requires_manual_halt_cleanup(struct xhci_hcd *xhci, | |
1920 | struct xhci_ep_ctx *ep_ctx, | |
1921 | unsigned int trb_comp_code) | |
1922 | { | |
1923 | /* TRB completion codes that may require a manual halt cleanup */ | |
1924 | if (trb_comp_code == COMP_TX_ERR || | |
1925 | trb_comp_code == COMP_BABBLE || | |
1926 | trb_comp_code == COMP_SPLIT_ERR) | |
1927 | /* The 0.96 spec says a babbling control endpoint | |
1928 | * is not halted. The 0.96 spec says it is. Some HW | |
1929 | * claims to be 0.95 compliant, but it halts the control | |
1930 | * endpoint anyway. Check if a babble halted the | |
1931 | * endpoint. | |
1932 | */ | |
f5960b69 ME |
1933 | if ((ep_ctx->ep_info & cpu_to_le32(EP_STATE_MASK)) == |
1934 | cpu_to_le32(EP_STATE_HALTED)) | |
bcef3fd5 SS |
1935 | return 1; |
1936 | ||
1937 | return 0; | |
1938 | } | |
1939 | ||
b45b5069 SS |
1940 | int xhci_is_vendor_info_code(struct xhci_hcd *xhci, unsigned int trb_comp_code) |
1941 | { | |
1942 | if (trb_comp_code >= 224 && trb_comp_code <= 255) { | |
1943 | /* Vendor defined "informational" completion code, | |
1944 | * treat as not-an-error. | |
1945 | */ | |
1946 | xhci_dbg(xhci, "Vendor defined info completion code %u\n", | |
1947 | trb_comp_code); | |
1948 | xhci_dbg(xhci, "Treating code as success.\n"); | |
1949 | return 1; | |
1950 | } | |
1951 | return 0; | |
1952 | } | |
1953 | ||
4422da61 AX |
1954 | /* |
1955 | * Finish the td processing, remove the td from td list; | |
1956 | * Return 1 if the urb can be given back. | |
1957 | */ | |
1958 | static int finish_td(struct xhci_hcd *xhci, struct xhci_td *td, | |
1959 | union xhci_trb *event_trb, struct xhci_transfer_event *event, | |
1960 | struct xhci_virt_ep *ep, int *status, bool skip) | |
1961 | { | |
1962 | struct xhci_virt_device *xdev; | |
1963 | struct xhci_ring *ep_ring; | |
1964 | unsigned int slot_id; | |
1965 | int ep_index; | |
1966 | struct urb *urb = NULL; | |
1967 | struct xhci_ep_ctx *ep_ctx; | |
1968 | int ret = 0; | |
8e51adcc | 1969 | struct urb_priv *urb_priv; |
4422da61 AX |
1970 | u32 trb_comp_code; |
1971 | ||
28ccd296 | 1972 | slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->flags)); |
4422da61 | 1973 | xdev = xhci->devs[slot_id]; |
28ccd296 ME |
1974 | ep_index = TRB_TO_EP_ID(le32_to_cpu(event->flags)) - 1; |
1975 | ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer)); | |
4422da61 | 1976 | ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index); |
28ccd296 | 1977 | trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len)); |
4422da61 AX |
1978 | |
1979 | if (skip) | |
1980 | goto td_cleanup; | |
1981 | ||
1982 | if (trb_comp_code == COMP_STOP_INVAL || | |
1983 | trb_comp_code == COMP_STOP) { | |
1984 | /* The Endpoint Stop Command completion will take care of any | |
1985 | * stopped TDs. A stopped TD may be restarted, so don't update | |
1986 | * the ring dequeue pointer or take this TD off any lists yet. | |
1987 | */ | |
1988 | ep->stopped_td = td; | |
1989 | ep->stopped_trb = event_trb; | |
1990 | return 0; | |
1991 | } else { | |
1992 | if (trb_comp_code == COMP_STALL) { | |
1993 | /* The transfer is completed from the driver's | |
1994 | * perspective, but we need to issue a set dequeue | |
1995 | * command for this stalled endpoint to move the dequeue | |
1996 | * pointer past the TD. We can't do that here because | |
1997 | * the halt condition must be cleared first. Let the | |
1998 | * USB class driver clear the stall later. | |
1999 | */ | |
2000 | ep->stopped_td = td; | |
2001 | ep->stopped_trb = event_trb; | |
2002 | ep->stopped_stream = ep_ring->stream_id; | |
2003 | } else if (xhci_requires_manual_halt_cleanup(xhci, | |
2004 | ep_ctx, trb_comp_code)) { | |
2005 | /* Other types of errors halt the endpoint, but the | |
2006 | * class driver doesn't call usb_reset_endpoint() unless | |
2007 | * the error is -EPIPE. Clear the halted status in the | |
2008 | * xHCI hardware manually. | |
2009 | */ | |
2010 | xhci_cleanup_halted_endpoint(xhci, | |
2011 | slot_id, ep_index, ep_ring->stream_id, | |
2012 | td, event_trb); | |
2013 | } else { | |
2014 | /* Update ring dequeue pointer */ | |
2015 | while (ep_ring->dequeue != td->last_trb) | |
3b72fca0 AX |
2016 | inc_deq(xhci, ep_ring); |
2017 | inc_deq(xhci, ep_ring); | |
4422da61 AX |
2018 | } |
2019 | ||
2020 | td_cleanup: | |
2021 | /* Clean up the endpoint's TD list */ | |
2022 | urb = td->urb; | |
8e51adcc | 2023 | urb_priv = urb->hcpriv; |
4422da61 AX |
2024 | |
2025 | /* Do one last check of the actual transfer length. | |
2026 | * If the host controller said we transferred more data than | |
2027 | * the buffer length, urb->actual_length will be a very big | |
2028 | * number (since it's unsigned). Play it safe and say we didn't | |
2029 | * transfer anything. | |
2030 | */ | |
2031 | if (urb->actual_length > urb->transfer_buffer_length) { | |
2032 | xhci_warn(xhci, "URB transfer length is wrong, " | |
2033 | "xHC issue? req. len = %u, " | |
2034 | "act. len = %u\n", | |
2035 | urb->transfer_buffer_length, | |
2036 | urb->actual_length); | |
2037 | urb->actual_length = 0; | |
2038 | if (td->urb->transfer_flags & URB_SHORT_NOT_OK) | |
2039 | *status = -EREMOTEIO; | |
2040 | else | |
2041 | *status = 0; | |
2042 | } | |
585df1d9 | 2043 | list_del_init(&td->td_list); |
4422da61 AX |
2044 | /* Was this TD slated to be cancelled but completed anyway? */ |
2045 | if (!list_empty(&td->cancelled_td_list)) | |
585df1d9 | 2046 | list_del_init(&td->cancelled_td_list); |
4422da61 | 2047 | |
8e51adcc AX |
2048 | urb_priv->td_cnt++; |
2049 | /* Giveback the urb when all the tds are completed */ | |
c41136b0 | 2050 | if (urb_priv->td_cnt == urb_priv->length) { |
8e51adcc | 2051 | ret = 1; |
c41136b0 AX |
2052 | if (usb_pipetype(urb->pipe) == PIPE_ISOCHRONOUS) { |
2053 | xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs--; | |
2054 | if (xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs | |
2055 | == 0) { | |
2056 | if (xhci->quirks & XHCI_AMD_PLL_FIX) | |
2057 | usb_amd_quirk_pll_enable(); | |
2058 | } | |
2059 | } | |
2060 | } | |
4422da61 AX |
2061 | } |
2062 | ||
2063 | return ret; | |
2064 | } | |
2065 | ||
8af56be1 AX |
2066 | /* |
2067 | * Process control tds, update urb status and actual_length. | |
2068 | */ | |
2069 | static int process_ctrl_td(struct xhci_hcd *xhci, struct xhci_td *td, | |
2070 | union xhci_trb *event_trb, struct xhci_transfer_event *event, | |
2071 | struct xhci_virt_ep *ep, int *status) | |
2072 | { | |
2073 | struct xhci_virt_device *xdev; | |
2074 | struct xhci_ring *ep_ring; | |
2075 | unsigned int slot_id; | |
2076 | int ep_index; | |
2077 | struct xhci_ep_ctx *ep_ctx; | |
2078 | u32 trb_comp_code; | |
2079 | ||
28ccd296 | 2080 | slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->flags)); |
8af56be1 | 2081 | xdev = xhci->devs[slot_id]; |
28ccd296 ME |
2082 | ep_index = TRB_TO_EP_ID(le32_to_cpu(event->flags)) - 1; |
2083 | ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer)); | |
8af56be1 | 2084 | ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index); |
28ccd296 | 2085 | trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len)); |
8af56be1 | 2086 | |
8af56be1 AX |
2087 | switch (trb_comp_code) { |
2088 | case COMP_SUCCESS: | |
2089 | if (event_trb == ep_ring->dequeue) { | |
2090 | xhci_warn(xhci, "WARN: Success on ctrl setup TRB " | |
2091 | "without IOC set??\n"); | |
2092 | *status = -ESHUTDOWN; | |
2093 | } else if (event_trb != td->last_trb) { | |
2094 | xhci_warn(xhci, "WARN: Success on ctrl data TRB " | |
2095 | "without IOC set??\n"); | |
2096 | *status = -ESHUTDOWN; | |
2097 | } else { | |
8af56be1 AX |
2098 | *status = 0; |
2099 | } | |
2100 | break; | |
2101 | case COMP_SHORT_TX: | |
8af56be1 AX |
2102 | if (td->urb->transfer_flags & URB_SHORT_NOT_OK) |
2103 | *status = -EREMOTEIO; | |
2104 | else | |
2105 | *status = 0; | |
2106 | break; | |
3abeca99 SS |
2107 | case COMP_STOP_INVAL: |
2108 | case COMP_STOP: | |
2109 | return finish_td(xhci, td, event_trb, event, ep, status, false); | |
8af56be1 AX |
2110 | default: |
2111 | if (!xhci_requires_manual_halt_cleanup(xhci, | |
2112 | ep_ctx, trb_comp_code)) | |
2113 | break; | |
2114 | xhci_dbg(xhci, "TRB error code %u, " | |
2115 | "halted endpoint index = %u\n", | |
2116 | trb_comp_code, ep_index); | |
2117 | /* else fall through */ | |
2118 | case COMP_STALL: | |
2119 | /* Did we transfer part of the data (middle) phase? */ | |
2120 | if (event_trb != ep_ring->dequeue && | |
2121 | event_trb != td->last_trb) | |
2122 | td->urb->actual_length = | |
1c11a172 VG |
2123 | td->urb->transfer_buffer_length - |
2124 | EVENT_TRB_LEN(le32_to_cpu(event->transfer_len)); | |
8af56be1 AX |
2125 | else |
2126 | td->urb->actual_length = 0; | |
2127 | ||
2128 | xhci_cleanup_halted_endpoint(xhci, | |
2129 | slot_id, ep_index, 0, td, event_trb); | |
2130 | return finish_td(xhci, td, event_trb, event, ep, status, true); | |
2131 | } | |
2132 | /* | |
2133 | * Did we transfer any data, despite the errors that might have | |
2134 | * happened? I.e. did we get past the setup stage? | |
2135 | */ | |
2136 | if (event_trb != ep_ring->dequeue) { | |
2137 | /* The event was for the status stage */ | |
2138 | if (event_trb == td->last_trb) { | |
2139 | if (td->urb->actual_length != 0) { | |
2140 | /* Don't overwrite a previously set error code | |
2141 | */ | |
2142 | if ((*status == -EINPROGRESS || *status == 0) && | |
2143 | (td->urb->transfer_flags | |
2144 | & URB_SHORT_NOT_OK)) | |
2145 | /* Did we already see a short data | |
2146 | * stage? */ | |
2147 | *status = -EREMOTEIO; | |
2148 | } else { | |
2149 | td->urb->actual_length = | |
2150 | td->urb->transfer_buffer_length; | |
2151 | } | |
2152 | } else { | |
2153 | /* Maybe the event was for the data stage? */ | |
3abeca99 SS |
2154 | td->urb->actual_length = |
2155 | td->urb->transfer_buffer_length - | |
1c11a172 | 2156 | EVENT_TRB_LEN(le32_to_cpu(event->transfer_len)); |
3abeca99 SS |
2157 | xhci_dbg(xhci, "Waiting for status " |
2158 | "stage event\n"); | |
2159 | return 0; | |
8af56be1 AX |
2160 | } |
2161 | } | |
2162 | ||
2163 | return finish_td(xhci, td, event_trb, event, ep, status, false); | |
2164 | } | |
2165 | ||
04e51901 AX |
2166 | /* |
2167 | * Process isochronous tds, update urb packet status and actual_length. | |
2168 | */ | |
2169 | static int process_isoc_td(struct xhci_hcd *xhci, struct xhci_td *td, | |
2170 | union xhci_trb *event_trb, struct xhci_transfer_event *event, | |
2171 | struct xhci_virt_ep *ep, int *status) | |
2172 | { | |
2173 | struct xhci_ring *ep_ring; | |
2174 | struct urb_priv *urb_priv; | |
2175 | int idx; | |
2176 | int len = 0; | |
04e51901 AX |
2177 | union xhci_trb *cur_trb; |
2178 | struct xhci_segment *cur_seg; | |
926008c9 | 2179 | struct usb_iso_packet_descriptor *frame; |
04e51901 | 2180 | u32 trb_comp_code; |
926008c9 | 2181 | bool skip_td = false; |
04e51901 | 2182 | |
28ccd296 ME |
2183 | ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer)); |
2184 | trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len)); | |
04e51901 AX |
2185 | urb_priv = td->urb->hcpriv; |
2186 | idx = urb_priv->td_cnt; | |
926008c9 | 2187 | frame = &td->urb->iso_frame_desc[idx]; |
04e51901 | 2188 | |
926008c9 DT |
2189 | /* handle completion code */ |
2190 | switch (trb_comp_code) { | |
2191 | case COMP_SUCCESS: | |
1c11a172 | 2192 | if (EVENT_TRB_LEN(le32_to_cpu(event->transfer_len)) == 0) { |
1530bbc6 SS |
2193 | frame->status = 0; |
2194 | break; | |
2195 | } | |
2196 | if ((xhci->quirks & XHCI_TRUST_TX_LENGTH)) | |
2197 | trb_comp_code = COMP_SHORT_TX; | |
926008c9 DT |
2198 | case COMP_SHORT_TX: |
2199 | frame->status = td->urb->transfer_flags & URB_SHORT_NOT_OK ? | |
2200 | -EREMOTEIO : 0; | |
2201 | break; | |
2202 | case COMP_BW_OVER: | |
2203 | frame->status = -ECOMM; | |
2204 | skip_td = true; | |
2205 | break; | |
2206 | case COMP_BUFF_OVER: | |
2207 | case COMP_BABBLE: | |
2208 | frame->status = -EOVERFLOW; | |
2209 | skip_td = true; | |
2210 | break; | |
f6ba6fe2 | 2211 | case COMP_DEV_ERR: |
926008c9 | 2212 | case COMP_STALL: |
9c745995 | 2213 | case COMP_TX_ERR: |
926008c9 DT |
2214 | frame->status = -EPROTO; |
2215 | skip_td = true; | |
2216 | break; | |
2217 | case COMP_STOP: | |
2218 | case COMP_STOP_INVAL: | |
2219 | break; | |
2220 | default: | |
2221 | frame->status = -1; | |
2222 | break; | |
04e51901 AX |
2223 | } |
2224 | ||
926008c9 DT |
2225 | if (trb_comp_code == COMP_SUCCESS || skip_td) { |
2226 | frame->actual_length = frame->length; | |
2227 | td->urb->actual_length += frame->length; | |
04e51901 AX |
2228 | } else { |
2229 | for (cur_trb = ep_ring->dequeue, | |
2230 | cur_seg = ep_ring->deq_seg; cur_trb != event_trb; | |
2231 | next_trb(xhci, ep_ring, &cur_seg, &cur_trb)) { | |
f5960b69 ME |
2232 | if (!TRB_TYPE_NOOP_LE32(cur_trb->generic.field[3]) && |
2233 | !TRB_TYPE_LINK_LE32(cur_trb->generic.field[3])) | |
28ccd296 | 2234 | len += TRB_LEN(le32_to_cpu(cur_trb->generic.field[2])); |
04e51901 | 2235 | } |
28ccd296 | 2236 | len += TRB_LEN(le32_to_cpu(cur_trb->generic.field[2])) - |
1c11a172 | 2237 | EVENT_TRB_LEN(le32_to_cpu(event->transfer_len)); |
04e51901 AX |
2238 | |
2239 | if (trb_comp_code != COMP_STOP_INVAL) { | |
926008c9 | 2240 | frame->actual_length = len; |
04e51901 AX |
2241 | td->urb->actual_length += len; |
2242 | } | |
2243 | } | |
2244 | ||
04e51901 AX |
2245 | return finish_td(xhci, td, event_trb, event, ep, status, false); |
2246 | } | |
2247 | ||
926008c9 DT |
2248 | static int skip_isoc_td(struct xhci_hcd *xhci, struct xhci_td *td, |
2249 | struct xhci_transfer_event *event, | |
2250 | struct xhci_virt_ep *ep, int *status) | |
2251 | { | |
2252 | struct xhci_ring *ep_ring; | |
2253 | struct urb_priv *urb_priv; | |
2254 | struct usb_iso_packet_descriptor *frame; | |
2255 | int idx; | |
2256 | ||
f6975314 | 2257 | ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer)); |
926008c9 DT |
2258 | urb_priv = td->urb->hcpriv; |
2259 | idx = urb_priv->td_cnt; | |
2260 | frame = &td->urb->iso_frame_desc[idx]; | |
2261 | ||
b3df3f9c | 2262 | /* The transfer is partly done. */ |
926008c9 DT |
2263 | frame->status = -EXDEV; |
2264 | ||
2265 | /* calc actual length */ | |
2266 | frame->actual_length = 0; | |
2267 | ||
2268 | /* Update ring dequeue pointer */ | |
2269 | while (ep_ring->dequeue != td->last_trb) | |
3b72fca0 AX |
2270 | inc_deq(xhci, ep_ring); |
2271 | inc_deq(xhci, ep_ring); | |
926008c9 DT |
2272 | |
2273 | return finish_td(xhci, td, NULL, event, ep, status, true); | |
2274 | } | |
2275 | ||
22405ed2 AX |
2276 | /* |
2277 | * Process bulk and interrupt tds, update urb status and actual_length. | |
2278 | */ | |
2279 | static int process_bulk_intr_td(struct xhci_hcd *xhci, struct xhci_td *td, | |
2280 | union xhci_trb *event_trb, struct xhci_transfer_event *event, | |
2281 | struct xhci_virt_ep *ep, int *status) | |
2282 | { | |
2283 | struct xhci_ring *ep_ring; | |
2284 | union xhci_trb *cur_trb; | |
2285 | struct xhci_segment *cur_seg; | |
2286 | u32 trb_comp_code; | |
2287 | ||
28ccd296 ME |
2288 | ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer)); |
2289 | trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len)); | |
22405ed2 AX |
2290 | |
2291 | switch (trb_comp_code) { | |
2292 | case COMP_SUCCESS: | |
2293 | /* Double check that the HW transferred everything. */ | |
1530bbc6 | 2294 | if (event_trb != td->last_trb || |
1c11a172 | 2295 | EVENT_TRB_LEN(le32_to_cpu(event->transfer_len)) != 0) { |
22405ed2 AX |
2296 | xhci_warn(xhci, "WARN Successful completion " |
2297 | "on short TX\n"); | |
2298 | if (td->urb->transfer_flags & URB_SHORT_NOT_OK) | |
2299 | *status = -EREMOTEIO; | |
2300 | else | |
2301 | *status = 0; | |
1530bbc6 SS |
2302 | if ((xhci->quirks & XHCI_TRUST_TX_LENGTH)) |
2303 | trb_comp_code = COMP_SHORT_TX; | |
22405ed2 | 2304 | } else { |
22405ed2 AX |
2305 | *status = 0; |
2306 | } | |
2307 | break; | |
2308 | case COMP_SHORT_TX: | |
2309 | if (td->urb->transfer_flags & URB_SHORT_NOT_OK) | |
2310 | *status = -EREMOTEIO; | |
2311 | else | |
2312 | *status = 0; | |
2313 | break; | |
2314 | default: | |
2315 | /* Others already handled above */ | |
2316 | break; | |
2317 | } | |
f444ff27 SS |
2318 | if (trb_comp_code == COMP_SHORT_TX) |
2319 | xhci_dbg(xhci, "ep %#x - asked for %d bytes, " | |
2320 | "%d bytes untransferred\n", | |
2321 | td->urb->ep->desc.bEndpointAddress, | |
2322 | td->urb->transfer_buffer_length, | |
1c11a172 | 2323 | EVENT_TRB_LEN(le32_to_cpu(event->transfer_len))); |
22405ed2 AX |
2324 | /* Fast path - was this the last TRB in the TD for this URB? */ |
2325 | if (event_trb == td->last_trb) { | |
1c11a172 | 2326 | if (EVENT_TRB_LEN(le32_to_cpu(event->transfer_len)) != 0) { |
22405ed2 AX |
2327 | td->urb->actual_length = |
2328 | td->urb->transfer_buffer_length - | |
1c11a172 | 2329 | EVENT_TRB_LEN(le32_to_cpu(event->transfer_len)); |
22405ed2 AX |
2330 | if (td->urb->transfer_buffer_length < |
2331 | td->urb->actual_length) { | |
2332 | xhci_warn(xhci, "HC gave bad length " | |
2333 | "of %d bytes left\n", | |
1c11a172 | 2334 | EVENT_TRB_LEN(le32_to_cpu(event->transfer_len))); |
22405ed2 AX |
2335 | td->urb->actual_length = 0; |
2336 | if (td->urb->transfer_flags & URB_SHORT_NOT_OK) | |
2337 | *status = -EREMOTEIO; | |
2338 | else | |
2339 | *status = 0; | |
2340 | } | |
2341 | /* Don't overwrite a previously set error code */ | |
2342 | if (*status == -EINPROGRESS) { | |
2343 | if (td->urb->transfer_flags & URB_SHORT_NOT_OK) | |
2344 | *status = -EREMOTEIO; | |
2345 | else | |
2346 | *status = 0; | |
2347 | } | |
2348 | } else { | |
2349 | td->urb->actual_length = | |
2350 | td->urb->transfer_buffer_length; | |
2351 | /* Ignore a short packet completion if the | |
2352 | * untransferred length was zero. | |
2353 | */ | |
2354 | if (*status == -EREMOTEIO) | |
2355 | *status = 0; | |
2356 | } | |
2357 | } else { | |
2358 | /* Slow path - walk the list, starting from the dequeue | |
2359 | * pointer, to get the actual length transferred. | |
2360 | */ | |
2361 | td->urb->actual_length = 0; | |
2362 | for (cur_trb = ep_ring->dequeue, cur_seg = ep_ring->deq_seg; | |
2363 | cur_trb != event_trb; | |
2364 | next_trb(xhci, ep_ring, &cur_seg, &cur_trb)) { | |
f5960b69 ME |
2365 | if (!TRB_TYPE_NOOP_LE32(cur_trb->generic.field[3]) && |
2366 | !TRB_TYPE_LINK_LE32(cur_trb->generic.field[3])) | |
22405ed2 | 2367 | td->urb->actual_length += |
28ccd296 | 2368 | TRB_LEN(le32_to_cpu(cur_trb->generic.field[2])); |
22405ed2 AX |
2369 | } |
2370 | /* If the ring didn't stop on a Link or No-op TRB, add | |
2371 | * in the actual bytes transferred from the Normal TRB | |
2372 | */ | |
2373 | if (trb_comp_code != COMP_STOP_INVAL) | |
2374 | td->urb->actual_length += | |
28ccd296 | 2375 | TRB_LEN(le32_to_cpu(cur_trb->generic.field[2])) - |
1c11a172 | 2376 | EVENT_TRB_LEN(le32_to_cpu(event->transfer_len)); |
22405ed2 AX |
2377 | } |
2378 | ||
2379 | return finish_td(xhci, td, event_trb, event, ep, status, false); | |
2380 | } | |
2381 | ||
d0e96f5a SS |
2382 | /* |
2383 | * If this function returns an error condition, it means it got a Transfer | |
2384 | * event with a corrupted Slot ID, Endpoint ID, or TRB DMA address. | |
2385 | * At this point, the host controller is probably hosed and should be reset. | |
2386 | */ | |
2387 | static int handle_tx_event(struct xhci_hcd *xhci, | |
2388 | struct xhci_transfer_event *event) | |
ed384bd3 FB |
2389 | __releases(&xhci->lock) |
2390 | __acquires(&xhci->lock) | |
d0e96f5a SS |
2391 | { |
2392 | struct xhci_virt_device *xdev; | |
63a0d9ab | 2393 | struct xhci_virt_ep *ep; |
d0e96f5a | 2394 | struct xhci_ring *ep_ring; |
82d1009f | 2395 | unsigned int slot_id; |
d0e96f5a | 2396 | int ep_index; |
326b4810 | 2397 | struct xhci_td *td = NULL; |
d0e96f5a SS |
2398 | dma_addr_t event_dma; |
2399 | struct xhci_segment *event_seg; | |
2400 | union xhci_trb *event_trb; | |
326b4810 | 2401 | struct urb *urb = NULL; |
d0e96f5a | 2402 | int status = -EINPROGRESS; |
8e51adcc | 2403 | struct urb_priv *urb_priv; |
d115b048 | 2404 | struct xhci_ep_ctx *ep_ctx; |
c2d7b49f | 2405 | struct list_head *tmp; |
66d1eebc | 2406 | u32 trb_comp_code; |
4422da61 | 2407 | int ret = 0; |
c2d7b49f | 2408 | int td_num = 0; |
d0e96f5a | 2409 | |
28ccd296 | 2410 | slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->flags)); |
82d1009f | 2411 | xdev = xhci->devs[slot_id]; |
d0e96f5a SS |
2412 | if (!xdev) { |
2413 | xhci_err(xhci, "ERROR Transfer event pointed to bad slot\n"); | |
9258c0b2 | 2414 | xhci_err(xhci, "@%016llx %08x %08x %08x %08x\n", |
e910b440 SS |
2415 | (unsigned long long) xhci_trb_virt_to_dma( |
2416 | xhci->event_ring->deq_seg, | |
9258c0b2 SS |
2417 | xhci->event_ring->dequeue), |
2418 | lower_32_bits(le64_to_cpu(event->buffer)), | |
2419 | upper_32_bits(le64_to_cpu(event->buffer)), | |
2420 | le32_to_cpu(event->transfer_len), | |
2421 | le32_to_cpu(event->flags)); | |
2422 | xhci_dbg(xhci, "Event ring:\n"); | |
2423 | xhci_debug_segment(xhci, xhci->event_ring->deq_seg); | |
d0e96f5a SS |
2424 | return -ENODEV; |
2425 | } | |
2426 | ||
2427 | /* Endpoint ID is 1 based, our index is zero based */ | |
28ccd296 | 2428 | ep_index = TRB_TO_EP_ID(le32_to_cpu(event->flags)) - 1; |
63a0d9ab | 2429 | ep = &xdev->eps[ep_index]; |
28ccd296 | 2430 | ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer)); |
d115b048 | 2431 | ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index); |
986a92d4 | 2432 | if (!ep_ring || |
28ccd296 ME |
2433 | (le32_to_cpu(ep_ctx->ep_info) & EP_STATE_MASK) == |
2434 | EP_STATE_DISABLED) { | |
e9df17eb SS |
2435 | xhci_err(xhci, "ERROR Transfer event for disabled endpoint " |
2436 | "or incorrect stream ring\n"); | |
9258c0b2 | 2437 | xhci_err(xhci, "@%016llx %08x %08x %08x %08x\n", |
e910b440 SS |
2438 | (unsigned long long) xhci_trb_virt_to_dma( |
2439 | xhci->event_ring->deq_seg, | |
9258c0b2 SS |
2440 | xhci->event_ring->dequeue), |
2441 | lower_32_bits(le64_to_cpu(event->buffer)), | |
2442 | upper_32_bits(le64_to_cpu(event->buffer)), | |
2443 | le32_to_cpu(event->transfer_len), | |
2444 | le32_to_cpu(event->flags)); | |
2445 | xhci_dbg(xhci, "Event ring:\n"); | |
2446 | xhci_debug_segment(xhci, xhci->event_ring->deq_seg); | |
d0e96f5a SS |
2447 | return -ENODEV; |
2448 | } | |
2449 | ||
c2d7b49f AX |
2450 | /* Count current td numbers if ep->skip is set */ |
2451 | if (ep->skip) { | |
2452 | list_for_each(tmp, &ep_ring->td_list) | |
2453 | td_num++; | |
2454 | } | |
2455 | ||
28ccd296 ME |
2456 | event_dma = le64_to_cpu(event->buffer); |
2457 | trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len)); | |
986a92d4 | 2458 | /* Look for common error cases */ |
66d1eebc | 2459 | switch (trb_comp_code) { |
b10de142 SS |
2460 | /* Skip codes that require special handling depending on |
2461 | * transfer type | |
2462 | */ | |
2463 | case COMP_SUCCESS: | |
1c11a172 | 2464 | if (EVENT_TRB_LEN(le32_to_cpu(event->transfer_len)) == 0) |
1530bbc6 SS |
2465 | break; |
2466 | if (xhci->quirks & XHCI_TRUST_TX_LENGTH) | |
2467 | trb_comp_code = COMP_SHORT_TX; | |
2468 | else | |
8202ce2e SS |
2469 | xhci_warn_ratelimited(xhci, |
2470 | "WARN Successful completion on short TX: needs XHCI_TRUST_TX_LENGTH quirk?\n"); | |
b10de142 SS |
2471 | case COMP_SHORT_TX: |
2472 | break; | |
ae636747 SS |
2473 | case COMP_STOP: |
2474 | xhci_dbg(xhci, "Stopped on Transfer TRB\n"); | |
2475 | break; | |
2476 | case COMP_STOP_INVAL: | |
2477 | xhci_dbg(xhci, "Stopped on No-op or Link TRB\n"); | |
2478 | break; | |
b10de142 | 2479 | case COMP_STALL: |
2a9227a5 | 2480 | xhci_dbg(xhci, "Stalled endpoint\n"); |
63a0d9ab | 2481 | ep->ep_state |= EP_HALTED; |
b10de142 SS |
2482 | status = -EPIPE; |
2483 | break; | |
2484 | case COMP_TRB_ERR: | |
2485 | xhci_warn(xhci, "WARN: TRB error on endpoint\n"); | |
2486 | status = -EILSEQ; | |
2487 | break; | |
ec74e403 | 2488 | case COMP_SPLIT_ERR: |
b10de142 | 2489 | case COMP_TX_ERR: |
2a9227a5 | 2490 | xhci_dbg(xhci, "Transfer error on endpoint\n"); |
b10de142 SS |
2491 | status = -EPROTO; |
2492 | break; | |
4a73143c | 2493 | case COMP_BABBLE: |
2a9227a5 | 2494 | xhci_dbg(xhci, "Babble error on endpoint\n"); |
4a73143c SS |
2495 | status = -EOVERFLOW; |
2496 | break; | |
b10de142 SS |
2497 | case COMP_DB_ERR: |
2498 | xhci_warn(xhci, "WARN: HC couldn't access mem fast enough\n"); | |
2499 | status = -ENOSR; | |
2500 | break; | |
986a92d4 AX |
2501 | case COMP_BW_OVER: |
2502 | xhci_warn(xhci, "WARN: bandwidth overrun event on endpoint\n"); | |
2503 | break; | |
2504 | case COMP_BUFF_OVER: | |
2505 | xhci_warn(xhci, "WARN: buffer overrun event on endpoint\n"); | |
2506 | break; | |
2507 | case COMP_UNDERRUN: | |
2508 | /* | |
2509 | * When the Isoch ring is empty, the xHC will generate | |
2510 | * a Ring Overrun Event for IN Isoch endpoint or Ring | |
2511 | * Underrun Event for OUT Isoch endpoint. | |
2512 | */ | |
2513 | xhci_dbg(xhci, "underrun event on endpoint\n"); | |
2514 | if (!list_empty(&ep_ring->td_list)) | |
2515 | xhci_dbg(xhci, "Underrun Event for slot %d ep %d " | |
2516 | "still with TDs queued?\n", | |
28ccd296 ME |
2517 | TRB_TO_SLOT_ID(le32_to_cpu(event->flags)), |
2518 | ep_index); | |
986a92d4 AX |
2519 | goto cleanup; |
2520 | case COMP_OVERRUN: | |
2521 | xhci_dbg(xhci, "overrun event on endpoint\n"); | |
2522 | if (!list_empty(&ep_ring->td_list)) | |
2523 | xhci_dbg(xhci, "Overrun Event for slot %d ep %d " | |
2524 | "still with TDs queued?\n", | |
28ccd296 ME |
2525 | TRB_TO_SLOT_ID(le32_to_cpu(event->flags)), |
2526 | ep_index); | |
986a92d4 | 2527 | goto cleanup; |
f6ba6fe2 AH |
2528 | case COMP_DEV_ERR: |
2529 | xhci_warn(xhci, "WARN: detect an incompatible device"); | |
2530 | status = -EPROTO; | |
2531 | break; | |
d18240db AX |
2532 | case COMP_MISSED_INT: |
2533 | /* | |
2534 | * When encounter missed service error, one or more isoc tds | |
2535 | * may be missed by xHC. | |
2536 | * Set skip flag of the ep_ring; Complete the missed tds as | |
2537 | * short transfer when process the ep_ring next time. | |
2538 | */ | |
2539 | ep->skip = true; | |
2540 | xhci_dbg(xhci, "Miss service interval error, set skip flag\n"); | |
2541 | goto cleanup; | |
b10de142 | 2542 | default: |
b45b5069 | 2543 | if (xhci_is_vendor_info_code(xhci, trb_comp_code)) { |
5ad6a529 SS |
2544 | status = 0; |
2545 | break; | |
2546 | } | |
986a92d4 AX |
2547 | xhci_warn(xhci, "ERROR Unknown event condition, HC probably " |
2548 | "busted\n"); | |
2549 | goto cleanup; | |
2550 | } | |
2551 | ||
d18240db AX |
2552 | do { |
2553 | /* This TRB should be in the TD at the head of this ring's | |
2554 | * TD list. | |
2555 | */ | |
2556 | if (list_empty(&ep_ring->td_list)) { | |
a83d6755 SS |
2557 | /* |
2558 | * A stopped endpoint may generate an extra completion | |
2559 | * event if the device was suspended. Don't print | |
2560 | * warnings. | |
2561 | */ | |
2562 | if (!(trb_comp_code == COMP_STOP || | |
2563 | trb_comp_code == COMP_STOP_INVAL)) { | |
2564 | xhci_warn(xhci, "WARN Event TRB for slot %d ep %d with no TDs queued?\n", | |
2565 | TRB_TO_SLOT_ID(le32_to_cpu(event->flags)), | |
2566 | ep_index); | |
2567 | xhci_dbg(xhci, "Event TRB with TRB type ID %u\n", | |
2568 | (le32_to_cpu(event->flags) & | |
2569 | TRB_TYPE_BITMASK)>>10); | |
2570 | xhci_print_trb_offsets(xhci, (union xhci_trb *) event); | |
2571 | } | |
d18240db AX |
2572 | if (ep->skip) { |
2573 | ep->skip = false; | |
2574 | xhci_dbg(xhci, "td_list is empty while skip " | |
2575 | "flag set. Clear skip flag.\n"); | |
2576 | } | |
2577 | ret = 0; | |
2578 | goto cleanup; | |
2579 | } | |
986a92d4 | 2580 | |
c2d7b49f AX |
2581 | /* We've skipped all the TDs on the ep ring when ep->skip set */ |
2582 | if (ep->skip && td_num == 0) { | |
2583 | ep->skip = false; | |
2584 | xhci_dbg(xhci, "All tds on the ep_ring skipped. " | |
2585 | "Clear skip flag.\n"); | |
2586 | ret = 0; | |
2587 | goto cleanup; | |
2588 | } | |
2589 | ||
d18240db | 2590 | td = list_entry(ep_ring->td_list.next, struct xhci_td, td_list); |
c2d7b49f AX |
2591 | if (ep->skip) |
2592 | td_num--; | |
926008c9 | 2593 | |
d18240db AX |
2594 | /* Is this a TRB in the currently executing TD? */ |
2595 | event_seg = trb_in_td(ep_ring->deq_seg, ep_ring->dequeue, | |
2596 | td->last_trb, event_dma); | |
e1cf486d AH |
2597 | |
2598 | /* | |
2599 | * Skip the Force Stopped Event. The event_trb(event_dma) of FSE | |
2600 | * is not in the current TD pointed by ep_ring->dequeue because | |
2601 | * that the hardware dequeue pointer still at the previous TRB | |
2602 | * of the current TD. The previous TRB maybe a Link TD or the | |
2603 | * last TRB of the previous TD. The command completion handle | |
2604 | * will take care the rest. | |
2605 | */ | |
2606 | if (!event_seg && trb_comp_code == COMP_STOP_INVAL) { | |
2607 | ret = 0; | |
2608 | goto cleanup; | |
2609 | } | |
2610 | ||
926008c9 DT |
2611 | if (!event_seg) { |
2612 | if (!ep->skip || | |
2613 | !usb_endpoint_xfer_isoc(&td->urb->ep->desc)) { | |
ad808333 SS |
2614 | /* Some host controllers give a spurious |
2615 | * successful event after a short transfer. | |
2616 | * Ignore it. | |
2617 | */ | |
2618 | if ((xhci->quirks & XHCI_SPURIOUS_SUCCESS) && | |
2619 | ep_ring->last_td_was_short) { | |
2620 | ep_ring->last_td_was_short = false; | |
2621 | ret = 0; | |
2622 | goto cleanup; | |
2623 | } | |
926008c9 DT |
2624 | /* HC is busted, give up! */ |
2625 | xhci_err(xhci, | |
2626 | "ERROR Transfer event TRB DMA ptr not " | |
2627 | "part of current TD\n"); | |
2628 | return -ESHUTDOWN; | |
2629 | } | |
2630 | ||
2631 | ret = skip_isoc_td(xhci, td, event, ep, &status); | |
2632 | goto cleanup; | |
2633 | } | |
ad808333 SS |
2634 | if (trb_comp_code == COMP_SHORT_TX) |
2635 | ep_ring->last_td_was_short = true; | |
2636 | else | |
2637 | ep_ring->last_td_was_short = false; | |
926008c9 DT |
2638 | |
2639 | if (ep->skip) { | |
d18240db AX |
2640 | xhci_dbg(xhci, "Found td. Clear skip flag.\n"); |
2641 | ep->skip = false; | |
2642 | } | |
678539cf | 2643 | |
926008c9 DT |
2644 | event_trb = &event_seg->trbs[(event_dma - event_seg->dma) / |
2645 | sizeof(*event_trb)]; | |
2646 | /* | |
2647 | * No-op TRB should not trigger interrupts. | |
2648 | * If event_trb is a no-op TRB, it means the | |
2649 | * corresponding TD has been cancelled. Just ignore | |
2650 | * the TD. | |
2651 | */ | |
f5960b69 | 2652 | if (TRB_TYPE_NOOP_LE32(event_trb->generic.field[3])) { |
926008c9 DT |
2653 | xhci_dbg(xhci, |
2654 | "event_trb is a no-op TRB. Skip it\n"); | |
2655 | goto cleanup; | |
d18240db | 2656 | } |
4422da61 | 2657 | |
d18240db AX |
2658 | /* Now update the urb's actual_length and give back to |
2659 | * the core | |
82d1009f | 2660 | */ |
d18240db AX |
2661 | if (usb_endpoint_xfer_control(&td->urb->ep->desc)) |
2662 | ret = process_ctrl_td(xhci, td, event_trb, event, ep, | |
2663 | &status); | |
04e51901 AX |
2664 | else if (usb_endpoint_xfer_isoc(&td->urb->ep->desc)) |
2665 | ret = process_isoc_td(xhci, td, event_trb, event, ep, | |
2666 | &status); | |
d18240db AX |
2667 | else |
2668 | ret = process_bulk_intr_td(xhci, td, event_trb, event, | |
2669 | ep, &status); | |
2670 | ||
2671 | cleanup: | |
2672 | /* | |
2673 | * Do not update event ring dequeue pointer if ep->skip is set. | |
2674 | * Will roll back to continue process missed tds. | |
2675 | */ | |
2676 | if (trb_comp_code == COMP_MISSED_INT || !ep->skip) { | |
3b72fca0 | 2677 | inc_deq(xhci, xhci->event_ring); |
d18240db AX |
2678 | } |
2679 | ||
2680 | if (ret) { | |
2681 | urb = td->urb; | |
8e51adcc | 2682 | urb_priv = urb->hcpriv; |
d18240db AX |
2683 | /* Leave the TD around for the reset endpoint function |
2684 | * to use(but only if it's not a control endpoint, | |
2685 | * since we already queued the Set TR dequeue pointer | |
2686 | * command for stalled control endpoints). | |
2687 | */ | |
2688 | if (usb_endpoint_xfer_control(&urb->ep->desc) || | |
2689 | (trb_comp_code != COMP_STALL && | |
2690 | trb_comp_code != COMP_BABBLE)) | |
8e51adcc | 2691 | xhci_urb_free_priv(xhci, urb_priv); |
48c3375c AS |
2692 | else |
2693 | kfree(urb_priv); | |
d18240db | 2694 | |
214f76f7 | 2695 | usb_hcd_unlink_urb_from_ep(bus_to_hcd(urb->dev->bus), urb); |
f444ff27 SS |
2696 | if ((urb->actual_length != urb->transfer_buffer_length && |
2697 | (urb->transfer_flags & | |
2698 | URB_SHORT_NOT_OK)) || | |
fd984d24 SS |
2699 | (status != 0 && |
2700 | !usb_endpoint_xfer_isoc(&urb->ep->desc))) | |
f444ff27 | 2701 | xhci_dbg(xhci, "Giveback URB %p, len = %d, " |
1949f9e2 | 2702 | "expected = %d, status = %d\n", |
f444ff27 SS |
2703 | urb, urb->actual_length, |
2704 | urb->transfer_buffer_length, | |
2705 | status); | |
d18240db | 2706 | spin_unlock(&xhci->lock); |
b3df3f9c SS |
2707 | /* EHCI, UHCI, and OHCI always unconditionally set the |
2708 | * urb->status of an isochronous endpoint to 0. | |
2709 | */ | |
2710 | if (usb_pipetype(urb->pipe) == PIPE_ISOCHRONOUS) | |
2711 | status = 0; | |
214f76f7 | 2712 | usb_hcd_giveback_urb(bus_to_hcd(urb->dev->bus), urb, status); |
d18240db AX |
2713 | spin_lock(&xhci->lock); |
2714 | } | |
2715 | ||
2716 | /* | |
2717 | * If ep->skip is set, it means there are missed tds on the | |
2718 | * endpoint ring need to take care of. | |
2719 | * Process them as short transfer until reach the td pointed by | |
2720 | * the event. | |
2721 | */ | |
2722 | } while (ep->skip && trb_comp_code != COMP_MISSED_INT); | |
2723 | ||
d0e96f5a SS |
2724 | return 0; |
2725 | } | |
2726 | ||
0f2a7930 SS |
2727 | /* |
2728 | * This function handles all OS-owned events on the event ring. It may drop | |
2729 | * xhci->lock between event processing (e.g. to pass up port status changes). | |
9dee9a21 ME |
2730 | * Returns >0 for "possibly more events to process" (caller should call again), |
2731 | * otherwise 0 if done. In future, <0 returns should indicate error code. | |
0f2a7930 | 2732 | */ |
9dee9a21 | 2733 | static int xhci_handle_event(struct xhci_hcd *xhci) |
7f84eef0 SS |
2734 | { |
2735 | union xhci_trb *event; | |
0f2a7930 | 2736 | int update_ptrs = 1; |
d0e96f5a | 2737 | int ret; |
7f84eef0 SS |
2738 | |
2739 | if (!xhci->event_ring || !xhci->event_ring->dequeue) { | |
2740 | xhci->error_bitmask |= 1 << 1; | |
9dee9a21 | 2741 | return 0; |
7f84eef0 SS |
2742 | } |
2743 | ||
2744 | event = xhci->event_ring->dequeue; | |
2745 | /* Does the HC or OS own the TRB? */ | |
28ccd296 ME |
2746 | if ((le32_to_cpu(event->event_cmd.flags) & TRB_CYCLE) != |
2747 | xhci->event_ring->cycle_state) { | |
7f84eef0 | 2748 | xhci->error_bitmask |= 1 << 2; |
9dee9a21 | 2749 | return 0; |
7f84eef0 SS |
2750 | } |
2751 | ||
92a3da41 ME |
2752 | /* |
2753 | * Barrier between reading the TRB_CYCLE (valid) flag above and any | |
2754 | * speculative reads of the event's flags/data below. | |
2755 | */ | |
2756 | rmb(); | |
0f2a7930 | 2757 | /* FIXME: Handle more event types. */ |
28ccd296 | 2758 | switch ((le32_to_cpu(event->event_cmd.flags) & TRB_TYPE_BITMASK)) { |
7f84eef0 SS |
2759 | case TRB_TYPE(TRB_COMPLETION): |
2760 | handle_cmd_completion(xhci, &event->event_cmd); | |
2761 | break; | |
0f2a7930 SS |
2762 | case TRB_TYPE(TRB_PORT_STATUS): |
2763 | handle_port_status(xhci, event); | |
2764 | update_ptrs = 0; | |
2765 | break; | |
d0e96f5a SS |
2766 | case TRB_TYPE(TRB_TRANSFER): |
2767 | ret = handle_tx_event(xhci, &event->trans_event); | |
2768 | if (ret < 0) | |
2769 | xhci->error_bitmask |= 1 << 9; | |
2770 | else | |
2771 | update_ptrs = 0; | |
2772 | break; | |
623bef9e SS |
2773 | case TRB_TYPE(TRB_DEV_NOTE): |
2774 | handle_device_notification(xhci, event); | |
2775 | break; | |
7f84eef0 | 2776 | default: |
28ccd296 ME |
2777 | if ((le32_to_cpu(event->event_cmd.flags) & TRB_TYPE_BITMASK) >= |
2778 | TRB_TYPE(48)) | |
0238634d SS |
2779 | handle_vendor_event(xhci, event); |
2780 | else | |
2781 | xhci->error_bitmask |= 1 << 3; | |
7f84eef0 | 2782 | } |
6f5165cf SS |
2783 | /* Any of the above functions may drop and re-acquire the lock, so check |
2784 | * to make sure a watchdog timer didn't mark the host as non-responsive. | |
2785 | */ | |
2786 | if (xhci->xhc_state & XHCI_STATE_DYING) { | |
2787 | xhci_dbg(xhci, "xHCI host dying, returning from " | |
2788 | "event handler.\n"); | |
9dee9a21 | 2789 | return 0; |
6f5165cf | 2790 | } |
7f84eef0 | 2791 | |
c06d68b8 SS |
2792 | if (update_ptrs) |
2793 | /* Update SW event ring dequeue pointer */ | |
3b72fca0 | 2794 | inc_deq(xhci, xhci->event_ring); |
c06d68b8 | 2795 | |
9dee9a21 ME |
2796 | /* Are there more items on the event ring? Caller will call us again to |
2797 | * check. | |
2798 | */ | |
2799 | return 1; | |
7f84eef0 | 2800 | } |
9032cd52 SS |
2801 | |
2802 | /* | |
2803 | * xHCI spec says we can get an interrupt, and if the HC has an error condition, | |
2804 | * we might get bad data out of the event ring. Section 4.10.2.7 has a list of | |
2805 | * indicators of an event TRB error, but we check the status *first* to be safe. | |
2806 | */ | |
2807 | irqreturn_t xhci_irq(struct usb_hcd *hcd) | |
2808 | { | |
2809 | struct xhci_hcd *xhci = hcd_to_xhci(hcd); | |
c21599a3 | 2810 | u32 status; |
bda53145 | 2811 | u64 temp_64; |
c06d68b8 SS |
2812 | union xhci_trb *event_ring_deq; |
2813 | dma_addr_t deq; | |
9032cd52 SS |
2814 | |
2815 | spin_lock(&xhci->lock); | |
9032cd52 | 2816 | /* Check if the xHC generated the interrupt, or the irq is shared */ |
27e0dd4d | 2817 | status = xhci_readl(xhci, &xhci->op_regs->status); |
c21599a3 | 2818 | if (status == 0xffffffff) |
9032cd52 SS |
2819 | goto hw_died; |
2820 | ||
c21599a3 | 2821 | if (!(status & STS_EINT)) { |
9032cd52 | 2822 | spin_unlock(&xhci->lock); |
9032cd52 SS |
2823 | return IRQ_NONE; |
2824 | } | |
27e0dd4d | 2825 | if (status & STS_FATAL) { |
9032cd52 SS |
2826 | xhci_warn(xhci, "WARNING: Host System Error\n"); |
2827 | xhci_halt(xhci); | |
2828 | hw_died: | |
9032cd52 SS |
2829 | spin_unlock(&xhci->lock); |
2830 | return -ESHUTDOWN; | |
2831 | } | |
2832 | ||
bda53145 SS |
2833 | /* |
2834 | * Clear the op reg interrupt status first, | |
2835 | * so we can receive interrupts from other MSI-X interrupters. | |
2836 | * Write 1 to clear the interrupt status. | |
2837 | */ | |
27e0dd4d SS |
2838 | status |= STS_EINT; |
2839 | xhci_writel(xhci, status, &xhci->op_regs->status); | |
bda53145 SS |
2840 | /* FIXME when MSI-X is supported and there are multiple vectors */ |
2841 | /* Clear the MSI-X event interrupt status */ | |
2842 | ||
cd70469d | 2843 | if (hcd->irq) { |
c21599a3 SS |
2844 | u32 irq_pending; |
2845 | /* Acknowledge the PCI interrupt */ | |
2846 | irq_pending = xhci_readl(xhci, &xhci->ir_set->irq_pending); | |
4e833c0b | 2847 | irq_pending |= IMAN_IP; |
c21599a3 SS |
2848 | xhci_writel(xhci, irq_pending, &xhci->ir_set->irq_pending); |
2849 | } | |
bda53145 | 2850 | |
c06d68b8 | 2851 | if (xhci->xhc_state & XHCI_STATE_DYING) { |
bda53145 SS |
2852 | xhci_dbg(xhci, "xHCI dying, ignoring interrupt. " |
2853 | "Shouldn't IRQs be disabled?\n"); | |
c06d68b8 SS |
2854 | /* Clear the event handler busy flag (RW1C); |
2855 | * the event ring should be empty. | |
bda53145 | 2856 | */ |
c06d68b8 SS |
2857 | temp_64 = xhci_read_64(xhci, &xhci->ir_set->erst_dequeue); |
2858 | xhci_write_64(xhci, temp_64 | ERST_EHB, | |
2859 | &xhci->ir_set->erst_dequeue); | |
2860 | spin_unlock(&xhci->lock); | |
2861 | ||
2862 | return IRQ_HANDLED; | |
2863 | } | |
2864 | ||
2865 | event_ring_deq = xhci->event_ring->dequeue; | |
2866 | /* FIXME this should be a delayed service routine | |
2867 | * that clears the EHB. | |
2868 | */ | |
9dee9a21 | 2869 | while (xhci_handle_event(xhci) > 0) {} |
bda53145 | 2870 | |
bda53145 | 2871 | temp_64 = xhci_read_64(xhci, &xhci->ir_set->erst_dequeue); |
c06d68b8 SS |
2872 | /* If necessary, update the HW's version of the event ring deq ptr. */ |
2873 | if (event_ring_deq != xhci->event_ring->dequeue) { | |
2874 | deq = xhci_trb_virt_to_dma(xhci->event_ring->deq_seg, | |
2875 | xhci->event_ring->dequeue); | |
2876 | if (deq == 0) | |
2877 | xhci_warn(xhci, "WARN something wrong with SW event " | |
2878 | "ring dequeue ptr.\n"); | |
2879 | /* Update HC event ring dequeue pointer */ | |
2880 | temp_64 &= ERST_PTR_MASK; | |
2881 | temp_64 |= ((u64) deq & (u64) ~ERST_PTR_MASK); | |
2882 | } | |
2883 | ||
2884 | /* Clear the event handler busy flag (RW1C); event ring is empty. */ | |
2885 | temp_64 |= ERST_EHB; | |
2886 | xhci_write_64(xhci, temp_64, &xhci->ir_set->erst_dequeue); | |
2887 | ||
9032cd52 SS |
2888 | spin_unlock(&xhci->lock); |
2889 | ||
2890 | return IRQ_HANDLED; | |
2891 | } | |
2892 | ||
851ec164 | 2893 | irqreturn_t xhci_msi_irq(int irq, void *hcd) |
9032cd52 | 2894 | { |
968b822c | 2895 | return xhci_irq(hcd); |
9032cd52 | 2896 | } |
7f84eef0 | 2897 | |
d0e96f5a SS |
2898 | /**** Endpoint Ring Operations ****/ |
2899 | ||
7f84eef0 SS |
2900 | /* |
2901 | * Generic function for queueing a TRB on a ring. | |
2902 | * The caller must have checked to make sure there's room on the ring. | |
6cc30d85 SS |
2903 | * |
2904 | * @more_trbs_coming: Will you enqueue more TRBs before calling | |
2905 | * prepare_transfer()? | |
7f84eef0 SS |
2906 | */ |
2907 | static void queue_trb(struct xhci_hcd *xhci, struct xhci_ring *ring, | |
3b72fca0 | 2908 | bool more_trbs_coming, |
7f84eef0 SS |
2909 | u32 field1, u32 field2, u32 field3, u32 field4) |
2910 | { | |
2911 | struct xhci_generic_trb *trb; | |
2912 | ||
2913 | trb = &ring->enqueue->generic; | |
28ccd296 ME |
2914 | trb->field[0] = cpu_to_le32(field1); |
2915 | trb->field[1] = cpu_to_le32(field2); | |
2916 | trb->field[2] = cpu_to_le32(field3); | |
2917 | trb->field[3] = cpu_to_le32(field4); | |
3b72fca0 | 2918 | inc_enq(xhci, ring, more_trbs_coming); |
7f84eef0 SS |
2919 | } |
2920 | ||
d0e96f5a SS |
2921 | /* |
2922 | * Does various checks on the endpoint ring, and makes it ready to queue num_trbs. | |
2923 | * FIXME allocate segments if the ring is full. | |
2924 | */ | |
2925 | static int prepare_ring(struct xhci_hcd *xhci, struct xhci_ring *ep_ring, | |
3b72fca0 | 2926 | u32 ep_state, unsigned int num_trbs, gfp_t mem_flags) |
d0e96f5a | 2927 | { |
8dfec614 AX |
2928 | unsigned int num_trbs_needed; |
2929 | ||
d0e96f5a | 2930 | /* Make sure the endpoint has been added to xHC schedule */ |
d0e96f5a SS |
2931 | switch (ep_state) { |
2932 | case EP_STATE_DISABLED: | |
2933 | /* | |
2934 | * USB core changed config/interfaces without notifying us, | |
2935 | * or hardware is reporting the wrong state. | |
2936 | */ | |
2937 | xhci_warn(xhci, "WARN urb submitted to disabled ep\n"); | |
2938 | return -ENOENT; | |
d0e96f5a | 2939 | case EP_STATE_ERROR: |
c92bcfa7 | 2940 | xhci_warn(xhci, "WARN waiting for error on ep to be cleared\n"); |
d0e96f5a SS |
2941 | /* FIXME event handling code for error needs to clear it */ |
2942 | /* XXX not sure if this should be -ENOENT or not */ | |
2943 | return -EINVAL; | |
c92bcfa7 SS |
2944 | case EP_STATE_HALTED: |
2945 | xhci_dbg(xhci, "WARN halted endpoint, queueing URB anyway.\n"); | |
d0e96f5a SS |
2946 | case EP_STATE_STOPPED: |
2947 | case EP_STATE_RUNNING: | |
2948 | break; | |
2949 | default: | |
2950 | xhci_err(xhci, "ERROR unknown endpoint state for ep\n"); | |
2951 | /* | |
2952 | * FIXME issue Configure Endpoint command to try to get the HC | |
2953 | * back into a known state. | |
2954 | */ | |
2955 | return -EINVAL; | |
2956 | } | |
8dfec614 AX |
2957 | |
2958 | while (1) { | |
2959 | if (room_on_ring(xhci, ep_ring, num_trbs)) | |
2960 | break; | |
2961 | ||
2962 | if (ep_ring == xhci->cmd_ring) { | |
2963 | xhci_err(xhci, "Do not support expand command ring\n"); | |
2964 | return -ENOMEM; | |
2965 | } | |
2966 | ||
68ffb011 XR |
2967 | xhci_dbg_trace(xhci, trace_xhci_dbg_ring_expansion, |
2968 | "ERROR no room on ep ring, try ring expansion"); | |
8dfec614 AX |
2969 | num_trbs_needed = num_trbs - ep_ring->num_trbs_free; |
2970 | if (xhci_ring_expansion(xhci, ep_ring, num_trbs_needed, | |
2971 | mem_flags)) { | |
2972 | xhci_err(xhci, "Ring expansion failed\n"); | |
2973 | return -ENOMEM; | |
2974 | } | |
261fa12b | 2975 | } |
6c12db90 JY |
2976 | |
2977 | if (enqueue_is_link_trb(ep_ring)) { | |
2978 | struct xhci_ring *ring = ep_ring; | |
2979 | union xhci_trb *next; | |
6c12db90 | 2980 | |
6c12db90 JY |
2981 | next = ring->enqueue; |
2982 | ||
2983 | while (last_trb(xhci, ring, ring->enq_seg, next)) { | |
7e393a83 AX |
2984 | /* If we're not dealing with 0.95 hardware or isoc rings |
2985 | * on AMD 0.96 host, clear the chain bit. | |
6c12db90 | 2986 | */ |
3b72fca0 AX |
2987 | if (!xhci_link_trb_quirk(xhci) && |
2988 | !(ring->type == TYPE_ISOC && | |
2989 | (xhci->quirks & XHCI_AMD_0x96_HOST))) | |
28ccd296 | 2990 | next->link.control &= cpu_to_le32(~TRB_CHAIN); |
6c12db90 | 2991 | else |
28ccd296 | 2992 | next->link.control |= cpu_to_le32(TRB_CHAIN); |
6c12db90 JY |
2993 | |
2994 | wmb(); | |
f5960b69 | 2995 | next->link.control ^= cpu_to_le32(TRB_CYCLE); |
6c12db90 JY |
2996 | |
2997 | /* Toggle the cycle bit after the last ring segment. */ | |
2998 | if (last_trb_on_last_seg(xhci, ring, ring->enq_seg, next)) { | |
2999 | ring->cycle_state = (ring->cycle_state ? 0 : 1); | |
6c12db90 JY |
3000 | } |
3001 | ring->enq_seg = ring->enq_seg->next; | |
3002 | ring->enqueue = ring->enq_seg->trbs; | |
3003 | next = ring->enqueue; | |
3004 | } | |
3005 | } | |
3006 | ||
d0e96f5a SS |
3007 | return 0; |
3008 | } | |
3009 | ||
23e3be11 | 3010 | static int prepare_transfer(struct xhci_hcd *xhci, |
d0e96f5a SS |
3011 | struct xhci_virt_device *xdev, |
3012 | unsigned int ep_index, | |
e9df17eb | 3013 | unsigned int stream_id, |
d0e96f5a SS |
3014 | unsigned int num_trbs, |
3015 | struct urb *urb, | |
8e51adcc | 3016 | unsigned int td_index, |
d0e96f5a SS |
3017 | gfp_t mem_flags) |
3018 | { | |
3019 | int ret; | |
8e51adcc AX |
3020 | struct urb_priv *urb_priv; |
3021 | struct xhci_td *td; | |
e9df17eb | 3022 | struct xhci_ring *ep_ring; |
d115b048 | 3023 | struct xhci_ep_ctx *ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index); |
e9df17eb SS |
3024 | |
3025 | ep_ring = xhci_stream_id_to_ring(xdev, ep_index, stream_id); | |
3026 | if (!ep_ring) { | |
3027 | xhci_dbg(xhci, "Can't prepare ring for bad stream ID %u\n", | |
3028 | stream_id); | |
3029 | return -EINVAL; | |
3030 | } | |
3031 | ||
3032 | ret = prepare_ring(xhci, ep_ring, | |
28ccd296 | 3033 | le32_to_cpu(ep_ctx->ep_info) & EP_STATE_MASK, |
3b72fca0 | 3034 | num_trbs, mem_flags); |
d0e96f5a SS |
3035 | if (ret) |
3036 | return ret; | |
d0e96f5a | 3037 | |
8e51adcc AX |
3038 | urb_priv = urb->hcpriv; |
3039 | td = urb_priv->td[td_index]; | |
3040 | ||
3041 | INIT_LIST_HEAD(&td->td_list); | |
3042 | INIT_LIST_HEAD(&td->cancelled_td_list); | |
3043 | ||
3044 | if (td_index == 0) { | |
214f76f7 | 3045 | ret = usb_hcd_link_urb_to_ep(bus_to_hcd(urb->dev->bus), urb); |
d13565c1 | 3046 | if (unlikely(ret)) |
8e51adcc | 3047 | return ret; |
d0e96f5a SS |
3048 | } |
3049 | ||
8e51adcc | 3050 | td->urb = urb; |
d0e96f5a | 3051 | /* Add this TD to the tail of the endpoint ring's TD list */ |
8e51adcc AX |
3052 | list_add_tail(&td->td_list, &ep_ring->td_list); |
3053 | td->start_seg = ep_ring->enq_seg; | |
3054 | td->first_trb = ep_ring->enqueue; | |
3055 | ||
3056 | urb_priv->td[td_index] = td; | |
d0e96f5a SS |
3057 | |
3058 | return 0; | |
3059 | } | |
3060 | ||
23e3be11 | 3061 | static unsigned int count_sg_trbs_needed(struct xhci_hcd *xhci, struct urb *urb) |
8a96c052 SS |
3062 | { |
3063 | int num_sgs, num_trbs, running_total, temp, i; | |
3064 | struct scatterlist *sg; | |
3065 | ||
3066 | sg = NULL; | |
bc677d5b | 3067 | num_sgs = urb->num_mapped_sgs; |
8a96c052 SS |
3068 | temp = urb->transfer_buffer_length; |
3069 | ||
8a96c052 | 3070 | num_trbs = 0; |
910f8d0c | 3071 | for_each_sg(urb->sg, sg, num_sgs, i) { |
8a96c052 SS |
3072 | unsigned int len = sg_dma_len(sg); |
3073 | ||
3074 | /* Scatter gather list entries may cross 64KB boundaries */ | |
3075 | running_total = TRB_MAX_BUFF_SIZE - | |
a2490187 | 3076 | (sg_dma_address(sg) & (TRB_MAX_BUFF_SIZE - 1)); |
5807795b | 3077 | running_total &= TRB_MAX_BUFF_SIZE - 1; |
8a96c052 SS |
3078 | if (running_total != 0) |
3079 | num_trbs++; | |
3080 | ||
3081 | /* How many more 64KB chunks to transfer, how many more TRBs? */ | |
bcd2fde0 | 3082 | while (running_total < sg_dma_len(sg) && running_total < temp) { |
8a96c052 SS |
3083 | num_trbs++; |
3084 | running_total += TRB_MAX_BUFF_SIZE; | |
3085 | } | |
8a96c052 SS |
3086 | len = min_t(int, len, temp); |
3087 | temp -= len; | |
3088 | if (temp == 0) | |
3089 | break; | |
3090 | } | |
8a96c052 SS |
3091 | return num_trbs; |
3092 | } | |
3093 | ||
23e3be11 | 3094 | static void check_trb_math(struct urb *urb, int num_trbs, int running_total) |
8a96c052 SS |
3095 | { |
3096 | if (num_trbs != 0) | |
a2490187 | 3097 | dev_err(&urb->dev->dev, "%s - ep %#x - Miscalculated number of " |
8a96c052 SS |
3098 | "TRBs, %d left\n", __func__, |
3099 | urb->ep->desc.bEndpointAddress, num_trbs); | |
3100 | if (running_total != urb->transfer_buffer_length) | |
a2490187 | 3101 | dev_err(&urb->dev->dev, "%s - ep %#x - Miscalculated tx length, " |
8a96c052 SS |
3102 | "queued %#x (%d), asked for %#x (%d)\n", |
3103 | __func__, | |
3104 | urb->ep->desc.bEndpointAddress, | |
3105 | running_total, running_total, | |
3106 | urb->transfer_buffer_length, | |
3107 | urb->transfer_buffer_length); | |
3108 | } | |
3109 | ||
23e3be11 | 3110 | static void giveback_first_trb(struct xhci_hcd *xhci, int slot_id, |
e9df17eb | 3111 | unsigned int ep_index, unsigned int stream_id, int start_cycle, |
e1eab2e0 | 3112 | struct xhci_generic_trb *start_trb) |
8a96c052 | 3113 | { |
8a96c052 SS |
3114 | /* |
3115 | * Pass all the TRBs to the hardware at once and make sure this write | |
3116 | * isn't reordered. | |
3117 | */ | |
3118 | wmb(); | |
50f7b52a | 3119 | if (start_cycle) |
28ccd296 | 3120 | start_trb->field[3] |= cpu_to_le32(start_cycle); |
50f7b52a | 3121 | else |
28ccd296 | 3122 | start_trb->field[3] &= cpu_to_le32(~TRB_CYCLE); |
be88fe4f | 3123 | xhci_ring_ep_doorbell(xhci, slot_id, ep_index, stream_id); |
8a96c052 SS |
3124 | } |
3125 | ||
624defa1 SS |
3126 | /* |
3127 | * xHCI uses normal TRBs for both bulk and interrupt. When the interrupt | |
3128 | * endpoint is to be serviced, the xHC will consume (at most) one TD. A TD | |
3129 | * (comprised of sg list entries) can take several service intervals to | |
3130 | * transmit. | |
3131 | */ | |
3132 | int xhci_queue_intr_tx(struct xhci_hcd *xhci, gfp_t mem_flags, | |
3133 | struct urb *urb, int slot_id, unsigned int ep_index) | |
3134 | { | |
3135 | struct xhci_ep_ctx *ep_ctx = xhci_get_ep_ctx(xhci, | |
3136 | xhci->devs[slot_id]->out_ctx, ep_index); | |
3137 | int xhci_interval; | |
3138 | int ep_interval; | |
3139 | ||
28ccd296 | 3140 | xhci_interval = EP_INTERVAL_TO_UFRAMES(le32_to_cpu(ep_ctx->ep_info)); |
624defa1 SS |
3141 | ep_interval = urb->interval; |
3142 | /* Convert to microframes */ | |
3143 | if (urb->dev->speed == USB_SPEED_LOW || | |
3144 | urb->dev->speed == USB_SPEED_FULL) | |
3145 | ep_interval *= 8; | |
3146 | /* FIXME change this to a warning and a suggestion to use the new API | |
3147 | * to set the polling interval (once the API is added). | |
3148 | */ | |
3149 | if (xhci_interval != ep_interval) { | |
0730d52a DK |
3150 | dev_dbg_ratelimited(&urb->dev->dev, |
3151 | "Driver uses different interval (%d microframe%s) than xHCI (%d microframe%s)\n", | |
3152 | ep_interval, ep_interval == 1 ? "" : "s", | |
3153 | xhci_interval, xhci_interval == 1 ? "" : "s"); | |
624defa1 SS |
3154 | urb->interval = xhci_interval; |
3155 | /* Convert back to frames for LS/FS devices */ | |
3156 | if (urb->dev->speed == USB_SPEED_LOW || | |
3157 | urb->dev->speed == USB_SPEED_FULL) | |
3158 | urb->interval /= 8; | |
3159 | } | |
3fc8206d | 3160 | return xhci_queue_bulk_tx(xhci, mem_flags, urb, slot_id, ep_index); |
624defa1 SS |
3161 | } |
3162 | ||
04dd950d SS |
3163 | /* |
3164 | * The TD size is the number of bytes remaining in the TD (including this TRB), | |
3165 | * right shifted by 10. | |
3166 | * It must fit in bits 21:17, so it can't be bigger than 31. | |
3167 | */ | |
3168 | static u32 xhci_td_remainder(unsigned int remainder) | |
3169 | { | |
3170 | u32 max = (1 << (21 - 17 + 1)) - 1; | |
3171 | ||
3172 | if ((remainder >> 10) >= max) | |
3173 | return max << 17; | |
3174 | else | |
3175 | return (remainder >> 10) << 17; | |
3176 | } | |
3177 | ||
4da6e6f2 | 3178 | /* |
4525c0a1 SS |
3179 | * For xHCI 1.0 host controllers, TD size is the number of max packet sized |
3180 | * packets remaining in the TD (*not* including this TRB). | |
4da6e6f2 SS |
3181 | * |
3182 | * Total TD packet count = total_packet_count = | |
4525c0a1 | 3183 | * DIV_ROUND_UP(TD size in bytes / wMaxPacketSize) |
4da6e6f2 SS |
3184 | * |
3185 | * Packets transferred up to and including this TRB = packets_transferred = | |
3186 | * rounddown(total bytes transferred including this TRB / wMaxPacketSize) | |
3187 | * | |
3188 | * TD size = total_packet_count - packets_transferred | |
3189 | * | |
3190 | * It must fit in bits 21:17, so it can't be bigger than 31. | |
4525c0a1 | 3191 | * The last TRB in a TD must have the TD size set to zero. |
4da6e6f2 | 3192 | */ |
4da6e6f2 | 3193 | static u32 xhci_v1_0_td_remainder(int running_total, int trb_buff_len, |
4525c0a1 SS |
3194 | unsigned int total_packet_count, struct urb *urb, |
3195 | unsigned int num_trbs_left) | |
4da6e6f2 SS |
3196 | { |
3197 | int packets_transferred; | |
3198 | ||
48df4a6f | 3199 | /* One TRB with a zero-length data packet. */ |
4525c0a1 | 3200 | if (num_trbs_left == 0 || (running_total == 0 && trb_buff_len == 0)) |
48df4a6f SS |
3201 | return 0; |
3202 | ||
4da6e6f2 SS |
3203 | /* All the TRB queueing functions don't count the current TRB in |
3204 | * running_total. | |
3205 | */ | |
3206 | packets_transferred = (running_total + trb_buff_len) / | |
f18f8ed2 | 3207 | GET_MAX_PACKET(usb_endpoint_maxp(&urb->ep->desc)); |
4da6e6f2 | 3208 | |
4525c0a1 SS |
3209 | if ((total_packet_count - packets_transferred) > 31) |
3210 | return 31 << 17; | |
3211 | return (total_packet_count - packets_transferred) << 17; | |
4da6e6f2 SS |
3212 | } |
3213 | ||
23e3be11 | 3214 | static int queue_bulk_sg_tx(struct xhci_hcd *xhci, gfp_t mem_flags, |
8a96c052 SS |
3215 | struct urb *urb, int slot_id, unsigned int ep_index) |
3216 | { | |
3217 | struct xhci_ring *ep_ring; | |
3218 | unsigned int num_trbs; | |
8e51adcc | 3219 | struct urb_priv *urb_priv; |
8a96c052 SS |
3220 | struct xhci_td *td; |
3221 | struct scatterlist *sg; | |
3222 | int num_sgs; | |
3223 | int trb_buff_len, this_sg_len, running_total; | |
4da6e6f2 | 3224 | unsigned int total_packet_count; |
8a96c052 SS |
3225 | bool first_trb; |
3226 | u64 addr; | |
6cc30d85 | 3227 | bool more_trbs_coming; |
8a96c052 SS |
3228 | |
3229 | struct xhci_generic_trb *start_trb; | |
3230 | int start_cycle; | |
3231 | ||
e9df17eb SS |
3232 | ep_ring = xhci_urb_to_transfer_ring(xhci, urb); |
3233 | if (!ep_ring) | |
3234 | return -EINVAL; | |
3235 | ||
8a96c052 | 3236 | num_trbs = count_sg_trbs_needed(xhci, urb); |
bc677d5b | 3237 | num_sgs = urb->num_mapped_sgs; |
4525c0a1 | 3238 | total_packet_count = DIV_ROUND_UP(urb->transfer_buffer_length, |
29cc8897 | 3239 | usb_endpoint_maxp(&urb->ep->desc)); |
8a96c052 | 3240 | |
23e3be11 | 3241 | trb_buff_len = prepare_transfer(xhci, xhci->devs[slot_id], |
e9df17eb | 3242 | ep_index, urb->stream_id, |
3b72fca0 | 3243 | num_trbs, urb, 0, mem_flags); |
8a96c052 SS |
3244 | if (trb_buff_len < 0) |
3245 | return trb_buff_len; | |
8e51adcc AX |
3246 | |
3247 | urb_priv = urb->hcpriv; | |
3248 | td = urb_priv->td[0]; | |
3249 | ||
8a96c052 SS |
3250 | /* |
3251 | * Don't give the first TRB to the hardware (by toggling the cycle bit) | |
3252 | * until we've finished creating all the other TRBs. The ring's cycle | |
3253 | * state may change as we enqueue the other TRBs, so save it too. | |
3254 | */ | |
3255 | start_trb = &ep_ring->enqueue->generic; | |
3256 | start_cycle = ep_ring->cycle_state; | |
3257 | ||
3258 | running_total = 0; | |
3259 | /* | |
3260 | * How much data is in the first TRB? | |
3261 | * | |
3262 | * There are three forces at work for TRB buffer pointers and lengths: | |
3263 | * 1. We don't want to walk off the end of this sg-list entry buffer. | |
3264 | * 2. The transfer length that the driver requested may be smaller than | |
3265 | * the amount of memory allocated for this scatter-gather list. | |
3266 | * 3. TRBs buffers can't cross 64KB boundaries. | |
3267 | */ | |
910f8d0c | 3268 | sg = urb->sg; |
8a96c052 SS |
3269 | addr = (u64) sg_dma_address(sg); |
3270 | this_sg_len = sg_dma_len(sg); | |
a2490187 | 3271 | trb_buff_len = TRB_MAX_BUFF_SIZE - (addr & (TRB_MAX_BUFF_SIZE - 1)); |
8a96c052 SS |
3272 | trb_buff_len = min_t(int, trb_buff_len, this_sg_len); |
3273 | if (trb_buff_len > urb->transfer_buffer_length) | |
3274 | trb_buff_len = urb->transfer_buffer_length; | |
8a96c052 SS |
3275 | |
3276 | first_trb = true; | |
3277 | /* Queue the first TRB, even if it's zero-length */ | |
3278 | do { | |
3279 | u32 field = 0; | |
f9dc68fe | 3280 | u32 length_field = 0; |
04dd950d | 3281 | u32 remainder = 0; |
8a96c052 SS |
3282 | |
3283 | /* Don't change the cycle bit of the first TRB until later */ | |
50f7b52a | 3284 | if (first_trb) { |
8a96c052 | 3285 | first_trb = false; |
50f7b52a AX |
3286 | if (start_cycle == 0) |
3287 | field |= 0x1; | |
3288 | } else | |
8a96c052 SS |
3289 | field |= ep_ring->cycle_state; |
3290 | ||
3291 | /* Chain all the TRBs together; clear the chain bit in the last | |
3292 | * TRB to indicate it's the last TRB in the chain. | |
3293 | */ | |
3294 | if (num_trbs > 1) { | |
3295 | field |= TRB_CHAIN; | |
3296 | } else { | |
3297 | /* FIXME - add check for ZERO_PACKET flag before this */ | |
3298 | td->last_trb = ep_ring->enqueue; | |
3299 | field |= TRB_IOC; | |
3300 | } | |
af8b9e63 SS |
3301 | |
3302 | /* Only set interrupt on short packet for IN endpoints */ | |
3303 | if (usb_urb_dir_in(urb)) | |
3304 | field |= TRB_ISP; | |
3305 | ||
8a96c052 | 3306 | if (TRB_MAX_BUFF_SIZE - |
a2490187 | 3307 | (addr & (TRB_MAX_BUFF_SIZE - 1)) < trb_buff_len) { |
8a96c052 SS |
3308 | xhci_warn(xhci, "WARN: sg dma xfer crosses 64KB boundaries!\n"); |
3309 | xhci_dbg(xhci, "Next boundary at %#x, end dma = %#x\n", | |
3310 | (unsigned int) (addr + TRB_MAX_BUFF_SIZE) & ~(TRB_MAX_BUFF_SIZE - 1), | |
3311 | (unsigned int) addr + trb_buff_len); | |
3312 | } | |
4da6e6f2 SS |
3313 | |
3314 | /* Set the TRB length, TD size, and interrupter fields. */ | |
3315 | if (xhci->hci_version < 0x100) { | |
3316 | remainder = xhci_td_remainder( | |
3317 | urb->transfer_buffer_length - | |
3318 | running_total); | |
3319 | } else { | |
3320 | remainder = xhci_v1_0_td_remainder(running_total, | |
4525c0a1 SS |
3321 | trb_buff_len, total_packet_count, urb, |
3322 | num_trbs - 1); | |
4da6e6f2 | 3323 | } |
f9dc68fe | 3324 | length_field = TRB_LEN(trb_buff_len) | |
04dd950d | 3325 | remainder | |
f9dc68fe | 3326 | TRB_INTR_TARGET(0); |
4da6e6f2 | 3327 | |
6cc30d85 SS |
3328 | if (num_trbs > 1) |
3329 | more_trbs_coming = true; | |
3330 | else | |
3331 | more_trbs_coming = false; | |
3b72fca0 | 3332 | queue_trb(xhci, ep_ring, more_trbs_coming, |
8e595a5d SS |
3333 | lower_32_bits(addr), |
3334 | upper_32_bits(addr), | |
f9dc68fe | 3335 | length_field, |
af8b9e63 | 3336 | field | TRB_TYPE(TRB_NORMAL)); |
8a96c052 SS |
3337 | --num_trbs; |
3338 | running_total += trb_buff_len; | |
3339 | ||
3340 | /* Calculate length for next transfer -- | |
3341 | * Are we done queueing all the TRBs for this sg entry? | |
3342 | */ | |
3343 | this_sg_len -= trb_buff_len; | |
3344 | if (this_sg_len == 0) { | |
3345 | --num_sgs; | |
3346 | if (num_sgs == 0) | |
3347 | break; | |
3348 | sg = sg_next(sg); | |
3349 | addr = (u64) sg_dma_address(sg); | |
3350 | this_sg_len = sg_dma_len(sg); | |
3351 | } else { | |
3352 | addr += trb_buff_len; | |
3353 | } | |
3354 | ||
3355 | trb_buff_len = TRB_MAX_BUFF_SIZE - | |
a2490187 | 3356 | (addr & (TRB_MAX_BUFF_SIZE - 1)); |
8a96c052 SS |
3357 | trb_buff_len = min_t(int, trb_buff_len, this_sg_len); |
3358 | if (running_total + trb_buff_len > urb->transfer_buffer_length) | |
3359 | trb_buff_len = | |
3360 | urb->transfer_buffer_length - running_total; | |
3361 | } while (running_total < urb->transfer_buffer_length); | |
3362 | ||
3363 | check_trb_math(urb, num_trbs, running_total); | |
e9df17eb | 3364 | giveback_first_trb(xhci, slot_id, ep_index, urb->stream_id, |
e1eab2e0 | 3365 | start_cycle, start_trb); |
8a96c052 SS |
3366 | return 0; |
3367 | } | |
3368 | ||
b10de142 | 3369 | /* This is very similar to what ehci-q.c qtd_fill() does */ |
23e3be11 | 3370 | int xhci_queue_bulk_tx(struct xhci_hcd *xhci, gfp_t mem_flags, |
b10de142 SS |
3371 | struct urb *urb, int slot_id, unsigned int ep_index) |
3372 | { | |
3373 | struct xhci_ring *ep_ring; | |
8e51adcc | 3374 | struct urb_priv *urb_priv; |
b10de142 SS |
3375 | struct xhci_td *td; |
3376 | int num_trbs; | |
3377 | struct xhci_generic_trb *start_trb; | |
3378 | bool first_trb; | |
6cc30d85 | 3379 | bool more_trbs_coming; |
b10de142 | 3380 | int start_cycle; |
f9dc68fe | 3381 | u32 field, length_field; |
b10de142 SS |
3382 | |
3383 | int running_total, trb_buff_len, ret; | |
4da6e6f2 | 3384 | unsigned int total_packet_count; |
b10de142 SS |
3385 | u64 addr; |
3386 | ||
ff9c895f | 3387 | if (urb->num_sgs) |
8a96c052 SS |
3388 | return queue_bulk_sg_tx(xhci, mem_flags, urb, slot_id, ep_index); |
3389 | ||
e9df17eb SS |
3390 | ep_ring = xhci_urb_to_transfer_ring(xhci, urb); |
3391 | if (!ep_ring) | |
3392 | return -EINVAL; | |
b10de142 SS |
3393 | |
3394 | num_trbs = 0; | |
3395 | /* How much data is (potentially) left before the 64KB boundary? */ | |
3396 | running_total = TRB_MAX_BUFF_SIZE - | |
a2490187 | 3397 | (urb->transfer_dma & (TRB_MAX_BUFF_SIZE - 1)); |
5807795b | 3398 | running_total &= TRB_MAX_BUFF_SIZE - 1; |
b10de142 SS |
3399 | |
3400 | /* If there's some data on this 64KB chunk, or we have to send a | |
3401 | * zero-length transfer, we need at least one TRB | |
3402 | */ | |
3403 | if (running_total != 0 || urb->transfer_buffer_length == 0) | |
3404 | num_trbs++; | |
3405 | /* How many more 64KB chunks to transfer, how many more TRBs? */ | |
3406 | while (running_total < urb->transfer_buffer_length) { | |
3407 | num_trbs++; | |
3408 | running_total += TRB_MAX_BUFF_SIZE; | |
3409 | } | |
3410 | /* FIXME: this doesn't deal with URB_ZERO_PACKET - need one more */ | |
3411 | ||
e9df17eb SS |
3412 | ret = prepare_transfer(xhci, xhci->devs[slot_id], |
3413 | ep_index, urb->stream_id, | |
3b72fca0 | 3414 | num_trbs, urb, 0, mem_flags); |
b10de142 SS |
3415 | if (ret < 0) |
3416 | return ret; | |
3417 | ||
8e51adcc AX |
3418 | urb_priv = urb->hcpriv; |
3419 | td = urb_priv->td[0]; | |
3420 | ||
b10de142 SS |
3421 | /* |
3422 | * Don't give the first TRB to the hardware (by toggling the cycle bit) | |
3423 | * until we've finished creating all the other TRBs. The ring's cycle | |
3424 | * state may change as we enqueue the other TRBs, so save it too. | |
3425 | */ | |
3426 | start_trb = &ep_ring->enqueue->generic; | |
3427 | start_cycle = ep_ring->cycle_state; | |
3428 | ||
3429 | running_total = 0; | |
4525c0a1 | 3430 | total_packet_count = DIV_ROUND_UP(urb->transfer_buffer_length, |
29cc8897 | 3431 | usb_endpoint_maxp(&urb->ep->desc)); |
b10de142 SS |
3432 | /* How much data is in the first TRB? */ |
3433 | addr = (u64) urb->transfer_dma; | |
3434 | trb_buff_len = TRB_MAX_BUFF_SIZE - | |
a2490187 PZ |
3435 | (urb->transfer_dma & (TRB_MAX_BUFF_SIZE - 1)); |
3436 | if (trb_buff_len > urb->transfer_buffer_length) | |
b10de142 SS |
3437 | trb_buff_len = urb->transfer_buffer_length; |
3438 | ||
3439 | first_trb = true; | |
3440 | ||
3441 | /* Queue the first TRB, even if it's zero-length */ | |
3442 | do { | |
04dd950d | 3443 | u32 remainder = 0; |
b10de142 SS |
3444 | field = 0; |
3445 | ||
3446 | /* Don't change the cycle bit of the first TRB until later */ | |
50f7b52a | 3447 | if (first_trb) { |
b10de142 | 3448 | first_trb = false; |
50f7b52a AX |
3449 | if (start_cycle == 0) |
3450 | field |= 0x1; | |
3451 | } else | |
b10de142 SS |
3452 | field |= ep_ring->cycle_state; |
3453 | ||
3454 | /* Chain all the TRBs together; clear the chain bit in the last | |
3455 | * TRB to indicate it's the last TRB in the chain. | |
3456 | */ | |
3457 | if (num_trbs > 1) { | |
3458 | field |= TRB_CHAIN; | |
3459 | } else { | |
3460 | /* FIXME - add check for ZERO_PACKET flag before this */ | |
3461 | td->last_trb = ep_ring->enqueue; | |
3462 | field |= TRB_IOC; | |
3463 | } | |
af8b9e63 SS |
3464 | |
3465 | /* Only set interrupt on short packet for IN endpoints */ | |
3466 | if (usb_urb_dir_in(urb)) | |
3467 | field |= TRB_ISP; | |
3468 | ||
4da6e6f2 SS |
3469 | /* Set the TRB length, TD size, and interrupter fields. */ |
3470 | if (xhci->hci_version < 0x100) { | |
3471 | remainder = xhci_td_remainder( | |
3472 | urb->transfer_buffer_length - | |
3473 | running_total); | |
3474 | } else { | |
3475 | remainder = xhci_v1_0_td_remainder(running_total, | |
4525c0a1 SS |
3476 | trb_buff_len, total_packet_count, urb, |
3477 | num_trbs - 1); | |
4da6e6f2 | 3478 | } |
f9dc68fe | 3479 | length_field = TRB_LEN(trb_buff_len) | |
04dd950d | 3480 | remainder | |
f9dc68fe | 3481 | TRB_INTR_TARGET(0); |
4da6e6f2 | 3482 | |
6cc30d85 SS |
3483 | if (num_trbs > 1) |
3484 | more_trbs_coming = true; | |
3485 | else | |
3486 | more_trbs_coming = false; | |
3b72fca0 | 3487 | queue_trb(xhci, ep_ring, more_trbs_coming, |
8e595a5d SS |
3488 | lower_32_bits(addr), |
3489 | upper_32_bits(addr), | |
f9dc68fe | 3490 | length_field, |
af8b9e63 | 3491 | field | TRB_TYPE(TRB_NORMAL)); |
b10de142 SS |
3492 | --num_trbs; |
3493 | running_total += trb_buff_len; | |
3494 | ||
3495 | /* Calculate length for next transfer */ | |
3496 | addr += trb_buff_len; | |
3497 | trb_buff_len = urb->transfer_buffer_length - running_total; | |
3498 | if (trb_buff_len > TRB_MAX_BUFF_SIZE) | |
3499 | trb_buff_len = TRB_MAX_BUFF_SIZE; | |
3500 | } while (running_total < urb->transfer_buffer_length); | |
3501 | ||
8a96c052 | 3502 | check_trb_math(urb, num_trbs, running_total); |
e9df17eb | 3503 | giveback_first_trb(xhci, slot_id, ep_index, urb->stream_id, |
e1eab2e0 | 3504 | start_cycle, start_trb); |
b10de142 SS |
3505 | return 0; |
3506 | } | |
3507 | ||
d0e96f5a | 3508 | /* Caller must have locked xhci->lock */ |
23e3be11 | 3509 | int xhci_queue_ctrl_tx(struct xhci_hcd *xhci, gfp_t mem_flags, |
d0e96f5a SS |
3510 | struct urb *urb, int slot_id, unsigned int ep_index) |
3511 | { | |
3512 | struct xhci_ring *ep_ring; | |
3513 | int num_trbs; | |
3514 | int ret; | |
3515 | struct usb_ctrlrequest *setup; | |
3516 | struct xhci_generic_trb *start_trb; | |
3517 | int start_cycle; | |
f9dc68fe | 3518 | u32 field, length_field; |
8e51adcc | 3519 | struct urb_priv *urb_priv; |
d0e96f5a SS |
3520 | struct xhci_td *td; |
3521 | ||
e9df17eb SS |
3522 | ep_ring = xhci_urb_to_transfer_ring(xhci, urb); |
3523 | if (!ep_ring) | |
3524 | return -EINVAL; | |
d0e96f5a SS |
3525 | |
3526 | /* | |
3527 | * Need to copy setup packet into setup TRB, so we can't use the setup | |
3528 | * DMA address. | |
3529 | */ | |
3530 | if (!urb->setup_packet) | |
3531 | return -EINVAL; | |
3532 | ||
d0e96f5a SS |
3533 | /* 1 TRB for setup, 1 for status */ |
3534 | num_trbs = 2; | |
3535 | /* | |
3536 | * Don't need to check if we need additional event data and normal TRBs, | |
3537 | * since data in control transfers will never get bigger than 16MB | |
3538 | * XXX: can we get a buffer that crosses 64KB boundaries? | |
3539 | */ | |
3540 | if (urb->transfer_buffer_length > 0) | |
3541 | num_trbs++; | |
e9df17eb SS |
3542 | ret = prepare_transfer(xhci, xhci->devs[slot_id], |
3543 | ep_index, urb->stream_id, | |
3b72fca0 | 3544 | num_trbs, urb, 0, mem_flags); |
d0e96f5a SS |
3545 | if (ret < 0) |
3546 | return ret; | |
3547 | ||
8e51adcc AX |
3548 | urb_priv = urb->hcpriv; |
3549 | td = urb_priv->td[0]; | |
3550 | ||
d0e96f5a SS |
3551 | /* |
3552 | * Don't give the first TRB to the hardware (by toggling the cycle bit) | |
3553 | * until we've finished creating all the other TRBs. The ring's cycle | |
3554 | * state may change as we enqueue the other TRBs, so save it too. | |
3555 | */ | |
3556 | start_trb = &ep_ring->enqueue->generic; | |
3557 | start_cycle = ep_ring->cycle_state; | |
3558 | ||
3559 | /* Queue setup TRB - see section 6.4.1.2.1 */ | |
3560 | /* FIXME better way to translate setup_packet into two u32 fields? */ | |
3561 | setup = (struct usb_ctrlrequest *) urb->setup_packet; | |
50f7b52a AX |
3562 | field = 0; |
3563 | field |= TRB_IDT | TRB_TYPE(TRB_SETUP); | |
3564 | if (start_cycle == 0) | |
3565 | field |= 0x1; | |
b83cdc8f AX |
3566 | |
3567 | /* xHCI 1.0 6.4.1.2.1: Transfer Type field */ | |
3568 | if (xhci->hci_version == 0x100) { | |
3569 | if (urb->transfer_buffer_length > 0) { | |
3570 | if (setup->bRequestType & USB_DIR_IN) | |
3571 | field |= TRB_TX_TYPE(TRB_DATA_IN); | |
3572 | else | |
3573 | field |= TRB_TX_TYPE(TRB_DATA_OUT); | |
3574 | } | |
3575 | } | |
3576 | ||
3b72fca0 | 3577 | queue_trb(xhci, ep_ring, true, |
28ccd296 ME |
3578 | setup->bRequestType | setup->bRequest << 8 | le16_to_cpu(setup->wValue) << 16, |
3579 | le16_to_cpu(setup->wIndex) | le16_to_cpu(setup->wLength) << 16, | |
3580 | TRB_LEN(8) | TRB_INTR_TARGET(0), | |
3581 | /* Immediate data in pointer */ | |
3582 | field); | |
d0e96f5a SS |
3583 | |
3584 | /* If there's data, queue data TRBs */ | |
af8b9e63 SS |
3585 | /* Only set interrupt on short packet for IN endpoints */ |
3586 | if (usb_urb_dir_in(urb)) | |
3587 | field = TRB_ISP | TRB_TYPE(TRB_DATA); | |
3588 | else | |
3589 | field = TRB_TYPE(TRB_DATA); | |
3590 | ||
f9dc68fe | 3591 | length_field = TRB_LEN(urb->transfer_buffer_length) | |
04dd950d | 3592 | xhci_td_remainder(urb->transfer_buffer_length) | |
f9dc68fe | 3593 | TRB_INTR_TARGET(0); |
d0e96f5a SS |
3594 | if (urb->transfer_buffer_length > 0) { |
3595 | if (setup->bRequestType & USB_DIR_IN) | |
3596 | field |= TRB_DIR_IN; | |
3b72fca0 | 3597 | queue_trb(xhci, ep_ring, true, |
d0e96f5a SS |
3598 | lower_32_bits(urb->transfer_dma), |
3599 | upper_32_bits(urb->transfer_dma), | |
f9dc68fe | 3600 | length_field, |
af8b9e63 | 3601 | field | ep_ring->cycle_state); |
d0e96f5a SS |
3602 | } |
3603 | ||
3604 | /* Save the DMA address of the last TRB in the TD */ | |
3605 | td->last_trb = ep_ring->enqueue; | |
3606 | ||
3607 | /* Queue status TRB - see Table 7 and sections 4.11.2.2 and 6.4.1.2.3 */ | |
3608 | /* If the device sent data, the status stage is an OUT transfer */ | |
3609 | if (urb->transfer_buffer_length > 0 && setup->bRequestType & USB_DIR_IN) | |
3610 | field = 0; | |
3611 | else | |
3612 | field = TRB_DIR_IN; | |
3b72fca0 | 3613 | queue_trb(xhci, ep_ring, false, |
d0e96f5a SS |
3614 | 0, |
3615 | 0, | |
3616 | TRB_INTR_TARGET(0), | |
3617 | /* Event on completion */ | |
3618 | field | TRB_IOC | TRB_TYPE(TRB_STATUS) | ep_ring->cycle_state); | |
3619 | ||
e9df17eb | 3620 | giveback_first_trb(xhci, slot_id, ep_index, 0, |
e1eab2e0 | 3621 | start_cycle, start_trb); |
d0e96f5a SS |
3622 | return 0; |
3623 | } | |
3624 | ||
04e51901 AX |
3625 | static int count_isoc_trbs_needed(struct xhci_hcd *xhci, |
3626 | struct urb *urb, int i) | |
3627 | { | |
3628 | int num_trbs = 0; | |
48df4a6f | 3629 | u64 addr, td_len; |
04e51901 AX |
3630 | |
3631 | addr = (u64) (urb->transfer_dma + urb->iso_frame_desc[i].offset); | |
3632 | td_len = urb->iso_frame_desc[i].length; | |
3633 | ||
48df4a6f SS |
3634 | num_trbs = DIV_ROUND_UP(td_len + (addr & (TRB_MAX_BUFF_SIZE - 1)), |
3635 | TRB_MAX_BUFF_SIZE); | |
3636 | if (num_trbs == 0) | |
04e51901 | 3637 | num_trbs++; |
04e51901 AX |
3638 | |
3639 | return num_trbs; | |
3640 | } | |
3641 | ||
5cd43e33 SS |
3642 | /* |
3643 | * The transfer burst count field of the isochronous TRB defines the number of | |
3644 | * bursts that are required to move all packets in this TD. Only SuperSpeed | |
3645 | * devices can burst up to bMaxBurst number of packets per service interval. | |
3646 | * This field is zero based, meaning a value of zero in the field means one | |
3647 | * burst. Basically, for everything but SuperSpeed devices, this field will be | |
3648 | * zero. Only xHCI 1.0 host controllers support this field. | |
3649 | */ | |
3650 | static unsigned int xhci_get_burst_count(struct xhci_hcd *xhci, | |
3651 | struct usb_device *udev, | |
3652 | struct urb *urb, unsigned int total_packet_count) | |
3653 | { | |
3654 | unsigned int max_burst; | |
3655 | ||
3656 | if (xhci->hci_version < 0x100 || udev->speed != USB_SPEED_SUPER) | |
3657 | return 0; | |
3658 | ||
3659 | max_burst = urb->ep->ss_ep_comp.bMaxBurst; | |
3660 | return roundup(total_packet_count, max_burst + 1) - 1; | |
3661 | } | |
3662 | ||
b61d378f SS |
3663 | /* |
3664 | * Returns the number of packets in the last "burst" of packets. This field is | |
3665 | * valid for all speeds of devices. USB 2.0 devices can only do one "burst", so | |
3666 | * the last burst packet count is equal to the total number of packets in the | |
3667 | * TD. SuperSpeed endpoints can have up to 3 bursts. All but the last burst | |
3668 | * must contain (bMaxBurst + 1) number of packets, but the last burst can | |
3669 | * contain 1 to (bMaxBurst + 1) packets. | |
3670 | */ | |
3671 | static unsigned int xhci_get_last_burst_packet_count(struct xhci_hcd *xhci, | |
3672 | struct usb_device *udev, | |
3673 | struct urb *urb, unsigned int total_packet_count) | |
3674 | { | |
3675 | unsigned int max_burst; | |
3676 | unsigned int residue; | |
3677 | ||
3678 | if (xhci->hci_version < 0x100) | |
3679 | return 0; | |
3680 | ||
3681 | switch (udev->speed) { | |
3682 | case USB_SPEED_SUPER: | |
3683 | /* bMaxBurst is zero based: 0 means 1 packet per burst */ | |
3684 | max_burst = urb->ep->ss_ep_comp.bMaxBurst; | |
3685 | residue = total_packet_count % (max_burst + 1); | |
3686 | /* If residue is zero, the last burst contains (max_burst + 1) | |
3687 | * number of packets, but the TLBPC field is zero-based. | |
3688 | */ | |
3689 | if (residue == 0) | |
3690 | return max_burst; | |
3691 | return residue - 1; | |
3692 | default: | |
3693 | if (total_packet_count == 0) | |
3694 | return 0; | |
3695 | return total_packet_count - 1; | |
3696 | } | |
3697 | } | |
3698 | ||
04e51901 AX |
3699 | /* This is for isoc transfer */ |
3700 | static int xhci_queue_isoc_tx(struct xhci_hcd *xhci, gfp_t mem_flags, | |
3701 | struct urb *urb, int slot_id, unsigned int ep_index) | |
3702 | { | |
3703 | struct xhci_ring *ep_ring; | |
3704 | struct urb_priv *urb_priv; | |
3705 | struct xhci_td *td; | |
3706 | int num_tds, trbs_per_td; | |
3707 | struct xhci_generic_trb *start_trb; | |
3708 | bool first_trb; | |
3709 | int start_cycle; | |
3710 | u32 field, length_field; | |
3711 | int running_total, trb_buff_len, td_len, td_remain_len, ret; | |
3712 | u64 start_addr, addr; | |
3713 | int i, j; | |
47cbf692 | 3714 | bool more_trbs_coming; |
04e51901 AX |
3715 | |
3716 | ep_ring = xhci->devs[slot_id]->eps[ep_index].ring; | |
3717 | ||
3718 | num_tds = urb->number_of_packets; | |
3719 | if (num_tds < 1) { | |
3720 | xhci_dbg(xhci, "Isoc URB with zero packets?\n"); | |
3721 | return -EINVAL; | |
3722 | } | |
3723 | ||
04e51901 AX |
3724 | start_addr = (u64) urb->transfer_dma; |
3725 | start_trb = &ep_ring->enqueue->generic; | |
3726 | start_cycle = ep_ring->cycle_state; | |
3727 | ||
522989a2 | 3728 | urb_priv = urb->hcpriv; |
04e51901 AX |
3729 | /* Queue the first TRB, even if it's zero-length */ |
3730 | for (i = 0; i < num_tds; i++) { | |
4da6e6f2 | 3731 | unsigned int total_packet_count; |
5cd43e33 | 3732 | unsigned int burst_count; |
b61d378f | 3733 | unsigned int residue; |
04e51901 | 3734 | |
4da6e6f2 | 3735 | first_trb = true; |
04e51901 AX |
3736 | running_total = 0; |
3737 | addr = start_addr + urb->iso_frame_desc[i].offset; | |
3738 | td_len = urb->iso_frame_desc[i].length; | |
3739 | td_remain_len = td_len; | |
4525c0a1 | 3740 | total_packet_count = DIV_ROUND_UP(td_len, |
f18f8ed2 SS |
3741 | GET_MAX_PACKET( |
3742 | usb_endpoint_maxp(&urb->ep->desc))); | |
48df4a6f SS |
3743 | /* A zero-length transfer still involves at least one packet. */ |
3744 | if (total_packet_count == 0) | |
3745 | total_packet_count++; | |
5cd43e33 SS |
3746 | burst_count = xhci_get_burst_count(xhci, urb->dev, urb, |
3747 | total_packet_count); | |
b61d378f SS |
3748 | residue = xhci_get_last_burst_packet_count(xhci, |
3749 | urb->dev, urb, total_packet_count); | |
04e51901 AX |
3750 | |
3751 | trbs_per_td = count_isoc_trbs_needed(xhci, urb, i); | |
3752 | ||
3753 | ret = prepare_transfer(xhci, xhci->devs[slot_id], ep_index, | |
3b72fca0 | 3754 | urb->stream_id, trbs_per_td, urb, i, mem_flags); |
522989a2 SS |
3755 | if (ret < 0) { |
3756 | if (i == 0) | |
3757 | return ret; | |
3758 | goto cleanup; | |
3759 | } | |
04e51901 | 3760 | |
04e51901 | 3761 | td = urb_priv->td[i]; |
04e51901 AX |
3762 | for (j = 0; j < trbs_per_td; j++) { |
3763 | u32 remainder = 0; | |
760973d2 | 3764 | field = 0; |
04e51901 AX |
3765 | |
3766 | if (first_trb) { | |
760973d2 SS |
3767 | field = TRB_TBC(burst_count) | |
3768 | TRB_TLBPC(residue); | |
04e51901 AX |
3769 | /* Queue the isoc TRB */ |
3770 | field |= TRB_TYPE(TRB_ISOC); | |
3771 | /* Assume URB_ISO_ASAP is set */ | |
3772 | field |= TRB_SIA; | |
50f7b52a AX |
3773 | if (i == 0) { |
3774 | if (start_cycle == 0) | |
3775 | field |= 0x1; | |
3776 | } else | |
04e51901 AX |
3777 | field |= ep_ring->cycle_state; |
3778 | first_trb = false; | |
3779 | } else { | |
3780 | /* Queue other normal TRBs */ | |
3781 | field |= TRB_TYPE(TRB_NORMAL); | |
3782 | field |= ep_ring->cycle_state; | |
3783 | } | |
3784 | ||
af8b9e63 SS |
3785 | /* Only set interrupt on short packet for IN EPs */ |
3786 | if (usb_urb_dir_in(urb)) | |
3787 | field |= TRB_ISP; | |
3788 | ||
04e51901 AX |
3789 | /* Chain all the TRBs together; clear the chain bit in |
3790 | * the last TRB to indicate it's the last TRB in the | |
3791 | * chain. | |
3792 | */ | |
3793 | if (j < trbs_per_td - 1) { | |
3794 | field |= TRB_CHAIN; | |
47cbf692 | 3795 | more_trbs_coming = true; |
04e51901 AX |
3796 | } else { |
3797 | td->last_trb = ep_ring->enqueue; | |
3798 | field |= TRB_IOC; | |
80fab3b2 SS |
3799 | if (xhci->hci_version == 0x100 && |
3800 | !(xhci->quirks & | |
3801 | XHCI_AVOID_BEI)) { | |
ad106f29 AX |
3802 | /* Set BEI bit except for the last td */ |
3803 | if (i < num_tds - 1) | |
3804 | field |= TRB_BEI; | |
3805 | } | |
47cbf692 | 3806 | more_trbs_coming = false; |
04e51901 AX |
3807 | } |
3808 | ||
3809 | /* Calculate TRB length */ | |
3810 | trb_buff_len = TRB_MAX_BUFF_SIZE - | |
3811 | (addr & ((1 << TRB_MAX_BUFF_SHIFT) - 1)); | |
3812 | if (trb_buff_len > td_remain_len) | |
3813 | trb_buff_len = td_remain_len; | |
3814 | ||
4da6e6f2 SS |
3815 | /* Set the TRB length, TD size, & interrupter fields. */ |
3816 | if (xhci->hci_version < 0x100) { | |
3817 | remainder = xhci_td_remainder( | |
3818 | td_len - running_total); | |
3819 | } else { | |
3820 | remainder = xhci_v1_0_td_remainder( | |
3821 | running_total, trb_buff_len, | |
4525c0a1 SS |
3822 | total_packet_count, urb, |
3823 | (trbs_per_td - j - 1)); | |
4da6e6f2 | 3824 | } |
04e51901 AX |
3825 | length_field = TRB_LEN(trb_buff_len) | |
3826 | remainder | | |
3827 | TRB_INTR_TARGET(0); | |
4da6e6f2 | 3828 | |
3b72fca0 | 3829 | queue_trb(xhci, ep_ring, more_trbs_coming, |
04e51901 AX |
3830 | lower_32_bits(addr), |
3831 | upper_32_bits(addr), | |
3832 | length_field, | |
af8b9e63 | 3833 | field); |
04e51901 AX |
3834 | running_total += trb_buff_len; |
3835 | ||
3836 | addr += trb_buff_len; | |
3837 | td_remain_len -= trb_buff_len; | |
3838 | } | |
3839 | ||
3840 | /* Check TD length */ | |
3841 | if (running_total != td_len) { | |
3842 | xhci_err(xhci, "ISOC TD length unmatch\n"); | |
cf840551 AX |
3843 | ret = -EINVAL; |
3844 | goto cleanup; | |
04e51901 AX |
3845 | } |
3846 | } | |
3847 | ||
c41136b0 AX |
3848 | if (xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs == 0) { |
3849 | if (xhci->quirks & XHCI_AMD_PLL_FIX) | |
3850 | usb_amd_quirk_pll_disable(); | |
3851 | } | |
3852 | xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs++; | |
3853 | ||
e1eab2e0 AX |
3854 | giveback_first_trb(xhci, slot_id, ep_index, urb->stream_id, |
3855 | start_cycle, start_trb); | |
04e51901 | 3856 | return 0; |
522989a2 SS |
3857 | cleanup: |
3858 | /* Clean up a partially enqueued isoc transfer. */ | |
3859 | ||
3860 | for (i--; i >= 0; i--) | |
585df1d9 | 3861 | list_del_init(&urb_priv->td[i]->td_list); |
522989a2 SS |
3862 | |
3863 | /* Use the first TD as a temporary variable to turn the TDs we've queued | |
3864 | * into No-ops with a software-owned cycle bit. That way the hardware | |
3865 | * won't accidentally start executing bogus TDs when we partially | |
3866 | * overwrite them. td->first_trb and td->start_seg are already set. | |
3867 | */ | |
3868 | urb_priv->td[0]->last_trb = ep_ring->enqueue; | |
3869 | /* Every TRB except the first & last will have its cycle bit flipped. */ | |
3870 | td_to_noop(xhci, ep_ring, urb_priv->td[0], true); | |
3871 | ||
3872 | /* Reset the ring enqueue back to the first TRB and its cycle bit. */ | |
3873 | ep_ring->enqueue = urb_priv->td[0]->first_trb; | |
3874 | ep_ring->enq_seg = urb_priv->td[0]->start_seg; | |
3875 | ep_ring->cycle_state = start_cycle; | |
b008df60 | 3876 | ep_ring->num_trbs_free = ep_ring->num_trbs_free_temp; |
522989a2 SS |
3877 | usb_hcd_unlink_urb_from_ep(bus_to_hcd(urb->dev->bus), urb); |
3878 | return ret; | |
04e51901 AX |
3879 | } |
3880 | ||
3881 | /* | |
3882 | * Check transfer ring to guarantee there is enough room for the urb. | |
3883 | * Update ISO URB start_frame and interval. | |
3884 | * Update interval as xhci_queue_intr_tx does. Just use xhci frame_index to | |
3885 | * update the urb->start_frame by now. | |
3886 | * Always assume URB_ISO_ASAP set, and NEVER use urb->start_frame as input. | |
3887 | */ | |
3888 | int xhci_queue_isoc_tx_prepare(struct xhci_hcd *xhci, gfp_t mem_flags, | |
3889 | struct urb *urb, int slot_id, unsigned int ep_index) | |
3890 | { | |
3891 | struct xhci_virt_device *xdev; | |
3892 | struct xhci_ring *ep_ring; | |
3893 | struct xhci_ep_ctx *ep_ctx; | |
3894 | int start_frame; | |
3895 | int xhci_interval; | |
3896 | int ep_interval; | |
3897 | int num_tds, num_trbs, i; | |
3898 | int ret; | |
3899 | ||
3900 | xdev = xhci->devs[slot_id]; | |
3901 | ep_ring = xdev->eps[ep_index].ring; | |
3902 | ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index); | |
3903 | ||
3904 | num_trbs = 0; | |
3905 | num_tds = urb->number_of_packets; | |
3906 | for (i = 0; i < num_tds; i++) | |
3907 | num_trbs += count_isoc_trbs_needed(xhci, urb, i); | |
3908 | ||
3909 | /* Check the ring to guarantee there is enough room for the whole urb. | |
3910 | * Do not insert any td of the urb to the ring if the check failed. | |
3911 | */ | |
28ccd296 | 3912 | ret = prepare_ring(xhci, ep_ring, le32_to_cpu(ep_ctx->ep_info) & EP_STATE_MASK, |
3b72fca0 | 3913 | num_trbs, mem_flags); |
04e51901 AX |
3914 | if (ret) |
3915 | return ret; | |
3916 | ||
3917 | start_frame = xhci_readl(xhci, &xhci->run_regs->microframe_index); | |
3918 | start_frame &= 0x3fff; | |
3919 | ||
3920 | urb->start_frame = start_frame; | |
3921 | if (urb->dev->speed == USB_SPEED_LOW || | |
3922 | urb->dev->speed == USB_SPEED_FULL) | |
3923 | urb->start_frame >>= 3; | |
3924 | ||
28ccd296 | 3925 | xhci_interval = EP_INTERVAL_TO_UFRAMES(le32_to_cpu(ep_ctx->ep_info)); |
04e51901 AX |
3926 | ep_interval = urb->interval; |
3927 | /* Convert to microframes */ | |
3928 | if (urb->dev->speed == USB_SPEED_LOW || | |
3929 | urb->dev->speed == USB_SPEED_FULL) | |
3930 | ep_interval *= 8; | |
3931 | /* FIXME change this to a warning and a suggestion to use the new API | |
3932 | * to set the polling interval (once the API is added). | |
3933 | */ | |
3934 | if (xhci_interval != ep_interval) { | |
0730d52a DK |
3935 | dev_dbg_ratelimited(&urb->dev->dev, |
3936 | "Driver uses different interval (%d microframe%s) than xHCI (%d microframe%s)\n", | |
3937 | ep_interval, ep_interval == 1 ? "" : "s", | |
3938 | xhci_interval, xhci_interval == 1 ? "" : "s"); | |
04e51901 AX |
3939 | urb->interval = xhci_interval; |
3940 | /* Convert back to frames for LS/FS devices */ | |
3941 | if (urb->dev->speed == USB_SPEED_LOW || | |
3942 | urb->dev->speed == USB_SPEED_FULL) | |
3943 | urb->interval /= 8; | |
3944 | } | |
b008df60 AX |
3945 | ep_ring->num_trbs_free_temp = ep_ring->num_trbs_free; |
3946 | ||
3fc8206d | 3947 | return xhci_queue_isoc_tx(xhci, mem_flags, urb, slot_id, ep_index); |
04e51901 AX |
3948 | } |
3949 | ||
d0e96f5a SS |
3950 | /**** Command Ring Operations ****/ |
3951 | ||
913a8a34 SS |
3952 | /* Generic function for queueing a command TRB on the command ring. |
3953 | * Check to make sure there's room on the command ring for one command TRB. | |
3954 | * Also check that there's room reserved for commands that must not fail. | |
3955 | * If this is a command that must not fail, meaning command_must_succeed = TRUE, | |
3956 | * then only check for the number of reserved spots. | |
3957 | * Don't decrement xhci->cmd_ring_reserved_trbs after we've queued the TRB | |
3958 | * because the command event handler may want to resubmit a failed command. | |
3959 | */ | |
3960 | static int queue_command(struct xhci_hcd *xhci, u32 field1, u32 field2, | |
3961 | u32 field3, u32 field4, bool command_must_succeed) | |
7f84eef0 | 3962 | { |
913a8a34 | 3963 | int reserved_trbs = xhci->cmd_ring_reserved_trbs; |
d1dc908a SS |
3964 | int ret; |
3965 | ||
913a8a34 SS |
3966 | if (!command_must_succeed) |
3967 | reserved_trbs++; | |
3968 | ||
d1dc908a | 3969 | ret = prepare_ring(xhci, xhci->cmd_ring, EP_STATE_RUNNING, |
3b72fca0 | 3970 | reserved_trbs, GFP_ATOMIC); |
d1dc908a SS |
3971 | if (ret < 0) { |
3972 | xhci_err(xhci, "ERR: No room for command on command ring\n"); | |
913a8a34 SS |
3973 | if (command_must_succeed) |
3974 | xhci_err(xhci, "ERR: Reserved TRB counting for " | |
3975 | "unfailable commands failed.\n"); | |
d1dc908a | 3976 | return ret; |
7f84eef0 | 3977 | } |
3b72fca0 AX |
3978 | queue_trb(xhci, xhci->cmd_ring, false, field1, field2, field3, |
3979 | field4 | xhci->cmd_ring->cycle_state); | |
7f84eef0 SS |
3980 | return 0; |
3981 | } | |
3982 | ||
3ffbba95 | 3983 | /* Queue a slot enable or disable request on the command ring */ |
23e3be11 | 3984 | int xhci_queue_slot_control(struct xhci_hcd *xhci, u32 trb_type, u32 slot_id) |
3ffbba95 SS |
3985 | { |
3986 | return queue_command(xhci, 0, 0, 0, | |
913a8a34 | 3987 | TRB_TYPE(trb_type) | SLOT_ID_FOR_TRB(slot_id), false); |
3ffbba95 SS |
3988 | } |
3989 | ||
3990 | /* Queue an address device command TRB */ | |
23e3be11 SS |
3991 | int xhci_queue_address_device(struct xhci_hcd *xhci, dma_addr_t in_ctx_ptr, |
3992 | u32 slot_id) | |
3ffbba95 | 3993 | { |
8e595a5d SS |
3994 | return queue_command(xhci, lower_32_bits(in_ctx_ptr), |
3995 | upper_32_bits(in_ctx_ptr), 0, | |
913a8a34 | 3996 | TRB_TYPE(TRB_ADDR_DEV) | SLOT_ID_FOR_TRB(slot_id), |
2a8f82c4 SS |
3997 | false); |
3998 | } | |
3999 | ||
0238634d SS |
4000 | int xhci_queue_vendor_command(struct xhci_hcd *xhci, |
4001 | u32 field1, u32 field2, u32 field3, u32 field4) | |
4002 | { | |
4003 | return queue_command(xhci, field1, field2, field3, field4, false); | |
4004 | } | |
4005 | ||
2a8f82c4 SS |
4006 | /* Queue a reset device command TRB */ |
4007 | int xhci_queue_reset_device(struct xhci_hcd *xhci, u32 slot_id) | |
4008 | { | |
4009 | return queue_command(xhci, 0, 0, 0, | |
4010 | TRB_TYPE(TRB_RESET_DEV) | SLOT_ID_FOR_TRB(slot_id), | |
913a8a34 | 4011 | false); |
3ffbba95 | 4012 | } |
f94e0186 SS |
4013 | |
4014 | /* Queue a configure endpoint command TRB */ | |
23e3be11 | 4015 | int xhci_queue_configure_endpoint(struct xhci_hcd *xhci, dma_addr_t in_ctx_ptr, |
913a8a34 | 4016 | u32 slot_id, bool command_must_succeed) |
f94e0186 | 4017 | { |
8e595a5d SS |
4018 | return queue_command(xhci, lower_32_bits(in_ctx_ptr), |
4019 | upper_32_bits(in_ctx_ptr), 0, | |
913a8a34 SS |
4020 | TRB_TYPE(TRB_CONFIG_EP) | SLOT_ID_FOR_TRB(slot_id), |
4021 | command_must_succeed); | |
f94e0186 | 4022 | } |
ae636747 | 4023 | |
f2217e8e SS |
4024 | /* Queue an evaluate context command TRB */ |
4025 | int xhci_queue_evaluate_context(struct xhci_hcd *xhci, dma_addr_t in_ctx_ptr, | |
4b266541 | 4026 | u32 slot_id, bool command_must_succeed) |
f2217e8e SS |
4027 | { |
4028 | return queue_command(xhci, lower_32_bits(in_ctx_ptr), | |
4029 | upper_32_bits(in_ctx_ptr), 0, | |
913a8a34 | 4030 | TRB_TYPE(TRB_EVAL_CONTEXT) | SLOT_ID_FOR_TRB(slot_id), |
4b266541 | 4031 | command_must_succeed); |
f2217e8e SS |
4032 | } |
4033 | ||
be88fe4f AX |
4034 | /* |
4035 | * Suspend is set to indicate "Stop Endpoint Command" is being issued to stop | |
4036 | * activity on an endpoint that is about to be suspended. | |
4037 | */ | |
23e3be11 | 4038 | int xhci_queue_stop_endpoint(struct xhci_hcd *xhci, int slot_id, |
be88fe4f | 4039 | unsigned int ep_index, int suspend) |
ae636747 SS |
4040 | { |
4041 | u32 trb_slot_id = SLOT_ID_FOR_TRB(slot_id); | |
4042 | u32 trb_ep_index = EP_ID_FOR_TRB(ep_index); | |
4043 | u32 type = TRB_TYPE(TRB_STOP_RING); | |
be88fe4f | 4044 | u32 trb_suspend = SUSPEND_PORT_FOR_TRB(suspend); |
ae636747 SS |
4045 | |
4046 | return queue_command(xhci, 0, 0, 0, | |
be88fe4f | 4047 | trb_slot_id | trb_ep_index | type | trb_suspend, false); |
ae636747 SS |
4048 | } |
4049 | ||
4050 | /* Set Transfer Ring Dequeue Pointer command. | |
4051 | * This should not be used for endpoints that have streams enabled. | |
4052 | */ | |
4053 | static int queue_set_tr_deq(struct xhci_hcd *xhci, int slot_id, | |
e9df17eb SS |
4054 | unsigned int ep_index, unsigned int stream_id, |
4055 | struct xhci_segment *deq_seg, | |
ae636747 SS |
4056 | union xhci_trb *deq_ptr, u32 cycle_state) |
4057 | { | |
4058 | dma_addr_t addr; | |
4059 | u32 trb_slot_id = SLOT_ID_FOR_TRB(slot_id); | |
4060 | u32 trb_ep_index = EP_ID_FOR_TRB(ep_index); | |
e9df17eb | 4061 | u32 trb_stream_id = STREAM_ID_FOR_TRB(stream_id); |
ae636747 | 4062 | u32 type = TRB_TYPE(TRB_SET_DEQ); |
bf161e85 | 4063 | struct xhci_virt_ep *ep; |
ae636747 | 4064 | |
23e3be11 | 4065 | addr = xhci_trb_virt_to_dma(deq_seg, deq_ptr); |
c92bcfa7 | 4066 | if (addr == 0) { |
ae636747 | 4067 | xhci_warn(xhci, "WARN Cannot submit Set TR Deq Ptr\n"); |
700e2052 GKH |
4068 | xhci_warn(xhci, "WARN deq seg = %p, deq pt = %p\n", |
4069 | deq_seg, deq_ptr); | |
c92bcfa7 SS |
4070 | return 0; |
4071 | } | |
bf161e85 SS |
4072 | ep = &xhci->devs[slot_id]->eps[ep_index]; |
4073 | if ((ep->ep_state & SET_DEQ_PENDING)) { | |
4074 | xhci_warn(xhci, "WARN Cannot submit Set TR Deq Ptr\n"); | |
4075 | xhci_warn(xhci, "A Set TR Deq Ptr command is pending.\n"); | |
4076 | return 0; | |
4077 | } | |
4078 | ep->queued_deq_seg = deq_seg; | |
4079 | ep->queued_deq_ptr = deq_ptr; | |
8e595a5d | 4080 | return queue_command(xhci, lower_32_bits(addr) | cycle_state, |
e9df17eb | 4081 | upper_32_bits(addr), trb_stream_id, |
913a8a34 | 4082 | trb_slot_id | trb_ep_index | type, false); |
ae636747 | 4083 | } |
a1587d97 SS |
4084 | |
4085 | int xhci_queue_reset_ep(struct xhci_hcd *xhci, int slot_id, | |
4086 | unsigned int ep_index) | |
4087 | { | |
4088 | u32 trb_slot_id = SLOT_ID_FOR_TRB(slot_id); | |
4089 | u32 trb_ep_index = EP_ID_FOR_TRB(ep_index); | |
4090 | u32 type = TRB_TYPE(TRB_RESET_EP); | |
4091 | ||
913a8a34 SS |
4092 | return queue_command(xhci, 0, 0, 0, trb_slot_id | trb_ep_index | type, |
4093 | false); | |
a1587d97 | 4094 | } |