]>
Commit | Line | Data |
---|---|---|
97222cc8 ED |
1 | |
2 | /* | |
3 | * Local APIC virtualization | |
4 | * | |
5 | * Copyright (C) 2006 Qumranet, Inc. | |
6 | * Copyright (C) 2007 Novell | |
7 | * Copyright (C) 2007 Intel | |
9611c187 | 8 | * Copyright 2009 Red Hat, Inc. and/or its affiliates. |
97222cc8 ED |
9 | * |
10 | * Authors: | |
11 | * Dor Laor <[email protected]> | |
12 | * Gregory Haskins <[email protected]> | |
13 | * Yaozu (Eddie) Dong <[email protected]> | |
14 | * | |
15 | * Based on Xen 3.1 code, Copyright (c) 2004, Intel Corporation. | |
16 | * | |
17 | * This work is licensed under the terms of the GNU GPL, version 2. See | |
18 | * the COPYING file in the top-level directory. | |
19 | */ | |
20 | ||
edf88417 | 21 | #include <linux/kvm_host.h> |
97222cc8 ED |
22 | #include <linux/kvm.h> |
23 | #include <linux/mm.h> | |
24 | #include <linux/highmem.h> | |
25 | #include <linux/smp.h> | |
26 | #include <linux/hrtimer.h> | |
27 | #include <linux/io.h> | |
28 | #include <linux/module.h> | |
6f6d6a1a | 29 | #include <linux/math64.h> |
5a0e3ad6 | 30 | #include <linux/slab.h> |
97222cc8 ED |
31 | #include <asm/processor.h> |
32 | #include <asm/msr.h> | |
33 | #include <asm/page.h> | |
34 | #include <asm/current.h> | |
35 | #include <asm/apicdef.h> | |
60063497 | 36 | #include <linux/atomic.h> |
c5cc421b | 37 | #include <linux/jump_label.h> |
5fdbf976 | 38 | #include "kvm_cache_regs.h" |
97222cc8 | 39 | #include "irq.h" |
229456fc | 40 | #include "trace.h" |
fc61b800 | 41 | #include "x86.h" |
00b27a3e | 42 | #include "cpuid.h" |
97222cc8 | 43 | |
b682b814 MT |
44 | #ifndef CONFIG_X86_64 |
45 | #define mod_64(x, y) ((x) - (y) * div64_u64(x, y)) | |
46 | #else | |
47 | #define mod_64(x, y) ((x) % (y)) | |
48 | #endif | |
49 | ||
97222cc8 ED |
50 | #define PRId64 "d" |
51 | #define PRIx64 "llx" | |
52 | #define PRIu64 "u" | |
53 | #define PRIo64 "o" | |
54 | ||
55 | #define APIC_BUS_CYCLE_NS 1 | |
56 | ||
57 | /* #define apic_debug(fmt,arg...) printk(KERN_WARNING fmt,##arg) */ | |
58 | #define apic_debug(fmt, arg...) | |
59 | ||
60 | #define APIC_LVT_NUM 6 | |
61 | /* 14 is the version for Xeon and Pentium 8.4.8*/ | |
62 | #define APIC_VERSION (0x14UL | ((APIC_LVT_NUM - 1) << 16)) | |
63 | #define LAPIC_MMIO_LENGTH (1 << 12) | |
64 | /* followed define is not in apicdef.h */ | |
65 | #define APIC_SHORT_MASK 0xc0000 | |
66 | #define APIC_DEST_NOSHORT 0x0 | |
67 | #define APIC_DEST_MASK 0x800 | |
68 | #define MAX_APIC_VECTOR 256 | |
ecba9a52 | 69 | #define APIC_VECTORS_PER_REG 32 |
97222cc8 | 70 | |
394457a9 NA |
71 | #define APIC_BROADCAST 0xFF |
72 | #define X2APIC_BROADCAST 0xFFFFFFFFul | |
73 | ||
97222cc8 ED |
74 | #define VEC_POS(v) ((v) & (32 - 1)) |
75 | #define REG_POS(v) (((v) >> 5) << 4) | |
ad312c7c | 76 | |
97222cc8 ED |
77 | static inline void apic_set_reg(struct kvm_lapic *apic, int reg_off, u32 val) |
78 | { | |
79 | *((u32 *) (apic->regs + reg_off)) = val; | |
80 | } | |
81 | ||
a0c9a822 MT |
82 | static inline int apic_test_vector(int vec, void *bitmap) |
83 | { | |
84 | return test_bit(VEC_POS(vec), (bitmap) + REG_POS(vec)); | |
85 | } | |
86 | ||
10606919 YZ |
87 | bool kvm_apic_pending_eoi(struct kvm_vcpu *vcpu, int vector) |
88 | { | |
89 | struct kvm_lapic *apic = vcpu->arch.apic; | |
90 | ||
91 | return apic_test_vector(vector, apic->regs + APIC_ISR) || | |
92 | apic_test_vector(vector, apic->regs + APIC_IRR); | |
93 | } | |
94 | ||
97222cc8 ED |
95 | static inline void apic_set_vector(int vec, void *bitmap) |
96 | { | |
97 | set_bit(VEC_POS(vec), (bitmap) + REG_POS(vec)); | |
98 | } | |
99 | ||
100 | static inline void apic_clear_vector(int vec, void *bitmap) | |
101 | { | |
102 | clear_bit(VEC_POS(vec), (bitmap) + REG_POS(vec)); | |
103 | } | |
104 | ||
8680b94b MT |
105 | static inline int __apic_test_and_set_vector(int vec, void *bitmap) |
106 | { | |
107 | return __test_and_set_bit(VEC_POS(vec), (bitmap) + REG_POS(vec)); | |
108 | } | |
109 | ||
110 | static inline int __apic_test_and_clear_vector(int vec, void *bitmap) | |
111 | { | |
112 | return __test_and_clear_bit(VEC_POS(vec), (bitmap) + REG_POS(vec)); | |
113 | } | |
114 | ||
c5cc421b | 115 | struct static_key_deferred apic_hw_disabled __read_mostly; |
f8c1ea10 GN |
116 | struct static_key_deferred apic_sw_disabled __read_mostly; |
117 | ||
97222cc8 ED |
118 | static inline int apic_enabled(struct kvm_lapic *apic) |
119 | { | |
c48f1496 | 120 | return kvm_apic_sw_enabled(apic) && kvm_apic_hw_enabled(apic); |
54e9818f GN |
121 | } |
122 | ||
97222cc8 ED |
123 | #define LVT_MASK \ |
124 | (APIC_LVT_MASKED | APIC_SEND_PENDING | APIC_VECTOR_MASK) | |
125 | ||
126 | #define LINT_MASK \ | |
127 | (LVT_MASK | APIC_MODE_MASK | APIC_INPUT_POLARITY | \ | |
128 | APIC_LVT_REMOTE_IRR | APIC_LVT_LEVEL_TRIGGER) | |
129 | ||
130 | static inline int kvm_apic_id(struct kvm_lapic *apic) | |
131 | { | |
c48f1496 | 132 | return (kvm_apic_get_reg(apic, APIC_ID) >> 24) & 0xff; |
97222cc8 ED |
133 | } |
134 | ||
17d68b76 GN |
135 | #define KVM_X2APIC_CID_BITS 0 |
136 | ||
1e08ec4a GN |
137 | static void recalculate_apic_map(struct kvm *kvm) |
138 | { | |
139 | struct kvm_apic_map *new, *old = NULL; | |
140 | struct kvm_vcpu *vcpu; | |
141 | int i; | |
142 | ||
143 | new = kzalloc(sizeof(struct kvm_apic_map), GFP_KERNEL); | |
144 | ||
145 | mutex_lock(&kvm->arch.apic_map_lock); | |
146 | ||
147 | if (!new) | |
148 | goto out; | |
149 | ||
150 | new->ldr_bits = 8; | |
151 | /* flat mode is default */ | |
152 | new->cid_shift = 8; | |
153 | new->cid_mask = 0; | |
154 | new->lid_mask = 0xff; | |
394457a9 | 155 | new->broadcast = APIC_BROADCAST; |
1e08ec4a GN |
156 | |
157 | kvm_for_each_vcpu(i, vcpu, kvm) { | |
158 | struct kvm_lapic *apic = vcpu->arch.apic; | |
159 | u16 cid, lid; | |
160 | u32 ldr; | |
161 | ||
162 | if (!kvm_apic_present(vcpu)) | |
163 | continue; | |
164 | ||
165 | /* | |
166 | * All APICs have to be configured in the same mode by an OS. | |
167 | * We take advatage of this while building logical id loockup | |
168 | * table. After reset APICs are in xapic/flat mode, so if we | |
169 | * find apic with different setting we assume this is the mode | |
170 | * OS wants all apics to be in; build lookup table accordingly. | |
171 | */ | |
172 | if (apic_x2apic_mode(apic)) { | |
173 | new->ldr_bits = 32; | |
174 | new->cid_shift = 16; | |
17d68b76 GN |
175 | new->cid_mask = (1 << KVM_X2APIC_CID_BITS) - 1; |
176 | new->lid_mask = 0xffff; | |
394457a9 | 177 | new->broadcast = X2APIC_BROADCAST; |
1e08ec4a GN |
178 | } else if (kvm_apic_sw_enabled(apic) && |
179 | !new->cid_mask /* flat mode */ && | |
180 | kvm_apic_get_reg(apic, APIC_DFR) == APIC_DFR_CLUSTER) { | |
181 | new->cid_shift = 4; | |
182 | new->cid_mask = 0xf; | |
183 | new->lid_mask = 0xf; | |
184 | } | |
185 | ||
186 | new->phys_map[kvm_apic_id(apic)] = apic; | |
187 | ||
188 | ldr = kvm_apic_get_reg(apic, APIC_LDR); | |
189 | cid = apic_cluster_id(new, ldr); | |
190 | lid = apic_logical_id(new, ldr); | |
191 | ||
192 | if (lid) | |
193 | new->logical_map[cid][ffs(lid) - 1] = apic; | |
194 | } | |
195 | out: | |
196 | old = rcu_dereference_protected(kvm->arch.apic_map, | |
197 | lockdep_is_held(&kvm->arch.apic_map_lock)); | |
198 | rcu_assign_pointer(kvm->arch.apic_map, new); | |
199 | mutex_unlock(&kvm->arch.apic_map_lock); | |
200 | ||
201 | if (old) | |
202 | kfree_rcu(old, rcu); | |
c7c9c56c | 203 | |
3d81bc7e | 204 | kvm_vcpu_request_scan_ioapic(kvm); |
1e08ec4a GN |
205 | } |
206 | ||
1e1b6c26 NA |
207 | static inline void apic_set_spiv(struct kvm_lapic *apic, u32 val) |
208 | { | |
e462755c | 209 | bool enabled = val & APIC_SPIV_APIC_ENABLED; |
1e1b6c26 NA |
210 | |
211 | apic_set_reg(apic, APIC_SPIV, val); | |
e462755c RK |
212 | |
213 | if (enabled != apic->sw_enabled) { | |
214 | apic->sw_enabled = enabled; | |
215 | if (enabled) { | |
1e1b6c26 NA |
216 | static_key_slow_dec_deferred(&apic_sw_disabled); |
217 | recalculate_apic_map(apic->vcpu->kvm); | |
218 | } else | |
219 | static_key_slow_inc(&apic_sw_disabled.key); | |
220 | } | |
221 | } | |
222 | ||
1e08ec4a GN |
223 | static inline void kvm_apic_set_id(struct kvm_lapic *apic, u8 id) |
224 | { | |
225 | apic_set_reg(apic, APIC_ID, id << 24); | |
226 | recalculate_apic_map(apic->vcpu->kvm); | |
227 | } | |
228 | ||
229 | static inline void kvm_apic_set_ldr(struct kvm_lapic *apic, u32 id) | |
230 | { | |
231 | apic_set_reg(apic, APIC_LDR, id); | |
232 | recalculate_apic_map(apic->vcpu->kvm); | |
233 | } | |
234 | ||
97222cc8 ED |
235 | static inline int apic_lvt_enabled(struct kvm_lapic *apic, int lvt_type) |
236 | { | |
c48f1496 | 237 | return !(kvm_apic_get_reg(apic, lvt_type) & APIC_LVT_MASKED); |
97222cc8 ED |
238 | } |
239 | ||
240 | static inline int apic_lvt_vector(struct kvm_lapic *apic, int lvt_type) | |
241 | { | |
c48f1496 | 242 | return kvm_apic_get_reg(apic, lvt_type) & APIC_VECTOR_MASK; |
97222cc8 ED |
243 | } |
244 | ||
a3e06bbe LJ |
245 | static inline int apic_lvtt_oneshot(struct kvm_lapic *apic) |
246 | { | |
f30ebc31 | 247 | return apic->lapic_timer.timer_mode == APIC_LVT_TIMER_ONESHOT; |
a3e06bbe LJ |
248 | } |
249 | ||
97222cc8 ED |
250 | static inline int apic_lvtt_period(struct kvm_lapic *apic) |
251 | { | |
f30ebc31 | 252 | return apic->lapic_timer.timer_mode == APIC_LVT_TIMER_PERIODIC; |
a3e06bbe LJ |
253 | } |
254 | ||
255 | static inline int apic_lvtt_tscdeadline(struct kvm_lapic *apic) | |
256 | { | |
f30ebc31 | 257 | return apic->lapic_timer.timer_mode == APIC_LVT_TIMER_TSCDEADLINE; |
97222cc8 ED |
258 | } |
259 | ||
cc6e462c JK |
260 | static inline int apic_lvt_nmi_mode(u32 lvt_val) |
261 | { | |
262 | return (lvt_val & (APIC_MODE_MASK | APIC_LVT_MASKED)) == APIC_DM_NMI; | |
263 | } | |
264 | ||
fc61b800 GN |
265 | void kvm_apic_set_version(struct kvm_vcpu *vcpu) |
266 | { | |
267 | struct kvm_lapic *apic = vcpu->arch.apic; | |
268 | struct kvm_cpuid_entry2 *feat; | |
269 | u32 v = APIC_VERSION; | |
270 | ||
c48f1496 | 271 | if (!kvm_vcpu_has_lapic(vcpu)) |
fc61b800 GN |
272 | return; |
273 | ||
274 | feat = kvm_find_cpuid_entry(apic->vcpu, 0x1, 0); | |
275 | if (feat && (feat->ecx & (1 << (X86_FEATURE_X2APIC & 31)))) | |
276 | v |= APIC_LVR_DIRECTED_EOI; | |
277 | apic_set_reg(apic, APIC_LVR, v); | |
278 | } | |
279 | ||
f1d24831 | 280 | static const unsigned int apic_lvt_mask[APIC_LVT_NUM] = { |
a3e06bbe | 281 | LVT_MASK , /* part LVTT mask, timer mode mask added at runtime */ |
97222cc8 ED |
282 | LVT_MASK | APIC_MODE_MASK, /* LVTTHMR */ |
283 | LVT_MASK | APIC_MODE_MASK, /* LVTPC */ | |
284 | LINT_MASK, LINT_MASK, /* LVT0-1 */ | |
285 | LVT_MASK /* LVTERR */ | |
286 | }; | |
287 | ||
288 | static int find_highest_vector(void *bitmap) | |
289 | { | |
ecba9a52 TY |
290 | int vec; |
291 | u32 *reg; | |
97222cc8 | 292 | |
ecba9a52 TY |
293 | for (vec = MAX_APIC_VECTOR - APIC_VECTORS_PER_REG; |
294 | vec >= 0; vec -= APIC_VECTORS_PER_REG) { | |
295 | reg = bitmap + REG_POS(vec); | |
296 | if (*reg) | |
297 | return fls(*reg) - 1 + vec; | |
298 | } | |
97222cc8 | 299 | |
ecba9a52 | 300 | return -1; |
97222cc8 ED |
301 | } |
302 | ||
8680b94b MT |
303 | static u8 count_vectors(void *bitmap) |
304 | { | |
ecba9a52 TY |
305 | int vec; |
306 | u32 *reg; | |
8680b94b | 307 | u8 count = 0; |
ecba9a52 TY |
308 | |
309 | for (vec = 0; vec < MAX_APIC_VECTOR; vec += APIC_VECTORS_PER_REG) { | |
310 | reg = bitmap + REG_POS(vec); | |
311 | count += hweight32(*reg); | |
312 | } | |
313 | ||
8680b94b MT |
314 | return count; |
315 | } | |
316 | ||
a20ed54d YZ |
317 | void kvm_apic_update_irr(struct kvm_vcpu *vcpu, u32 *pir) |
318 | { | |
319 | u32 i, pir_val; | |
320 | struct kvm_lapic *apic = vcpu->arch.apic; | |
321 | ||
322 | for (i = 0; i <= 7; i++) { | |
323 | pir_val = xchg(&pir[i], 0); | |
324 | if (pir_val) | |
325 | *((u32 *)(apic->regs + APIC_IRR + i * 0x10)) |= pir_val; | |
326 | } | |
327 | } | |
328 | EXPORT_SYMBOL_GPL(kvm_apic_update_irr); | |
329 | ||
11f5cc05 | 330 | static inline void apic_set_irr(int vec, struct kvm_lapic *apic) |
97222cc8 | 331 | { |
33e4c686 | 332 | apic->irr_pending = true; |
11f5cc05 | 333 | apic_set_vector(vec, apic->regs + APIC_IRR); |
97222cc8 ED |
334 | } |
335 | ||
33e4c686 | 336 | static inline int apic_search_irr(struct kvm_lapic *apic) |
97222cc8 | 337 | { |
33e4c686 | 338 | return find_highest_vector(apic->regs + APIC_IRR); |
97222cc8 ED |
339 | } |
340 | ||
341 | static inline int apic_find_highest_irr(struct kvm_lapic *apic) | |
342 | { | |
343 | int result; | |
344 | ||
c7c9c56c YZ |
345 | /* |
346 | * Note that irr_pending is just a hint. It will be always | |
347 | * true with virtual interrupt delivery enabled. | |
348 | */ | |
33e4c686 GN |
349 | if (!apic->irr_pending) |
350 | return -1; | |
351 | ||
5a71785d | 352 | kvm_x86_ops->sync_pir_to_irr(apic->vcpu); |
33e4c686 | 353 | result = apic_search_irr(apic); |
97222cc8 ED |
354 | ASSERT(result == -1 || result >= 16); |
355 | ||
356 | return result; | |
357 | } | |
358 | ||
33e4c686 GN |
359 | static inline void apic_clear_irr(int vec, struct kvm_lapic *apic) |
360 | { | |
56cc2406 WL |
361 | struct kvm_vcpu *vcpu; |
362 | ||
363 | vcpu = apic->vcpu; | |
364 | ||
33e4c686 | 365 | apic_clear_vector(vec, apic->regs + APIC_IRR); |
56cc2406 WL |
366 | if (unlikely(kvm_apic_vid_enabled(vcpu->kvm))) |
367 | /* try to update RVI */ | |
368 | kvm_make_request(KVM_REQ_EVENT, vcpu); | |
369 | else { | |
370 | vec = apic_search_irr(apic); | |
371 | apic->irr_pending = (vec != -1); | |
372 | } | |
33e4c686 GN |
373 | } |
374 | ||
8680b94b MT |
375 | static inline void apic_set_isr(int vec, struct kvm_lapic *apic) |
376 | { | |
56cc2406 WL |
377 | struct kvm_vcpu *vcpu; |
378 | ||
379 | if (__apic_test_and_set_vector(vec, apic->regs + APIC_ISR)) | |
380 | return; | |
381 | ||
382 | vcpu = apic->vcpu; | |
fc57ac2c | 383 | |
8680b94b | 384 | /* |
56cc2406 WL |
385 | * With APIC virtualization enabled, all caching is disabled |
386 | * because the processor can modify ISR under the hood. Instead | |
387 | * just set SVI. | |
8680b94b | 388 | */ |
56cc2406 WL |
389 | if (unlikely(kvm_apic_vid_enabled(vcpu->kvm))) |
390 | kvm_x86_ops->hwapic_isr_update(vcpu->kvm, vec); | |
391 | else { | |
392 | ++apic->isr_count; | |
393 | BUG_ON(apic->isr_count > MAX_APIC_VECTOR); | |
394 | /* | |
395 | * ISR (in service register) bit is set when injecting an interrupt. | |
396 | * The highest vector is injected. Thus the latest bit set matches | |
397 | * the highest bit in ISR. | |
398 | */ | |
399 | apic->highest_isr_cache = vec; | |
400 | } | |
8680b94b MT |
401 | } |
402 | ||
fc57ac2c PB |
403 | static inline int apic_find_highest_isr(struct kvm_lapic *apic) |
404 | { | |
405 | int result; | |
406 | ||
407 | /* | |
408 | * Note that isr_count is always 1, and highest_isr_cache | |
409 | * is always -1, with APIC virtualization enabled. | |
410 | */ | |
411 | if (!apic->isr_count) | |
412 | return -1; | |
413 | if (likely(apic->highest_isr_cache != -1)) | |
414 | return apic->highest_isr_cache; | |
415 | ||
416 | result = find_highest_vector(apic->regs + APIC_ISR); | |
417 | ASSERT(result == -1 || result >= 16); | |
418 | ||
419 | return result; | |
420 | } | |
421 | ||
8680b94b MT |
422 | static inline void apic_clear_isr(int vec, struct kvm_lapic *apic) |
423 | { | |
fc57ac2c PB |
424 | struct kvm_vcpu *vcpu; |
425 | if (!__apic_test_and_clear_vector(vec, apic->regs + APIC_ISR)) | |
426 | return; | |
427 | ||
428 | vcpu = apic->vcpu; | |
429 | ||
430 | /* | |
431 | * We do get here for APIC virtualization enabled if the guest | |
432 | * uses the Hyper-V APIC enlightenment. In this case we may need | |
433 | * to trigger a new interrupt delivery by writing the SVI field; | |
434 | * on the other hand isr_count and highest_isr_cache are unused | |
435 | * and must be left alone. | |
436 | */ | |
437 | if (unlikely(kvm_apic_vid_enabled(vcpu->kvm))) | |
438 | kvm_x86_ops->hwapic_isr_update(vcpu->kvm, | |
439 | apic_find_highest_isr(apic)); | |
440 | else { | |
8680b94b | 441 | --apic->isr_count; |
fc57ac2c PB |
442 | BUG_ON(apic->isr_count < 0); |
443 | apic->highest_isr_cache = -1; | |
444 | } | |
8680b94b MT |
445 | } |
446 | ||
6e5d865c YS |
447 | int kvm_lapic_find_highest_irr(struct kvm_vcpu *vcpu) |
448 | { | |
6e5d865c YS |
449 | int highest_irr; |
450 | ||
33e4c686 GN |
451 | /* This may race with setting of irr in __apic_accept_irq() and |
452 | * value returned may be wrong, but kvm_vcpu_kick() in __apic_accept_irq | |
453 | * will cause vmexit immediately and the value will be recalculated | |
454 | * on the next vmentry. | |
455 | */ | |
c48f1496 | 456 | if (!kvm_vcpu_has_lapic(vcpu)) |
6e5d865c | 457 | return 0; |
54e9818f | 458 | highest_irr = apic_find_highest_irr(vcpu->arch.apic); |
6e5d865c YS |
459 | |
460 | return highest_irr; | |
461 | } | |
6e5d865c | 462 | |
6da7e3f6 | 463 | static int __apic_accept_irq(struct kvm_lapic *apic, int delivery_mode, |
b4f2225c YZ |
464 | int vector, int level, int trig_mode, |
465 | unsigned long *dest_map); | |
6da7e3f6 | 466 | |
b4f2225c YZ |
467 | int kvm_apic_set_irq(struct kvm_vcpu *vcpu, struct kvm_lapic_irq *irq, |
468 | unsigned long *dest_map) | |
97222cc8 | 469 | { |
ad312c7c | 470 | struct kvm_lapic *apic = vcpu->arch.apic; |
8be5453f | 471 | |
58c2dde1 | 472 | return __apic_accept_irq(apic, irq->delivery_mode, irq->vector, |
b4f2225c | 473 | irq->level, irq->trig_mode, dest_map); |
97222cc8 ED |
474 | } |
475 | ||
ae7a2a3f MT |
476 | static int pv_eoi_put_user(struct kvm_vcpu *vcpu, u8 val) |
477 | { | |
478 | ||
479 | return kvm_write_guest_cached(vcpu->kvm, &vcpu->arch.pv_eoi.data, &val, | |
480 | sizeof(val)); | |
481 | } | |
482 | ||
483 | static int pv_eoi_get_user(struct kvm_vcpu *vcpu, u8 *val) | |
484 | { | |
485 | ||
486 | return kvm_read_guest_cached(vcpu->kvm, &vcpu->arch.pv_eoi.data, val, | |
487 | sizeof(*val)); | |
488 | } | |
489 | ||
490 | static inline bool pv_eoi_enabled(struct kvm_vcpu *vcpu) | |
491 | { | |
492 | return vcpu->arch.pv_eoi.msr_val & KVM_MSR_ENABLED; | |
493 | } | |
494 | ||
495 | static bool pv_eoi_get_pending(struct kvm_vcpu *vcpu) | |
496 | { | |
497 | u8 val; | |
498 | if (pv_eoi_get_user(vcpu, &val) < 0) | |
499 | apic_debug("Can't read EOI MSR value: 0x%llx\n", | |
96893977 | 500 | (unsigned long long)vcpu->arch.pv_eoi.msr_val); |
ae7a2a3f MT |
501 | return val & 0x1; |
502 | } | |
503 | ||
504 | static void pv_eoi_set_pending(struct kvm_vcpu *vcpu) | |
505 | { | |
506 | if (pv_eoi_put_user(vcpu, KVM_PV_EOI_ENABLED) < 0) { | |
507 | apic_debug("Can't set EOI MSR value: 0x%llx\n", | |
96893977 | 508 | (unsigned long long)vcpu->arch.pv_eoi.msr_val); |
ae7a2a3f MT |
509 | return; |
510 | } | |
511 | __set_bit(KVM_APIC_PV_EOI_PENDING, &vcpu->arch.apic_attention); | |
512 | } | |
513 | ||
514 | static void pv_eoi_clr_pending(struct kvm_vcpu *vcpu) | |
515 | { | |
516 | if (pv_eoi_put_user(vcpu, KVM_PV_EOI_DISABLED) < 0) { | |
517 | apic_debug("Can't clear EOI MSR value: 0x%llx\n", | |
96893977 | 518 | (unsigned long long)vcpu->arch.pv_eoi.msr_val); |
ae7a2a3f MT |
519 | return; |
520 | } | |
521 | __clear_bit(KVM_APIC_PV_EOI_PENDING, &vcpu->arch.apic_attention); | |
522 | } | |
523 | ||
cf9e65b7 YZ |
524 | void kvm_apic_update_tmr(struct kvm_vcpu *vcpu, u32 *tmr) |
525 | { | |
526 | struct kvm_lapic *apic = vcpu->arch.apic; | |
527 | int i; | |
528 | ||
529 | for (i = 0; i < 8; i++) | |
530 | apic_set_reg(apic, APIC_TMR + 0x10 * i, tmr[i]); | |
531 | } | |
532 | ||
97222cc8 ED |
533 | static void apic_update_ppr(struct kvm_lapic *apic) |
534 | { | |
3842d135 | 535 | u32 tpr, isrv, ppr, old_ppr; |
97222cc8 ED |
536 | int isr; |
537 | ||
c48f1496 GN |
538 | old_ppr = kvm_apic_get_reg(apic, APIC_PROCPRI); |
539 | tpr = kvm_apic_get_reg(apic, APIC_TASKPRI); | |
97222cc8 ED |
540 | isr = apic_find_highest_isr(apic); |
541 | isrv = (isr != -1) ? isr : 0; | |
542 | ||
543 | if ((tpr & 0xf0) >= (isrv & 0xf0)) | |
544 | ppr = tpr & 0xff; | |
545 | else | |
546 | ppr = isrv & 0xf0; | |
547 | ||
548 | apic_debug("vlapic %p, ppr 0x%x, isr 0x%x, isrv 0x%x", | |
549 | apic, ppr, isr, isrv); | |
550 | ||
3842d135 AK |
551 | if (old_ppr != ppr) { |
552 | apic_set_reg(apic, APIC_PROCPRI, ppr); | |
83bcacb1 AK |
553 | if (ppr < old_ppr) |
554 | kvm_make_request(KVM_REQ_EVENT, apic->vcpu); | |
3842d135 | 555 | } |
97222cc8 ED |
556 | } |
557 | ||
558 | static void apic_set_tpr(struct kvm_lapic *apic, u32 tpr) | |
559 | { | |
560 | apic_set_reg(apic, APIC_TASKPRI, tpr); | |
561 | apic_update_ppr(apic); | |
562 | } | |
563 | ||
394457a9 NA |
564 | static int kvm_apic_broadcast(struct kvm_lapic *apic, u32 dest) |
565 | { | |
566 | return dest == (apic_x2apic_mode(apic) ? | |
567 | X2APIC_BROADCAST : APIC_BROADCAST); | |
568 | } | |
569 | ||
570 | int kvm_apic_match_physical_addr(struct kvm_lapic *apic, u32 dest) | |
97222cc8 | 571 | { |
394457a9 | 572 | return kvm_apic_id(apic) == dest || kvm_apic_broadcast(apic, dest); |
97222cc8 ED |
573 | } |
574 | ||
394457a9 | 575 | int kvm_apic_match_logical_addr(struct kvm_lapic *apic, u32 mda) |
97222cc8 ED |
576 | { |
577 | int result = 0; | |
0105d1a5 GN |
578 | u32 logical_id; |
579 | ||
394457a9 NA |
580 | if (kvm_apic_broadcast(apic, mda)) |
581 | return 1; | |
582 | ||
0105d1a5 | 583 | if (apic_x2apic_mode(apic)) { |
c48f1496 | 584 | logical_id = kvm_apic_get_reg(apic, APIC_LDR); |
0105d1a5 GN |
585 | return logical_id & mda; |
586 | } | |
97222cc8 | 587 | |
c48f1496 | 588 | logical_id = GET_APIC_LOGICAL_ID(kvm_apic_get_reg(apic, APIC_LDR)); |
97222cc8 | 589 | |
c48f1496 | 590 | switch (kvm_apic_get_reg(apic, APIC_DFR)) { |
97222cc8 ED |
591 | case APIC_DFR_FLAT: |
592 | if (logical_id & mda) | |
593 | result = 1; | |
594 | break; | |
595 | case APIC_DFR_CLUSTER: | |
596 | if (((logical_id >> 4) == (mda >> 0x4)) | |
597 | && (logical_id & mda & 0xf)) | |
598 | result = 1; | |
599 | break; | |
600 | default: | |
7712de87 | 601 | apic_debug("Bad DFR vcpu %d: %08x\n", |
c48f1496 | 602 | apic->vcpu->vcpu_id, kvm_apic_get_reg(apic, APIC_DFR)); |
97222cc8 ED |
603 | break; |
604 | } | |
605 | ||
606 | return result; | |
607 | } | |
608 | ||
343f94fe | 609 | int kvm_apic_match_dest(struct kvm_vcpu *vcpu, struct kvm_lapic *source, |
394457a9 | 610 | int short_hand, unsigned int dest, int dest_mode) |
97222cc8 ED |
611 | { |
612 | int result = 0; | |
ad312c7c | 613 | struct kvm_lapic *target = vcpu->arch.apic; |
97222cc8 ED |
614 | |
615 | apic_debug("target %p, source %p, dest 0x%x, " | |
343f94fe | 616 | "dest_mode 0x%x, short_hand 0x%x\n", |
97222cc8 ED |
617 | target, source, dest, dest_mode, short_hand); |
618 | ||
bd371396 | 619 | ASSERT(target); |
97222cc8 ED |
620 | switch (short_hand) { |
621 | case APIC_DEST_NOSHORT: | |
343f94fe | 622 | if (dest_mode == 0) |
97222cc8 | 623 | /* Physical mode. */ |
343f94fe GN |
624 | result = kvm_apic_match_physical_addr(target, dest); |
625 | else | |
97222cc8 ED |
626 | /* Logical mode. */ |
627 | result = kvm_apic_match_logical_addr(target, dest); | |
628 | break; | |
629 | case APIC_DEST_SELF: | |
343f94fe | 630 | result = (target == source); |
97222cc8 ED |
631 | break; |
632 | case APIC_DEST_ALLINC: | |
633 | result = 1; | |
634 | break; | |
635 | case APIC_DEST_ALLBUT: | |
343f94fe | 636 | result = (target != source); |
97222cc8 ED |
637 | break; |
638 | default: | |
7712de87 JK |
639 | apic_debug("kvm: apic: Bad dest shorthand value %x\n", |
640 | short_hand); | |
97222cc8 ED |
641 | break; |
642 | } | |
643 | ||
644 | return result; | |
645 | } | |
646 | ||
1e08ec4a | 647 | bool kvm_irq_delivery_to_apic_fast(struct kvm *kvm, struct kvm_lapic *src, |
b4f2225c | 648 | struct kvm_lapic_irq *irq, int *r, unsigned long *dest_map) |
1e08ec4a GN |
649 | { |
650 | struct kvm_apic_map *map; | |
651 | unsigned long bitmap = 1; | |
652 | struct kvm_lapic **dst; | |
653 | int i; | |
654 | bool ret = false; | |
655 | ||
656 | *r = -1; | |
657 | ||
658 | if (irq->shorthand == APIC_DEST_SELF) { | |
b4f2225c | 659 | *r = kvm_apic_set_irq(src->vcpu, irq, dest_map); |
1e08ec4a GN |
660 | return true; |
661 | } | |
662 | ||
663 | if (irq->shorthand) | |
664 | return false; | |
665 | ||
666 | rcu_read_lock(); | |
667 | map = rcu_dereference(kvm->arch.apic_map); | |
668 | ||
669 | if (!map) | |
670 | goto out; | |
671 | ||
394457a9 NA |
672 | if (irq->dest_id == map->broadcast) |
673 | goto out; | |
674 | ||
1e08ec4a | 675 | if (irq->dest_mode == 0) { /* physical mode */ |
394457a9 | 676 | if (irq->delivery_mode == APIC_DM_LOWEST) |
1e08ec4a GN |
677 | goto out; |
678 | dst = &map->phys_map[irq->dest_id & 0xff]; | |
679 | } else { | |
680 | u32 mda = irq->dest_id << (32 - map->ldr_bits); | |
681 | ||
682 | dst = map->logical_map[apic_cluster_id(map, mda)]; | |
683 | ||
684 | bitmap = apic_logical_id(map, mda); | |
685 | ||
686 | if (irq->delivery_mode == APIC_DM_LOWEST) { | |
687 | int l = -1; | |
688 | for_each_set_bit(i, &bitmap, 16) { | |
689 | if (!dst[i]) | |
690 | continue; | |
691 | if (l < 0) | |
692 | l = i; | |
693 | else if (kvm_apic_compare_prio(dst[i]->vcpu, dst[l]->vcpu) < 0) | |
694 | l = i; | |
695 | } | |
696 | ||
697 | bitmap = (l >= 0) ? 1 << l : 0; | |
698 | } | |
699 | } | |
700 | ||
701 | for_each_set_bit(i, &bitmap, 16) { | |
702 | if (!dst[i]) | |
703 | continue; | |
704 | if (*r < 0) | |
705 | *r = 0; | |
b4f2225c | 706 | *r += kvm_apic_set_irq(dst[i]->vcpu, irq, dest_map); |
1e08ec4a GN |
707 | } |
708 | ||
709 | ret = true; | |
710 | out: | |
711 | rcu_read_unlock(); | |
712 | return ret; | |
713 | } | |
714 | ||
97222cc8 ED |
715 | /* |
716 | * Add a pending IRQ into lapic. | |
717 | * Return 1 if successfully added and 0 if discarded. | |
718 | */ | |
719 | static int __apic_accept_irq(struct kvm_lapic *apic, int delivery_mode, | |
b4f2225c YZ |
720 | int vector, int level, int trig_mode, |
721 | unsigned long *dest_map) | |
97222cc8 | 722 | { |
6da7e3f6 | 723 | int result = 0; |
c5ec1534 | 724 | struct kvm_vcpu *vcpu = apic->vcpu; |
97222cc8 | 725 | |
a183b638 PB |
726 | trace_kvm_apic_accept_irq(vcpu->vcpu_id, delivery_mode, |
727 | trig_mode, vector); | |
97222cc8 | 728 | switch (delivery_mode) { |
97222cc8 | 729 | case APIC_DM_LOWEST: |
e1035715 GN |
730 | vcpu->arch.apic_arb_prio++; |
731 | case APIC_DM_FIXED: | |
97222cc8 ED |
732 | /* FIXME add logic for vcpu on reset */ |
733 | if (unlikely(!apic_enabled(apic))) | |
734 | break; | |
735 | ||
11f5cc05 JK |
736 | result = 1; |
737 | ||
b4f2225c YZ |
738 | if (dest_map) |
739 | __set_bit(vcpu->vcpu_id, dest_map); | |
a5d36f82 | 740 | |
11f5cc05 | 741 | if (kvm_x86_ops->deliver_posted_interrupt) |
5a71785d | 742 | kvm_x86_ops->deliver_posted_interrupt(vcpu, vector); |
11f5cc05 JK |
743 | else { |
744 | apic_set_irr(vector, apic); | |
5a71785d YZ |
745 | |
746 | kvm_make_request(KVM_REQ_EVENT, vcpu); | |
747 | kvm_vcpu_kick(vcpu); | |
748 | } | |
97222cc8 ED |
749 | break; |
750 | ||
751 | case APIC_DM_REMRD: | |
24d2166b R |
752 | result = 1; |
753 | vcpu->arch.pv.pv_unhalted = 1; | |
754 | kvm_make_request(KVM_REQ_EVENT, vcpu); | |
755 | kvm_vcpu_kick(vcpu); | |
97222cc8 ED |
756 | break; |
757 | ||
758 | case APIC_DM_SMI: | |
7712de87 | 759 | apic_debug("Ignoring guest SMI\n"); |
97222cc8 | 760 | break; |
3419ffc8 | 761 | |
97222cc8 | 762 | case APIC_DM_NMI: |
6da7e3f6 | 763 | result = 1; |
3419ffc8 | 764 | kvm_inject_nmi(vcpu); |
26df99c6 | 765 | kvm_vcpu_kick(vcpu); |
97222cc8 ED |
766 | break; |
767 | ||
768 | case APIC_DM_INIT: | |
a52315e1 | 769 | if (!trig_mode || level) { |
6da7e3f6 | 770 | result = 1; |
66450a21 JK |
771 | /* assumes that there are only KVM_APIC_INIT/SIPI */ |
772 | apic->pending_events = (1UL << KVM_APIC_INIT); | |
773 | /* make sure pending_events is visible before sending | |
774 | * the request */ | |
775 | smp_wmb(); | |
3842d135 | 776 | kvm_make_request(KVM_REQ_EVENT, vcpu); |
c5ec1534 HQ |
777 | kvm_vcpu_kick(vcpu); |
778 | } else { | |
1b10bf31 JK |
779 | apic_debug("Ignoring de-assert INIT to vcpu %d\n", |
780 | vcpu->vcpu_id); | |
c5ec1534 | 781 | } |
97222cc8 ED |
782 | break; |
783 | ||
784 | case APIC_DM_STARTUP: | |
1b10bf31 JK |
785 | apic_debug("SIPI to vcpu %d vector 0x%02x\n", |
786 | vcpu->vcpu_id, vector); | |
66450a21 JK |
787 | result = 1; |
788 | apic->sipi_vector = vector; | |
789 | /* make sure sipi_vector is visible for the receiver */ | |
790 | smp_wmb(); | |
791 | set_bit(KVM_APIC_SIPI, &apic->pending_events); | |
792 | kvm_make_request(KVM_REQ_EVENT, vcpu); | |
793 | kvm_vcpu_kick(vcpu); | |
97222cc8 ED |
794 | break; |
795 | ||
23930f95 JK |
796 | case APIC_DM_EXTINT: |
797 | /* | |
798 | * Should only be called by kvm_apic_local_deliver() with LVT0, | |
799 | * before NMI watchdog was enabled. Already handled by | |
800 | * kvm_apic_accept_pic_intr(). | |
801 | */ | |
802 | break; | |
803 | ||
97222cc8 ED |
804 | default: |
805 | printk(KERN_ERR "TODO: unsupported delivery mode %x\n", | |
806 | delivery_mode); | |
807 | break; | |
808 | } | |
809 | return result; | |
810 | } | |
811 | ||
e1035715 | 812 | int kvm_apic_compare_prio(struct kvm_vcpu *vcpu1, struct kvm_vcpu *vcpu2) |
8be5453f | 813 | { |
e1035715 | 814 | return vcpu1->arch.apic_arb_prio - vcpu2->arch.apic_arb_prio; |
8be5453f ZX |
815 | } |
816 | ||
c7c9c56c YZ |
817 | static void kvm_ioapic_send_eoi(struct kvm_lapic *apic, int vector) |
818 | { | |
819 | if (!(kvm_apic_get_reg(apic, APIC_SPIV) & APIC_SPIV_DIRECTED_EOI) && | |
820 | kvm_ioapic_handles_vector(apic->vcpu->kvm, vector)) { | |
821 | int trigger_mode; | |
822 | if (apic_test_vector(vector, apic->regs + APIC_TMR)) | |
823 | trigger_mode = IOAPIC_LEVEL_TRIG; | |
824 | else | |
825 | trigger_mode = IOAPIC_EDGE_TRIG; | |
1fcc7890 | 826 | kvm_ioapic_update_eoi(apic->vcpu, vector, trigger_mode); |
c7c9c56c YZ |
827 | } |
828 | } | |
829 | ||
ae7a2a3f | 830 | static int apic_set_eoi(struct kvm_lapic *apic) |
97222cc8 ED |
831 | { |
832 | int vector = apic_find_highest_isr(apic); | |
ae7a2a3f MT |
833 | |
834 | trace_kvm_eoi(apic, vector); | |
835 | ||
97222cc8 ED |
836 | /* |
837 | * Not every write EOI will has corresponding ISR, | |
838 | * one example is when Kernel check timer on setup_IO_APIC | |
839 | */ | |
840 | if (vector == -1) | |
ae7a2a3f | 841 | return vector; |
97222cc8 | 842 | |
8680b94b | 843 | apic_clear_isr(vector, apic); |
97222cc8 ED |
844 | apic_update_ppr(apic); |
845 | ||
c7c9c56c | 846 | kvm_ioapic_send_eoi(apic, vector); |
3842d135 | 847 | kvm_make_request(KVM_REQ_EVENT, apic->vcpu); |
ae7a2a3f | 848 | return vector; |
97222cc8 ED |
849 | } |
850 | ||
c7c9c56c YZ |
851 | /* |
852 | * this interface assumes a trap-like exit, which has already finished | |
853 | * desired side effect including vISR and vPPR update. | |
854 | */ | |
855 | void kvm_apic_set_eoi_accelerated(struct kvm_vcpu *vcpu, int vector) | |
856 | { | |
857 | struct kvm_lapic *apic = vcpu->arch.apic; | |
858 | ||
859 | trace_kvm_eoi(apic, vector); | |
860 | ||
861 | kvm_ioapic_send_eoi(apic, vector); | |
862 | kvm_make_request(KVM_REQ_EVENT, apic->vcpu); | |
863 | } | |
864 | EXPORT_SYMBOL_GPL(kvm_apic_set_eoi_accelerated); | |
865 | ||
97222cc8 ED |
866 | static void apic_send_ipi(struct kvm_lapic *apic) |
867 | { | |
c48f1496 GN |
868 | u32 icr_low = kvm_apic_get_reg(apic, APIC_ICR); |
869 | u32 icr_high = kvm_apic_get_reg(apic, APIC_ICR2); | |
58c2dde1 | 870 | struct kvm_lapic_irq irq; |
97222cc8 | 871 | |
58c2dde1 GN |
872 | irq.vector = icr_low & APIC_VECTOR_MASK; |
873 | irq.delivery_mode = icr_low & APIC_MODE_MASK; | |
874 | irq.dest_mode = icr_low & APIC_DEST_MASK; | |
875 | irq.level = icr_low & APIC_INT_ASSERT; | |
876 | irq.trig_mode = icr_low & APIC_INT_LEVELTRIG; | |
877 | irq.shorthand = icr_low & APIC_SHORT_MASK; | |
0105d1a5 GN |
878 | if (apic_x2apic_mode(apic)) |
879 | irq.dest_id = icr_high; | |
880 | else | |
881 | irq.dest_id = GET_APIC_DEST_FIELD(icr_high); | |
97222cc8 | 882 | |
1000ff8d GN |
883 | trace_kvm_apic_ipi(icr_low, irq.dest_id); |
884 | ||
97222cc8 ED |
885 | apic_debug("icr_high 0x%x, icr_low 0x%x, " |
886 | "short_hand 0x%x, dest 0x%x, trig_mode 0x%x, level 0x%x, " | |
887 | "dest_mode 0x%x, delivery_mode 0x%x, vector 0x%x\n", | |
9b5843dd | 888 | icr_high, icr_low, irq.shorthand, irq.dest_id, |
58c2dde1 GN |
889 | irq.trig_mode, irq.level, irq.dest_mode, irq.delivery_mode, |
890 | irq.vector); | |
891 | ||
b4f2225c | 892 | kvm_irq_delivery_to_apic(apic->vcpu->kvm, apic, &irq, NULL); |
97222cc8 ED |
893 | } |
894 | ||
895 | static u32 apic_get_tmcct(struct kvm_lapic *apic) | |
896 | { | |
b682b814 MT |
897 | ktime_t remaining; |
898 | s64 ns; | |
9da8f4e8 | 899 | u32 tmcct; |
97222cc8 ED |
900 | |
901 | ASSERT(apic != NULL); | |
902 | ||
9da8f4e8 | 903 | /* if initial count is 0, current count should also be 0 */ |
b963a22e AH |
904 | if (kvm_apic_get_reg(apic, APIC_TMICT) == 0 || |
905 | apic->lapic_timer.period == 0) | |
9da8f4e8 KP |
906 | return 0; |
907 | ||
ace15464 | 908 | remaining = hrtimer_get_remaining(&apic->lapic_timer.timer); |
b682b814 MT |
909 | if (ktime_to_ns(remaining) < 0) |
910 | remaining = ktime_set(0, 0); | |
911 | ||
d3c7b77d MT |
912 | ns = mod_64(ktime_to_ns(remaining), apic->lapic_timer.period); |
913 | tmcct = div64_u64(ns, | |
914 | (APIC_BUS_CYCLE_NS * apic->divide_count)); | |
97222cc8 ED |
915 | |
916 | return tmcct; | |
917 | } | |
918 | ||
b209749f AK |
919 | static void __report_tpr_access(struct kvm_lapic *apic, bool write) |
920 | { | |
921 | struct kvm_vcpu *vcpu = apic->vcpu; | |
922 | struct kvm_run *run = vcpu->run; | |
923 | ||
a8eeb04a | 924 | kvm_make_request(KVM_REQ_REPORT_TPR_ACCESS, vcpu); |
5fdbf976 | 925 | run->tpr_access.rip = kvm_rip_read(vcpu); |
b209749f AK |
926 | run->tpr_access.is_write = write; |
927 | } | |
928 | ||
929 | static inline void report_tpr_access(struct kvm_lapic *apic, bool write) | |
930 | { | |
931 | if (apic->vcpu->arch.tpr_access_reporting) | |
932 | __report_tpr_access(apic, write); | |
933 | } | |
934 | ||
97222cc8 ED |
935 | static u32 __apic_read(struct kvm_lapic *apic, unsigned int offset) |
936 | { | |
937 | u32 val = 0; | |
938 | ||
939 | if (offset >= LAPIC_MMIO_LENGTH) | |
940 | return 0; | |
941 | ||
942 | switch (offset) { | |
0105d1a5 GN |
943 | case APIC_ID: |
944 | if (apic_x2apic_mode(apic)) | |
945 | val = kvm_apic_id(apic); | |
946 | else | |
947 | val = kvm_apic_id(apic) << 24; | |
948 | break; | |
97222cc8 | 949 | case APIC_ARBPRI: |
7712de87 | 950 | apic_debug("Access APIC ARBPRI register which is for P6\n"); |
97222cc8 ED |
951 | break; |
952 | ||
953 | case APIC_TMCCT: /* Timer CCR */ | |
a3e06bbe LJ |
954 | if (apic_lvtt_tscdeadline(apic)) |
955 | return 0; | |
956 | ||
97222cc8 ED |
957 | val = apic_get_tmcct(apic); |
958 | break; | |
4a4541a4 AK |
959 | case APIC_PROCPRI: |
960 | apic_update_ppr(apic); | |
c48f1496 | 961 | val = kvm_apic_get_reg(apic, offset); |
4a4541a4 | 962 | break; |
b209749f AK |
963 | case APIC_TASKPRI: |
964 | report_tpr_access(apic, false); | |
965 | /* fall thru */ | |
97222cc8 | 966 | default: |
c48f1496 | 967 | val = kvm_apic_get_reg(apic, offset); |
97222cc8 ED |
968 | break; |
969 | } | |
970 | ||
971 | return val; | |
972 | } | |
973 | ||
d76685c4 GH |
974 | static inline struct kvm_lapic *to_lapic(struct kvm_io_device *dev) |
975 | { | |
976 | return container_of(dev, struct kvm_lapic, dev); | |
977 | } | |
978 | ||
0105d1a5 GN |
979 | static int apic_reg_read(struct kvm_lapic *apic, u32 offset, int len, |
980 | void *data) | |
97222cc8 | 981 | { |
97222cc8 ED |
982 | unsigned char alignment = offset & 0xf; |
983 | u32 result; | |
d5b0b5b1 | 984 | /* this bitmask has a bit cleared for each reserved register */ |
0105d1a5 | 985 | static const u64 rmask = 0x43ff01ffffffe70cULL; |
97222cc8 ED |
986 | |
987 | if ((alignment + len) > 4) { | |
4088bb3c GN |
988 | apic_debug("KVM_APIC_READ: alignment error %x %d\n", |
989 | offset, len); | |
0105d1a5 | 990 | return 1; |
97222cc8 | 991 | } |
0105d1a5 GN |
992 | |
993 | if (offset > 0x3f0 || !(rmask & (1ULL << (offset >> 4)))) { | |
4088bb3c GN |
994 | apic_debug("KVM_APIC_READ: read reserved register %x\n", |
995 | offset); | |
0105d1a5 GN |
996 | return 1; |
997 | } | |
998 | ||
97222cc8 ED |
999 | result = __apic_read(apic, offset & ~0xf); |
1000 | ||
229456fc MT |
1001 | trace_kvm_apic_read(offset, result); |
1002 | ||
97222cc8 ED |
1003 | switch (len) { |
1004 | case 1: | |
1005 | case 2: | |
1006 | case 4: | |
1007 | memcpy(data, (char *)&result + alignment, len); | |
1008 | break; | |
1009 | default: | |
1010 | printk(KERN_ERR "Local APIC read with len = %x, " | |
1011 | "should be 1,2, or 4 instead\n", len); | |
1012 | break; | |
1013 | } | |
bda9020e | 1014 | return 0; |
97222cc8 ED |
1015 | } |
1016 | ||
0105d1a5 GN |
1017 | static int apic_mmio_in_range(struct kvm_lapic *apic, gpa_t addr) |
1018 | { | |
c48f1496 | 1019 | return kvm_apic_hw_enabled(apic) && |
0105d1a5 GN |
1020 | addr >= apic->base_address && |
1021 | addr < apic->base_address + LAPIC_MMIO_LENGTH; | |
1022 | } | |
1023 | ||
1024 | static int apic_mmio_read(struct kvm_io_device *this, | |
1025 | gpa_t address, int len, void *data) | |
1026 | { | |
1027 | struct kvm_lapic *apic = to_lapic(this); | |
1028 | u32 offset = address - apic->base_address; | |
1029 | ||
1030 | if (!apic_mmio_in_range(apic, address)) | |
1031 | return -EOPNOTSUPP; | |
1032 | ||
1033 | apic_reg_read(apic, offset, len, data); | |
1034 | ||
1035 | return 0; | |
1036 | } | |
1037 | ||
97222cc8 ED |
1038 | static void update_divide_count(struct kvm_lapic *apic) |
1039 | { | |
1040 | u32 tmp1, tmp2, tdcr; | |
1041 | ||
c48f1496 | 1042 | tdcr = kvm_apic_get_reg(apic, APIC_TDCR); |
97222cc8 ED |
1043 | tmp1 = tdcr & 0xf; |
1044 | tmp2 = ((tmp1 & 0x3) | ((tmp1 & 0x8) >> 1)) + 1; | |
d3c7b77d | 1045 | apic->divide_count = 0x1 << (tmp2 & 0x7); |
97222cc8 ED |
1046 | |
1047 | apic_debug("timer divide count is 0x%x\n", | |
9b5843dd | 1048 | apic->divide_count); |
97222cc8 ED |
1049 | } |
1050 | ||
5d87db71 RK |
1051 | static void apic_timer_expired(struct kvm_lapic *apic) |
1052 | { | |
1053 | struct kvm_vcpu *vcpu = apic->vcpu; | |
1054 | wait_queue_head_t *q = &vcpu->wq; | |
1055 | ||
1056 | /* | |
1057 | * Note: KVM_REQ_PENDING_TIMER is implicitly checked in | |
1058 | * vcpu_enter_guest. | |
1059 | */ | |
1060 | if (atomic_read(&apic->lapic_timer.pending)) | |
1061 | return; | |
1062 | ||
1063 | atomic_inc(&apic->lapic_timer.pending); | |
1064 | /* FIXME: this code should not know anything about vcpus */ | |
1065 | kvm_make_request(KVM_REQ_PENDING_TIMER, vcpu); | |
1066 | ||
1067 | if (waitqueue_active(q)) | |
1068 | wake_up_interruptible(q); | |
1069 | } | |
1070 | ||
97222cc8 ED |
1071 | static void start_apic_timer(struct kvm_lapic *apic) |
1072 | { | |
a3e06bbe | 1073 | ktime_t now; |
d3c7b77d | 1074 | atomic_set(&apic->lapic_timer.pending, 0); |
0b975a3c | 1075 | |
a3e06bbe | 1076 | if (apic_lvtt_period(apic) || apic_lvtt_oneshot(apic)) { |
d5b0b5b1 | 1077 | /* lapic timer in oneshot or periodic mode */ |
a3e06bbe | 1078 | now = apic->lapic_timer.timer.base->get_time(); |
c48f1496 | 1079 | apic->lapic_timer.period = (u64)kvm_apic_get_reg(apic, APIC_TMICT) |
a3e06bbe LJ |
1080 | * APIC_BUS_CYCLE_NS * apic->divide_count; |
1081 | ||
1082 | if (!apic->lapic_timer.period) | |
1083 | return; | |
1084 | /* | |
1085 | * Do not allow the guest to program periodic timers with small | |
1086 | * interval, since the hrtimers are not throttled by the host | |
1087 | * scheduler. | |
1088 | */ | |
1089 | if (apic_lvtt_period(apic)) { | |
1090 | s64 min_period = min_timer_period_us * 1000LL; | |
1091 | ||
1092 | if (apic->lapic_timer.period < min_period) { | |
1093 | pr_info_ratelimited( | |
1094 | "kvm: vcpu %i: requested %lld ns " | |
1095 | "lapic timer period limited to %lld ns\n", | |
1096 | apic->vcpu->vcpu_id, | |
1097 | apic->lapic_timer.period, min_period); | |
1098 | apic->lapic_timer.period = min_period; | |
1099 | } | |
9bc5791d | 1100 | } |
0b975a3c | 1101 | |
a3e06bbe LJ |
1102 | hrtimer_start(&apic->lapic_timer.timer, |
1103 | ktime_add_ns(now, apic->lapic_timer.period), | |
1104 | HRTIMER_MODE_ABS); | |
97222cc8 | 1105 | |
a3e06bbe | 1106 | apic_debug("%s: bus cycle is %" PRId64 "ns, now 0x%016" |
97222cc8 ED |
1107 | PRIx64 ", " |
1108 | "timer initial count 0x%x, period %lldns, " | |
b8688d51 | 1109 | "expire @ 0x%016" PRIx64 ".\n", __func__, |
97222cc8 | 1110 | APIC_BUS_CYCLE_NS, ktime_to_ns(now), |
c48f1496 | 1111 | kvm_apic_get_reg(apic, APIC_TMICT), |
d3c7b77d | 1112 | apic->lapic_timer.period, |
97222cc8 | 1113 | ktime_to_ns(ktime_add_ns(now, |
d3c7b77d | 1114 | apic->lapic_timer.period))); |
a3e06bbe LJ |
1115 | } else if (apic_lvtt_tscdeadline(apic)) { |
1116 | /* lapic timer in tsc deadline mode */ | |
1117 | u64 guest_tsc, tscdeadline = apic->lapic_timer.tscdeadline; | |
1118 | u64 ns = 0; | |
1119 | struct kvm_vcpu *vcpu = apic->vcpu; | |
cc578287 | 1120 | unsigned long this_tsc_khz = vcpu->arch.virtual_tsc_khz; |
a3e06bbe LJ |
1121 | unsigned long flags; |
1122 | ||
1123 | if (unlikely(!tscdeadline || !this_tsc_khz)) | |
1124 | return; | |
1125 | ||
1126 | local_irq_save(flags); | |
1127 | ||
1128 | now = apic->lapic_timer.timer.base->get_time(); | |
886b470c | 1129 | guest_tsc = kvm_x86_ops->read_l1_tsc(vcpu, native_read_tsc()); |
a3e06bbe LJ |
1130 | if (likely(tscdeadline > guest_tsc)) { |
1131 | ns = (tscdeadline - guest_tsc) * 1000000ULL; | |
1132 | do_div(ns, this_tsc_khz); | |
1e0ad70c RK |
1133 | hrtimer_start(&apic->lapic_timer.timer, |
1134 | ktime_add_ns(now, ns), HRTIMER_MODE_ABS); | |
1135 | } else | |
1136 | apic_timer_expired(apic); | |
a3e06bbe LJ |
1137 | |
1138 | local_irq_restore(flags); | |
1139 | } | |
97222cc8 ED |
1140 | } |
1141 | ||
cc6e462c JK |
1142 | static void apic_manage_nmi_watchdog(struct kvm_lapic *apic, u32 lvt0_val) |
1143 | { | |
c48f1496 | 1144 | int nmi_wd_enabled = apic_lvt_nmi_mode(kvm_apic_get_reg(apic, APIC_LVT0)); |
cc6e462c JK |
1145 | |
1146 | if (apic_lvt_nmi_mode(lvt0_val)) { | |
1147 | if (!nmi_wd_enabled) { | |
1148 | apic_debug("Receive NMI setting on APIC_LVT0 " | |
1149 | "for cpu %d\n", apic->vcpu->vcpu_id); | |
1150 | apic->vcpu->kvm->arch.vapics_in_nmi_mode++; | |
1151 | } | |
1152 | } else if (nmi_wd_enabled) | |
1153 | apic->vcpu->kvm->arch.vapics_in_nmi_mode--; | |
1154 | } | |
1155 | ||
0105d1a5 | 1156 | static int apic_reg_write(struct kvm_lapic *apic, u32 reg, u32 val) |
97222cc8 | 1157 | { |
0105d1a5 | 1158 | int ret = 0; |
97222cc8 | 1159 | |
0105d1a5 | 1160 | trace_kvm_apic_write(reg, val); |
97222cc8 | 1161 | |
0105d1a5 | 1162 | switch (reg) { |
97222cc8 | 1163 | case APIC_ID: /* Local APIC ID */ |
0105d1a5 | 1164 | if (!apic_x2apic_mode(apic)) |
1e08ec4a | 1165 | kvm_apic_set_id(apic, val >> 24); |
0105d1a5 GN |
1166 | else |
1167 | ret = 1; | |
97222cc8 ED |
1168 | break; |
1169 | ||
1170 | case APIC_TASKPRI: | |
b209749f | 1171 | report_tpr_access(apic, true); |
97222cc8 ED |
1172 | apic_set_tpr(apic, val & 0xff); |
1173 | break; | |
1174 | ||
1175 | case APIC_EOI: | |
1176 | apic_set_eoi(apic); | |
1177 | break; | |
1178 | ||
1179 | case APIC_LDR: | |
0105d1a5 | 1180 | if (!apic_x2apic_mode(apic)) |
1e08ec4a | 1181 | kvm_apic_set_ldr(apic, val & APIC_LDR_MASK); |
0105d1a5 GN |
1182 | else |
1183 | ret = 1; | |
97222cc8 ED |
1184 | break; |
1185 | ||
1186 | case APIC_DFR: | |
1e08ec4a | 1187 | if (!apic_x2apic_mode(apic)) { |
0105d1a5 | 1188 | apic_set_reg(apic, APIC_DFR, val | 0x0FFFFFFF); |
1e08ec4a GN |
1189 | recalculate_apic_map(apic->vcpu->kvm); |
1190 | } else | |
0105d1a5 | 1191 | ret = 1; |
97222cc8 ED |
1192 | break; |
1193 | ||
fc61b800 GN |
1194 | case APIC_SPIV: { |
1195 | u32 mask = 0x3ff; | |
c48f1496 | 1196 | if (kvm_apic_get_reg(apic, APIC_LVR) & APIC_LVR_DIRECTED_EOI) |
fc61b800 | 1197 | mask |= APIC_SPIV_DIRECTED_EOI; |
f8c1ea10 | 1198 | apic_set_spiv(apic, val & mask); |
97222cc8 ED |
1199 | if (!(val & APIC_SPIV_APIC_ENABLED)) { |
1200 | int i; | |
1201 | u32 lvt_val; | |
1202 | ||
1203 | for (i = 0; i < APIC_LVT_NUM; i++) { | |
c48f1496 | 1204 | lvt_val = kvm_apic_get_reg(apic, |
97222cc8 ED |
1205 | APIC_LVTT + 0x10 * i); |
1206 | apic_set_reg(apic, APIC_LVTT + 0x10 * i, | |
1207 | lvt_val | APIC_LVT_MASKED); | |
1208 | } | |
d3c7b77d | 1209 | atomic_set(&apic->lapic_timer.pending, 0); |
97222cc8 ED |
1210 | |
1211 | } | |
1212 | break; | |
fc61b800 | 1213 | } |
97222cc8 ED |
1214 | case APIC_ICR: |
1215 | /* No delay here, so we always clear the pending bit */ | |
1216 | apic_set_reg(apic, APIC_ICR, val & ~(1 << 12)); | |
1217 | apic_send_ipi(apic); | |
1218 | break; | |
1219 | ||
1220 | case APIC_ICR2: | |
0105d1a5 GN |
1221 | if (!apic_x2apic_mode(apic)) |
1222 | val &= 0xff000000; | |
1223 | apic_set_reg(apic, APIC_ICR2, val); | |
97222cc8 ED |
1224 | break; |
1225 | ||
23930f95 | 1226 | case APIC_LVT0: |
cc6e462c | 1227 | apic_manage_nmi_watchdog(apic, val); |
97222cc8 ED |
1228 | case APIC_LVTTHMR: |
1229 | case APIC_LVTPC: | |
97222cc8 ED |
1230 | case APIC_LVT1: |
1231 | case APIC_LVTERR: | |
1232 | /* TODO: Check vector */ | |
c48f1496 | 1233 | if (!kvm_apic_sw_enabled(apic)) |
97222cc8 ED |
1234 | val |= APIC_LVT_MASKED; |
1235 | ||
0105d1a5 GN |
1236 | val &= apic_lvt_mask[(reg - APIC_LVTT) >> 4]; |
1237 | apic_set_reg(apic, reg, val); | |
97222cc8 ED |
1238 | |
1239 | break; | |
1240 | ||
a323b409 RK |
1241 | case APIC_LVTT: { |
1242 | u32 timer_mode = val & apic->lapic_timer.timer_mode_mask; | |
1243 | ||
1244 | if (apic->lapic_timer.timer_mode != timer_mode) { | |
1245 | apic->lapic_timer.timer_mode = timer_mode; | |
a3e06bbe | 1246 | hrtimer_cancel(&apic->lapic_timer.timer); |
a323b409 | 1247 | } |
a3e06bbe | 1248 | |
c48f1496 | 1249 | if (!kvm_apic_sw_enabled(apic)) |
a3e06bbe LJ |
1250 | val |= APIC_LVT_MASKED; |
1251 | val &= (apic_lvt_mask[0] | apic->lapic_timer.timer_mode_mask); | |
1252 | apic_set_reg(apic, APIC_LVTT, val); | |
1253 | break; | |
a323b409 | 1254 | } |
a3e06bbe | 1255 | |
97222cc8 | 1256 | case APIC_TMICT: |
a3e06bbe LJ |
1257 | if (apic_lvtt_tscdeadline(apic)) |
1258 | break; | |
1259 | ||
d3c7b77d | 1260 | hrtimer_cancel(&apic->lapic_timer.timer); |
97222cc8 ED |
1261 | apic_set_reg(apic, APIC_TMICT, val); |
1262 | start_apic_timer(apic); | |
0105d1a5 | 1263 | break; |
97222cc8 ED |
1264 | |
1265 | case APIC_TDCR: | |
1266 | if (val & 4) | |
7712de87 | 1267 | apic_debug("KVM_WRITE:TDCR %x\n", val); |
97222cc8 ED |
1268 | apic_set_reg(apic, APIC_TDCR, val); |
1269 | update_divide_count(apic); | |
1270 | break; | |
1271 | ||
0105d1a5 GN |
1272 | case APIC_ESR: |
1273 | if (apic_x2apic_mode(apic) && val != 0) { | |
7712de87 | 1274 | apic_debug("KVM_WRITE:ESR not zero %x\n", val); |
0105d1a5 GN |
1275 | ret = 1; |
1276 | } | |
1277 | break; | |
1278 | ||
1279 | case APIC_SELF_IPI: | |
1280 | if (apic_x2apic_mode(apic)) { | |
1281 | apic_reg_write(apic, APIC_ICR, 0x40000 | (val & 0xff)); | |
1282 | } else | |
1283 | ret = 1; | |
1284 | break; | |
97222cc8 | 1285 | default: |
0105d1a5 | 1286 | ret = 1; |
97222cc8 ED |
1287 | break; |
1288 | } | |
0105d1a5 GN |
1289 | if (ret) |
1290 | apic_debug("Local APIC Write to read-only register %x\n", reg); | |
1291 | return ret; | |
1292 | } | |
1293 | ||
1294 | static int apic_mmio_write(struct kvm_io_device *this, | |
1295 | gpa_t address, int len, const void *data) | |
1296 | { | |
1297 | struct kvm_lapic *apic = to_lapic(this); | |
1298 | unsigned int offset = address - apic->base_address; | |
1299 | u32 val; | |
1300 | ||
1301 | if (!apic_mmio_in_range(apic, address)) | |
1302 | return -EOPNOTSUPP; | |
1303 | ||
1304 | /* | |
1305 | * APIC register must be aligned on 128-bits boundary. | |
1306 | * 32/64/128 bits registers must be accessed thru 32 bits. | |
1307 | * Refer SDM 8.4.1 | |
1308 | */ | |
1309 | if (len != 4 || (offset & 0xf)) { | |
1310 | /* Don't shout loud, $infamous_os would cause only noise. */ | |
1311 | apic_debug("apic write: bad size=%d %lx\n", len, (long)address); | |
756975bb | 1312 | return 0; |
0105d1a5 GN |
1313 | } |
1314 | ||
1315 | val = *(u32*)data; | |
1316 | ||
1317 | /* too common printing */ | |
1318 | if (offset != APIC_EOI) | |
1319 | apic_debug("%s: offset 0x%x with length 0x%x, and value is " | |
1320 | "0x%x\n", __func__, offset, len, val); | |
1321 | ||
1322 | apic_reg_write(apic, offset & 0xff0, val); | |
1323 | ||
bda9020e | 1324 | return 0; |
97222cc8 ED |
1325 | } |
1326 | ||
58fbbf26 KT |
1327 | void kvm_lapic_set_eoi(struct kvm_vcpu *vcpu) |
1328 | { | |
c48f1496 | 1329 | if (kvm_vcpu_has_lapic(vcpu)) |
58fbbf26 KT |
1330 | apic_reg_write(vcpu->arch.apic, APIC_EOI, 0); |
1331 | } | |
1332 | EXPORT_SYMBOL_GPL(kvm_lapic_set_eoi); | |
1333 | ||
83d4c286 YZ |
1334 | /* emulate APIC access in a trap manner */ |
1335 | void kvm_apic_write_nodecode(struct kvm_vcpu *vcpu, u32 offset) | |
1336 | { | |
1337 | u32 val = 0; | |
1338 | ||
1339 | /* hw has done the conditional check and inst decode */ | |
1340 | offset &= 0xff0; | |
1341 | ||
1342 | apic_reg_read(vcpu->arch.apic, offset, 4, &val); | |
1343 | ||
1344 | /* TODO: optimize to just emulate side effect w/o one more write */ | |
1345 | apic_reg_write(vcpu->arch.apic, offset, val); | |
1346 | } | |
1347 | EXPORT_SYMBOL_GPL(kvm_apic_write_nodecode); | |
1348 | ||
d589444e | 1349 | void kvm_free_lapic(struct kvm_vcpu *vcpu) |
97222cc8 | 1350 | { |
f8c1ea10 GN |
1351 | struct kvm_lapic *apic = vcpu->arch.apic; |
1352 | ||
ad312c7c | 1353 | if (!vcpu->arch.apic) |
97222cc8 ED |
1354 | return; |
1355 | ||
f8c1ea10 | 1356 | hrtimer_cancel(&apic->lapic_timer.timer); |
97222cc8 | 1357 | |
c5cc421b GN |
1358 | if (!(vcpu->arch.apic_base & MSR_IA32_APICBASE_ENABLE)) |
1359 | static_key_slow_dec_deferred(&apic_hw_disabled); | |
1360 | ||
e462755c | 1361 | if (!apic->sw_enabled) |
f8c1ea10 | 1362 | static_key_slow_dec_deferred(&apic_sw_disabled); |
97222cc8 | 1363 | |
f8c1ea10 GN |
1364 | if (apic->regs) |
1365 | free_page((unsigned long)apic->regs); | |
1366 | ||
1367 | kfree(apic); | |
97222cc8 ED |
1368 | } |
1369 | ||
1370 | /* | |
1371 | *---------------------------------------------------------------------- | |
1372 | * LAPIC interface | |
1373 | *---------------------------------------------------------------------- | |
1374 | */ | |
1375 | ||
a3e06bbe LJ |
1376 | u64 kvm_get_lapic_tscdeadline_msr(struct kvm_vcpu *vcpu) |
1377 | { | |
1378 | struct kvm_lapic *apic = vcpu->arch.apic; | |
a3e06bbe | 1379 | |
c48f1496 | 1380 | if (!kvm_vcpu_has_lapic(vcpu) || apic_lvtt_oneshot(apic) || |
54e9818f | 1381 | apic_lvtt_period(apic)) |
a3e06bbe LJ |
1382 | return 0; |
1383 | ||
1384 | return apic->lapic_timer.tscdeadline; | |
1385 | } | |
1386 | ||
1387 | void kvm_set_lapic_tscdeadline_msr(struct kvm_vcpu *vcpu, u64 data) | |
1388 | { | |
1389 | struct kvm_lapic *apic = vcpu->arch.apic; | |
a3e06bbe | 1390 | |
c48f1496 | 1391 | if (!kvm_vcpu_has_lapic(vcpu) || apic_lvtt_oneshot(apic) || |
54e9818f | 1392 | apic_lvtt_period(apic)) |
a3e06bbe LJ |
1393 | return; |
1394 | ||
1395 | hrtimer_cancel(&apic->lapic_timer.timer); | |
1396 | apic->lapic_timer.tscdeadline = data; | |
1397 | start_apic_timer(apic); | |
1398 | } | |
1399 | ||
97222cc8 ED |
1400 | void kvm_lapic_set_tpr(struct kvm_vcpu *vcpu, unsigned long cr8) |
1401 | { | |
ad312c7c | 1402 | struct kvm_lapic *apic = vcpu->arch.apic; |
97222cc8 | 1403 | |
c48f1496 | 1404 | if (!kvm_vcpu_has_lapic(vcpu)) |
97222cc8 | 1405 | return; |
54e9818f | 1406 | |
b93463aa | 1407 | apic_set_tpr(apic, ((cr8 & 0x0f) << 4) |
c48f1496 | 1408 | | (kvm_apic_get_reg(apic, APIC_TASKPRI) & 4)); |
97222cc8 ED |
1409 | } |
1410 | ||
1411 | u64 kvm_lapic_get_cr8(struct kvm_vcpu *vcpu) | |
1412 | { | |
97222cc8 ED |
1413 | u64 tpr; |
1414 | ||
c48f1496 | 1415 | if (!kvm_vcpu_has_lapic(vcpu)) |
97222cc8 | 1416 | return 0; |
54e9818f | 1417 | |
c48f1496 | 1418 | tpr = (u64) kvm_apic_get_reg(vcpu->arch.apic, APIC_TASKPRI); |
97222cc8 ED |
1419 | |
1420 | return (tpr & 0xf0) >> 4; | |
1421 | } | |
1422 | ||
1423 | void kvm_lapic_set_base(struct kvm_vcpu *vcpu, u64 value) | |
1424 | { | |
8d14695f | 1425 | u64 old_value = vcpu->arch.apic_base; |
ad312c7c | 1426 | struct kvm_lapic *apic = vcpu->arch.apic; |
97222cc8 ED |
1427 | |
1428 | if (!apic) { | |
1429 | value |= MSR_IA32_APICBASE_BSP; | |
ad312c7c | 1430 | vcpu->arch.apic_base = value; |
97222cc8 ED |
1431 | return; |
1432 | } | |
c5af89b6 | 1433 | |
e66d2ae7 JK |
1434 | if (!kvm_vcpu_is_bsp(apic->vcpu)) |
1435 | value &= ~MSR_IA32_APICBASE_BSP; | |
1436 | vcpu->arch.apic_base = value; | |
1437 | ||
c5cc421b | 1438 | /* update jump label if enable bit changes */ |
0dce7cd6 | 1439 | if ((old_value ^ value) & MSR_IA32_APICBASE_ENABLE) { |
c5cc421b GN |
1440 | if (value & MSR_IA32_APICBASE_ENABLE) |
1441 | static_key_slow_dec_deferred(&apic_hw_disabled); | |
1442 | else | |
1443 | static_key_slow_inc(&apic_hw_disabled.key); | |
1e08ec4a | 1444 | recalculate_apic_map(vcpu->kvm); |
c5cc421b GN |
1445 | } |
1446 | ||
8d14695f YZ |
1447 | if ((old_value ^ value) & X2APIC_ENABLE) { |
1448 | if (value & X2APIC_ENABLE) { | |
1449 | u32 id = kvm_apic_id(apic); | |
1450 | u32 ldr = ((id >> 4) << 16) | (1 << (id & 0xf)); | |
1451 | kvm_apic_set_ldr(apic, ldr); | |
1452 | kvm_x86_ops->set_virtual_x2apic_mode(vcpu, true); | |
1453 | } else | |
1454 | kvm_x86_ops->set_virtual_x2apic_mode(vcpu, false); | |
0105d1a5 | 1455 | } |
8d14695f | 1456 | |
ad312c7c | 1457 | apic->base_address = apic->vcpu->arch.apic_base & |
97222cc8 ED |
1458 | MSR_IA32_APICBASE_BASE; |
1459 | ||
1460 | /* with FSB delivery interrupt, we can restart APIC functionality */ | |
1461 | apic_debug("apic base msr is 0x%016" PRIx64 ", and base address is " | |
ad312c7c | 1462 | "0x%lx.\n", apic->vcpu->arch.apic_base, apic->base_address); |
97222cc8 ED |
1463 | |
1464 | } | |
1465 | ||
c5ec1534 | 1466 | void kvm_lapic_reset(struct kvm_vcpu *vcpu) |
97222cc8 ED |
1467 | { |
1468 | struct kvm_lapic *apic; | |
1469 | int i; | |
1470 | ||
b8688d51 | 1471 | apic_debug("%s\n", __func__); |
97222cc8 ED |
1472 | |
1473 | ASSERT(vcpu); | |
ad312c7c | 1474 | apic = vcpu->arch.apic; |
97222cc8 ED |
1475 | ASSERT(apic != NULL); |
1476 | ||
1477 | /* Stop the timer in case it's a reset to an active apic */ | |
d3c7b77d | 1478 | hrtimer_cancel(&apic->lapic_timer.timer); |
97222cc8 | 1479 | |
1e08ec4a | 1480 | kvm_apic_set_id(apic, vcpu->vcpu_id); |
fc61b800 | 1481 | kvm_apic_set_version(apic->vcpu); |
97222cc8 ED |
1482 | |
1483 | for (i = 0; i < APIC_LVT_NUM; i++) | |
1484 | apic_set_reg(apic, APIC_LVTT + 0x10 * i, APIC_LVT_MASKED); | |
a323b409 | 1485 | apic->lapic_timer.timer_mode = 0; |
40487c68 QH |
1486 | apic_set_reg(apic, APIC_LVT0, |
1487 | SET_APIC_DELIVERY_MODE(0, APIC_MODE_EXTINT)); | |
97222cc8 ED |
1488 | |
1489 | apic_set_reg(apic, APIC_DFR, 0xffffffffU); | |
f8c1ea10 | 1490 | apic_set_spiv(apic, 0xff); |
97222cc8 | 1491 | apic_set_reg(apic, APIC_TASKPRI, 0); |
1e08ec4a | 1492 | kvm_apic_set_ldr(apic, 0); |
97222cc8 ED |
1493 | apic_set_reg(apic, APIC_ESR, 0); |
1494 | apic_set_reg(apic, APIC_ICR, 0); | |
1495 | apic_set_reg(apic, APIC_ICR2, 0); | |
1496 | apic_set_reg(apic, APIC_TDCR, 0); | |
1497 | apic_set_reg(apic, APIC_TMICT, 0); | |
1498 | for (i = 0; i < 8; i++) { | |
1499 | apic_set_reg(apic, APIC_IRR + 0x10 * i, 0); | |
1500 | apic_set_reg(apic, APIC_ISR + 0x10 * i, 0); | |
1501 | apic_set_reg(apic, APIC_TMR + 0x10 * i, 0); | |
1502 | } | |
c7c9c56c YZ |
1503 | apic->irr_pending = kvm_apic_vid_enabled(vcpu->kvm); |
1504 | apic->isr_count = kvm_apic_vid_enabled(vcpu->kvm); | |
8680b94b | 1505 | apic->highest_isr_cache = -1; |
b33ac88b | 1506 | update_divide_count(apic); |
d3c7b77d | 1507 | atomic_set(&apic->lapic_timer.pending, 0); |
c5af89b6 | 1508 | if (kvm_vcpu_is_bsp(vcpu)) |
5dbc8f3f GN |
1509 | kvm_lapic_set_base(vcpu, |
1510 | vcpu->arch.apic_base | MSR_IA32_APICBASE_BSP); | |
ae7a2a3f | 1511 | vcpu->arch.pv_eoi.msr_val = 0; |
97222cc8 ED |
1512 | apic_update_ppr(apic); |
1513 | ||
e1035715 | 1514 | vcpu->arch.apic_arb_prio = 0; |
41383771 | 1515 | vcpu->arch.apic_attention = 0; |
e1035715 | 1516 | |
98eff52a | 1517 | apic_debug("%s: vcpu=%p, id=%d, base_msr=" |
b8688d51 | 1518 | "0x%016" PRIx64 ", base_address=0x%0lx.\n", __func__, |
97222cc8 | 1519 | vcpu, kvm_apic_id(apic), |
ad312c7c | 1520 | vcpu->arch.apic_base, apic->base_address); |
97222cc8 ED |
1521 | } |
1522 | ||
97222cc8 ED |
1523 | /* |
1524 | *---------------------------------------------------------------------- | |
1525 | * timer interface | |
1526 | *---------------------------------------------------------------------- | |
1527 | */ | |
1b9778da | 1528 | |
2a6eac96 | 1529 | static bool lapic_is_periodic(struct kvm_lapic *apic) |
97222cc8 | 1530 | { |
d3c7b77d | 1531 | return apic_lvtt_period(apic); |
97222cc8 ED |
1532 | } |
1533 | ||
3d80840d MT |
1534 | int apic_has_pending_timer(struct kvm_vcpu *vcpu) |
1535 | { | |
54e9818f | 1536 | struct kvm_lapic *apic = vcpu->arch.apic; |
3d80840d | 1537 | |
c48f1496 | 1538 | if (kvm_vcpu_has_lapic(vcpu) && apic_enabled(apic) && |
54e9818f GN |
1539 | apic_lvt_enabled(apic, APIC_LVTT)) |
1540 | return atomic_read(&apic->lapic_timer.pending); | |
3d80840d MT |
1541 | |
1542 | return 0; | |
1543 | } | |
1544 | ||
89342082 | 1545 | int kvm_apic_local_deliver(struct kvm_lapic *apic, int lvt_type) |
1b9778da | 1546 | { |
c48f1496 | 1547 | u32 reg = kvm_apic_get_reg(apic, lvt_type); |
23930f95 | 1548 | int vector, mode, trig_mode; |
23930f95 | 1549 | |
c48f1496 | 1550 | if (kvm_apic_hw_enabled(apic) && !(reg & APIC_LVT_MASKED)) { |
23930f95 JK |
1551 | vector = reg & APIC_VECTOR_MASK; |
1552 | mode = reg & APIC_MODE_MASK; | |
1553 | trig_mode = reg & APIC_LVT_LEVEL_TRIGGER; | |
b4f2225c YZ |
1554 | return __apic_accept_irq(apic, mode, vector, 1, trig_mode, |
1555 | NULL); | |
23930f95 JK |
1556 | } |
1557 | return 0; | |
1558 | } | |
1b9778da | 1559 | |
8fdb2351 | 1560 | void kvm_apic_nmi_wd_deliver(struct kvm_vcpu *vcpu) |
23930f95 | 1561 | { |
8fdb2351 JK |
1562 | struct kvm_lapic *apic = vcpu->arch.apic; |
1563 | ||
1564 | if (apic) | |
1565 | kvm_apic_local_deliver(apic, APIC_LVT0); | |
1b9778da ED |
1566 | } |
1567 | ||
d76685c4 GH |
1568 | static const struct kvm_io_device_ops apic_mmio_ops = { |
1569 | .read = apic_mmio_read, | |
1570 | .write = apic_mmio_write, | |
d76685c4 GH |
1571 | }; |
1572 | ||
e9d90d47 AK |
1573 | static enum hrtimer_restart apic_timer_fn(struct hrtimer *data) |
1574 | { | |
1575 | struct kvm_timer *ktimer = container_of(data, struct kvm_timer, timer); | |
2a6eac96 | 1576 | struct kvm_lapic *apic = container_of(ktimer, struct kvm_lapic, lapic_timer); |
e9d90d47 | 1577 | |
5d87db71 | 1578 | apic_timer_expired(apic); |
e9d90d47 | 1579 | |
2a6eac96 | 1580 | if (lapic_is_periodic(apic)) { |
e9d90d47 AK |
1581 | hrtimer_add_expires_ns(&ktimer->timer, ktimer->period); |
1582 | return HRTIMER_RESTART; | |
1583 | } else | |
1584 | return HRTIMER_NORESTART; | |
1585 | } | |
1586 | ||
97222cc8 ED |
1587 | int kvm_create_lapic(struct kvm_vcpu *vcpu) |
1588 | { | |
1589 | struct kvm_lapic *apic; | |
1590 | ||
1591 | ASSERT(vcpu != NULL); | |
1592 | apic_debug("apic_init %d\n", vcpu->vcpu_id); | |
1593 | ||
1594 | apic = kzalloc(sizeof(*apic), GFP_KERNEL); | |
1595 | if (!apic) | |
1596 | goto nomem; | |
1597 | ||
ad312c7c | 1598 | vcpu->arch.apic = apic; |
97222cc8 | 1599 | |
afc20184 TY |
1600 | apic->regs = (void *)get_zeroed_page(GFP_KERNEL); |
1601 | if (!apic->regs) { | |
97222cc8 ED |
1602 | printk(KERN_ERR "malloc apic regs error for vcpu %x\n", |
1603 | vcpu->vcpu_id); | |
d589444e | 1604 | goto nomem_free_apic; |
97222cc8 | 1605 | } |
97222cc8 ED |
1606 | apic->vcpu = vcpu; |
1607 | ||
d3c7b77d MT |
1608 | hrtimer_init(&apic->lapic_timer.timer, CLOCK_MONOTONIC, |
1609 | HRTIMER_MODE_ABS); | |
e9d90d47 | 1610 | apic->lapic_timer.timer.function = apic_timer_fn; |
d3c7b77d | 1611 | |
c5cc421b GN |
1612 | /* |
1613 | * APIC is created enabled. This will prevent kvm_lapic_set_base from | |
1614 | * thinking that APIC satet has changed. | |
1615 | */ | |
1616 | vcpu->arch.apic_base = MSR_IA32_APICBASE_ENABLE; | |
6aed64a8 GN |
1617 | kvm_lapic_set_base(vcpu, |
1618 | APIC_DEFAULT_PHYS_BASE | MSR_IA32_APICBASE_ENABLE); | |
97222cc8 | 1619 | |
f8c1ea10 | 1620 | static_key_slow_inc(&apic_sw_disabled.key); /* sw disabled at reset */ |
c5ec1534 | 1621 | kvm_lapic_reset(vcpu); |
d76685c4 | 1622 | kvm_iodevice_init(&apic->dev, &apic_mmio_ops); |
97222cc8 ED |
1623 | |
1624 | return 0; | |
d589444e RR |
1625 | nomem_free_apic: |
1626 | kfree(apic); | |
97222cc8 | 1627 | nomem: |
97222cc8 ED |
1628 | return -ENOMEM; |
1629 | } | |
97222cc8 ED |
1630 | |
1631 | int kvm_apic_has_interrupt(struct kvm_vcpu *vcpu) | |
1632 | { | |
ad312c7c | 1633 | struct kvm_lapic *apic = vcpu->arch.apic; |
97222cc8 ED |
1634 | int highest_irr; |
1635 | ||
c48f1496 | 1636 | if (!kvm_vcpu_has_lapic(vcpu) || !apic_enabled(apic)) |
97222cc8 ED |
1637 | return -1; |
1638 | ||
6e5d865c | 1639 | apic_update_ppr(apic); |
97222cc8 ED |
1640 | highest_irr = apic_find_highest_irr(apic); |
1641 | if ((highest_irr == -1) || | |
c48f1496 | 1642 | ((highest_irr & 0xF0) <= kvm_apic_get_reg(apic, APIC_PROCPRI))) |
97222cc8 ED |
1643 | return -1; |
1644 | return highest_irr; | |
1645 | } | |
1646 | ||
40487c68 QH |
1647 | int kvm_apic_accept_pic_intr(struct kvm_vcpu *vcpu) |
1648 | { | |
c48f1496 | 1649 | u32 lvt0 = kvm_apic_get_reg(vcpu->arch.apic, APIC_LVT0); |
40487c68 QH |
1650 | int r = 0; |
1651 | ||
c48f1496 | 1652 | if (!kvm_apic_hw_enabled(vcpu->arch.apic)) |
e7dca5c0 CL |
1653 | r = 1; |
1654 | if ((lvt0 & APIC_LVT_MASKED) == 0 && | |
1655 | GET_APIC_DELIVERY_MODE(lvt0) == APIC_MODE_EXTINT) | |
1656 | r = 1; | |
40487c68 QH |
1657 | return r; |
1658 | } | |
1659 | ||
1b9778da ED |
1660 | void kvm_inject_apic_timer_irqs(struct kvm_vcpu *vcpu) |
1661 | { | |
ad312c7c | 1662 | struct kvm_lapic *apic = vcpu->arch.apic; |
1b9778da | 1663 | |
c48f1496 | 1664 | if (!kvm_vcpu_has_lapic(vcpu)) |
54e9818f GN |
1665 | return; |
1666 | ||
1667 | if (atomic_read(&apic->lapic_timer.pending) > 0) { | |
f1ed0450 | 1668 | kvm_apic_local_deliver(apic, APIC_LVTT); |
fae0ba21 NA |
1669 | if (apic_lvtt_tscdeadline(apic)) |
1670 | apic->lapic_timer.tscdeadline = 0; | |
f1ed0450 | 1671 | atomic_set(&apic->lapic_timer.pending, 0); |
1b9778da ED |
1672 | } |
1673 | } | |
1674 | ||
97222cc8 ED |
1675 | int kvm_get_apic_interrupt(struct kvm_vcpu *vcpu) |
1676 | { | |
1677 | int vector = kvm_apic_has_interrupt(vcpu); | |
ad312c7c | 1678 | struct kvm_lapic *apic = vcpu->arch.apic; |
97222cc8 ED |
1679 | |
1680 | if (vector == -1) | |
1681 | return -1; | |
1682 | ||
56cc2406 WL |
1683 | /* |
1684 | * We get here even with APIC virtualization enabled, if doing | |
1685 | * nested virtualization and L1 runs with the "acknowledge interrupt | |
1686 | * on exit" mode. Then we cannot inject the interrupt via RVI, | |
1687 | * because the process would deliver it through the IDT. | |
1688 | */ | |
1689 | ||
8680b94b | 1690 | apic_set_isr(vector, apic); |
97222cc8 ED |
1691 | apic_update_ppr(apic); |
1692 | apic_clear_irr(vector, apic); | |
1693 | return vector; | |
1694 | } | |
96ad2cc6 | 1695 | |
64eb0620 GN |
1696 | void kvm_apic_post_state_restore(struct kvm_vcpu *vcpu, |
1697 | struct kvm_lapic_state *s) | |
96ad2cc6 | 1698 | { |
ad312c7c | 1699 | struct kvm_lapic *apic = vcpu->arch.apic; |
96ad2cc6 | 1700 | |
5dbc8f3f | 1701 | kvm_lapic_set_base(vcpu, vcpu->arch.apic_base); |
64eb0620 GN |
1702 | /* set SPIV separately to get count of SW disabled APICs right */ |
1703 | apic_set_spiv(apic, *((u32 *)(s->regs + APIC_SPIV))); | |
1704 | memcpy(vcpu->arch.apic->regs, s->regs, sizeof *s); | |
1e08ec4a GN |
1705 | /* call kvm_apic_set_id() to put apic into apic_map */ |
1706 | kvm_apic_set_id(apic, kvm_apic_id(apic)); | |
fc61b800 GN |
1707 | kvm_apic_set_version(vcpu); |
1708 | ||
96ad2cc6 | 1709 | apic_update_ppr(apic); |
d3c7b77d | 1710 | hrtimer_cancel(&apic->lapic_timer.timer); |
96ad2cc6 ED |
1711 | update_divide_count(apic); |
1712 | start_apic_timer(apic); | |
6e24a6ef | 1713 | apic->irr_pending = true; |
c7c9c56c YZ |
1714 | apic->isr_count = kvm_apic_vid_enabled(vcpu->kvm) ? |
1715 | 1 : count_vectors(apic->regs + APIC_ISR); | |
8680b94b | 1716 | apic->highest_isr_cache = -1; |
c7c9c56c | 1717 | kvm_x86_ops->hwapic_isr_update(vcpu->kvm, apic_find_highest_isr(apic)); |
3842d135 | 1718 | kvm_make_request(KVM_REQ_EVENT, vcpu); |
10606919 | 1719 | kvm_rtc_eoi_tracking_restore_one(vcpu); |
96ad2cc6 | 1720 | } |
a3d7f85f | 1721 | |
2f52d58c | 1722 | void __kvm_migrate_apic_timer(struct kvm_vcpu *vcpu) |
a3d7f85f | 1723 | { |
a3d7f85f ED |
1724 | struct hrtimer *timer; |
1725 | ||
c48f1496 | 1726 | if (!kvm_vcpu_has_lapic(vcpu)) |
a3d7f85f ED |
1727 | return; |
1728 | ||
54e9818f | 1729 | timer = &vcpu->arch.apic->lapic_timer.timer; |
a3d7f85f | 1730 | if (hrtimer_cancel(timer)) |
beb20d52 | 1731 | hrtimer_start_expires(timer, HRTIMER_MODE_ABS); |
a3d7f85f | 1732 | } |
b93463aa | 1733 | |
ae7a2a3f MT |
1734 | /* |
1735 | * apic_sync_pv_eoi_from_guest - called on vmexit or cancel interrupt | |
1736 | * | |
1737 | * Detect whether guest triggered PV EOI since the | |
1738 | * last entry. If yes, set EOI on guests's behalf. | |
1739 | * Clear PV EOI in guest memory in any case. | |
1740 | */ | |
1741 | static void apic_sync_pv_eoi_from_guest(struct kvm_vcpu *vcpu, | |
1742 | struct kvm_lapic *apic) | |
1743 | { | |
1744 | bool pending; | |
1745 | int vector; | |
1746 | /* | |
1747 | * PV EOI state is derived from KVM_APIC_PV_EOI_PENDING in host | |
1748 | * and KVM_PV_EOI_ENABLED in guest memory as follows: | |
1749 | * | |
1750 | * KVM_APIC_PV_EOI_PENDING is unset: | |
1751 | * -> host disabled PV EOI. | |
1752 | * KVM_APIC_PV_EOI_PENDING is set, KVM_PV_EOI_ENABLED is set: | |
1753 | * -> host enabled PV EOI, guest did not execute EOI yet. | |
1754 | * KVM_APIC_PV_EOI_PENDING is set, KVM_PV_EOI_ENABLED is unset: | |
1755 | * -> host enabled PV EOI, guest executed EOI. | |
1756 | */ | |
1757 | BUG_ON(!pv_eoi_enabled(vcpu)); | |
1758 | pending = pv_eoi_get_pending(vcpu); | |
1759 | /* | |
1760 | * Clear pending bit in any case: it will be set again on vmentry. | |
1761 | * While this might not be ideal from performance point of view, | |
1762 | * this makes sure pv eoi is only enabled when we know it's safe. | |
1763 | */ | |
1764 | pv_eoi_clr_pending(vcpu); | |
1765 | if (pending) | |
1766 | return; | |
1767 | vector = apic_set_eoi(apic); | |
1768 | trace_kvm_pv_eoi(apic, vector); | |
1769 | } | |
1770 | ||
b93463aa AK |
1771 | void kvm_lapic_sync_from_vapic(struct kvm_vcpu *vcpu) |
1772 | { | |
1773 | u32 data; | |
b93463aa | 1774 | |
ae7a2a3f MT |
1775 | if (test_bit(KVM_APIC_PV_EOI_PENDING, &vcpu->arch.apic_attention)) |
1776 | apic_sync_pv_eoi_from_guest(vcpu, vcpu->arch.apic); | |
1777 | ||
41383771 | 1778 | if (!test_bit(KVM_APIC_CHECK_VAPIC, &vcpu->arch.apic_attention)) |
b93463aa AK |
1779 | return; |
1780 | ||
fda4e2e8 AH |
1781 | kvm_read_guest_cached(vcpu->kvm, &vcpu->arch.apic->vapic_cache, &data, |
1782 | sizeof(u32)); | |
b93463aa AK |
1783 | |
1784 | apic_set_tpr(vcpu->arch.apic, data & 0xff); | |
1785 | } | |
1786 | ||
ae7a2a3f MT |
1787 | /* |
1788 | * apic_sync_pv_eoi_to_guest - called before vmentry | |
1789 | * | |
1790 | * Detect whether it's safe to enable PV EOI and | |
1791 | * if yes do so. | |
1792 | */ | |
1793 | static void apic_sync_pv_eoi_to_guest(struct kvm_vcpu *vcpu, | |
1794 | struct kvm_lapic *apic) | |
1795 | { | |
1796 | if (!pv_eoi_enabled(vcpu) || | |
1797 | /* IRR set or many bits in ISR: could be nested. */ | |
1798 | apic->irr_pending || | |
1799 | /* Cache not set: could be safe but we don't bother. */ | |
1800 | apic->highest_isr_cache == -1 || | |
1801 | /* Need EOI to update ioapic. */ | |
1802 | kvm_ioapic_handles_vector(vcpu->kvm, apic->highest_isr_cache)) { | |
1803 | /* | |
1804 | * PV EOI was disabled by apic_sync_pv_eoi_from_guest | |
1805 | * so we need not do anything here. | |
1806 | */ | |
1807 | return; | |
1808 | } | |
1809 | ||
1810 | pv_eoi_set_pending(apic->vcpu); | |
1811 | } | |
1812 | ||
b93463aa AK |
1813 | void kvm_lapic_sync_to_vapic(struct kvm_vcpu *vcpu) |
1814 | { | |
1815 | u32 data, tpr; | |
1816 | int max_irr, max_isr; | |
ae7a2a3f | 1817 | struct kvm_lapic *apic = vcpu->arch.apic; |
b93463aa | 1818 | |
ae7a2a3f MT |
1819 | apic_sync_pv_eoi_to_guest(vcpu, apic); |
1820 | ||
41383771 | 1821 | if (!test_bit(KVM_APIC_CHECK_VAPIC, &vcpu->arch.apic_attention)) |
b93463aa AK |
1822 | return; |
1823 | ||
c48f1496 | 1824 | tpr = kvm_apic_get_reg(apic, APIC_TASKPRI) & 0xff; |
b93463aa AK |
1825 | max_irr = apic_find_highest_irr(apic); |
1826 | if (max_irr < 0) | |
1827 | max_irr = 0; | |
1828 | max_isr = apic_find_highest_isr(apic); | |
1829 | if (max_isr < 0) | |
1830 | max_isr = 0; | |
1831 | data = (tpr & 0xff) | ((max_isr & 0xf0) << 8) | (max_irr << 24); | |
1832 | ||
fda4e2e8 AH |
1833 | kvm_write_guest_cached(vcpu->kvm, &vcpu->arch.apic->vapic_cache, &data, |
1834 | sizeof(u32)); | |
b93463aa AK |
1835 | } |
1836 | ||
fda4e2e8 | 1837 | int kvm_lapic_set_vapic_addr(struct kvm_vcpu *vcpu, gpa_t vapic_addr) |
b93463aa | 1838 | { |
fda4e2e8 AH |
1839 | if (vapic_addr) { |
1840 | if (kvm_gfn_to_hva_cache_init(vcpu->kvm, | |
1841 | &vcpu->arch.apic->vapic_cache, | |
1842 | vapic_addr, sizeof(u32))) | |
1843 | return -EINVAL; | |
41383771 | 1844 | __set_bit(KVM_APIC_CHECK_VAPIC, &vcpu->arch.apic_attention); |
fda4e2e8 | 1845 | } else { |
41383771 | 1846 | __clear_bit(KVM_APIC_CHECK_VAPIC, &vcpu->arch.apic_attention); |
fda4e2e8 AH |
1847 | } |
1848 | ||
1849 | vcpu->arch.apic->vapic_addr = vapic_addr; | |
1850 | return 0; | |
b93463aa | 1851 | } |
0105d1a5 GN |
1852 | |
1853 | int kvm_x2apic_msr_write(struct kvm_vcpu *vcpu, u32 msr, u64 data) | |
1854 | { | |
1855 | struct kvm_lapic *apic = vcpu->arch.apic; | |
1856 | u32 reg = (msr - APIC_BASE_MSR) << 4; | |
1857 | ||
1858 | if (!irqchip_in_kernel(vcpu->kvm) || !apic_x2apic_mode(apic)) | |
1859 | return 1; | |
1860 | ||
1861 | /* if this is ICR write vector before command */ | |
1862 | if (msr == 0x830) | |
1863 | apic_reg_write(apic, APIC_ICR2, (u32)(data >> 32)); | |
1864 | return apic_reg_write(apic, reg, (u32)data); | |
1865 | } | |
1866 | ||
1867 | int kvm_x2apic_msr_read(struct kvm_vcpu *vcpu, u32 msr, u64 *data) | |
1868 | { | |
1869 | struct kvm_lapic *apic = vcpu->arch.apic; | |
1870 | u32 reg = (msr - APIC_BASE_MSR) << 4, low, high = 0; | |
1871 | ||
1872 | if (!irqchip_in_kernel(vcpu->kvm) || !apic_x2apic_mode(apic)) | |
1873 | return 1; | |
1874 | ||
1875 | if (apic_reg_read(apic, reg, 4, &low)) | |
1876 | return 1; | |
1877 | if (msr == 0x830) | |
1878 | apic_reg_read(apic, APIC_ICR2, 4, &high); | |
1879 | ||
1880 | *data = (((u64)high) << 32) | low; | |
1881 | ||
1882 | return 0; | |
1883 | } | |
10388a07 GN |
1884 | |
1885 | int kvm_hv_vapic_msr_write(struct kvm_vcpu *vcpu, u32 reg, u64 data) | |
1886 | { | |
1887 | struct kvm_lapic *apic = vcpu->arch.apic; | |
1888 | ||
c48f1496 | 1889 | if (!kvm_vcpu_has_lapic(vcpu)) |
10388a07 GN |
1890 | return 1; |
1891 | ||
1892 | /* if this is ICR write vector before command */ | |
1893 | if (reg == APIC_ICR) | |
1894 | apic_reg_write(apic, APIC_ICR2, (u32)(data >> 32)); | |
1895 | return apic_reg_write(apic, reg, (u32)data); | |
1896 | } | |
1897 | ||
1898 | int kvm_hv_vapic_msr_read(struct kvm_vcpu *vcpu, u32 reg, u64 *data) | |
1899 | { | |
1900 | struct kvm_lapic *apic = vcpu->arch.apic; | |
1901 | u32 low, high = 0; | |
1902 | ||
c48f1496 | 1903 | if (!kvm_vcpu_has_lapic(vcpu)) |
10388a07 GN |
1904 | return 1; |
1905 | ||
1906 | if (apic_reg_read(apic, reg, 4, &low)) | |
1907 | return 1; | |
1908 | if (reg == APIC_ICR) | |
1909 | apic_reg_read(apic, APIC_ICR2, 4, &high); | |
1910 | ||
1911 | *data = (((u64)high) << 32) | low; | |
1912 | ||
1913 | return 0; | |
1914 | } | |
ae7a2a3f MT |
1915 | |
1916 | int kvm_lapic_enable_pv_eoi(struct kvm_vcpu *vcpu, u64 data) | |
1917 | { | |
1918 | u64 addr = data & ~KVM_MSR_ENABLED; | |
1919 | if (!IS_ALIGNED(addr, 4)) | |
1920 | return 1; | |
1921 | ||
1922 | vcpu->arch.pv_eoi.msr_val = data; | |
1923 | if (!pv_eoi_enabled(vcpu)) | |
1924 | return 0; | |
1925 | return kvm_gfn_to_hva_cache_init(vcpu->kvm, &vcpu->arch.pv_eoi.data, | |
8f964525 | 1926 | addr, sizeof(u8)); |
ae7a2a3f | 1927 | } |
c5cc421b | 1928 | |
66450a21 JK |
1929 | void kvm_apic_accept_events(struct kvm_vcpu *vcpu) |
1930 | { | |
1931 | struct kvm_lapic *apic = vcpu->arch.apic; | |
1932 | unsigned int sipi_vector; | |
299018f4 | 1933 | unsigned long pe; |
66450a21 | 1934 | |
299018f4 | 1935 | if (!kvm_vcpu_has_lapic(vcpu) || !apic->pending_events) |
66450a21 JK |
1936 | return; |
1937 | ||
299018f4 GN |
1938 | pe = xchg(&apic->pending_events, 0); |
1939 | ||
1940 | if (test_bit(KVM_APIC_INIT, &pe)) { | |
66450a21 JK |
1941 | kvm_lapic_reset(vcpu); |
1942 | kvm_vcpu_reset(vcpu); | |
1943 | if (kvm_vcpu_is_bsp(apic->vcpu)) | |
1944 | vcpu->arch.mp_state = KVM_MP_STATE_RUNNABLE; | |
1945 | else | |
1946 | vcpu->arch.mp_state = KVM_MP_STATE_INIT_RECEIVED; | |
1947 | } | |
299018f4 | 1948 | if (test_bit(KVM_APIC_SIPI, &pe) && |
66450a21 JK |
1949 | vcpu->arch.mp_state == KVM_MP_STATE_INIT_RECEIVED) { |
1950 | /* evaluate pending_events before reading the vector */ | |
1951 | smp_rmb(); | |
1952 | sipi_vector = apic->sipi_vector; | |
98eff52a | 1953 | apic_debug("vcpu %d received sipi with vector # %x\n", |
66450a21 JK |
1954 | vcpu->vcpu_id, sipi_vector); |
1955 | kvm_vcpu_deliver_sipi_vector(vcpu, sipi_vector); | |
1956 | vcpu->arch.mp_state = KVM_MP_STATE_RUNNABLE; | |
1957 | } | |
1958 | } | |
1959 | ||
c5cc421b GN |
1960 | void kvm_lapic_init(void) |
1961 | { | |
1962 | /* do not patch jump label more than once per second */ | |
1963 | jump_label_rate_limit(&apic_hw_disabled, HZ); | |
f8c1ea10 | 1964 | jump_label_rate_limit(&apic_sw_disabled, HZ); |
c5cc421b | 1965 | } |