]>
Commit | Line | Data |
---|---|---|
1da177e4 | 1 | /* |
af36d7f0 JG |
2 | * sata_via.c - VIA Serial ATA controllers |
3 | * | |
4 | * Maintained by: Jeff Garzik <[email protected]> | |
5 | * Please ALWAYS copy [email protected] | |
1da177e4 | 6 | on emails. |
af36d7f0 JG |
7 | * |
8 | * Copyright 2003-2004 Red Hat, Inc. All rights reserved. | |
9 | * Copyright 2003-2004 Jeff Garzik | |
10 | * | |
11 | * | |
12 | * This program is free software; you can redistribute it and/or modify | |
13 | * it under the terms of the GNU General Public License as published by | |
14 | * the Free Software Foundation; either version 2, or (at your option) | |
15 | * any later version. | |
16 | * | |
17 | * This program is distributed in the hope that it will be useful, | |
18 | * but WITHOUT ANY WARRANTY; without even the implied warranty of | |
19 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the | |
20 | * GNU General Public License for more details. | |
21 | * | |
22 | * You should have received a copy of the GNU General Public License | |
23 | * along with this program; see the file COPYING. If not, write to | |
24 | * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA. | |
25 | * | |
26 | * | |
27 | * libata documentation is available via 'make {ps|pdf}docs', | |
28 | * as Documentation/DocBook/libata.* | |
29 | * | |
30 | * Hardware documentation available under NDA. | |
31 | * | |
32 | * | |
33 | * To-do list: | |
34 | * - VT6421 PATA support | |
35 | * | |
1da177e4 LT |
36 | */ |
37 | ||
38 | #include <linux/kernel.h> | |
39 | #include <linux/module.h> | |
40 | #include <linux/pci.h> | |
41 | #include <linux/init.h> | |
42 | #include <linux/blkdev.h> | |
43 | #include <linux/delay.h> | |
a9524a76 | 44 | #include <linux/device.h> |
1da177e4 LT |
45 | #include <scsi/scsi_host.h> |
46 | #include <linux/libata.h> | |
1da177e4 LT |
47 | |
48 | #define DRV_NAME "sata_via" | |
8bc3fc47 | 49 | #define DRV_VERSION "2.2" |
1da177e4 LT |
50 | |
51 | enum board_ids_enum { | |
52 | vt6420, | |
53 | vt6421, | |
54 | }; | |
55 | ||
56 | enum { | |
57 | SATA_CHAN_ENAB = 0x40, /* SATA channel enable */ | |
58 | SATA_INT_GATE = 0x41, /* SATA interrupt gating */ | |
59 | SATA_NATIVE_MODE = 0x42, /* Native mode enable */ | |
60 | SATA_PATA_SHARING = 0x49, /* PATA/SATA sharing func ctrl */ | |
d73f30e1 AC |
61 | PATA_UDMA_TIMING = 0xB3, /* PATA timing for DMA/ cable detect */ |
62 | PATA_PIO_TIMING = 0xAB, /* PATA timing register */ | |
a84471fe | 63 | |
1da177e4 LT |
64 | PORT0 = (1 << 1), |
65 | PORT1 = (1 << 0), | |
66 | ALL_PORTS = PORT0 | PORT1, | |
1da177e4 LT |
67 | |
68 | NATIVE_MODE_ALL = (1 << 7) | (1 << 6) | (1 << 5) | (1 << 4), | |
69 | ||
70 | SATA_EXT_PHY = (1 << 6), /* 0==use PATA, 1==ext phy */ | |
71 | SATA_2DEV = (1 << 5), /* SATA is master/slave */ | |
72 | }; | |
73 | ||
74 | static int svia_init_one (struct pci_dev *pdev, const struct pci_device_id *ent); | |
75 | static u32 svia_scr_read (struct ata_port *ap, unsigned int sc_reg); | |
76 | static void svia_scr_write (struct ata_port *ap, unsigned int sc_reg, u32 val); | |
17234246 | 77 | static void svia_noop_freeze(struct ata_port *ap); |
ac2164d5 | 78 | static void vt6420_error_handler(struct ata_port *ap); |
a0fcdc02 | 79 | static int vt6421_pata_cable_detect(struct ata_port *ap); |
d73f30e1 AC |
80 | static void vt6421_set_pio_mode(struct ata_port *ap, struct ata_device *adev); |
81 | static void vt6421_set_dma_mode(struct ata_port *ap, struct ata_device *adev); | |
1da177e4 | 82 | |
3b7d697d | 83 | static const struct pci_device_id svia_pci_tbl[] = { |
96bc103f | 84 | { PCI_VDEVICE(VIA, 0x5337), vt6420 }, |
2d2744fc JG |
85 | { PCI_VDEVICE(VIA, 0x0591), vt6420 }, |
86 | { PCI_VDEVICE(VIA, 0x3149), vt6420 }, | |
87 | { PCI_VDEVICE(VIA, 0x3249), vt6421 }, | |
52df0ee0 JG |
88 | { PCI_VDEVICE(VIA, 0x5287), vt6420 }, |
89 | { PCI_VDEVICE(VIA, 0x5372), vt6420 }, | |
90 | { PCI_VDEVICE(VIA, 0x7372), vt6420 }, | |
1da177e4 LT |
91 | |
92 | { } /* terminate list */ | |
93 | }; | |
94 | ||
95 | static struct pci_driver svia_pci_driver = { | |
96 | .name = DRV_NAME, | |
97 | .id_table = svia_pci_tbl, | |
98 | .probe = svia_init_one, | |
e1e143cf TH |
99 | #ifdef CONFIG_PM |
100 | .suspend = ata_pci_device_suspend, | |
101 | .resume = ata_pci_device_resume, | |
102 | #endif | |
1da177e4 LT |
103 | .remove = ata_pci_remove_one, |
104 | }; | |
105 | ||
193515d5 | 106 | static struct scsi_host_template svia_sht = { |
1da177e4 LT |
107 | .module = THIS_MODULE, |
108 | .name = DRV_NAME, | |
109 | .ioctl = ata_scsi_ioctl, | |
110 | .queuecommand = ata_scsi_queuecmd, | |
1da177e4 LT |
111 | .can_queue = ATA_DEF_QUEUE, |
112 | .this_id = ATA_SHT_THIS_ID, | |
113 | .sg_tablesize = LIBATA_MAX_PRD, | |
1da177e4 LT |
114 | .cmd_per_lun = ATA_SHT_CMD_PER_LUN, |
115 | .emulated = ATA_SHT_EMULATED, | |
116 | .use_clustering = ATA_SHT_USE_CLUSTERING, | |
117 | .proc_name = DRV_NAME, | |
118 | .dma_boundary = ATA_DMA_BOUNDARY, | |
119 | .slave_configure = ata_scsi_slave_config, | |
ccf68c34 | 120 | .slave_destroy = ata_scsi_slave_destroy, |
1da177e4 | 121 | .bios_param = ata_std_bios_param, |
1da177e4 LT |
122 | }; |
123 | ||
ac2164d5 TH |
124 | static const struct ata_port_operations vt6420_sata_ops = { |
125 | .port_disable = ata_port_disable, | |
126 | ||
127 | .tf_load = ata_tf_load, | |
128 | .tf_read = ata_tf_read, | |
129 | .check_status = ata_check_status, | |
130 | .exec_command = ata_exec_command, | |
131 | .dev_select = ata_std_dev_select, | |
132 | ||
133 | .bmdma_setup = ata_bmdma_setup, | |
134 | .bmdma_start = ata_bmdma_start, | |
135 | .bmdma_stop = ata_bmdma_stop, | |
136 | .bmdma_status = ata_bmdma_status, | |
137 | ||
138 | .qc_prep = ata_qc_prep, | |
139 | .qc_issue = ata_qc_issue_prot, | |
0d5ff566 | 140 | .data_xfer = ata_data_xfer, |
ac2164d5 | 141 | |
17234246 | 142 | .freeze = svia_noop_freeze, |
ac2164d5 TH |
143 | .thaw = ata_bmdma_thaw, |
144 | .error_handler = vt6420_error_handler, | |
145 | .post_internal_cmd = ata_bmdma_post_internal_cmd, | |
146 | ||
ac2164d5 | 147 | .irq_clear = ata_bmdma_irq_clear, |
246ce3b6 AI |
148 | .irq_on = ata_irq_on, |
149 | .irq_ack = ata_irq_ack, | |
ac2164d5 TH |
150 | |
151 | .port_start = ata_port_start, | |
ac2164d5 TH |
152 | }; |
153 | ||
d73f30e1 | 154 | static const struct ata_port_operations vt6421_pata_ops = { |
1da177e4 | 155 | .port_disable = ata_port_disable, |
a84471fe | 156 | |
d73f30e1 AC |
157 | .set_piomode = vt6421_set_pio_mode, |
158 | .set_dmamode = vt6421_set_dma_mode, | |
159 | ||
160 | .tf_load = ata_tf_load, | |
161 | .tf_read = ata_tf_read, | |
162 | .check_status = ata_check_status, | |
163 | .exec_command = ata_exec_command, | |
164 | .dev_select = ata_std_dev_select, | |
165 | ||
166 | .bmdma_setup = ata_bmdma_setup, | |
167 | .bmdma_start = ata_bmdma_start, | |
168 | .bmdma_stop = ata_bmdma_stop, | |
169 | .bmdma_status = ata_bmdma_status, | |
170 | ||
171 | .qc_prep = ata_qc_prep, | |
172 | .qc_issue = ata_qc_issue_prot, | |
0d5ff566 | 173 | .data_xfer = ata_data_xfer, |
d73f30e1 AC |
174 | |
175 | .freeze = ata_bmdma_freeze, | |
176 | .thaw = ata_bmdma_thaw, | |
a0fcdc02 | 177 | .error_handler = ata_bmdma_error_handler, |
d73f30e1 | 178 | .post_internal_cmd = ata_bmdma_post_internal_cmd, |
a0fcdc02 | 179 | .cable_detect = vt6421_pata_cable_detect, |
1da177e4 | 180 | |
d73f30e1 | 181 | .irq_clear = ata_bmdma_irq_clear, |
246ce3b6 AI |
182 | .irq_on = ata_irq_on, |
183 | .irq_ack = ata_irq_ack, | |
d73f30e1 | 184 | |
eca25dca | 185 | .port_start = ata_port_start, |
d73f30e1 AC |
186 | }; |
187 | ||
188 | static const struct ata_port_operations vt6421_sata_ops = { | |
189 | .port_disable = ata_port_disable, | |
a84471fe | 190 | |
1da177e4 LT |
191 | .tf_load = ata_tf_load, |
192 | .tf_read = ata_tf_read, | |
193 | .check_status = ata_check_status, | |
194 | .exec_command = ata_exec_command, | |
195 | .dev_select = ata_std_dev_select, | |
196 | ||
1da177e4 LT |
197 | .bmdma_setup = ata_bmdma_setup, |
198 | .bmdma_start = ata_bmdma_start, | |
199 | .bmdma_stop = ata_bmdma_stop, | |
200 | .bmdma_status = ata_bmdma_status, | |
201 | ||
202 | .qc_prep = ata_qc_prep, | |
203 | .qc_issue = ata_qc_issue_prot, | |
0d5ff566 | 204 | .data_xfer = ata_data_xfer, |
1da177e4 | 205 | |
40ef1d8d TH |
206 | .freeze = ata_bmdma_freeze, |
207 | .thaw = ata_bmdma_thaw, | |
a0fcdc02 | 208 | .error_handler = ata_bmdma_error_handler, |
40ef1d8d | 209 | .post_internal_cmd = ata_bmdma_post_internal_cmd, |
a0fcdc02 | 210 | .cable_detect = ata_cable_sata, |
1da177e4 | 211 | |
1da177e4 | 212 | .irq_clear = ata_bmdma_irq_clear, |
246ce3b6 AI |
213 | .irq_on = ata_irq_on, |
214 | .irq_ack = ata_irq_ack, | |
1da177e4 LT |
215 | |
216 | .scr_read = svia_scr_read, | |
217 | .scr_write = svia_scr_write, | |
218 | ||
eca25dca | 219 | .port_start = ata_port_start, |
1da177e4 LT |
220 | }; |
221 | ||
eca25dca | 222 | static const struct ata_port_info vt6420_port_info = { |
cca3974e | 223 | .flags = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY, |
1da177e4 LT |
224 | .pio_mask = 0x1f, |
225 | .mwdma_mask = 0x07, | |
226 | .udma_mask = 0x7f, | |
ac2164d5 | 227 | .port_ops = &vt6420_sata_ops, |
1da177e4 LT |
228 | }; |
229 | ||
eca25dca TH |
230 | static struct ata_port_info vt6421_sport_info = { |
231 | .flags = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY, | |
232 | .pio_mask = 0x1f, | |
233 | .mwdma_mask = 0x07, | |
234 | .udma_mask = 0x7f, | |
235 | .port_ops = &vt6421_sata_ops, | |
236 | }; | |
237 | ||
238 | static struct ata_port_info vt6421_pport_info = { | |
239 | .flags = ATA_FLAG_SLAVE_POSS | ATA_FLAG_NO_LEGACY, | |
240 | .pio_mask = 0x1f, | |
241 | .mwdma_mask = 0, | |
242 | .udma_mask = 0x7f, | |
243 | .port_ops = &vt6421_pata_ops, | |
244 | }; | |
245 | ||
1da177e4 LT |
246 | MODULE_AUTHOR("Jeff Garzik"); |
247 | MODULE_DESCRIPTION("SCSI low-level driver for VIA SATA controllers"); | |
248 | MODULE_LICENSE("GPL"); | |
249 | MODULE_DEVICE_TABLE(pci, svia_pci_tbl); | |
250 | MODULE_VERSION(DRV_VERSION); | |
251 | ||
252 | static u32 svia_scr_read (struct ata_port *ap, unsigned int sc_reg) | |
253 | { | |
254 | if (sc_reg > SCR_CONTROL) | |
255 | return 0xffffffffU; | |
0d5ff566 | 256 | return ioread32(ap->ioaddr.scr_addr + (4 * sc_reg)); |
1da177e4 LT |
257 | } |
258 | ||
259 | static void svia_scr_write (struct ata_port *ap, unsigned int sc_reg, u32 val) | |
260 | { | |
261 | if (sc_reg > SCR_CONTROL) | |
262 | return; | |
0d5ff566 | 263 | iowrite32(val, ap->ioaddr.scr_addr + (4 * sc_reg)); |
1da177e4 LT |
264 | } |
265 | ||
17234246 TH |
266 | static void svia_noop_freeze(struct ata_port *ap) |
267 | { | |
268 | /* Some VIA controllers choke if ATA_NIEN is manipulated in | |
269 | * certain way. Leave it alone and just clear pending IRQ. | |
270 | */ | |
271 | ata_chk_status(ap); | |
d0259872 | 272 | ata_bmdma_irq_clear(ap); |
17234246 TH |
273 | } |
274 | ||
ac2164d5 TH |
275 | /** |
276 | * vt6420_prereset - prereset for vt6420 | |
277 | * @ap: target ATA port | |
d4b2bab4 | 278 | * @deadline: deadline jiffies for the operation |
ac2164d5 TH |
279 | * |
280 | * SCR registers on vt6420 are pieces of shit and may hang the | |
281 | * whole machine completely if accessed with the wrong timing. | |
282 | * To avoid such catastrophe, vt6420 doesn't provide generic SCR | |
283 | * access operations, but uses SStatus and SControl only during | |
284 | * boot probing in controlled way. | |
285 | * | |
286 | * As the old (pre EH update) probing code is proven to work, we | |
287 | * strictly follow the access pattern. | |
288 | * | |
289 | * LOCKING: | |
290 | * Kernel thread context (may sleep) | |
291 | * | |
292 | * RETURNS: | |
293 | * 0 on success, -errno otherwise. | |
294 | */ | |
d4b2bab4 | 295 | static int vt6420_prereset(struct ata_port *ap, unsigned long deadline) |
ac2164d5 TH |
296 | { |
297 | struct ata_eh_context *ehc = &ap->eh_context; | |
298 | unsigned long timeout = jiffies + (HZ * 5); | |
299 | u32 sstatus, scontrol; | |
300 | int online; | |
301 | ||
302 | /* don't do any SCR stuff if we're not loading */ | |
68ff6e8e | 303 | if (!(ap->pflags & ATA_PFLAG_LOADING)) |
ac2164d5 TH |
304 | goto skip_scr; |
305 | ||
306 | /* Resume phy. This is the old resume sequence from | |
307 | * __sata_phy_reset(). | |
308 | */ | |
309 | svia_scr_write(ap, SCR_CONTROL, 0x300); | |
310 | svia_scr_read(ap, SCR_CONTROL); /* flush */ | |
311 | ||
312 | /* wait for phy to become ready, if necessary */ | |
313 | do { | |
314 | msleep(200); | |
315 | if ((svia_scr_read(ap, SCR_STATUS) & 0xf) != 1) | |
316 | break; | |
317 | } while (time_before(jiffies, timeout)); | |
318 | ||
319 | /* open code sata_print_link_status() */ | |
320 | sstatus = svia_scr_read(ap, SCR_STATUS); | |
321 | scontrol = svia_scr_read(ap, SCR_CONTROL); | |
322 | ||
323 | online = (sstatus & 0xf) == 0x3; | |
324 | ||
325 | ata_port_printk(ap, KERN_INFO, | |
326 | "SATA link %s 1.5 Gbps (SStatus %X SControl %X)\n", | |
327 | online ? "up" : "down", sstatus, scontrol); | |
328 | ||
329 | /* SStatus is read one more time */ | |
330 | svia_scr_read(ap, SCR_STATUS); | |
331 | ||
332 | if (!online) { | |
333 | /* tell EH to bail */ | |
334 | ehc->i.action &= ~ATA_EH_RESET_MASK; | |
335 | return 0; | |
336 | } | |
337 | ||
338 | skip_scr: | |
339 | /* wait for !BSY */ | |
d4b2bab4 | 340 | ata_wait_ready(ap, deadline); |
ac2164d5 TH |
341 | |
342 | return 0; | |
343 | } | |
344 | ||
345 | static void vt6420_error_handler(struct ata_port *ap) | |
346 | { | |
347 | return ata_bmdma_drive_eh(ap, vt6420_prereset, ata_std_softreset, | |
348 | NULL, ata_std_postreset); | |
349 | } | |
350 | ||
a0fcdc02 | 351 | static int vt6421_pata_cable_detect(struct ata_port *ap) |
d73f30e1 AC |
352 | { |
353 | struct pci_dev *pdev = to_pci_dev(ap->host->dev); | |
354 | u8 tmp; | |
355 | ||
356 | pci_read_config_byte(pdev, PATA_UDMA_TIMING, &tmp); | |
357 | if (tmp & 0x10) | |
a0fcdc02 JG |
358 | return ATA_CBL_PATA40; |
359 | return ATA_CBL_PATA80; | |
d73f30e1 AC |
360 | } |
361 | ||
362 | static void vt6421_set_pio_mode(struct ata_port *ap, struct ata_device *adev) | |
363 | { | |
364 | struct pci_dev *pdev = to_pci_dev(ap->host->dev); | |
365 | static const u8 pio_bits[] = { 0xA8, 0x65, 0x65, 0x31, 0x20 }; | |
366 | pci_write_config_byte(pdev, PATA_PIO_TIMING, pio_bits[adev->pio_mode - XFER_PIO_0]); | |
367 | } | |
368 | ||
369 | static void vt6421_set_dma_mode(struct ata_port *ap, struct ata_device *adev) | |
370 | { | |
371 | struct pci_dev *pdev = to_pci_dev(ap->host->dev); | |
372 | static const u8 udma_bits[] = { 0xEE, 0xE8, 0xE6, 0xE4, 0xE2, 0xE1, 0xE0, 0xE0 }; | |
373 | pci_write_config_byte(pdev, PATA_UDMA_TIMING, udma_bits[adev->pio_mode - XFER_UDMA_0]); | |
374 | } | |
375 | ||
1da177e4 LT |
376 | static const unsigned int svia_bar_sizes[] = { |
377 | 8, 4, 8, 4, 16, 256 | |
378 | }; | |
379 | ||
380 | static const unsigned int vt6421_bar_sizes[] = { | |
381 | 16, 16, 16, 16, 32, 128 | |
382 | }; | |
383 | ||
0d5ff566 | 384 | static void __iomem * svia_scr_addr(void __iomem *addr, unsigned int port) |
1da177e4 LT |
385 | { |
386 | return addr + (port * 128); | |
387 | } | |
388 | ||
0d5ff566 | 389 | static void __iomem * vt6421_scr_addr(void __iomem *addr, unsigned int port) |
1da177e4 LT |
390 | { |
391 | return addr + (port * 64); | |
392 | } | |
393 | ||
eca25dca | 394 | static void vt6421_init_addrs(struct ata_port *ap) |
1da177e4 | 395 | { |
eca25dca TH |
396 | void __iomem * const * iomap = ap->host->iomap; |
397 | void __iomem *reg_addr = iomap[ap->port_no]; | |
398 | void __iomem *bmdma_addr = iomap[4] + (ap->port_no * 8); | |
399 | struct ata_ioports *ioaddr = &ap->ioaddr; | |
400 | ||
401 | ioaddr->cmd_addr = reg_addr; | |
402 | ioaddr->altstatus_addr = | |
403 | ioaddr->ctl_addr = (void __iomem *) | |
0d5ff566 | 404 | ((unsigned long)(reg_addr + 8) | ATA_PCI_CTL_OFS); |
eca25dca TH |
405 | ioaddr->bmdma_addr = bmdma_addr; |
406 | ioaddr->scr_addr = vt6421_scr_addr(iomap[5], ap->port_no); | |
1da177e4 | 407 | |
eca25dca | 408 | ata_std_ports(ioaddr); |
1da177e4 LT |
409 | } |
410 | ||
eca25dca | 411 | static int vt6420_prepare_host(struct pci_dev *pdev, struct ata_host **r_host) |
1da177e4 | 412 | { |
eca25dca TH |
413 | const struct ata_port_info *ppi[] = { &vt6420_port_info, NULL }; |
414 | struct ata_host *host; | |
415 | int rc; | |
f20b16ff | 416 | |
1626aeb8 | 417 | rc = ata_pci_prepare_native_host(pdev, ppi, &host); |
eca25dca TH |
418 | if (rc) |
419 | return rc; | |
420 | *r_host = host; | |
1da177e4 | 421 | |
eca25dca TH |
422 | rc = pcim_iomap_regions(pdev, 1 << 5, DRV_NAME); |
423 | if (rc) { | |
e1be5d73 | 424 | dev_printk(KERN_ERR, &pdev->dev, "failed to iomap PCI BAR 5\n"); |
eca25dca | 425 | return rc; |
e1be5d73 TH |
426 | } |
427 | ||
eca25dca TH |
428 | host->ports[0]->ioaddr.scr_addr = svia_scr_addr(host->iomap[5], 0); |
429 | host->ports[1]->ioaddr.scr_addr = svia_scr_addr(host->iomap[5], 1); | |
1da177e4 | 430 | |
eca25dca | 431 | return 0; |
1da177e4 LT |
432 | } |
433 | ||
eca25dca | 434 | static int vt6421_prepare_host(struct pci_dev *pdev, struct ata_host **r_host) |
1da177e4 | 435 | { |
eca25dca TH |
436 | const struct ata_port_info *ppi[] = |
437 | { &vt6421_sport_info, &vt6421_sport_info, &vt6421_pport_info }; | |
438 | struct ata_host *host; | |
439 | int i, rc; | |
440 | ||
441 | *r_host = host = ata_host_alloc_pinfo(&pdev->dev, ppi, ARRAY_SIZE(ppi)); | |
442 | if (!host) { | |
443 | dev_printk(KERN_ERR, &pdev->dev, "failed to allocate host\n"); | |
444 | return -ENOMEM; | |
445 | } | |
1da177e4 | 446 | |
8fd7d1b1 | 447 | rc = pcim_iomap_regions(pdev, 0x3f, DRV_NAME); |
eca25dca TH |
448 | if (rc) { |
449 | dev_printk(KERN_ERR, &pdev->dev, "failed to request/iomap " | |
450 | "PCI BARs (errno=%d)\n", rc); | |
451 | return rc; | |
452 | } | |
453 | host->iomap = pcim_iomap_table(pdev); | |
e1be5d73 | 454 | |
eca25dca TH |
455 | for (i = 0; i < host->n_ports; i++) |
456 | vt6421_init_addrs(host->ports[i]); | |
1da177e4 | 457 | |
eca25dca TH |
458 | rc = pci_set_dma_mask(pdev, ATA_DMA_MASK); |
459 | if (rc) | |
460 | return rc; | |
461 | rc = pci_set_consistent_dma_mask(pdev, ATA_DMA_MASK); | |
462 | if (rc) | |
463 | return rc; | |
464 | ||
465 | return 0; | |
1da177e4 LT |
466 | } |
467 | ||
468 | static void svia_configure(struct pci_dev *pdev) | |
469 | { | |
470 | u8 tmp8; | |
471 | ||
472 | pci_read_config_byte(pdev, PCI_INTERRUPT_LINE, &tmp8); | |
a9524a76 | 473 | dev_printk(KERN_INFO, &pdev->dev, "routed to hard irq line %d\n", |
1da177e4 LT |
474 | (int) (tmp8 & 0xf0) == 0xf0 ? 0 : tmp8 & 0x0f); |
475 | ||
476 | /* make sure SATA channels are enabled */ | |
477 | pci_read_config_byte(pdev, SATA_CHAN_ENAB, &tmp8); | |
478 | if ((tmp8 & ALL_PORTS) != ALL_PORTS) { | |
a9524a76 JG |
479 | dev_printk(KERN_DEBUG, &pdev->dev, |
480 | "enabling SATA channels (0x%x)\n", | |
481 | (int) tmp8); | |
1da177e4 LT |
482 | tmp8 |= ALL_PORTS; |
483 | pci_write_config_byte(pdev, SATA_CHAN_ENAB, tmp8); | |
484 | } | |
485 | ||
486 | /* make sure interrupts for each channel sent to us */ | |
487 | pci_read_config_byte(pdev, SATA_INT_GATE, &tmp8); | |
488 | if ((tmp8 & ALL_PORTS) != ALL_PORTS) { | |
a9524a76 JG |
489 | dev_printk(KERN_DEBUG, &pdev->dev, |
490 | "enabling SATA channel interrupts (0x%x)\n", | |
491 | (int) tmp8); | |
1da177e4 LT |
492 | tmp8 |= ALL_PORTS; |
493 | pci_write_config_byte(pdev, SATA_INT_GATE, tmp8); | |
494 | } | |
495 | ||
496 | /* make sure native mode is enabled */ | |
497 | pci_read_config_byte(pdev, SATA_NATIVE_MODE, &tmp8); | |
498 | if ((tmp8 & NATIVE_MODE_ALL) != NATIVE_MODE_ALL) { | |
a9524a76 JG |
499 | dev_printk(KERN_DEBUG, &pdev->dev, |
500 | "enabling SATA channel native mode (0x%x)\n", | |
501 | (int) tmp8); | |
1da177e4 LT |
502 | tmp8 |= NATIVE_MODE_ALL; |
503 | pci_write_config_byte(pdev, SATA_NATIVE_MODE, tmp8); | |
504 | } | |
505 | } | |
506 | ||
507 | static int svia_init_one (struct pci_dev *pdev, const struct pci_device_id *ent) | |
508 | { | |
509 | static int printed_version; | |
510 | unsigned int i; | |
511 | int rc; | |
eca25dca | 512 | struct ata_host *host; |
1da177e4 LT |
513 | int board_id = (int) ent->driver_data; |
514 | const int *bar_sizes; | |
1da177e4 LT |
515 | u8 tmp8; |
516 | ||
517 | if (!printed_version++) | |
a9524a76 | 518 | dev_printk(KERN_DEBUG, &pdev->dev, "version " DRV_VERSION "\n"); |
1da177e4 | 519 | |
24dc5f33 | 520 | rc = pcim_enable_device(pdev); |
1da177e4 LT |
521 | if (rc) |
522 | return rc; | |
523 | ||
1da177e4 LT |
524 | if (board_id == vt6420) { |
525 | pci_read_config_byte(pdev, SATA_PATA_SHARING, &tmp8); | |
526 | if (tmp8 & SATA_2DEV) { | |
a9524a76 JG |
527 | dev_printk(KERN_ERR, &pdev->dev, |
528 | "SATA master/slave not supported (0x%x)\n", | |
529 | (int) tmp8); | |
24dc5f33 | 530 | return -EIO; |
1da177e4 LT |
531 | } |
532 | ||
533 | bar_sizes = &svia_bar_sizes[0]; | |
534 | } else { | |
535 | bar_sizes = &vt6421_bar_sizes[0]; | |
536 | } | |
537 | ||
538 | for (i = 0; i < ARRAY_SIZE(svia_bar_sizes); i++) | |
539 | if ((pci_resource_start(pdev, i) == 0) || | |
540 | (pci_resource_len(pdev, i) < bar_sizes[i])) { | |
a9524a76 | 541 | dev_printk(KERN_ERR, &pdev->dev, |
e29419ff GKH |
542 | "invalid PCI BAR %u (sz 0x%llx, val 0x%llx)\n", |
543 | i, | |
544 | (unsigned long long)pci_resource_start(pdev, i), | |
545 | (unsigned long long)pci_resource_len(pdev, i)); | |
24dc5f33 | 546 | return -ENODEV; |
1da177e4 LT |
547 | } |
548 | ||
1da177e4 | 549 | if (board_id == vt6420) |
eca25dca | 550 | rc = vt6420_prepare_host(pdev, &host); |
1da177e4 | 551 | else |
eca25dca TH |
552 | rc = vt6421_prepare_host(pdev, &host); |
553 | if (rc) | |
554 | return rc; | |
1da177e4 LT |
555 | |
556 | svia_configure(pdev); | |
557 | ||
558 | pci_set_master(pdev); | |
eca25dca TH |
559 | return ata_host_activate(host, pdev->irq, ata_interrupt, IRQF_SHARED, |
560 | &svia_sht); | |
1da177e4 LT |
561 | } |
562 | ||
563 | static int __init svia_init(void) | |
564 | { | |
b7887196 | 565 | return pci_register_driver(&svia_pci_driver); |
1da177e4 LT |
566 | } |
567 | ||
568 | static void __exit svia_exit(void) | |
569 | { | |
570 | pci_unregister_driver(&svia_pci_driver); | |
571 | } | |
572 | ||
573 | module_init(svia_init); | |
574 | module_exit(svia_exit); |