]>
Commit | Line | Data |
---|---|---|
e955cead MKB |
1 | /* |
2 | * flexcan.c - FLEXCAN CAN controller driver | |
3 | * | |
4 | * Copyright (c) 2005-2006 Varma Electronics Oy | |
5 | * Copyright (c) 2009 Sascha Hauer, Pengutronix | |
b3cf53e9 MKB |
6 | * Copyright (c) 2010-2017 Pengutronix, Marc Kleine-Budde <[email protected]> |
7 | * Copyright (c) 2014 David Jander, Protonic Holland | |
e955cead MKB |
8 | * |
9 | * Based on code originally by Andrey Volkov <[email protected]> | |
10 | * | |
11 | * LICENCE: | |
12 | * This program is free software; you can redistribute it and/or | |
13 | * modify it under the terms of the GNU General Public License as | |
14 | * published by the Free Software Foundation version 2. | |
15 | * | |
16 | * This program is distributed in the hope that it will be useful, | |
17 | * but WITHOUT ANY WARRANTY; without even the implied warranty of | |
18 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the | |
19 | * GNU General Public License for more details. | |
20 | * | |
21 | */ | |
22 | ||
23 | #include <linux/netdevice.h> | |
24 | #include <linux/can.h> | |
25 | #include <linux/can/dev.h> | |
26 | #include <linux/can/error.h> | |
adccadb9 | 27 | #include <linux/can/led.h> |
30164759 | 28 | #include <linux/can/rx-offload.h> |
e955cead MKB |
29 | #include <linux/clk.h> |
30 | #include <linux/delay.h> | |
e955cead MKB |
31 | #include <linux/interrupt.h> |
32 | #include <linux/io.h> | |
e955cead | 33 | #include <linux/module.h> |
97efe9ae | 34 | #include <linux/of.h> |
30c1e672 | 35 | #include <linux/of_device.h> |
e955cead | 36 | #include <linux/platform_device.h> |
b7c4114b | 37 | #include <linux/regulator/consumer.h> |
e955cead | 38 | |
e955cead MKB |
39 | #define DRV_NAME "flexcan" |
40 | ||
41 | /* 8 for RX fifo and 2 error handling */ | |
42 | #define FLEXCAN_NAPI_WEIGHT (8 + 2) | |
43 | ||
44 | /* FLEXCAN module configuration register (CANMCR) bits */ | |
45 | #define FLEXCAN_MCR_MDIS BIT(31) | |
46 | #define FLEXCAN_MCR_FRZ BIT(30) | |
47 | #define FLEXCAN_MCR_FEN BIT(29) | |
48 | #define FLEXCAN_MCR_HALT BIT(28) | |
49 | #define FLEXCAN_MCR_NOT_RDY BIT(27) | |
50 | #define FLEXCAN_MCR_WAK_MSK BIT(26) | |
51 | #define FLEXCAN_MCR_SOFTRST BIT(25) | |
52 | #define FLEXCAN_MCR_FRZ_ACK BIT(24) | |
53 | #define FLEXCAN_MCR_SUPV BIT(23) | |
54 | #define FLEXCAN_MCR_SLF_WAK BIT(22) | |
55 | #define FLEXCAN_MCR_WRN_EN BIT(21) | |
56 | #define FLEXCAN_MCR_LPM_ACK BIT(20) | |
57 | #define FLEXCAN_MCR_WAK_SRC BIT(19) | |
58 | #define FLEXCAN_MCR_DOZE BIT(18) | |
59 | #define FLEXCAN_MCR_SRX_DIS BIT(17) | |
62d1086e | 60 | #define FLEXCAN_MCR_IRMQ BIT(16) |
e955cead MKB |
61 | #define FLEXCAN_MCR_LPRIO_EN BIT(13) |
62 | #define FLEXCAN_MCR_AEN BIT(12) | |
b3cf53e9 | 63 | /* MCR_MAXMB: maximum used MBs is MAXMB + 1 */ |
4c728d80 | 64 | #define FLEXCAN_MCR_MAXMB(x) ((x) & 0x7f) |
0012e5c9 MKB |
65 | #define FLEXCAN_MCR_IDAM_A (0x0 << 8) |
66 | #define FLEXCAN_MCR_IDAM_B (0x1 << 8) | |
67 | #define FLEXCAN_MCR_IDAM_C (0x2 << 8) | |
68 | #define FLEXCAN_MCR_IDAM_D (0x3 << 8) | |
e955cead MKB |
69 | |
70 | /* FLEXCAN control register (CANCTRL) bits */ | |
71 | #define FLEXCAN_CTRL_PRESDIV(x) (((x) & 0xff) << 24) | |
72 | #define FLEXCAN_CTRL_RJW(x) (((x) & 0x03) << 22) | |
73 | #define FLEXCAN_CTRL_PSEG1(x) (((x) & 0x07) << 19) | |
74 | #define FLEXCAN_CTRL_PSEG2(x) (((x) & 0x07) << 16) | |
75 | #define FLEXCAN_CTRL_BOFF_MSK BIT(15) | |
76 | #define FLEXCAN_CTRL_ERR_MSK BIT(14) | |
77 | #define FLEXCAN_CTRL_CLK_SRC BIT(13) | |
78 | #define FLEXCAN_CTRL_LPB BIT(12) | |
79 | #define FLEXCAN_CTRL_TWRN_MSK BIT(11) | |
80 | #define FLEXCAN_CTRL_RWRN_MSK BIT(10) | |
81 | #define FLEXCAN_CTRL_SMP BIT(7) | |
82 | #define FLEXCAN_CTRL_BOFF_REC BIT(6) | |
83 | #define FLEXCAN_CTRL_TSYN BIT(5) | |
84 | #define FLEXCAN_CTRL_LBUF BIT(4) | |
85 | #define FLEXCAN_CTRL_LOM BIT(3) | |
86 | #define FLEXCAN_CTRL_PROPSEG(x) ((x) & 0x07) | |
87 | #define FLEXCAN_CTRL_ERR_BUS (FLEXCAN_CTRL_ERR_MSK) | |
88 | #define FLEXCAN_CTRL_ERR_STATE \ | |
89 | (FLEXCAN_CTRL_TWRN_MSK | FLEXCAN_CTRL_RWRN_MSK | \ | |
90 | FLEXCAN_CTRL_BOFF_MSK) | |
91 | #define FLEXCAN_CTRL_ERR_ALL \ | |
92 | (FLEXCAN_CTRL_ERR_BUS | FLEXCAN_CTRL_ERR_STATE) | |
93 | ||
cdce8448 | 94 | /* FLEXCAN control register 2 (CTRL2) bits */ |
6f75fce1 MKB |
95 | #define FLEXCAN_CTRL2_ECRWRE BIT(29) |
96 | #define FLEXCAN_CTRL2_WRMFRZ BIT(28) | |
97 | #define FLEXCAN_CTRL2_RFFN(x) (((x) & 0x0f) << 24) | |
98 | #define FLEXCAN_CTRL2_TASD(x) (((x) & 0x1f) << 19) | |
99 | #define FLEXCAN_CTRL2_MRP BIT(18) | |
100 | #define FLEXCAN_CTRL2_RRS BIT(17) | |
101 | #define FLEXCAN_CTRL2_EACEN BIT(16) | |
cdce8448 SA |
102 | |
103 | /* FLEXCAN memory error control register (MECR) bits */ | |
104 | #define FLEXCAN_MECR_ECRWRDIS BIT(31) | |
105 | #define FLEXCAN_MECR_HANCEI_MSK BIT(19) | |
106 | #define FLEXCAN_MECR_FANCEI_MSK BIT(18) | |
107 | #define FLEXCAN_MECR_CEI_MSK BIT(16) | |
108 | #define FLEXCAN_MECR_HAERRIE BIT(15) | |
109 | #define FLEXCAN_MECR_FAERRIE BIT(14) | |
110 | #define FLEXCAN_MECR_EXTERRIE BIT(13) | |
111 | #define FLEXCAN_MECR_RERRDIS BIT(9) | |
112 | #define FLEXCAN_MECR_ECCDIS BIT(8) | |
113 | #define FLEXCAN_MECR_NCEFAFRZ BIT(7) | |
114 | ||
e955cead MKB |
115 | /* FLEXCAN error and status register (ESR) bits */ |
116 | #define FLEXCAN_ESR_TWRN_INT BIT(17) | |
117 | #define FLEXCAN_ESR_RWRN_INT BIT(16) | |
118 | #define FLEXCAN_ESR_BIT1_ERR BIT(15) | |
119 | #define FLEXCAN_ESR_BIT0_ERR BIT(14) | |
120 | #define FLEXCAN_ESR_ACK_ERR BIT(13) | |
121 | #define FLEXCAN_ESR_CRC_ERR BIT(12) | |
122 | #define FLEXCAN_ESR_FRM_ERR BIT(11) | |
123 | #define FLEXCAN_ESR_STF_ERR BIT(10) | |
124 | #define FLEXCAN_ESR_TX_WRN BIT(9) | |
125 | #define FLEXCAN_ESR_RX_WRN BIT(8) | |
126 | #define FLEXCAN_ESR_IDLE BIT(7) | |
127 | #define FLEXCAN_ESR_TXRX BIT(6) | |
128 | #define FLEXCAN_EST_FLT_CONF_SHIFT (4) | |
129 | #define FLEXCAN_ESR_FLT_CONF_MASK (0x3 << FLEXCAN_EST_FLT_CONF_SHIFT) | |
130 | #define FLEXCAN_ESR_FLT_CONF_ACTIVE (0x0 << FLEXCAN_EST_FLT_CONF_SHIFT) | |
131 | #define FLEXCAN_ESR_FLT_CONF_PASSIVE (0x1 << FLEXCAN_EST_FLT_CONF_SHIFT) | |
132 | #define FLEXCAN_ESR_BOFF_INT BIT(2) | |
133 | #define FLEXCAN_ESR_ERR_INT BIT(1) | |
134 | #define FLEXCAN_ESR_WAK_INT BIT(0) | |
135 | #define FLEXCAN_ESR_ERR_BUS \ | |
136 | (FLEXCAN_ESR_BIT1_ERR | FLEXCAN_ESR_BIT0_ERR | \ | |
137 | FLEXCAN_ESR_ACK_ERR | FLEXCAN_ESR_CRC_ERR | \ | |
138 | FLEXCAN_ESR_FRM_ERR | FLEXCAN_ESR_STF_ERR) | |
139 | #define FLEXCAN_ESR_ERR_STATE \ | |
140 | (FLEXCAN_ESR_TWRN_INT | FLEXCAN_ESR_RWRN_INT | FLEXCAN_ESR_BOFF_INT) | |
141 | #define FLEXCAN_ESR_ERR_ALL \ | |
142 | (FLEXCAN_ESR_ERR_BUS | FLEXCAN_ESR_ERR_STATE) | |
6e9d554f WG |
143 | #define FLEXCAN_ESR_ALL_INT \ |
144 | (FLEXCAN_ESR_TWRN_INT | FLEXCAN_ESR_RWRN_INT | \ | |
145 | FLEXCAN_ESR_BOFF_INT | FLEXCAN_ESR_ERR_INT) | |
e955cead MKB |
146 | |
147 | /* FLEXCAN interrupt flag register (IFLAG) bits */ | |
25e92445 | 148 | /* Errata ERR005829 step7: Reserve first valid MB */ |
b93917c3 MKB |
149 | #define FLEXCAN_TX_MB_RESERVED_OFF_FIFO 8 |
150 | #define FLEXCAN_TX_MB_OFF_FIFO 9 | |
b3cf53e9 MKB |
151 | #define FLEXCAN_TX_MB_RESERVED_OFF_TIMESTAMP 0 |
152 | #define FLEXCAN_TX_MB_OFF_TIMESTAMP 1 | |
153 | #define FLEXCAN_RX_MB_OFF_TIMESTAMP_FIRST (FLEXCAN_TX_MB_OFF_TIMESTAMP + 1) | |
154 | #define FLEXCAN_RX_MB_OFF_TIMESTAMP_LAST 63 | |
b93917c3 | 155 | #define FLEXCAN_IFLAG_MB(x) BIT(x) |
e955cead MKB |
156 | #define FLEXCAN_IFLAG_RX_FIFO_OVERFLOW BIT(7) |
157 | #define FLEXCAN_IFLAG_RX_FIFO_WARN BIT(6) | |
158 | #define FLEXCAN_IFLAG_RX_FIFO_AVAILABLE BIT(5) | |
e955cead MKB |
159 | |
160 | /* FLEXCAN message buffers */ | |
b3cf53e9 MKB |
161 | #define FLEXCAN_MB_CODE_MASK (0xf << 24) |
162 | #define FLEXCAN_MB_CODE_RX_BUSY_BIT (0x1 << 24) | |
c32fe4ad MKB |
163 | #define FLEXCAN_MB_CODE_RX_INACTIVE (0x0 << 24) |
164 | #define FLEXCAN_MB_CODE_RX_EMPTY (0x4 << 24) | |
165 | #define FLEXCAN_MB_CODE_RX_FULL (0x2 << 24) | |
0012e5c9 | 166 | #define FLEXCAN_MB_CODE_RX_OVERRUN (0x6 << 24) |
c32fe4ad MKB |
167 | #define FLEXCAN_MB_CODE_RX_RANSWER (0xa << 24) |
168 | ||
169 | #define FLEXCAN_MB_CODE_TX_INACTIVE (0x8 << 24) | |
170 | #define FLEXCAN_MB_CODE_TX_ABORT (0x9 << 24) | |
171 | #define FLEXCAN_MB_CODE_TX_DATA (0xc << 24) | |
172 | #define FLEXCAN_MB_CODE_TX_TANSWER (0xe << 24) | |
173 | ||
e955cead MKB |
174 | #define FLEXCAN_MB_CNT_SRR BIT(22) |
175 | #define FLEXCAN_MB_CNT_IDE BIT(21) | |
176 | #define FLEXCAN_MB_CNT_RTR BIT(20) | |
177 | #define FLEXCAN_MB_CNT_LENGTH(x) (((x) & 0xf) << 16) | |
178 | #define FLEXCAN_MB_CNT_TIMESTAMP(x) ((x) & 0xffff) | |
179 | ||
0012e5c9 | 180 | #define FLEXCAN_TIMEOUT_US (50) |
e955cead | 181 | |
0012e5c9 | 182 | /* FLEXCAN hardware feature flags |
bb698ca4 WG |
183 | * |
184 | * Below is some version info we got: | |
da49a807 ZYSFEZ |
185 | * SOC Version IP-Version Glitch- [TR]WRN_INT IRQ Err Memory err RTR re- |
186 | * Filter? connected? Passive detection ception in MB | |
187 | * MX25 FlexCAN2 03.00.00.00 no no ? no no | |
188 | * MX28 FlexCAN2 03.00.04.00 yes yes no no no | |
189 | * MX35 FlexCAN2 03.00.00.00 no no ? no no | |
190 | * MX53 FlexCAN2 03.00.00.00 yes no no no no | |
191 | * MX6s FlexCAN3 10.00.12.00 yes yes no no yes | |
192 | * VF610 FlexCAN3 ? no yes ? yes yes? | |
bb698ca4 WG |
193 | * |
194 | * Some SOCs do not have the RX_WARN & TX_WARN interrupt line connected. | |
195 | */ | |
2f8639b2 | 196 | #define FLEXCAN_QUIRK_BROKEN_WERR_STATE BIT(1) /* [TR]WRN_INT not connected */ |
f377bff0 | 197 | #define FLEXCAN_QUIRK_DISABLE_RXFG BIT(2) /* Disable RX FIFO Global mask */ |
9eb7aa89 | 198 | #define FLEXCAN_QUIRK_ENABLE_EACEN_RRS BIT(3) /* Enable EACEN and RRS bit in ctrl2 */ |
66ddb821 | 199 | #define FLEXCAN_QUIRK_DISABLE_MECR BIT(4) /* Disable Memory error detection */ |
b3cf53e9 | 200 | #define FLEXCAN_QUIRK_USE_OFF_TIMESTAMP BIT(5) /* Use timestamp based offloading */ |
da49a807 | 201 | #define FLEXCAN_QUIRK_BROKEN_PERR_STATE BIT(6) /* No interrupt for error passive */ |
4f72e5f0 | 202 | |
e955cead MKB |
203 | /* Structure of the message buffer */ |
204 | struct flexcan_mb { | |
205 | u32 can_ctrl; | |
206 | u32 can_id; | |
207 | u32 data[2]; | |
208 | }; | |
209 | ||
210 | /* Structure of the hardware registers */ | |
211 | struct flexcan_regs { | |
212 | u32 mcr; /* 0x00 */ | |
213 | u32 ctrl; /* 0x04 */ | |
214 | u32 timer; /* 0x08 */ | |
215 | u32 _reserved1; /* 0x0c */ | |
216 | u32 rxgmask; /* 0x10 */ | |
217 | u32 rx14mask; /* 0x14 */ | |
218 | u32 rx15mask; /* 0x18 */ | |
219 | u32 ecr; /* 0x1c */ | |
220 | u32 esr; /* 0x20 */ | |
221 | u32 imask2; /* 0x24 */ | |
222 | u32 imask1; /* 0x28 */ | |
223 | u32 iflag2; /* 0x2c */ | |
224 | u32 iflag1; /* 0x30 */ | |
62d1086e MKB |
225 | union { /* 0x34 */ |
226 | u32 gfwr_mx28; /* MX28, MX53 */ | |
227 | u32 ctrl2; /* MX6, VF610 */ | |
228 | }; | |
30c1e672 HW |
229 | u32 esr2; /* 0x38 */ |
230 | u32 imeur; /* 0x3c */ | |
231 | u32 lrfr; /* 0x40 */ | |
232 | u32 crcr; /* 0x44 */ | |
233 | u32 rxfgmask; /* 0x48 */ | |
234 | u32 rxfir; /* 0x4c */ | |
cdce8448 | 235 | u32 _reserved3[12]; /* 0x50 */ |
1ba763d1 | 236 | struct flexcan_mb mb[64]; /* 0x80 */ |
66a6ef02 MKB |
237 | /* FIFO-mode: |
238 | * MB | |
239 | * 0x080...0x08f 0 RX message buffer | |
240 | * 0x090...0x0df 1-5 reserverd | |
241 | * 0x0e0...0x0ff 6-7 8 entry ID table | |
242 | * (mx25, mx28, mx35, mx53) | |
243 | * 0x0e0...0x2df 6-7..37 8..128 entry ID table | |
0012e5c9 | 244 | * size conf'ed via ctrl2::RFFN |
66a6ef02 MKB |
245 | * (mx6, vf610) |
246 | */ | |
62d1086e MKB |
247 | u32 _reserved4[256]; /* 0x480 */ |
248 | u32 rximr[64]; /* 0x880 */ | |
249 | u32 _reserved5[24]; /* 0x980 */ | |
250 | u32 gfwr_mx6; /* 0x9e0 - MX6 */ | |
251 | u32 _reserved6[63]; /* 0x9e4 */ | |
cdce8448 SA |
252 | u32 mecr; /* 0xae0 */ |
253 | u32 erriar; /* 0xae4 */ | |
254 | u32 erridpr; /* 0xae8 */ | |
255 | u32 errippr; /* 0xaec */ | |
256 | u32 rerrar; /* 0xaf0 */ | |
257 | u32 rerrdr; /* 0xaf4 */ | |
258 | u32 rerrsynr; /* 0xaf8 */ | |
259 | u32 errsr; /* 0xafc */ | |
e955cead MKB |
260 | }; |
261 | ||
30c1e672 | 262 | struct flexcan_devtype_data { |
f377bff0 | 263 | u32 quirks; /* quirks needed for different IP cores */ |
30c1e672 HW |
264 | }; |
265 | ||
e955cead MKB |
266 | struct flexcan_priv { |
267 | struct can_priv can; | |
30164759 | 268 | struct can_rx_offload offload; |
e955cead | 269 | |
89af8746 | 270 | struct flexcan_regs __iomem *regs; |
b93917c3 MKB |
271 | struct flexcan_mb __iomem *tx_mb; |
272 | struct flexcan_mb __iomem *tx_mb_reserved; | |
273 | u8 tx_mb_idx; | |
e955cead | 274 | u32 reg_ctrl_default; |
28ac7dcd | 275 | u32 reg_imask1_default; |
b3cf53e9 | 276 | u32 reg_imask2_default; |
e955cead | 277 | |
3d42a379 ST |
278 | struct clk *clk_ipg; |
279 | struct clk *clk_per; | |
dda0b3bd | 280 | const struct flexcan_devtype_data *devtype_data; |
b7c4114b | 281 | struct regulator *reg_xceiver; |
30c1e672 HW |
282 | }; |
283 | ||
a3c11a7a | 284 | static const struct flexcan_devtype_data fsl_p1010_devtype_data = { |
2f8639b2 | 285 | .quirks = FLEXCAN_QUIRK_BROKEN_WERR_STATE, |
30c1e672 | 286 | }; |
0012e5c9 | 287 | |
a3c11a7a | 288 | static const struct flexcan_devtype_data fsl_imx28_devtype_data; |
0012e5c9 | 289 | |
a3c11a7a | 290 | static const struct flexcan_devtype_data fsl_imx6q_devtype_data = { |
096de07f MKB |
291 | .quirks = FLEXCAN_QUIRK_DISABLE_RXFG | FLEXCAN_QUIRK_ENABLE_EACEN_RRS | |
292 | FLEXCAN_QUIRK_USE_OFF_TIMESTAMP, | |
e955cead | 293 | }; |
0012e5c9 | 294 | |
a3c11a7a | 295 | static const struct flexcan_devtype_data fsl_vf610_devtype_data = { |
9eb7aa89 | 296 | .quirks = FLEXCAN_QUIRK_DISABLE_RXFG | FLEXCAN_QUIRK_ENABLE_EACEN_RRS | |
096de07f | 297 | FLEXCAN_QUIRK_DISABLE_MECR | FLEXCAN_QUIRK_USE_OFF_TIMESTAMP, |
cdce8448 | 298 | }; |
e955cead | 299 | |
194b9a4c | 300 | static const struct can_bittiming_const flexcan_bittiming_const = { |
e955cead MKB |
301 | .name = DRV_NAME, |
302 | .tseg1_min = 4, | |
303 | .tseg1_max = 16, | |
304 | .tseg2_min = 2, | |
305 | .tseg2_max = 8, | |
306 | .sjw_max = 4, | |
307 | .brp_min = 1, | |
308 | .brp_max = 256, | |
309 | .brp_inc = 1, | |
310 | }; | |
311 | ||
0012e5c9 | 312 | /* Abstract off the read/write for arm versus ppc. This |
0e4b949e AB |
313 | * assumes that PPC uses big-endian registers and everything |
314 | * else uses little-endian registers, independent of CPU | |
0012e5c9 | 315 | * endianness. |
61e271ee | 316 | */ |
0e4b949e | 317 | #if defined(CONFIG_PPC) |
61e271ee | 318 | static inline u32 flexcan_read(void __iomem *addr) |
319 | { | |
320 | return in_be32(addr); | |
321 | } | |
322 | ||
323 | static inline void flexcan_write(u32 val, void __iomem *addr) | |
324 | { | |
325 | out_be32(addr, val); | |
326 | } | |
327 | #else | |
328 | static inline u32 flexcan_read(void __iomem *addr) | |
329 | { | |
330 | return readl(addr); | |
331 | } | |
332 | ||
333 | static inline void flexcan_write(u32 val, void __iomem *addr) | |
334 | { | |
335 | writel(val, addr); | |
336 | } | |
337 | #endif | |
338 | ||
da49a807 ZYSFEZ |
339 | static inline void flexcan_error_irq_enable(const struct flexcan_priv *priv) |
340 | { | |
341 | struct flexcan_regs __iomem *regs = priv->regs; | |
342 | u32 reg_ctrl = (priv->reg_ctrl_default | FLEXCAN_CTRL_ERR_MSK); | |
343 | ||
344 | flexcan_write(reg_ctrl, ®s->ctrl); | |
345 | } | |
346 | ||
347 | static inline void flexcan_error_irq_disable(const struct flexcan_priv *priv) | |
348 | { | |
349 | struct flexcan_regs __iomem *regs = priv->regs; | |
350 | u32 reg_ctrl = (priv->reg_ctrl_default & ~FLEXCAN_CTRL_ERR_MSK); | |
351 | ||
352 | flexcan_write(reg_ctrl, ®s->ctrl); | |
353 | } | |
354 | ||
f003698e MKB |
355 | static inline int flexcan_transceiver_enable(const struct flexcan_priv *priv) |
356 | { | |
357 | if (!priv->reg_xceiver) | |
358 | return 0; | |
359 | ||
360 | return regulator_enable(priv->reg_xceiver); | |
361 | } | |
362 | ||
363 | static inline int flexcan_transceiver_disable(const struct flexcan_priv *priv) | |
364 | { | |
365 | if (!priv->reg_xceiver) | |
366 | return 0; | |
367 | ||
368 | return regulator_disable(priv->reg_xceiver); | |
369 | } | |
370 | ||
9b00b300 | 371 | static int flexcan_chip_enable(struct flexcan_priv *priv) |
e955cead | 372 | { |
89af8746 | 373 | struct flexcan_regs __iomem *regs = priv->regs; |
9b00b300 | 374 | unsigned int timeout = FLEXCAN_TIMEOUT_US / 10; |
e955cead MKB |
375 | u32 reg; |
376 | ||
61e271ee | 377 | reg = flexcan_read(®s->mcr); |
e955cead | 378 | reg &= ~FLEXCAN_MCR_MDIS; |
61e271ee | 379 | flexcan_write(reg, ®s->mcr); |
e955cead | 380 | |
9b00b300 | 381 | while (timeout-- && (flexcan_read(®s->mcr) & FLEXCAN_MCR_LPM_ACK)) |
8badd65e | 382 | udelay(10); |
9b00b300 MKB |
383 | |
384 | if (flexcan_read(®s->mcr) & FLEXCAN_MCR_LPM_ACK) | |
385 | return -ETIMEDOUT; | |
386 | ||
387 | return 0; | |
e955cead MKB |
388 | } |
389 | ||
9b00b300 | 390 | static int flexcan_chip_disable(struct flexcan_priv *priv) |
e955cead | 391 | { |
89af8746 | 392 | struct flexcan_regs __iomem *regs = priv->regs; |
9b00b300 | 393 | unsigned int timeout = FLEXCAN_TIMEOUT_US / 10; |
e955cead MKB |
394 | u32 reg; |
395 | ||
61e271ee | 396 | reg = flexcan_read(®s->mcr); |
e955cead | 397 | reg |= FLEXCAN_MCR_MDIS; |
61e271ee | 398 | flexcan_write(reg, ®s->mcr); |
9b00b300 MKB |
399 | |
400 | while (timeout-- && !(flexcan_read(®s->mcr) & FLEXCAN_MCR_LPM_ACK)) | |
8badd65e | 401 | udelay(10); |
9b00b300 MKB |
402 | |
403 | if (!(flexcan_read(®s->mcr) & FLEXCAN_MCR_LPM_ACK)) | |
404 | return -ETIMEDOUT; | |
405 | ||
406 | return 0; | |
e955cead MKB |
407 | } |
408 | ||
b1aa1c7a MKB |
409 | static int flexcan_chip_freeze(struct flexcan_priv *priv) |
410 | { | |
89af8746 | 411 | struct flexcan_regs __iomem *regs = priv->regs; |
b1aa1c7a MKB |
412 | unsigned int timeout = 1000 * 1000 * 10 / priv->can.bittiming.bitrate; |
413 | u32 reg; | |
414 | ||
415 | reg = flexcan_read(®s->mcr); | |
416 | reg |= FLEXCAN_MCR_HALT; | |
417 | flexcan_write(reg, ®s->mcr); | |
418 | ||
419 | while (timeout-- && !(flexcan_read(®s->mcr) & FLEXCAN_MCR_FRZ_ACK)) | |
8badd65e | 420 | udelay(100); |
b1aa1c7a MKB |
421 | |
422 | if (!(flexcan_read(®s->mcr) & FLEXCAN_MCR_FRZ_ACK)) | |
423 | return -ETIMEDOUT; | |
424 | ||
425 | return 0; | |
426 | } | |
427 | ||
428 | static int flexcan_chip_unfreeze(struct flexcan_priv *priv) | |
429 | { | |
89af8746 | 430 | struct flexcan_regs __iomem *regs = priv->regs; |
b1aa1c7a MKB |
431 | unsigned int timeout = FLEXCAN_TIMEOUT_US / 10; |
432 | u32 reg; | |
433 | ||
434 | reg = flexcan_read(®s->mcr); | |
435 | reg &= ~FLEXCAN_MCR_HALT; | |
436 | flexcan_write(reg, ®s->mcr); | |
437 | ||
438 | while (timeout-- && (flexcan_read(®s->mcr) & FLEXCAN_MCR_FRZ_ACK)) | |
8badd65e | 439 | udelay(10); |
b1aa1c7a MKB |
440 | |
441 | if (flexcan_read(®s->mcr) & FLEXCAN_MCR_FRZ_ACK) | |
442 | return -ETIMEDOUT; | |
443 | ||
444 | return 0; | |
445 | } | |
446 | ||
4b5b8227 MKB |
447 | static int flexcan_chip_softreset(struct flexcan_priv *priv) |
448 | { | |
89af8746 | 449 | struct flexcan_regs __iomem *regs = priv->regs; |
4b5b8227 MKB |
450 | unsigned int timeout = FLEXCAN_TIMEOUT_US / 10; |
451 | ||
452 | flexcan_write(FLEXCAN_MCR_SOFTRST, ®s->mcr); | |
453 | while (timeout-- && (flexcan_read(®s->mcr) & FLEXCAN_MCR_SOFTRST)) | |
8badd65e | 454 | udelay(10); |
4b5b8227 MKB |
455 | |
456 | if (flexcan_read(®s->mcr) & FLEXCAN_MCR_SOFTRST) | |
457 | return -ETIMEDOUT; | |
458 | ||
459 | return 0; | |
460 | } | |
461 | ||
ec56acfe SA |
462 | static int __flexcan_get_berr_counter(const struct net_device *dev, |
463 | struct can_berr_counter *bec) | |
e955cead MKB |
464 | { |
465 | const struct flexcan_priv *priv = netdev_priv(dev); | |
89af8746 | 466 | struct flexcan_regs __iomem *regs = priv->regs; |
61e271ee | 467 | u32 reg = flexcan_read(®s->ecr); |
e955cead MKB |
468 | |
469 | bec->txerr = (reg >> 0) & 0xff; | |
470 | bec->rxerr = (reg >> 8) & 0xff; | |
471 | ||
472 | return 0; | |
473 | } | |
474 | ||
ec56acfe SA |
475 | static int flexcan_get_berr_counter(const struct net_device *dev, |
476 | struct can_berr_counter *bec) | |
477 | { | |
478 | const struct flexcan_priv *priv = netdev_priv(dev); | |
479 | int err; | |
480 | ||
481 | err = clk_prepare_enable(priv->clk_ipg); | |
482 | if (err) | |
483 | return err; | |
484 | ||
485 | err = clk_prepare_enable(priv->clk_per); | |
486 | if (err) | |
487 | goto out_disable_ipg; | |
488 | ||
489 | err = __flexcan_get_berr_counter(dev, bec); | |
490 | ||
491 | clk_disable_unprepare(priv->clk_per); | |
492 | out_disable_ipg: | |
493 | clk_disable_unprepare(priv->clk_ipg); | |
494 | ||
495 | return err; | |
496 | } | |
497 | ||
e955cead MKB |
498 | static int flexcan_start_xmit(struct sk_buff *skb, struct net_device *dev) |
499 | { | |
500 | const struct flexcan_priv *priv = netdev_priv(dev); | |
e955cead MKB |
501 | struct can_frame *cf = (struct can_frame *)skb->data; |
502 | u32 can_id; | |
0012e5c9 | 503 | u32 data; |
10d089bd | 504 | u32 ctrl = FLEXCAN_MB_CODE_TX_DATA | (cf->can_dlc << 16); |
e955cead MKB |
505 | |
506 | if (can_dropped_invalid_skb(dev, skb)) | |
507 | return NETDEV_TX_OK; | |
508 | ||
509 | netif_stop_queue(dev); | |
510 | ||
511 | if (cf->can_id & CAN_EFF_FLAG) { | |
512 | can_id = cf->can_id & CAN_EFF_MASK; | |
513 | ctrl |= FLEXCAN_MB_CNT_IDE | FLEXCAN_MB_CNT_SRR; | |
514 | } else { | |
515 | can_id = (cf->can_id & CAN_SFF_MASK) << 18; | |
516 | } | |
517 | ||
518 | if (cf->can_id & CAN_RTR_FLAG) | |
519 | ctrl |= FLEXCAN_MB_CNT_RTR; | |
520 | ||
521 | if (cf->can_dlc > 0) { | |
0012e5c9 | 522 | data = be32_to_cpup((__be32 *)&cf->data[0]); |
b93917c3 | 523 | flexcan_write(data, &priv->tx_mb->data[0]); |
e955cead MKB |
524 | } |
525 | if (cf->can_dlc > 3) { | |
0012e5c9 | 526 | data = be32_to_cpup((__be32 *)&cf->data[4]); |
b93917c3 | 527 | flexcan_write(data, &priv->tx_mb->data[1]); |
e955cead MKB |
528 | } |
529 | ||
9a123496 RD |
530 | can_put_echo_skb(skb, dev, 0); |
531 | ||
b93917c3 MKB |
532 | flexcan_write(can_id, &priv->tx_mb->can_id); |
533 | flexcan_write(ctrl, &priv->tx_mb->can_ctrl); | |
e955cead | 534 | |
25e92445 DJ |
535 | /* Errata ERR005829 step8: |
536 | * Write twice INACTIVE(0x8) code to first MB. | |
537 | */ | |
538 | flexcan_write(FLEXCAN_MB_CODE_TX_INACTIVE, | |
b93917c3 | 539 | &priv->tx_mb_reserved->can_ctrl); |
25e92445 | 540 | flexcan_write(FLEXCAN_MB_CODE_TX_INACTIVE, |
b93917c3 | 541 | &priv->tx_mb_reserved->can_ctrl); |
25e92445 | 542 | |
e955cead MKB |
543 | return NETDEV_TX_OK; |
544 | } | |
545 | ||
30164759 | 546 | static void flexcan_irq_bus_err(struct net_device *dev, u32 reg_esr) |
e955cead MKB |
547 | { |
548 | struct flexcan_priv *priv = netdev_priv(dev); | |
a5c02f66 MKB |
549 | struct sk_buff *skb; |
550 | struct can_frame *cf; | |
d166f56b | 551 | bool rx_errors = false, tx_errors = false; |
e955cead | 552 | |
a5c02f66 MKB |
553 | skb = alloc_can_err_skb(dev, &cf); |
554 | if (unlikely(!skb)) | |
30164759 | 555 | return; |
a5c02f66 | 556 | |
e955cead MKB |
557 | cf->can_id |= CAN_ERR_PROT | CAN_ERR_BUSERROR; |
558 | ||
559 | if (reg_esr & FLEXCAN_ESR_BIT1_ERR) { | |
aabdfd6a | 560 | netdev_dbg(dev, "BIT1_ERR irq\n"); |
e955cead | 561 | cf->data[2] |= CAN_ERR_PROT_BIT1; |
d166f56b | 562 | tx_errors = true; |
e955cead MKB |
563 | } |
564 | if (reg_esr & FLEXCAN_ESR_BIT0_ERR) { | |
aabdfd6a | 565 | netdev_dbg(dev, "BIT0_ERR irq\n"); |
e955cead | 566 | cf->data[2] |= CAN_ERR_PROT_BIT0; |
d166f56b | 567 | tx_errors = true; |
e955cead MKB |
568 | } |
569 | if (reg_esr & FLEXCAN_ESR_ACK_ERR) { | |
aabdfd6a | 570 | netdev_dbg(dev, "ACK_ERR irq\n"); |
e955cead | 571 | cf->can_id |= CAN_ERR_ACK; |
ffd461f8 | 572 | cf->data[3] = CAN_ERR_PROT_LOC_ACK; |
d166f56b | 573 | tx_errors = true; |
e955cead MKB |
574 | } |
575 | if (reg_esr & FLEXCAN_ESR_CRC_ERR) { | |
aabdfd6a | 576 | netdev_dbg(dev, "CRC_ERR irq\n"); |
e955cead | 577 | cf->data[2] |= CAN_ERR_PROT_BIT; |
ffd461f8 | 578 | cf->data[3] = CAN_ERR_PROT_LOC_CRC_SEQ; |
d166f56b | 579 | rx_errors = true; |
e955cead MKB |
580 | } |
581 | if (reg_esr & FLEXCAN_ESR_FRM_ERR) { | |
aabdfd6a | 582 | netdev_dbg(dev, "FRM_ERR irq\n"); |
e955cead | 583 | cf->data[2] |= CAN_ERR_PROT_FORM; |
d166f56b | 584 | rx_errors = true; |
e955cead MKB |
585 | } |
586 | if (reg_esr & FLEXCAN_ESR_STF_ERR) { | |
aabdfd6a | 587 | netdev_dbg(dev, "STF_ERR irq\n"); |
e955cead | 588 | cf->data[2] |= CAN_ERR_PROT_STUFF; |
d166f56b | 589 | rx_errors = true; |
e955cead MKB |
590 | } |
591 | ||
592 | priv->can.can_stats.bus_error++; | |
593 | if (rx_errors) | |
594 | dev->stats.rx_errors++; | |
595 | if (tx_errors) | |
596 | dev->stats.tx_errors++; | |
e955cead | 597 | |
30164759 | 598 | can_rx_offload_irq_queue_err_skb(&priv->offload, skb); |
e955cead MKB |
599 | } |
600 | ||
30164759 | 601 | static void flexcan_irq_state(struct net_device *dev, u32 reg_esr) |
e955cead MKB |
602 | { |
603 | struct flexcan_priv *priv = netdev_priv(dev); | |
604 | struct sk_buff *skb; | |
605 | struct can_frame *cf; | |
238443df | 606 | enum can_state new_state, rx_state, tx_state; |
e955cead | 607 | int flt; |
71a3aedc | 608 | struct can_berr_counter bec; |
e955cead MKB |
609 | |
610 | flt = reg_esr & FLEXCAN_ESR_FLT_CONF_MASK; | |
611 | if (likely(flt == FLEXCAN_ESR_FLT_CONF_ACTIVE)) { | |
71a3aedc | 612 | tx_state = unlikely(reg_esr & FLEXCAN_ESR_TX_WRN) ? |
0012e5c9 | 613 | CAN_STATE_ERROR_WARNING : CAN_STATE_ERROR_ACTIVE; |
71a3aedc | 614 | rx_state = unlikely(reg_esr & FLEXCAN_ESR_RX_WRN) ? |
0012e5c9 | 615 | CAN_STATE_ERROR_WARNING : CAN_STATE_ERROR_ACTIVE; |
71a3aedc | 616 | new_state = max(tx_state, rx_state); |
258ce80e | 617 | } else { |
71a3aedc | 618 | __flexcan_get_berr_counter(dev, &bec); |
258ce80e | 619 | new_state = flt == FLEXCAN_ESR_FLT_CONF_PASSIVE ? |
0012e5c9 | 620 | CAN_STATE_ERROR_PASSIVE : CAN_STATE_BUS_OFF; |
71a3aedc AY |
621 | rx_state = bec.rxerr >= bec.txerr ? new_state : 0; |
622 | tx_state = bec.rxerr <= bec.txerr ? new_state : 0; | |
71a3aedc | 623 | } |
e955cead MKB |
624 | |
625 | /* state hasn't changed */ | |
626 | if (likely(new_state == priv->can.state)) | |
30164759 | 627 | return; |
e955cead MKB |
628 | |
629 | skb = alloc_can_err_skb(dev, &cf); | |
630 | if (unlikely(!skb)) | |
30164759 | 631 | return; |
e955cead | 632 | |
71a3aedc AY |
633 | can_change_state(dev, cf, tx_state, rx_state); |
634 | ||
635 | if (unlikely(new_state == CAN_STATE_BUS_OFF)) | |
636 | can_bus_off(dev); | |
637 | ||
30164759 MKB |
638 | can_rx_offload_irq_queue_err_skb(&priv->offload, skb); |
639 | } | |
e955cead | 640 | |
30164759 MKB |
641 | static inline struct flexcan_priv *rx_offload_to_priv(struct can_rx_offload *offload) |
642 | { | |
643 | return container_of(offload, struct flexcan_priv, offload); | |
e955cead MKB |
644 | } |
645 | ||
30164759 MKB |
646 | static unsigned int flexcan_mailbox_read(struct can_rx_offload *offload, |
647 | struct can_frame *cf, | |
648 | u32 *timestamp, unsigned int n) | |
e955cead | 649 | { |
30164759 | 650 | struct flexcan_priv *priv = rx_offload_to_priv(offload); |
89af8746 | 651 | struct flexcan_regs __iomem *regs = priv->regs; |
30164759 MKB |
652 | struct flexcan_mb __iomem *mb = ®s->mb[n]; |
653 | u32 reg_ctrl, reg_id, reg_iflag1; | |
654 | ||
b3cf53e9 MKB |
655 | if (priv->devtype_data->quirks & FLEXCAN_QUIRK_USE_OFF_TIMESTAMP) { |
656 | u32 code; | |
657 | ||
658 | do { | |
659 | reg_ctrl = flexcan_read(&mb->can_ctrl); | |
660 | } while (reg_ctrl & FLEXCAN_MB_CODE_RX_BUSY_BIT); | |
661 | ||
662 | /* is this MB empty? */ | |
663 | code = reg_ctrl & FLEXCAN_MB_CODE_MASK; | |
664 | if ((code != FLEXCAN_MB_CODE_RX_FULL) && | |
665 | (code != FLEXCAN_MB_CODE_RX_OVERRUN)) | |
666 | return 0; | |
667 | ||
668 | if (code == FLEXCAN_MB_CODE_RX_OVERRUN) { | |
669 | /* This MB was overrun, we lost data */ | |
670 | offload->dev->stats.rx_over_errors++; | |
671 | offload->dev->stats.rx_errors++; | |
672 | } | |
673 | } else { | |
674 | reg_iflag1 = flexcan_read(®s->iflag1); | |
675 | if (!(reg_iflag1 & FLEXCAN_IFLAG_RX_FIFO_AVAILABLE)) | |
676 | return 0; | |
677 | ||
678 | reg_ctrl = flexcan_read(&mb->can_ctrl); | |
679 | } | |
e955cead | 680 | |
30164759 MKB |
681 | /* increase timstamp to full 32 bit */ |
682 | *timestamp = reg_ctrl << 16; | |
683 | ||
61e271ee | 684 | reg_id = flexcan_read(&mb->can_id); |
e955cead MKB |
685 | if (reg_ctrl & FLEXCAN_MB_CNT_IDE) |
686 | cf->can_id = ((reg_id >> 0) & CAN_EFF_MASK) | CAN_EFF_FLAG; | |
687 | else | |
688 | cf->can_id = (reg_id >> 18) & CAN_SFF_MASK; | |
689 | ||
690 | if (reg_ctrl & FLEXCAN_MB_CNT_RTR) | |
691 | cf->can_id |= CAN_RTR_FLAG; | |
692 | cf->can_dlc = get_can_dlc((reg_ctrl >> 16) & 0xf); | |
693 | ||
61e271ee | 694 | *(__be32 *)(cf->data + 0) = cpu_to_be32(flexcan_read(&mb->data[0])); |
695 | *(__be32 *)(cf->data + 4) = cpu_to_be32(flexcan_read(&mb->data[1])); | |
e955cead MKB |
696 | |
697 | /* mark as read */ | |
b3cf53e9 MKB |
698 | if (priv->devtype_data->quirks & FLEXCAN_QUIRK_USE_OFF_TIMESTAMP) { |
699 | /* Clear IRQ */ | |
700 | if (n < 32) | |
701 | flexcan_write(BIT(n), ®s->iflag1); | |
702 | else | |
703 | flexcan_write(BIT(n - 32), ®s->iflag2); | |
704 | } else { | |
705 | flexcan_write(FLEXCAN_IFLAG_RX_FIFO_AVAILABLE, ®s->iflag1); | |
706 | flexcan_read(®s->timer); | |
707 | } | |
adccadb9 | 708 | |
e955cead MKB |
709 | return 1; |
710 | } | |
711 | ||
b3cf53e9 MKB |
712 | |
713 | static inline u64 flexcan_read_reg_iflag_rx(struct flexcan_priv *priv) | |
714 | { | |
715 | struct flexcan_regs __iomem *regs = priv->regs; | |
716 | u32 iflag1, iflag2; | |
717 | ||
718 | iflag2 = flexcan_read(®s->iflag2) & priv->reg_imask2_default; | |
719 | iflag1 = flexcan_read(®s->iflag1) & priv->reg_imask1_default & | |
720 | ~FLEXCAN_IFLAG_MB(priv->tx_mb_idx); | |
721 | ||
722 | return (u64)iflag2 << 32 | iflag1; | |
723 | } | |
724 | ||
e955cead MKB |
725 | static irqreturn_t flexcan_irq(int irq, void *dev_id) |
726 | { | |
727 | struct net_device *dev = dev_id; | |
728 | struct net_device_stats *stats = &dev->stats; | |
729 | struct flexcan_priv *priv = netdev_priv(dev); | |
89af8746 | 730 | struct flexcan_regs __iomem *regs = priv->regs; |
dd2f122a | 731 | irqreturn_t handled = IRQ_NONE; |
e955cead | 732 | u32 reg_iflag1, reg_esr; |
da49a807 | 733 | enum can_state last_state = priv->can.state; |
e955cead | 734 | |
61e271ee | 735 | reg_iflag1 = flexcan_read(®s->iflag1); |
0012e5c9 | 736 | |
30164759 | 737 | /* reception interrupt */ |
b3cf53e9 MKB |
738 | if (priv->devtype_data->quirks & FLEXCAN_QUIRK_USE_OFF_TIMESTAMP) { |
739 | u64 reg_iflag; | |
740 | int ret; | |
741 | ||
742 | while ((reg_iflag = flexcan_read_reg_iflag_rx(priv))) { | |
743 | handled = IRQ_HANDLED; | |
744 | ret = can_rx_offload_irq_offload_timestamp(&priv->offload, | |
745 | reg_iflag); | |
746 | if (!ret) | |
747 | break; | |
748 | } | |
749 | } else { | |
750 | if (reg_iflag1 & FLEXCAN_IFLAG_RX_FIFO_AVAILABLE) { | |
751 | handled = IRQ_HANDLED; | |
752 | can_rx_offload_irq_offload_fifo(&priv->offload); | |
753 | } | |
e955cead | 754 | |
b3cf53e9 MKB |
755 | /* FIFO overflow interrupt */ |
756 | if (reg_iflag1 & FLEXCAN_IFLAG_RX_FIFO_OVERFLOW) { | |
757 | handled = IRQ_HANDLED; | |
758 | flexcan_write(FLEXCAN_IFLAG_RX_FIFO_OVERFLOW, ®s->iflag1); | |
759 | dev->stats.rx_over_errors++; | |
760 | dev->stats.rx_errors++; | |
761 | } | |
e955cead MKB |
762 | } |
763 | ||
764 | /* transmission complete interrupt */ | |
b93917c3 | 765 | if (reg_iflag1 & FLEXCAN_IFLAG_MB(priv->tx_mb_idx)) { |
dd2f122a | 766 | handled = IRQ_HANDLED; |
9a123496 | 767 | stats->tx_bytes += can_get_echo_skb(dev, 0); |
e955cead | 768 | stats->tx_packets++; |
adccadb9 | 769 | can_led_event(dev, CAN_LED_EVENT_TX); |
0012e5c9 MKB |
770 | |
771 | /* after sending a RTR frame MB is in RX mode */ | |
de594488 | 772 | flexcan_write(FLEXCAN_MB_CODE_TX_INACTIVE, |
b93917c3 MKB |
773 | &priv->tx_mb->can_ctrl); |
774 | flexcan_write(FLEXCAN_IFLAG_MB(priv->tx_mb_idx), ®s->iflag1); | |
e955cead MKB |
775 | netif_wake_queue(dev); |
776 | } | |
777 | ||
30164759 MKB |
778 | reg_esr = flexcan_read(®s->esr); |
779 | ||
dd2f122a MKB |
780 | /* ACK all bus error and state change IRQ sources */ |
781 | if (reg_esr & FLEXCAN_ESR_ALL_INT) { | |
782 | handled = IRQ_HANDLED; | |
783 | flexcan_write(reg_esr & FLEXCAN_ESR_ALL_INT, ®s->esr); | |
784 | } | |
785 | ||
ad230234 ZYSFEZ |
786 | /* state change interrupt or broken error state quirk fix is enabled */ |
787 | if ((reg_esr & FLEXCAN_ESR_ERR_STATE) || | |
da49a807 ZYSFEZ |
788 | (priv->devtype_data->quirks & (FLEXCAN_QUIRK_BROKEN_WERR_STATE | |
789 | FLEXCAN_QUIRK_BROKEN_PERR_STATE))) | |
30164759 MKB |
790 | flexcan_irq_state(dev, reg_esr); |
791 | ||
792 | /* bus error IRQ - handle if bus error reporting is activated */ | |
793 | if ((reg_esr & FLEXCAN_ESR_ERR_BUS) && | |
794 | (priv->can.ctrlmode & CAN_CTRLMODE_BERR_REPORTING)) | |
795 | flexcan_irq_bus_err(dev, reg_esr); | |
796 | ||
da49a807 ZYSFEZ |
797 | /* availability of error interrupt among state transitions in case |
798 | * bus error reporting is de-activated and | |
799 | * FLEXCAN_QUIRK_BROKEN_PERR_STATE is enabled: | |
800 | * +--------------------------------------------------------------+ | |
801 | * | +----------------------------------------------+ [stopped / | | |
802 | * | | | sleeping] -+ | |
803 | * +-+-> active <-> warning <-> passive -> bus off -+ | |
804 | * ___________^^^^^^^^^^^^_______________________________ | |
805 | * disabled(1) enabled disabled | |
806 | * | |
807 | * (1): enabled if FLEXCAN_QUIRK_BROKEN_WERR_STATE is enabled | |
808 | */ | |
809 | if ((last_state != priv->can.state) && | |
810 | (priv->devtype_data->quirks & FLEXCAN_QUIRK_BROKEN_PERR_STATE) && | |
811 | !(priv->can.ctrlmode & CAN_CTRLMODE_BERR_REPORTING)) { | |
812 | switch (priv->can.state) { | |
813 | case CAN_STATE_ERROR_ACTIVE: | |
814 | if (priv->devtype_data->quirks & | |
815 | FLEXCAN_QUIRK_BROKEN_WERR_STATE) | |
816 | flexcan_error_irq_enable(priv); | |
817 | else | |
818 | flexcan_error_irq_disable(priv); | |
819 | break; | |
820 | ||
821 | case CAN_STATE_ERROR_WARNING: | |
822 | flexcan_error_irq_enable(priv); | |
823 | break; | |
824 | ||
825 | case CAN_STATE_ERROR_PASSIVE: | |
826 | case CAN_STATE_BUS_OFF: | |
827 | flexcan_error_irq_disable(priv); | |
828 | break; | |
829 | ||
830 | default: | |
831 | break; | |
832 | } | |
833 | } | |
834 | ||
dd2f122a | 835 | return handled; |
e955cead MKB |
836 | } |
837 | ||
838 | static void flexcan_set_bittiming(struct net_device *dev) | |
839 | { | |
840 | const struct flexcan_priv *priv = netdev_priv(dev); | |
841 | const struct can_bittiming *bt = &priv->can.bittiming; | |
89af8746 | 842 | struct flexcan_regs __iomem *regs = priv->regs; |
e955cead MKB |
843 | u32 reg; |
844 | ||
61e271ee | 845 | reg = flexcan_read(®s->ctrl); |
e955cead MKB |
846 | reg &= ~(FLEXCAN_CTRL_PRESDIV(0xff) | |
847 | FLEXCAN_CTRL_RJW(0x3) | | |
848 | FLEXCAN_CTRL_PSEG1(0x7) | | |
849 | FLEXCAN_CTRL_PSEG2(0x7) | | |
850 | FLEXCAN_CTRL_PROPSEG(0x7) | | |
851 | FLEXCAN_CTRL_LPB | | |
852 | FLEXCAN_CTRL_SMP | | |
853 | FLEXCAN_CTRL_LOM); | |
854 | ||
855 | reg |= FLEXCAN_CTRL_PRESDIV(bt->brp - 1) | | |
856 | FLEXCAN_CTRL_PSEG1(bt->phase_seg1 - 1) | | |
857 | FLEXCAN_CTRL_PSEG2(bt->phase_seg2 - 1) | | |
858 | FLEXCAN_CTRL_RJW(bt->sjw - 1) | | |
859 | FLEXCAN_CTRL_PROPSEG(bt->prop_seg - 1); | |
860 | ||
861 | if (priv->can.ctrlmode & CAN_CTRLMODE_LOOPBACK) | |
862 | reg |= FLEXCAN_CTRL_LPB; | |
863 | if (priv->can.ctrlmode & CAN_CTRLMODE_LISTENONLY) | |
864 | reg |= FLEXCAN_CTRL_LOM; | |
865 | if (priv->can.ctrlmode & CAN_CTRLMODE_3_SAMPLES) | |
866 | reg |= FLEXCAN_CTRL_SMP; | |
867 | ||
7a4b6c86 | 868 | netdev_dbg(dev, "writing ctrl=0x%08x\n", reg); |
61e271ee | 869 | flexcan_write(reg, ®s->ctrl); |
e955cead MKB |
870 | |
871 | /* print chip status */ | |
aabdfd6a WG |
872 | netdev_dbg(dev, "%s: mcr=0x%08x ctrl=0x%08x\n", __func__, |
873 | flexcan_read(®s->mcr), flexcan_read(®s->ctrl)); | |
e955cead MKB |
874 | } |
875 | ||
0012e5c9 | 876 | /* flexcan_chip_start |
e955cead MKB |
877 | * |
878 | * this functions is entered with clocks enabled | |
879 | * | |
880 | */ | |
881 | static int flexcan_chip_start(struct net_device *dev) | |
882 | { | |
883 | struct flexcan_priv *priv = netdev_priv(dev); | |
89af8746 | 884 | struct flexcan_regs __iomem *regs = priv->regs; |
6f75fce1 | 885 | u32 reg_mcr, reg_ctrl, reg_ctrl2, reg_mecr; |
1f6d8035 | 886 | int err, i; |
e955cead MKB |
887 | |
888 | /* enable module */ | |
9b00b300 MKB |
889 | err = flexcan_chip_enable(priv); |
890 | if (err) | |
891 | return err; | |
e955cead MKB |
892 | |
893 | /* soft reset */ | |
4b5b8227 MKB |
894 | err = flexcan_chip_softreset(priv); |
895 | if (err) | |
b1aa1c7a | 896 | goto out_chip_disable; |
e955cead MKB |
897 | |
898 | flexcan_set_bittiming(dev); | |
899 | ||
0012e5c9 | 900 | /* MCR |
e955cead MKB |
901 | * |
902 | * enable freeze | |
903 | * enable fifo | |
904 | * halt now | |
905 | * only supervisor access | |
906 | * enable warning int | |
9a123496 | 907 | * disable local echo |
4bd888a8 | 908 | * enable individual RX masking |
749de6fc MKB |
909 | * choose format C |
910 | * set max mailbox number | |
e955cead | 911 | */ |
61e271ee | 912 | reg_mcr = flexcan_read(®s->mcr); |
d5a7b406 | 913 | reg_mcr &= ~FLEXCAN_MCR_MAXMB(0xff); |
b3cf53e9 MKB |
914 | reg_mcr |= FLEXCAN_MCR_FRZ | FLEXCAN_MCR_HALT | FLEXCAN_MCR_SUPV | |
915 | FLEXCAN_MCR_WRN_EN | FLEXCAN_MCR_SRX_DIS | FLEXCAN_MCR_IRMQ | | |
916 | FLEXCAN_MCR_IDAM_C; | |
917 | ||
918 | if (priv->devtype_data->quirks & FLEXCAN_QUIRK_USE_OFF_TIMESTAMP) { | |
919 | reg_mcr &= ~FLEXCAN_MCR_FEN; | |
920 | reg_mcr |= FLEXCAN_MCR_MAXMB(priv->offload.mb_last); | |
921 | } else { | |
922 | reg_mcr |= FLEXCAN_MCR_FEN | | |
923 | FLEXCAN_MCR_MAXMB(priv->tx_mb_idx); | |
924 | } | |
aabdfd6a | 925 | netdev_dbg(dev, "%s: writing mcr=0x%08x", __func__, reg_mcr); |
61e271ee | 926 | flexcan_write(reg_mcr, ®s->mcr); |
e955cead | 927 | |
0012e5c9 | 928 | /* CTRL |
e955cead MKB |
929 | * |
930 | * disable timer sync feature | |
931 | * | |
932 | * disable auto busoff recovery | |
933 | * transmit lowest buffer first | |
934 | * | |
935 | * enable tx and rx warning interrupt | |
936 | * enable bus off interrupt | |
937 | * (== FLEXCAN_CTRL_ERR_STATE) | |
e955cead | 938 | */ |
61e271ee | 939 | reg_ctrl = flexcan_read(®s->ctrl); |
e955cead MKB |
940 | reg_ctrl &= ~FLEXCAN_CTRL_TSYN; |
941 | reg_ctrl |= FLEXCAN_CTRL_BOFF_REC | FLEXCAN_CTRL_LBUF | | |
4f72e5f0 | 942 | FLEXCAN_CTRL_ERR_STATE; |
0012e5c9 MKB |
943 | |
944 | /* enable the "error interrupt" (FLEXCAN_CTRL_ERR_MSK), | |
4f72e5f0 WG |
945 | * on most Flexcan cores, too. Otherwise we don't get |
946 | * any error warning or passive interrupts. | |
947 | */ | |
2f8639b2 | 948 | if (priv->devtype_data->quirks & FLEXCAN_QUIRK_BROKEN_WERR_STATE || |
4f72e5f0 WG |
949 | priv->can.ctrlmode & CAN_CTRLMODE_BERR_REPORTING) |
950 | reg_ctrl |= FLEXCAN_CTRL_ERR_MSK; | |
bc03a541 AS |
951 | else |
952 | reg_ctrl &= ~FLEXCAN_CTRL_ERR_MSK; | |
e955cead MKB |
953 | |
954 | /* save for later use */ | |
955 | priv->reg_ctrl_default = reg_ctrl; | |
6fa7da24 MKB |
956 | /* leave interrupts disabled for now */ |
957 | reg_ctrl &= ~FLEXCAN_CTRL_ERR_ALL; | |
aabdfd6a | 958 | netdev_dbg(dev, "%s: writing ctrl=0x%08x", __func__, reg_ctrl); |
61e271ee | 959 | flexcan_write(reg_ctrl, ®s->ctrl); |
e955cead | 960 | |
9eb7aa89 MKB |
961 | if ((priv->devtype_data->quirks & FLEXCAN_QUIRK_ENABLE_EACEN_RRS)) { |
962 | reg_ctrl2 = flexcan_read(®s->ctrl2); | |
963 | reg_ctrl2 |= FLEXCAN_CTRL2_EACEN | FLEXCAN_CTRL2_RRS; | |
964 | flexcan_write(reg_ctrl2, ®s->ctrl2); | |
965 | } | |
966 | ||
fc05b884 | 967 | /* clear and invalidate all mailboxes first */ |
b93917c3 | 968 | for (i = priv->tx_mb_idx; i < ARRAY_SIZE(regs->mb); i++) { |
fc05b884 | 969 | flexcan_write(FLEXCAN_MB_CODE_RX_INACTIVE, |
1ba763d1 | 970 | ®s->mb[i].can_ctrl); |
fc05b884 DJ |
971 | } |
972 | ||
b3cf53e9 MKB |
973 | if (priv->devtype_data->quirks & FLEXCAN_QUIRK_USE_OFF_TIMESTAMP) { |
974 | for (i = priv->offload.mb_first; i <= priv->offload.mb_last; i++) | |
975 | flexcan_write(FLEXCAN_MB_CODE_RX_EMPTY, | |
976 | ®s->mb[i].can_ctrl); | |
977 | } | |
978 | ||
25e92445 DJ |
979 | /* Errata ERR005829: mark first TX mailbox as INACTIVE */ |
980 | flexcan_write(FLEXCAN_MB_CODE_TX_INACTIVE, | |
b93917c3 | 981 | &priv->tx_mb_reserved->can_ctrl); |
25e92445 | 982 | |
c32fe4ad MKB |
983 | /* mark TX mailbox as INACTIVE */ |
984 | flexcan_write(FLEXCAN_MB_CODE_TX_INACTIVE, | |
b93917c3 | 985 | &priv->tx_mb->can_ctrl); |
d5a7b406 | 986 | |
e955cead | 987 | /* acceptance mask/acceptance code (accept everything) */ |
61e271ee | 988 | flexcan_write(0x0, ®s->rxgmask); |
989 | flexcan_write(0x0, ®s->rx14mask); | |
990 | flexcan_write(0x0, ®s->rx15mask); | |
e955cead | 991 | |
f377bff0 | 992 | if (priv->devtype_data->quirks & FLEXCAN_QUIRK_DISABLE_RXFG) |
30c1e672 HW |
993 | flexcan_write(0x0, ®s->rxfgmask); |
994 | ||
4bd888a8 MKB |
995 | /* clear acceptance filters */ |
996 | for (i = 0; i < ARRAY_SIZE(regs->mb); i++) | |
997 | flexcan_write(0, ®s->rximr[i]); | |
998 | ||
0012e5c9 | 999 | /* On Vybrid, disable memory error detection interrupts |
cdce8448 SA |
1000 | * and freeze mode. |
1001 | * This also works around errata e5295 which generates | |
1002 | * false positive memory errors and put the device in | |
1003 | * freeze mode. | |
1004 | */ | |
f377bff0 | 1005 | if (priv->devtype_data->quirks & FLEXCAN_QUIRK_DISABLE_MECR) { |
0012e5c9 | 1006 | /* Follow the protocol as described in "Detection |
cdce8448 SA |
1007 | * and Correction of Memory Errors" to write to |
1008 | * MECR register | |
1009 | */ | |
6f75fce1 MKB |
1010 | reg_ctrl2 = flexcan_read(®s->ctrl2); |
1011 | reg_ctrl2 |= FLEXCAN_CTRL2_ECRWRE; | |
1012 | flexcan_write(reg_ctrl2, ®s->ctrl2); | |
cdce8448 SA |
1013 | |
1014 | reg_mecr = flexcan_read(®s->mecr); | |
1015 | reg_mecr &= ~FLEXCAN_MECR_ECRWRDIS; | |
1016 | flexcan_write(reg_mecr, ®s->mecr); | |
1017 | reg_mecr &= ~(FLEXCAN_MECR_NCEFAFRZ | FLEXCAN_MECR_HANCEI_MSK | | |
0012e5c9 | 1018 | FLEXCAN_MECR_FANCEI_MSK); |
cdce8448 SA |
1019 | flexcan_write(reg_mecr, ®s->mecr); |
1020 | } | |
1021 | ||
f003698e MKB |
1022 | err = flexcan_transceiver_enable(priv); |
1023 | if (err) | |
b1aa1c7a | 1024 | goto out_chip_disable; |
e955cead MKB |
1025 | |
1026 | /* synchronize with the can bus */ | |
b1aa1c7a MKB |
1027 | err = flexcan_chip_unfreeze(priv); |
1028 | if (err) | |
1029 | goto out_transceiver_disable; | |
e955cead MKB |
1030 | |
1031 | priv->can.state = CAN_STATE_ERROR_ACTIVE; | |
1032 | ||
6fa7da24 MKB |
1033 | /* enable interrupts atomically */ |
1034 | disable_irq(dev->irq); | |
1035 | flexcan_write(priv->reg_ctrl_default, ®s->ctrl); | |
28ac7dcd | 1036 | flexcan_write(priv->reg_imask1_default, ®s->imask1); |
b3cf53e9 | 1037 | flexcan_write(priv->reg_imask2_default, ®s->imask2); |
6fa7da24 | 1038 | enable_irq(dev->irq); |
e955cead MKB |
1039 | |
1040 | /* print chip status */ | |
aabdfd6a WG |
1041 | netdev_dbg(dev, "%s: reading mcr=0x%08x ctrl=0x%08x\n", __func__, |
1042 | flexcan_read(®s->mcr), flexcan_read(®s->ctrl)); | |
e955cead MKB |
1043 | |
1044 | return 0; | |
1045 | ||
b1aa1c7a MKB |
1046 | out_transceiver_disable: |
1047 | flexcan_transceiver_disable(priv); | |
1048 | out_chip_disable: | |
e955cead MKB |
1049 | flexcan_chip_disable(priv); |
1050 | return err; | |
1051 | } | |
1052 | ||
0012e5c9 | 1053 | /* flexcan_chip_stop |
e955cead MKB |
1054 | * |
1055 | * this functions is entered with clocks enabled | |
e955cead MKB |
1056 | */ |
1057 | static void flexcan_chip_stop(struct net_device *dev) | |
1058 | { | |
1059 | struct flexcan_priv *priv = netdev_priv(dev); | |
89af8746 | 1060 | struct flexcan_regs __iomem *regs = priv->regs; |
e955cead | 1061 | |
b1aa1c7a MKB |
1062 | /* freeze + disable module */ |
1063 | flexcan_chip_freeze(priv); | |
1064 | flexcan_chip_disable(priv); | |
e955cead | 1065 | |
5be93bdd | 1066 | /* Disable all interrupts */ |
b3cf53e9 | 1067 | flexcan_write(0, ®s->imask2); |
5be93bdd MKB |
1068 | flexcan_write(0, ®s->imask1); |
1069 | flexcan_write(priv->reg_ctrl_default & ~FLEXCAN_CTRL_ERR_ALL, | |
1070 | ®s->ctrl); | |
1071 | ||
f003698e | 1072 | flexcan_transceiver_disable(priv); |
e955cead | 1073 | priv->can.state = CAN_STATE_STOPPED; |
e955cead MKB |
1074 | } |
1075 | ||
1076 | static int flexcan_open(struct net_device *dev) | |
1077 | { | |
1078 | struct flexcan_priv *priv = netdev_priv(dev); | |
1079 | int err; | |
1080 | ||
aa10181b FE |
1081 | err = clk_prepare_enable(priv->clk_ipg); |
1082 | if (err) | |
1083 | return err; | |
1084 | ||
1085 | err = clk_prepare_enable(priv->clk_per); | |
1086 | if (err) | |
1087 | goto out_disable_ipg; | |
e955cead MKB |
1088 | |
1089 | err = open_candev(dev); | |
1090 | if (err) | |
aa10181b | 1091 | goto out_disable_per; |
e955cead MKB |
1092 | |
1093 | err = request_irq(dev->irq, flexcan_irq, IRQF_SHARED, dev->name, dev); | |
1094 | if (err) | |
1095 | goto out_close; | |
1096 | ||
1097 | /* start chip and queuing */ | |
1098 | err = flexcan_chip_start(dev); | |
1099 | if (err) | |
7e9e148a | 1100 | goto out_free_irq; |
adccadb9 FB |
1101 | |
1102 | can_led_event(dev, CAN_LED_EVENT_OPEN); | |
1103 | ||
30164759 | 1104 | can_rx_offload_enable(&priv->offload); |
e955cead MKB |
1105 | netif_start_queue(dev); |
1106 | ||
1107 | return 0; | |
1108 | ||
7e9e148a MKB |
1109 | out_free_irq: |
1110 | free_irq(dev->irq, dev); | |
e955cead MKB |
1111 | out_close: |
1112 | close_candev(dev); | |
aa10181b | 1113 | out_disable_per: |
3d42a379 | 1114 | clk_disable_unprepare(priv->clk_per); |
aa10181b | 1115 | out_disable_ipg: |
3d42a379 | 1116 | clk_disable_unprepare(priv->clk_ipg); |
e955cead MKB |
1117 | |
1118 | return err; | |
1119 | } | |
1120 | ||
1121 | static int flexcan_close(struct net_device *dev) | |
1122 | { | |
1123 | struct flexcan_priv *priv = netdev_priv(dev); | |
1124 | ||
1125 | netif_stop_queue(dev); | |
30164759 | 1126 | can_rx_offload_disable(&priv->offload); |
e955cead MKB |
1127 | flexcan_chip_stop(dev); |
1128 | ||
1129 | free_irq(dev->irq, dev); | |
3d42a379 ST |
1130 | clk_disable_unprepare(priv->clk_per); |
1131 | clk_disable_unprepare(priv->clk_ipg); | |
e955cead MKB |
1132 | |
1133 | close_candev(dev); | |
1134 | ||
adccadb9 FB |
1135 | can_led_event(dev, CAN_LED_EVENT_STOP); |
1136 | ||
e955cead MKB |
1137 | return 0; |
1138 | } | |
1139 | ||
1140 | static int flexcan_set_mode(struct net_device *dev, enum can_mode mode) | |
1141 | { | |
1142 | int err; | |
1143 | ||
1144 | switch (mode) { | |
1145 | case CAN_MODE_START: | |
1146 | err = flexcan_chip_start(dev); | |
1147 | if (err) | |
1148 | return err; | |
1149 | ||
1150 | netif_wake_queue(dev); | |
1151 | break; | |
1152 | ||
1153 | default: | |
1154 | return -EOPNOTSUPP; | |
1155 | } | |
1156 | ||
1157 | return 0; | |
1158 | } | |
1159 | ||
1160 | static const struct net_device_ops flexcan_netdev_ops = { | |
1161 | .ndo_open = flexcan_open, | |
1162 | .ndo_stop = flexcan_close, | |
1163 | .ndo_start_xmit = flexcan_start_xmit, | |
c971fa2a | 1164 | .ndo_change_mtu = can_change_mtu, |
e955cead MKB |
1165 | }; |
1166 | ||
3c8ac0f2 | 1167 | static int register_flexcandev(struct net_device *dev) |
e955cead MKB |
1168 | { |
1169 | struct flexcan_priv *priv = netdev_priv(dev); | |
89af8746 | 1170 | struct flexcan_regs __iomem *regs = priv->regs; |
e955cead MKB |
1171 | u32 reg, err; |
1172 | ||
aa10181b FE |
1173 | err = clk_prepare_enable(priv->clk_ipg); |
1174 | if (err) | |
1175 | return err; | |
1176 | ||
1177 | err = clk_prepare_enable(priv->clk_per); | |
1178 | if (err) | |
1179 | goto out_disable_ipg; | |
e955cead MKB |
1180 | |
1181 | /* select "bus clock", chip must be disabled */ | |
9b00b300 MKB |
1182 | err = flexcan_chip_disable(priv); |
1183 | if (err) | |
1184 | goto out_disable_per; | |
61e271ee | 1185 | reg = flexcan_read(®s->ctrl); |
e955cead | 1186 | reg |= FLEXCAN_CTRL_CLK_SRC; |
61e271ee | 1187 | flexcan_write(reg, ®s->ctrl); |
e955cead | 1188 | |
9b00b300 MKB |
1189 | err = flexcan_chip_enable(priv); |
1190 | if (err) | |
1191 | goto out_chip_disable; | |
e955cead MKB |
1192 | |
1193 | /* set freeze, halt and activate FIFO, restrict register access */ | |
61e271ee | 1194 | reg = flexcan_read(®s->mcr); |
e955cead MKB |
1195 | reg |= FLEXCAN_MCR_FRZ | FLEXCAN_MCR_HALT | |
1196 | FLEXCAN_MCR_FEN | FLEXCAN_MCR_SUPV; | |
61e271ee | 1197 | flexcan_write(reg, ®s->mcr); |
e955cead | 1198 | |
0012e5c9 | 1199 | /* Currently we only support newer versions of this core |
b3cf53e9 MKB |
1200 | * featuring a RX hardware FIFO (although this driver doesn't |
1201 | * make use of it on some cores). Older cores, found on some | |
1202 | * Coldfire derivates are not tested. | |
e955cead | 1203 | */ |
61e271ee | 1204 | reg = flexcan_read(®s->mcr); |
e955cead | 1205 | if (!(reg & FLEXCAN_MCR_FEN)) { |
aabdfd6a | 1206 | netdev_err(dev, "Could not enable RX FIFO, unsupported core\n"); |
e955cead | 1207 | err = -ENODEV; |
9b00b300 | 1208 | goto out_chip_disable; |
e955cead MKB |
1209 | } |
1210 | ||
1211 | err = register_candev(dev); | |
1212 | ||
e955cead | 1213 | /* disable core and turn off clocks */ |
9b00b300 | 1214 | out_chip_disable: |
e955cead | 1215 | flexcan_chip_disable(priv); |
9b00b300 | 1216 | out_disable_per: |
3d42a379 | 1217 | clk_disable_unprepare(priv->clk_per); |
aa10181b | 1218 | out_disable_ipg: |
3d42a379 | 1219 | clk_disable_unprepare(priv->clk_ipg); |
e955cead MKB |
1220 | |
1221 | return err; | |
1222 | } | |
1223 | ||
3c8ac0f2 | 1224 | static void unregister_flexcandev(struct net_device *dev) |
e955cead MKB |
1225 | { |
1226 | unregister_candev(dev); | |
1227 | } | |
1228 | ||
30c1e672 | 1229 | static const struct of_device_id flexcan_of_match[] = { |
30c1e672 | 1230 | { .compatible = "fsl,imx6q-flexcan", .data = &fsl_imx6q_devtype_data, }, |
e3587842 MKB |
1231 | { .compatible = "fsl,imx28-flexcan", .data = &fsl_imx28_devtype_data, }, |
1232 | { .compatible = "fsl,p1010-flexcan", .data = &fsl_p1010_devtype_data, }, | |
cdce8448 | 1233 | { .compatible = "fsl,vf610-flexcan", .data = &fsl_vf610_devtype_data, }, |
30c1e672 HW |
1234 | { /* sentinel */ }, |
1235 | }; | |
4358a9dc | 1236 | MODULE_DEVICE_TABLE(of, flexcan_of_match); |
30c1e672 HW |
1237 | |
1238 | static const struct platform_device_id flexcan_id_table[] = { | |
1239 | { .name = "flexcan", .driver_data = (kernel_ulong_t)&fsl_p1010_devtype_data, }, | |
1240 | { /* sentinel */ }, | |
1241 | }; | |
4358a9dc | 1242 | MODULE_DEVICE_TABLE(platform, flexcan_id_table); |
30c1e672 | 1243 | |
3c8ac0f2 | 1244 | static int flexcan_probe(struct platform_device *pdev) |
e955cead | 1245 | { |
30c1e672 | 1246 | const struct of_device_id *of_id; |
dda0b3bd | 1247 | const struct flexcan_devtype_data *devtype_data; |
e955cead MKB |
1248 | struct net_device *dev; |
1249 | struct flexcan_priv *priv; | |
555828ef | 1250 | struct regulator *reg_xceiver; |
e955cead | 1251 | struct resource *mem; |
3d42a379 | 1252 | struct clk *clk_ipg = NULL, *clk_per = NULL; |
89af8746 | 1253 | struct flexcan_regs __iomem *regs; |
e955cead | 1254 | int err, irq; |
97efe9ae | 1255 | u32 clock_freq = 0; |
1256 | ||
555828ef AW |
1257 | reg_xceiver = devm_regulator_get(&pdev->dev, "xceiver"); |
1258 | if (PTR_ERR(reg_xceiver) == -EPROBE_DEFER) | |
1259 | return -EPROBE_DEFER; | |
1260 | else if (IS_ERR(reg_xceiver)) | |
1261 | reg_xceiver = NULL; | |
1262 | ||
afc016d8 HW |
1263 | if (pdev->dev.of_node) |
1264 | of_property_read_u32(pdev->dev.of_node, | |
0012e5c9 | 1265 | "clock-frequency", &clock_freq); |
97efe9ae | 1266 | |
1267 | if (!clock_freq) { | |
3d42a379 ST |
1268 | clk_ipg = devm_clk_get(&pdev->dev, "ipg"); |
1269 | if (IS_ERR(clk_ipg)) { | |
1270 | dev_err(&pdev->dev, "no ipg clock defined\n"); | |
933e4af4 | 1271 | return PTR_ERR(clk_ipg); |
3d42a379 | 1272 | } |
3d42a379 ST |
1273 | |
1274 | clk_per = devm_clk_get(&pdev->dev, "per"); | |
1275 | if (IS_ERR(clk_per)) { | |
1276 | dev_err(&pdev->dev, "no per clock defined\n"); | |
933e4af4 | 1277 | return PTR_ERR(clk_per); |
97efe9ae | 1278 | } |
1a3e5173 | 1279 | clock_freq = clk_get_rate(clk_per); |
e955cead MKB |
1280 | } |
1281 | ||
1282 | mem = platform_get_resource(pdev, IORESOURCE_MEM, 0); | |
1283 | irq = platform_get_irq(pdev, 0); | |
933e4af4 FE |
1284 | if (irq <= 0) |
1285 | return -ENODEV; | |
e955cead | 1286 | |
89af8746 MKB |
1287 | regs = devm_ioremap_resource(&pdev->dev, mem); |
1288 | if (IS_ERR(regs)) | |
1289 | return PTR_ERR(regs); | |
e955cead | 1290 | |
30c1e672 HW |
1291 | of_id = of_match_device(flexcan_of_match, &pdev->dev); |
1292 | if (of_id) { | |
1293 | devtype_data = of_id->data; | |
d0873e6f | 1294 | } else if (platform_get_device_id(pdev)->driver_data) { |
30c1e672 | 1295 | devtype_data = (struct flexcan_devtype_data *) |
d0873e6f | 1296 | platform_get_device_id(pdev)->driver_data; |
30c1e672 | 1297 | } else { |
933e4af4 | 1298 | return -ENODEV; |
30c1e672 HW |
1299 | } |
1300 | ||
933e4af4 FE |
1301 | dev = alloc_candev(sizeof(struct flexcan_priv), 1); |
1302 | if (!dev) | |
1303 | return -ENOMEM; | |
1304 | ||
30164759 MKB |
1305 | platform_set_drvdata(pdev, dev); |
1306 | SET_NETDEV_DEV(dev, &pdev->dev); | |
1307 | ||
e955cead MKB |
1308 | dev->netdev_ops = &flexcan_netdev_ops; |
1309 | dev->irq = irq; | |
9a123496 | 1310 | dev->flags |= IFF_ECHO; |
e955cead MKB |
1311 | |
1312 | priv = netdev_priv(dev); | |
97efe9ae | 1313 | priv->can.clock.freq = clock_freq; |
e955cead MKB |
1314 | priv->can.bittiming_const = &flexcan_bittiming_const; |
1315 | priv->can.do_set_mode = flexcan_set_mode; | |
1316 | priv->can.do_get_berr_counter = flexcan_get_berr_counter; | |
1317 | priv->can.ctrlmode_supported = CAN_CTRLMODE_LOOPBACK | | |
1318 | CAN_CTRLMODE_LISTENONLY | CAN_CTRLMODE_3_SAMPLES | | |
1319 | CAN_CTRLMODE_BERR_REPORTING; | |
89af8746 | 1320 | priv->regs = regs; |
3d42a379 ST |
1321 | priv->clk_ipg = clk_ipg; |
1322 | priv->clk_per = clk_per; | |
30c1e672 | 1323 | priv->devtype_data = devtype_data; |
555828ef | 1324 | priv->reg_xceiver = reg_xceiver; |
b7c4114b | 1325 | |
b3cf53e9 MKB |
1326 | if (priv->devtype_data->quirks & FLEXCAN_QUIRK_USE_OFF_TIMESTAMP) { |
1327 | priv->tx_mb_idx = FLEXCAN_TX_MB_OFF_TIMESTAMP; | |
1328 | priv->tx_mb_reserved = ®s->mb[FLEXCAN_TX_MB_RESERVED_OFF_TIMESTAMP]; | |
1329 | } else { | |
1330 | priv->tx_mb_idx = FLEXCAN_TX_MB_OFF_FIFO; | |
1331 | priv->tx_mb_reserved = ®s->mb[FLEXCAN_TX_MB_RESERVED_OFF_FIFO]; | |
1332 | } | |
b93917c3 MKB |
1333 | priv->tx_mb = ®s->mb[priv->tx_mb_idx]; |
1334 | ||
b3cf53e9 MKB |
1335 | priv->reg_imask1_default = FLEXCAN_IFLAG_MB(priv->tx_mb_idx); |
1336 | priv->reg_imask2_default = 0; | |
28ac7dcd | 1337 | |
30164759 | 1338 | priv->offload.mailbox_read = flexcan_mailbox_read; |
e955cead | 1339 | |
b3cf53e9 MKB |
1340 | if (priv->devtype_data->quirks & FLEXCAN_QUIRK_USE_OFF_TIMESTAMP) { |
1341 | u64 imask; | |
1342 | ||
1343 | priv->offload.mb_first = FLEXCAN_RX_MB_OFF_TIMESTAMP_FIRST; | |
1344 | priv->offload.mb_last = FLEXCAN_RX_MB_OFF_TIMESTAMP_LAST; | |
1345 | ||
1346 | imask = GENMASK_ULL(priv->offload.mb_last, priv->offload.mb_first); | |
1347 | priv->reg_imask1_default |= imask; | |
1348 | priv->reg_imask2_default |= imask >> 32; | |
1349 | ||
1350 | err = can_rx_offload_add_timestamp(dev, &priv->offload); | |
1351 | } else { | |
1352 | priv->reg_imask1_default |= FLEXCAN_IFLAG_RX_FIFO_OVERFLOW | | |
1353 | FLEXCAN_IFLAG_RX_FIFO_AVAILABLE; | |
1354 | err = can_rx_offload_add_fifo(dev, &priv->offload, FLEXCAN_NAPI_WEIGHT); | |
1355 | } | |
30164759 MKB |
1356 | if (err) |
1357 | goto failed_offload; | |
e955cead MKB |
1358 | |
1359 | err = register_flexcandev(dev); | |
1360 | if (err) { | |
1361 | dev_err(&pdev->dev, "registering netdev failed\n"); | |
1362 | goto failed_register; | |
1363 | } | |
1364 | ||
adccadb9 FB |
1365 | devm_can_led_init(dev); |
1366 | ||
e955cead | 1367 | dev_info(&pdev->dev, "device registered (reg_base=%p, irq=%d)\n", |
89af8746 | 1368 | priv->regs, dev->irq); |
e955cead MKB |
1369 | |
1370 | return 0; | |
1371 | ||
30164759 | 1372 | failed_offload: |
e955cead MKB |
1373 | failed_register: |
1374 | free_candev(dev); | |
e955cead MKB |
1375 | return err; |
1376 | } | |
1377 | ||
3c8ac0f2 | 1378 | static int flexcan_remove(struct platform_device *pdev) |
e955cead MKB |
1379 | { |
1380 | struct net_device *dev = platform_get_drvdata(pdev); | |
d96e43e8 | 1381 | struct flexcan_priv *priv = netdev_priv(dev); |
e955cead MKB |
1382 | |
1383 | unregister_flexcandev(dev); | |
30164759 | 1384 | can_rx_offload_del(&priv->offload); |
9a27586d MKB |
1385 | free_candev(dev); |
1386 | ||
e955cead MKB |
1387 | return 0; |
1388 | } | |
1389 | ||
08c6d351 | 1390 | static int __maybe_unused flexcan_suspend(struct device *device) |
8b5e218d | 1391 | { |
588e7a8e | 1392 | struct net_device *dev = dev_get_drvdata(device); |
8b5e218d | 1393 | struct flexcan_priv *priv = netdev_priv(dev); |
9b00b300 | 1394 | int err; |
8b5e218d | 1395 | |
8b5e218d | 1396 | if (netif_running(dev)) { |
4de349e7 FE |
1397 | err = flexcan_chip_disable(priv); |
1398 | if (err) | |
1399 | return err; | |
8b5e218d EB |
1400 | netif_stop_queue(dev); |
1401 | netif_device_detach(dev); | |
1402 | } | |
1403 | priv->can.state = CAN_STATE_SLEEPING; | |
1404 | ||
1405 | return 0; | |
1406 | } | |
1407 | ||
08c6d351 | 1408 | static int __maybe_unused flexcan_resume(struct device *device) |
8b5e218d | 1409 | { |
588e7a8e | 1410 | struct net_device *dev = dev_get_drvdata(device); |
8b5e218d | 1411 | struct flexcan_priv *priv = netdev_priv(dev); |
4de349e7 | 1412 | int err; |
8b5e218d EB |
1413 | |
1414 | priv->can.state = CAN_STATE_ERROR_ACTIVE; | |
1415 | if (netif_running(dev)) { | |
1416 | netif_device_attach(dev); | |
1417 | netif_start_queue(dev); | |
4de349e7 FE |
1418 | err = flexcan_chip_enable(priv); |
1419 | if (err) | |
1420 | return err; | |
8b5e218d | 1421 | } |
4de349e7 | 1422 | return 0; |
8b5e218d | 1423 | } |
588e7a8e FE |
1424 | |
1425 | static SIMPLE_DEV_PM_OPS(flexcan_pm_ops, flexcan_suspend, flexcan_resume); | |
8b5e218d | 1426 | |
e955cead | 1427 | static struct platform_driver flexcan_driver = { |
c8aef4cb | 1428 | .driver = { |
1429 | .name = DRV_NAME, | |
588e7a8e | 1430 | .pm = &flexcan_pm_ops, |
c8aef4cb | 1431 | .of_match_table = flexcan_of_match, |
1432 | }, | |
e955cead | 1433 | .probe = flexcan_probe, |
3c8ac0f2 | 1434 | .remove = flexcan_remove, |
30c1e672 | 1435 | .id_table = flexcan_id_table, |
e955cead MKB |
1436 | }; |
1437 | ||
871d3372 | 1438 | module_platform_driver(flexcan_driver); |
e955cead MKB |
1439 | |
1440 | MODULE_AUTHOR("Sascha Hauer <[email protected]>, " | |
1441 | "Marc Kleine-Budde <[email protected]>"); | |
1442 | MODULE_LICENSE("GPL v2"); | |
1443 | MODULE_DESCRIPTION("CAN port driver for flexcan based chip"); |