]>
Commit | Line | Data |
---|---|---|
c873d14d JS |
1 | /* |
2 | * Copyright (C) 2013 - 2014 Texas Instruments Incorporated - http://www.ti.com | |
80eeb1f0 SS |
3 | * |
4 | * Authors: | |
5 | * Jyri Sarha <[email protected]> | |
6 | * Sergej Sawazki <[email protected]> | |
c873d14d JS |
7 | * |
8 | * This program is free software; you can redistribute it and/or modify | |
9 | * it under the terms of the GNU General Public License version 2 as | |
10 | * published by the Free Software Foundation. | |
11 | * | |
80eeb1f0 | 12 | * Gpio controlled clock implementation |
c873d14d JS |
13 | */ |
14 | ||
15 | #include <linux/clk-provider.h> | |
e21b08e2 | 16 | #include <linux/export.h> |
c873d14d | 17 | #include <linux/slab.h> |
44b4aa97 | 18 | #include <linux/gpio/consumer.h> |
c873d14d JS |
19 | #include <linux/err.h> |
20 | #include <linux/device.h> | |
14b04f28 SB |
21 | #include <linux/platform_device.h> |
22 | #include <linux/of_device.h> | |
c873d14d JS |
23 | |
24 | /** | |
25 | * DOC: basic gpio gated clock which can be enabled and disabled | |
26 | * with gpio output | |
27 | * Traits of this clock: | |
28 | * prepare - clk_(un)prepare only ensures parent is (un)prepared | |
29 | * enable - clk_enable and clk_disable are functional & control gpio | |
30 | * rate - inherits rate from parent. No clk_set_rate support | |
31 | * parent - fixed parent. No clk_set_parent support | |
32 | */ | |
33 | ||
c873d14d JS |
34 | static int clk_gpio_gate_enable(struct clk_hw *hw) |
35 | { | |
36 | struct clk_gpio *clk = to_clk_gpio(hw); | |
37 | ||
38 | gpiod_set_value(clk->gpiod, 1); | |
39 | ||
40 | return 0; | |
41 | } | |
42 | ||
43 | static void clk_gpio_gate_disable(struct clk_hw *hw) | |
44 | { | |
45 | struct clk_gpio *clk = to_clk_gpio(hw); | |
46 | ||
47 | gpiod_set_value(clk->gpiod, 0); | |
48 | } | |
49 | ||
50 | static int clk_gpio_gate_is_enabled(struct clk_hw *hw) | |
51 | { | |
52 | struct clk_gpio *clk = to_clk_gpio(hw); | |
53 | ||
54 | return gpiod_get_value(clk->gpiod); | |
55 | } | |
56 | ||
57 | const struct clk_ops clk_gpio_gate_ops = { | |
58 | .enable = clk_gpio_gate_enable, | |
59 | .disable = clk_gpio_gate_disable, | |
60 | .is_enabled = clk_gpio_gate_is_enabled, | |
61 | }; | |
62 | EXPORT_SYMBOL_GPL(clk_gpio_gate_ops); | |
63 | ||
64 | /** | |
80eeb1f0 SS |
65 | * DOC: basic clock multiplexer which can be controlled with a gpio output |
66 | * Traits of this clock: | |
67 | * prepare - clk_prepare only ensures that parents are prepared | |
68 | * rate - rate is only affected by parent switching. No clk_set_rate support | |
69 | * parent - parent is adjustable through clk_set_parent | |
c873d14d | 70 | */ |
80eeb1f0 SS |
71 | |
72 | static u8 clk_gpio_mux_get_parent(struct clk_hw *hw) | |
c873d14d | 73 | { |
80eeb1f0 SS |
74 | struct clk_gpio *clk = to_clk_gpio(hw); |
75 | ||
2e838e7f | 76 | return gpiod_get_value_cansleep(clk->gpiod); |
80eeb1f0 SS |
77 | } |
78 | ||
79 | static int clk_gpio_mux_set_parent(struct clk_hw *hw, u8 index) | |
80 | { | |
81 | struct clk_gpio *clk = to_clk_gpio(hw); | |
82 | ||
2e838e7f | 83 | gpiod_set_value_cansleep(clk->gpiod, index); |
80eeb1f0 SS |
84 | |
85 | return 0; | |
86 | } | |
87 | ||
88 | const struct clk_ops clk_gpio_mux_ops = { | |
89 | .get_parent = clk_gpio_mux_get_parent, | |
90 | .set_parent = clk_gpio_mux_set_parent, | |
91 | .determine_rate = __clk_mux_determine_rate, | |
92 | }; | |
93 | EXPORT_SYMBOL_GPL(clk_gpio_mux_ops); | |
94 | ||
b120743a | 95 | static struct clk_hw *clk_register_gpio(struct device *dev, const char *name, |
908a543a LW |
96 | const char * const *parent_names, u8 num_parents, struct gpio_desc *gpiod, |
97 | unsigned long flags, const struct clk_ops *clk_gpio_ops) | |
80eeb1f0 SS |
98 | { |
99 | struct clk_gpio *clk_gpio; | |
b120743a | 100 | struct clk_hw *hw; |
80eeb1f0 | 101 | struct clk_init_data init = {}; |
c873d14d JS |
102 | int err; |
103 | ||
80eeb1f0 SS |
104 | if (dev) |
105 | clk_gpio = devm_kzalloc(dev, sizeof(*clk_gpio), GFP_KERNEL); | |
106 | else | |
107 | clk_gpio = kzalloc(sizeof(*clk_gpio), GFP_KERNEL); | |
108 | ||
109 | if (!clk_gpio) | |
110 | return ERR_PTR(-ENOMEM); | |
111 | ||
c873d14d | 112 | init.name = name; |
80eeb1f0 | 113 | init.ops = clk_gpio_ops; |
c873d14d | 114 | init.flags = flags | CLK_IS_BASIC; |
80eeb1f0 SS |
115 | init.parent_names = parent_names; |
116 | init.num_parents = num_parents; | |
c873d14d | 117 | |
908a543a | 118 | clk_gpio->gpiod = gpiod; |
c873d14d JS |
119 | clk_gpio->hw.init = &init; |
120 | ||
b120743a | 121 | hw = &clk_gpio->hw; |
80eeb1f0 | 122 | if (dev) |
b120743a | 123 | err = devm_clk_hw_register(dev, hw); |
80eeb1f0 | 124 | else |
b120743a | 125 | err = clk_hw_register(NULL, hw); |
c873d14d | 126 | |
b120743a SB |
127 | if (!err) |
128 | return hw; | |
c873d14d | 129 | |
80eeb1f0 | 130 | if (!dev) { |
c873d14d | 131 | kfree(clk_gpio); |
80eeb1f0 | 132 | } |
c873d14d | 133 | |
b120743a | 134 | return ERR_PTR(err); |
c873d14d | 135 | } |
80eeb1f0 SS |
136 | |
137 | /** | |
b120743a SB |
138 | * clk_hw_register_gpio_gate - register a gpio clock gate with the clock |
139 | * framework | |
80eeb1f0 SS |
140 | * @dev: device that is registering this clock |
141 | * @name: name of this clock | |
142 | * @parent_name: name of this clock's parent | |
908a543a | 143 | * @gpiod: gpio descriptor to gate this clock |
80eeb1f0 SS |
144 | * @flags: clock flags |
145 | */ | |
b120743a | 146 | struct clk_hw *clk_hw_register_gpio_gate(struct device *dev, const char *name, |
908a543a | 147 | const char *parent_name, struct gpio_desc *gpiod, |
80eeb1f0 SS |
148 | unsigned long flags) |
149 | { | |
150 | return clk_register_gpio(dev, name, | |
151 | (parent_name ? &parent_name : NULL), | |
908a543a | 152 | (parent_name ? 1 : 0), gpiod, flags, |
80eeb1f0 SS |
153 | &clk_gpio_gate_ops); |
154 | } | |
b120743a SB |
155 | EXPORT_SYMBOL_GPL(clk_hw_register_gpio_gate); |
156 | ||
157 | struct clk *clk_register_gpio_gate(struct device *dev, const char *name, | |
908a543a | 158 | const char *parent_name, struct gpio_desc *gpiod, |
b120743a SB |
159 | unsigned long flags) |
160 | { | |
161 | struct clk_hw *hw; | |
162 | ||
908a543a | 163 | hw = clk_hw_register_gpio_gate(dev, name, parent_name, gpiod, flags); |
b120743a SB |
164 | if (IS_ERR(hw)) |
165 | return ERR_CAST(hw); | |
166 | return hw->clk; | |
167 | } | |
c873d14d JS |
168 | EXPORT_SYMBOL_GPL(clk_register_gpio_gate); |
169 | ||
80eeb1f0 | 170 | /** |
b120743a | 171 | * clk_hw_register_gpio_mux - register a gpio clock mux with the clock framework |
80eeb1f0 SS |
172 | * @dev: device that is registering this clock |
173 | * @name: name of this clock | |
174 | * @parent_names: names of this clock's parents | |
175 | * @num_parents: number of parents listed in @parent_names | |
908a543a | 176 | * @gpiod: gpio descriptor to gate this clock |
80eeb1f0 SS |
177 | * @flags: clock flags |
178 | */ | |
b120743a | 179 | struct clk_hw *clk_hw_register_gpio_mux(struct device *dev, const char *name, |
908a543a LW |
180 | const char * const *parent_names, u8 num_parents, struct gpio_desc *gpiod, |
181 | unsigned long flags) | |
80eeb1f0 SS |
182 | { |
183 | if (num_parents != 2) { | |
184 | pr_err("mux-clock %s must have 2 parents\n", name); | |
185 | return ERR_PTR(-EINVAL); | |
186 | } | |
187 | ||
188 | return clk_register_gpio(dev, name, parent_names, num_parents, | |
908a543a | 189 | gpiod, flags, &clk_gpio_mux_ops); |
80eeb1f0 | 190 | } |
b120743a SB |
191 | EXPORT_SYMBOL_GPL(clk_hw_register_gpio_mux); |
192 | ||
193 | struct clk *clk_register_gpio_mux(struct device *dev, const char *name, | |
908a543a LW |
194 | const char * const *parent_names, u8 num_parents, struct gpio_desc *gpiod, |
195 | unsigned long flags) | |
b120743a SB |
196 | { |
197 | struct clk_hw *hw; | |
198 | ||
199 | hw = clk_hw_register_gpio_mux(dev, name, parent_names, num_parents, | |
908a543a | 200 | gpiod, flags); |
b120743a SB |
201 | if (IS_ERR(hw)) |
202 | return ERR_CAST(hw); | |
203 | return hw->clk; | |
204 | } | |
80eeb1f0 SS |
205 | EXPORT_SYMBOL_GPL(clk_register_gpio_mux); |
206 | ||
14b04f28 | 207 | static int gpio_clk_driver_probe(struct platform_device *pdev) |
c873d14d | 208 | { |
14b04f28 SB |
209 | struct device_node *node = pdev->dev.of_node; |
210 | const char **parent_names, *gpio_name; | |
0985df89 | 211 | unsigned int num_parents; |
908a543a | 212 | struct gpio_desc *gpiod; |
14b04f28 | 213 | struct clk *clk; |
908a543a LW |
214 | bool is_mux; |
215 | int ret; | |
14b04f28 SB |
216 | |
217 | num_parents = of_clk_get_parent_count(node); | |
14b04f28 SB |
218 | if (num_parents) { |
219 | parent_names = devm_kcalloc(&pdev->dev, num_parents, | |
220 | sizeof(char *), GFP_KERNEL); | |
221 | if (!parent_names) | |
222 | return -ENOMEM; | |
c873d14d | 223 | |
14b04f28 SB |
224 | of_clk_parent_fill(node, parent_names, num_parents); |
225 | } else { | |
226 | parent_names = NULL; | |
c873d14d JS |
227 | } |
228 | ||
14b04f28 SB |
229 | is_mux = of_device_is_compatible(node, "gpio-mux-clock"); |
230 | ||
908a543a | 231 | gpio_name = is_mux ? "select" : "enable"; |
1b5d1a58 | 232 | gpiod = devm_gpiod_get(&pdev->dev, gpio_name, GPIOD_OUT_LOW); |
908a543a LW |
233 | if (IS_ERR(gpiod)) { |
234 | ret = PTR_ERR(gpiod); | |
235 | if (ret == -EPROBE_DEFER) | |
e665f029 RH |
236 | pr_debug("%pOFn: %s: GPIOs not yet available, retry later\n", |
237 | node, __func__); | |
80eeb1f0 | 238 | else |
e665f029 RH |
239 | pr_err("%pOFn: %s: Can't get '%s' named GPIO property\n", |
240 | node, __func__, | |
14b04f28 | 241 | gpio_name); |
908a543a | 242 | return ret; |
c873d14d | 243 | } |
c873d14d | 244 | |
14b04f28 SB |
245 | if (is_mux) |
246 | clk = clk_register_gpio_mux(&pdev->dev, node->name, | |
908a543a | 247 | parent_names, num_parents, gpiod, 0); |
14b04f28 SB |
248 | else |
249 | clk = clk_register_gpio_gate(&pdev->dev, node->name, | |
908a543a LW |
250 | parent_names ? parent_names[0] : NULL, gpiod, |
251 | 0); | |
14b04f28 SB |
252 | if (IS_ERR(clk)) |
253 | return PTR_ERR(clk); | |
c873d14d | 254 | |
14b04f28 | 255 | return of_clk_add_provider(node, of_clk_src_simple_get, clk); |
80eeb1f0 SS |
256 | } |
257 | ||
14b04f28 SB |
258 | static const struct of_device_id gpio_clk_match_table[] = { |
259 | { .compatible = "gpio-mux-clock" }, | |
260 | { .compatible = "gpio-gate-clock" }, | |
261 | { } | |
262 | }; | |
80eeb1f0 | 263 | |
14b04f28 SB |
264 | static struct platform_driver gpio_clk_driver = { |
265 | .probe = gpio_clk_driver_probe, | |
266 | .driver = { | |
267 | .name = "gpio-clk", | |
268 | .of_match_table = gpio_clk_match_table, | |
269 | }, | |
270 | }; | |
271 | builtin_platform_driver(gpio_clk_driver); |