]>
Commit | Line | Data |
---|---|---|
1da177e4 LT |
1 | /* |
2 | * ahci.c - AHCI SATA support | |
3 | * | |
af36d7f0 JG |
4 | * Maintained by: Jeff Garzik <[email protected]> |
5 | * Please ALWAYS copy [email protected] | |
6 | * on emails. | |
7 | * | |
8 | * Copyright 2004-2005 Red Hat, Inc. | |
9 | * | |
10 | * | |
11 | * This program is free software; you can redistribute it and/or modify | |
12 | * it under the terms of the GNU General Public License as published by | |
13 | * the Free Software Foundation; either version 2, or (at your option) | |
14 | * any later version. | |
15 | * | |
16 | * This program is distributed in the hope that it will be useful, | |
17 | * but WITHOUT ANY WARRANTY; without even the implied warranty of | |
18 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the | |
19 | * GNU General Public License for more details. | |
20 | * | |
21 | * You should have received a copy of the GNU General Public License | |
22 | * along with this program; see the file COPYING. If not, write to | |
23 | * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA. | |
24 | * | |
25 | * | |
26 | * libata documentation is available via 'make {ps|pdf}docs', | |
27 | * as Documentation/DocBook/libata.* | |
28 | * | |
29 | * AHCI hardware documentation: | |
1da177e4 | 30 | * http://www.intel.com/technology/serialata/pdf/rev1_0.pdf |
af36d7f0 | 31 | * http://www.intel.com/technology/serialata/pdf/rev1_1.pdf |
1da177e4 LT |
32 | * |
33 | */ | |
34 | ||
35 | #include <linux/kernel.h> | |
36 | #include <linux/module.h> | |
37 | #include <linux/pci.h> | |
38 | #include <linux/init.h> | |
39 | #include <linux/blkdev.h> | |
40 | #include <linux/delay.h> | |
41 | #include <linux/interrupt.h> | |
87507cfd | 42 | #include <linux/dma-mapping.h> |
a9524a76 | 43 | #include <linux/device.h> |
1da177e4 | 44 | #include <scsi/scsi_host.h> |
193515d5 | 45 | #include <scsi/scsi_cmnd.h> |
1da177e4 | 46 | #include <linux/libata.h> |
1da177e4 LT |
47 | |
48 | #define DRV_NAME "ahci" | |
cd70c266 | 49 | #define DRV_VERSION "2.3" |
1da177e4 LT |
50 | |
51 | ||
52 | enum { | |
53 | AHCI_PCI_BAR = 5, | |
648a88be | 54 | AHCI_MAX_PORTS = 32, |
1da177e4 LT |
55 | AHCI_MAX_SG = 168, /* hardware max is 64K */ |
56 | AHCI_DMA_BOUNDARY = 0xffffffff, | |
be5d8218 | 57 | AHCI_USE_CLUSTERING = 1, |
12fad3f9 | 58 | AHCI_MAX_CMDS = 32, |
dd410ff1 | 59 | AHCI_CMD_SZ = 32, |
12fad3f9 | 60 | AHCI_CMD_SLOT_SZ = AHCI_MAX_CMDS * AHCI_CMD_SZ, |
1da177e4 | 61 | AHCI_RX_FIS_SZ = 256, |
a0ea7328 | 62 | AHCI_CMD_TBL_CDB = 0x40, |
dd410ff1 TH |
63 | AHCI_CMD_TBL_HDR_SZ = 0x80, |
64 | AHCI_CMD_TBL_SZ = AHCI_CMD_TBL_HDR_SZ + (AHCI_MAX_SG * 16), | |
65 | AHCI_CMD_TBL_AR_SZ = AHCI_CMD_TBL_SZ * AHCI_MAX_CMDS, | |
66 | AHCI_PORT_PRIV_DMA_SZ = AHCI_CMD_SLOT_SZ + AHCI_CMD_TBL_AR_SZ + | |
1da177e4 LT |
67 | AHCI_RX_FIS_SZ, |
68 | AHCI_IRQ_ON_SG = (1 << 31), | |
69 | AHCI_CMD_ATAPI = (1 << 5), | |
70 | AHCI_CMD_WRITE = (1 << 6), | |
4b10e559 | 71 | AHCI_CMD_PREFETCH = (1 << 7), |
22b49985 TH |
72 | AHCI_CMD_RESET = (1 << 8), |
73 | AHCI_CMD_CLR_BUSY = (1 << 10), | |
1da177e4 LT |
74 | |
75 | RX_FIS_D2H_REG = 0x40, /* offset of D2H Register FIS data */ | |
0291f95f | 76 | RX_FIS_SDB = 0x58, /* offset of SDB FIS data */ |
78cd52d0 | 77 | RX_FIS_UNK = 0x60, /* offset of Unknown FIS data */ |
1da177e4 LT |
78 | |
79 | board_ahci = 0, | |
648a88be TH |
80 | board_ahci_pi = 1, |
81 | board_ahci_vt8251 = 2, | |
82 | board_ahci_ign_iferr = 3, | |
55a61604 | 83 | board_ahci_sb600 = 4, |
cd70c266 | 84 | board_ahci_mv = 5, |
1da177e4 LT |
85 | |
86 | /* global controller registers */ | |
87 | HOST_CAP = 0x00, /* host capabilities */ | |
88 | HOST_CTL = 0x04, /* global host control */ | |
89 | HOST_IRQ_STAT = 0x08, /* interrupt status */ | |
90 | HOST_PORTS_IMPL = 0x0c, /* bitmap of implemented ports */ | |
91 | HOST_VERSION = 0x10, /* AHCI spec. version compliancy */ | |
92 | ||
93 | /* HOST_CTL bits */ | |
94 | HOST_RESET = (1 << 0), /* reset controller; self-clear */ | |
95 | HOST_IRQ_EN = (1 << 1), /* global IRQ enable */ | |
96 | HOST_AHCI_EN = (1 << 31), /* AHCI enabled */ | |
97 | ||
98 | /* HOST_CAP bits */ | |
0be0aa98 | 99 | HOST_CAP_SSC = (1 << 14), /* Slumber capable */ |
22b49985 | 100 | HOST_CAP_CLO = (1 << 24), /* Command List Override support */ |
0be0aa98 | 101 | HOST_CAP_SSS = (1 << 27), /* Staggered Spin-up */ |
203ef6c4 | 102 | HOST_CAP_SNTF = (1 << 29), /* SNotification register */ |
979db803 | 103 | HOST_CAP_NCQ = (1 << 30), /* Native Command Queueing */ |
dd410ff1 | 104 | HOST_CAP_64 = (1 << 31), /* PCI DAC (64-bit DMA) support */ |
1da177e4 LT |
105 | |
106 | /* registers for each SATA port */ | |
107 | PORT_LST_ADDR = 0x00, /* command list DMA addr */ | |
108 | PORT_LST_ADDR_HI = 0x04, /* command list DMA addr hi */ | |
109 | PORT_FIS_ADDR = 0x08, /* FIS rx buf addr */ | |
110 | PORT_FIS_ADDR_HI = 0x0c, /* FIS rx buf addr hi */ | |
111 | PORT_IRQ_STAT = 0x10, /* interrupt status */ | |
112 | PORT_IRQ_MASK = 0x14, /* interrupt enable/disable mask */ | |
113 | PORT_CMD = 0x18, /* port command */ | |
114 | PORT_TFDATA = 0x20, /* taskfile data */ | |
115 | PORT_SIG = 0x24, /* device TF signature */ | |
116 | PORT_CMD_ISSUE = 0x38, /* command issue */ | |
1da177e4 LT |
117 | PORT_SCR_STAT = 0x28, /* SATA phy register: SStatus */ |
118 | PORT_SCR_CTL = 0x2c, /* SATA phy register: SControl */ | |
119 | PORT_SCR_ERR = 0x30, /* SATA phy register: SError */ | |
120 | PORT_SCR_ACT = 0x34, /* SATA phy register: SActive */ | |
203ef6c4 | 121 | PORT_SCR_NTF = 0x3c, /* SATA phy register: SNotification */ |
1da177e4 LT |
122 | |
123 | /* PORT_IRQ_{STAT,MASK} bits */ | |
124 | PORT_IRQ_COLD_PRES = (1 << 31), /* cold presence detect */ | |
125 | PORT_IRQ_TF_ERR = (1 << 30), /* task file error */ | |
126 | PORT_IRQ_HBUS_ERR = (1 << 29), /* host bus fatal error */ | |
127 | PORT_IRQ_HBUS_DATA_ERR = (1 << 28), /* host bus data error */ | |
128 | PORT_IRQ_IF_ERR = (1 << 27), /* interface fatal error */ | |
129 | PORT_IRQ_IF_NONFATAL = (1 << 26), /* interface non-fatal error */ | |
130 | PORT_IRQ_OVERFLOW = (1 << 24), /* xfer exhausted available S/G */ | |
131 | PORT_IRQ_BAD_PMP = (1 << 23), /* incorrect port multiplier */ | |
132 | ||
133 | PORT_IRQ_PHYRDY = (1 << 22), /* PhyRdy changed */ | |
134 | PORT_IRQ_DEV_ILCK = (1 << 7), /* device interlock */ | |
135 | PORT_IRQ_CONNECT = (1 << 6), /* port connect change status */ | |
136 | PORT_IRQ_SG_DONE = (1 << 5), /* descriptor processed */ | |
137 | PORT_IRQ_UNK_FIS = (1 << 4), /* unknown FIS rx'd */ | |
138 | PORT_IRQ_SDB_FIS = (1 << 3), /* Set Device Bits FIS rx'd */ | |
139 | PORT_IRQ_DMAS_FIS = (1 << 2), /* DMA Setup FIS rx'd */ | |
140 | PORT_IRQ_PIOS_FIS = (1 << 1), /* PIO Setup FIS rx'd */ | |
141 | PORT_IRQ_D2H_REG_FIS = (1 << 0), /* D2H Register FIS rx'd */ | |
142 | ||
78cd52d0 TH |
143 | PORT_IRQ_FREEZE = PORT_IRQ_HBUS_ERR | |
144 | PORT_IRQ_IF_ERR | | |
145 | PORT_IRQ_CONNECT | | |
4296971d | 146 | PORT_IRQ_PHYRDY | |
78cd52d0 TH |
147 | PORT_IRQ_UNK_FIS, |
148 | PORT_IRQ_ERROR = PORT_IRQ_FREEZE | | |
149 | PORT_IRQ_TF_ERR | | |
150 | PORT_IRQ_HBUS_DATA_ERR, | |
151 | DEF_PORT_IRQ = PORT_IRQ_ERROR | PORT_IRQ_SG_DONE | | |
152 | PORT_IRQ_SDB_FIS | PORT_IRQ_DMAS_FIS | | |
153 | PORT_IRQ_PIOS_FIS | PORT_IRQ_D2H_REG_FIS, | |
1da177e4 LT |
154 | |
155 | /* PORT_CMD bits */ | |
02eaa666 | 156 | PORT_CMD_ATAPI = (1 << 24), /* Device is ATAPI */ |
1da177e4 LT |
157 | PORT_CMD_LIST_ON = (1 << 15), /* cmd list DMA engine running */ |
158 | PORT_CMD_FIS_ON = (1 << 14), /* FIS DMA engine running */ | |
159 | PORT_CMD_FIS_RX = (1 << 4), /* Enable FIS receive DMA engine */ | |
22b49985 | 160 | PORT_CMD_CLO = (1 << 3), /* Command list override */ |
1da177e4 LT |
161 | PORT_CMD_POWER_ON = (1 << 2), /* Power up device */ |
162 | PORT_CMD_SPIN_UP = (1 << 1), /* Spin up device */ | |
163 | PORT_CMD_START = (1 << 0), /* Enable port DMA engine */ | |
164 | ||
0be0aa98 | 165 | PORT_CMD_ICC_MASK = (0xf << 28), /* i/f ICC state mask */ |
1da177e4 LT |
166 | PORT_CMD_ICC_ACTIVE = (0x1 << 28), /* Put i/f in active state */ |
167 | PORT_CMD_ICC_PARTIAL = (0x2 << 28), /* Put i/f in partial state */ | |
168 | PORT_CMD_ICC_SLUMBER = (0x6 << 28), /* Put i/f in slumber state */ | |
4b0060f4 | 169 | |
bf2af2a2 | 170 | /* ap->flags bits */ |
4aeb0e32 TH |
171 | AHCI_FLAG_NO_NCQ = (1 << 24), |
172 | AHCI_FLAG_IGN_IRQ_IF_ERR = (1 << 25), /* ignore IRQ_IF_ERR */ | |
648a88be | 173 | AHCI_FLAG_HONOR_PI = (1 << 26), /* honor PORTS_IMPL */ |
55a61604 | 174 | AHCI_FLAG_IGN_SERR_INTERNAL = (1 << 27), /* ignore SERR_INTERNAL */ |
c7a42156 | 175 | AHCI_FLAG_32BIT_ONLY = (1 << 28), /* force 32bit */ |
cd70c266 JG |
176 | AHCI_FLAG_MV_PATA = (1 << 29), /* PATA port */ |
177 | AHCI_FLAG_NO_MSI = (1 << 30), /* no PCI MSI */ | |
1188c0d8 TH |
178 | |
179 | AHCI_FLAG_COMMON = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY | | |
180 | ATA_FLAG_MMIO | ATA_FLAG_PIO_DMA | | |
3cadbcc0 TH |
181 | ATA_FLAG_SKIP_D2H_BSY | |
182 | ATA_FLAG_ACPI_SATA, | |
1da177e4 LT |
183 | }; |
184 | ||
185 | struct ahci_cmd_hdr { | |
186 | u32 opts; | |
187 | u32 status; | |
188 | u32 tbl_addr; | |
189 | u32 tbl_addr_hi; | |
190 | u32 reserved[4]; | |
191 | }; | |
192 | ||
193 | struct ahci_sg { | |
194 | u32 addr; | |
195 | u32 addr_hi; | |
196 | u32 reserved; | |
197 | u32 flags_size; | |
198 | }; | |
199 | ||
200 | struct ahci_host_priv { | |
d447df14 TH |
201 | u32 cap; /* cap to use */ |
202 | u32 port_map; /* port map to use */ | |
203 | u32 saved_cap; /* saved initial cap */ | |
204 | u32 saved_port_map; /* saved initial port_map */ | |
1da177e4 LT |
205 | }; |
206 | ||
207 | struct ahci_port_priv { | |
208 | struct ahci_cmd_hdr *cmd_slot; | |
209 | dma_addr_t cmd_slot_dma; | |
210 | void *cmd_tbl; | |
211 | dma_addr_t cmd_tbl_dma; | |
1da177e4 LT |
212 | void *rx_fis; |
213 | dma_addr_t rx_fis_dma; | |
0291f95f | 214 | /* for NCQ spurious interrupt analysis */ |
0291f95f TH |
215 | unsigned int ncq_saw_d2h:1; |
216 | unsigned int ncq_saw_dmas:1; | |
afb2d552 | 217 | unsigned int ncq_saw_sdb:1; |
1da177e4 LT |
218 | }; |
219 | ||
da3dbb17 TH |
220 | static int ahci_scr_read(struct ata_port *ap, unsigned int sc_reg, u32 *val); |
221 | static int ahci_scr_write(struct ata_port *ap, unsigned int sc_reg, u32 val); | |
1da177e4 | 222 | static int ahci_init_one (struct pci_dev *pdev, const struct pci_device_id *ent); |
9a3d9eb0 | 223 | static unsigned int ahci_qc_issue(struct ata_queued_cmd *qc); |
1da177e4 | 224 | static void ahci_irq_clear(struct ata_port *ap); |
1da177e4 LT |
225 | static int ahci_port_start(struct ata_port *ap); |
226 | static void ahci_port_stop(struct ata_port *ap); | |
1da177e4 LT |
227 | static void ahci_tf_read(struct ata_port *ap, struct ata_taskfile *tf); |
228 | static void ahci_qc_prep(struct ata_queued_cmd *qc); | |
229 | static u8 ahci_check_status(struct ata_port *ap); | |
78cd52d0 TH |
230 | static void ahci_freeze(struct ata_port *ap); |
231 | static void ahci_thaw(struct ata_port *ap); | |
232 | static void ahci_error_handler(struct ata_port *ap); | |
ad616ffb | 233 | static void ahci_vt8251_error_handler(struct ata_port *ap); |
78cd52d0 | 234 | static void ahci_post_internal_cmd(struct ata_queued_cmd *qc); |
df69c9c5 | 235 | static int ahci_port_resume(struct ata_port *ap); |
dab632e8 JG |
236 | static unsigned int ahci_fill_sg(struct ata_queued_cmd *qc, void *cmd_tbl); |
237 | static void ahci_fill_cmd_slot(struct ahci_port_priv *pp, unsigned int tag, | |
238 | u32 opts); | |
438ac6d5 | 239 | #ifdef CONFIG_PM |
c1332875 | 240 | static int ahci_port_suspend(struct ata_port *ap, pm_message_t mesg); |
c1332875 TH |
241 | static int ahci_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg); |
242 | static int ahci_pci_device_resume(struct pci_dev *pdev); | |
438ac6d5 | 243 | #endif |
1da177e4 | 244 | |
193515d5 | 245 | static struct scsi_host_template ahci_sht = { |
1da177e4 LT |
246 | .module = THIS_MODULE, |
247 | .name = DRV_NAME, | |
248 | .ioctl = ata_scsi_ioctl, | |
249 | .queuecommand = ata_scsi_queuecmd, | |
12fad3f9 TH |
250 | .change_queue_depth = ata_scsi_change_queue_depth, |
251 | .can_queue = AHCI_MAX_CMDS - 1, | |
1da177e4 LT |
252 | .this_id = ATA_SHT_THIS_ID, |
253 | .sg_tablesize = AHCI_MAX_SG, | |
1da177e4 LT |
254 | .cmd_per_lun = ATA_SHT_CMD_PER_LUN, |
255 | .emulated = ATA_SHT_EMULATED, | |
256 | .use_clustering = AHCI_USE_CLUSTERING, | |
257 | .proc_name = DRV_NAME, | |
258 | .dma_boundary = AHCI_DMA_BOUNDARY, | |
259 | .slave_configure = ata_scsi_slave_config, | |
ccf68c34 | 260 | .slave_destroy = ata_scsi_slave_destroy, |
1da177e4 | 261 | .bios_param = ata_std_bios_param, |
1da177e4 LT |
262 | }; |
263 | ||
057ace5e | 264 | static const struct ata_port_operations ahci_ops = { |
1da177e4 LT |
265 | .port_disable = ata_port_disable, |
266 | ||
267 | .check_status = ahci_check_status, | |
268 | .check_altstatus = ahci_check_status, | |
1da177e4 LT |
269 | .dev_select = ata_noop_dev_select, |
270 | ||
271 | .tf_read = ahci_tf_read, | |
272 | ||
1da177e4 LT |
273 | .qc_prep = ahci_qc_prep, |
274 | .qc_issue = ahci_qc_issue, | |
275 | ||
1da177e4 | 276 | .irq_clear = ahci_irq_clear, |
246ce3b6 AI |
277 | .irq_on = ata_dummy_irq_on, |
278 | .irq_ack = ata_dummy_irq_ack, | |
1da177e4 LT |
279 | |
280 | .scr_read = ahci_scr_read, | |
281 | .scr_write = ahci_scr_write, | |
282 | ||
78cd52d0 TH |
283 | .freeze = ahci_freeze, |
284 | .thaw = ahci_thaw, | |
285 | ||
286 | .error_handler = ahci_error_handler, | |
287 | .post_internal_cmd = ahci_post_internal_cmd, | |
288 | ||
438ac6d5 | 289 | #ifdef CONFIG_PM |
c1332875 TH |
290 | .port_suspend = ahci_port_suspend, |
291 | .port_resume = ahci_port_resume, | |
438ac6d5 | 292 | #endif |
c1332875 | 293 | |
1da177e4 LT |
294 | .port_start = ahci_port_start, |
295 | .port_stop = ahci_port_stop, | |
1da177e4 LT |
296 | }; |
297 | ||
ad616ffb TH |
298 | static const struct ata_port_operations ahci_vt8251_ops = { |
299 | .port_disable = ata_port_disable, | |
300 | ||
301 | .check_status = ahci_check_status, | |
302 | .check_altstatus = ahci_check_status, | |
303 | .dev_select = ata_noop_dev_select, | |
304 | ||
305 | .tf_read = ahci_tf_read, | |
306 | ||
307 | .qc_prep = ahci_qc_prep, | |
308 | .qc_issue = ahci_qc_issue, | |
309 | ||
ad616ffb | 310 | .irq_clear = ahci_irq_clear, |
246ce3b6 AI |
311 | .irq_on = ata_dummy_irq_on, |
312 | .irq_ack = ata_dummy_irq_ack, | |
ad616ffb TH |
313 | |
314 | .scr_read = ahci_scr_read, | |
315 | .scr_write = ahci_scr_write, | |
316 | ||
317 | .freeze = ahci_freeze, | |
318 | .thaw = ahci_thaw, | |
319 | ||
320 | .error_handler = ahci_vt8251_error_handler, | |
321 | .post_internal_cmd = ahci_post_internal_cmd, | |
322 | ||
438ac6d5 | 323 | #ifdef CONFIG_PM |
ad616ffb TH |
324 | .port_suspend = ahci_port_suspend, |
325 | .port_resume = ahci_port_resume, | |
438ac6d5 | 326 | #endif |
ad616ffb TH |
327 | |
328 | .port_start = ahci_port_start, | |
329 | .port_stop = ahci_port_stop, | |
330 | }; | |
331 | ||
98ac62de | 332 | static const struct ata_port_info ahci_port_info[] = { |
1da177e4 LT |
333 | /* board_ahci */ |
334 | { | |
1188c0d8 | 335 | .flags = AHCI_FLAG_COMMON, |
7da79312 | 336 | .pio_mask = 0x1f, /* pio0-4 */ |
469248ab | 337 | .udma_mask = ATA_UDMA6, |
1da177e4 LT |
338 | .port_ops = &ahci_ops, |
339 | }, | |
648a88be TH |
340 | /* board_ahci_pi */ |
341 | { | |
1188c0d8 | 342 | .flags = AHCI_FLAG_COMMON | AHCI_FLAG_HONOR_PI, |
648a88be | 343 | .pio_mask = 0x1f, /* pio0-4 */ |
469248ab | 344 | .udma_mask = ATA_UDMA6, |
648a88be TH |
345 | .port_ops = &ahci_ops, |
346 | }, | |
bf2af2a2 BJ |
347 | /* board_ahci_vt8251 */ |
348 | { | |
1188c0d8 TH |
349 | .flags = AHCI_FLAG_COMMON | ATA_FLAG_HRST_TO_RESUME | |
350 | AHCI_FLAG_NO_NCQ, | |
bf2af2a2 | 351 | .pio_mask = 0x1f, /* pio0-4 */ |
469248ab | 352 | .udma_mask = ATA_UDMA6, |
ad616ffb | 353 | .port_ops = &ahci_vt8251_ops, |
bf2af2a2 | 354 | }, |
41669553 TH |
355 | /* board_ahci_ign_iferr */ |
356 | { | |
1188c0d8 | 357 | .flags = AHCI_FLAG_COMMON | AHCI_FLAG_IGN_IRQ_IF_ERR, |
41669553 | 358 | .pio_mask = 0x1f, /* pio0-4 */ |
469248ab | 359 | .udma_mask = ATA_UDMA6, |
41669553 TH |
360 | .port_ops = &ahci_ops, |
361 | }, | |
55a61604 CH |
362 | /* board_ahci_sb600 */ |
363 | { | |
1188c0d8 | 364 | .flags = AHCI_FLAG_COMMON | |
c7a42156 TH |
365 | AHCI_FLAG_IGN_SERR_INTERNAL | |
366 | AHCI_FLAG_32BIT_ONLY, | |
55a61604 | 367 | .pio_mask = 0x1f, /* pio0-4 */ |
469248ab | 368 | .udma_mask = ATA_UDMA6, |
55a61604 CH |
369 | .port_ops = &ahci_ops, |
370 | }, | |
cd70c266 JG |
371 | /* board_ahci_mv */ |
372 | { | |
373 | .sht = &ahci_sht, | |
374 | .flags = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY | | |
375 | ATA_FLAG_MMIO | ATA_FLAG_PIO_DMA | | |
376 | ATA_FLAG_SKIP_D2H_BSY | AHCI_FLAG_HONOR_PI | | |
377 | AHCI_FLAG_NO_NCQ | AHCI_FLAG_NO_MSI | | |
378 | AHCI_FLAG_MV_PATA, | |
379 | .pio_mask = 0x1f, /* pio0-4 */ | |
380 | .udma_mask = ATA_UDMA6, | |
381 | .port_ops = &ahci_ops, | |
382 | }, | |
1da177e4 LT |
383 | }; |
384 | ||
3b7d697d | 385 | static const struct pci_device_id ahci_pci_tbl[] = { |
fe7fa31a | 386 | /* Intel */ |
54bb3a94 JG |
387 | { PCI_VDEVICE(INTEL, 0x2652), board_ahci }, /* ICH6 */ |
388 | { PCI_VDEVICE(INTEL, 0x2653), board_ahci }, /* ICH6M */ | |
389 | { PCI_VDEVICE(INTEL, 0x27c1), board_ahci }, /* ICH7 */ | |
390 | { PCI_VDEVICE(INTEL, 0x27c5), board_ahci }, /* ICH7M */ | |
391 | { PCI_VDEVICE(INTEL, 0x27c3), board_ahci }, /* ICH7R */ | |
82490c09 | 392 | { PCI_VDEVICE(AL, 0x5288), board_ahci_ign_iferr }, /* ULi M5288 */ |
54bb3a94 JG |
393 | { PCI_VDEVICE(INTEL, 0x2681), board_ahci }, /* ESB2 */ |
394 | { PCI_VDEVICE(INTEL, 0x2682), board_ahci }, /* ESB2 */ | |
395 | { PCI_VDEVICE(INTEL, 0x2683), board_ahci }, /* ESB2 */ | |
396 | { PCI_VDEVICE(INTEL, 0x27c6), board_ahci }, /* ICH7-M DH */ | |
648a88be TH |
397 | { PCI_VDEVICE(INTEL, 0x2821), board_ahci_pi }, /* ICH8 */ |
398 | { PCI_VDEVICE(INTEL, 0x2822), board_ahci_pi }, /* ICH8 */ | |
399 | { PCI_VDEVICE(INTEL, 0x2824), board_ahci_pi }, /* ICH8 */ | |
400 | { PCI_VDEVICE(INTEL, 0x2829), board_ahci_pi }, /* ICH8M */ | |
401 | { PCI_VDEVICE(INTEL, 0x282a), board_ahci_pi }, /* ICH8M */ | |
402 | { PCI_VDEVICE(INTEL, 0x2922), board_ahci_pi }, /* ICH9 */ | |
403 | { PCI_VDEVICE(INTEL, 0x2923), board_ahci_pi }, /* ICH9 */ | |
404 | { PCI_VDEVICE(INTEL, 0x2924), board_ahci_pi }, /* ICH9 */ | |
405 | { PCI_VDEVICE(INTEL, 0x2925), board_ahci_pi }, /* ICH9 */ | |
406 | { PCI_VDEVICE(INTEL, 0x2927), board_ahci_pi }, /* ICH9 */ | |
407 | { PCI_VDEVICE(INTEL, 0x2929), board_ahci_pi }, /* ICH9M */ | |
408 | { PCI_VDEVICE(INTEL, 0x292a), board_ahci_pi }, /* ICH9M */ | |
409 | { PCI_VDEVICE(INTEL, 0x292b), board_ahci_pi }, /* ICH9M */ | |
8af12cdb | 410 | { PCI_VDEVICE(INTEL, 0x292c), board_ahci_pi }, /* ICH9M */ |
648a88be TH |
411 | { PCI_VDEVICE(INTEL, 0x292f), board_ahci_pi }, /* ICH9M */ |
412 | { PCI_VDEVICE(INTEL, 0x294d), board_ahci_pi }, /* ICH9 */ | |
413 | { PCI_VDEVICE(INTEL, 0x294e), board_ahci_pi }, /* ICH9M */ | |
fe7fa31a | 414 | |
e34bb370 TH |
415 | /* JMicron 360/1/3/5/6, match class to avoid IDE function */ |
416 | { PCI_VENDOR_ID_JMICRON, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID, | |
417 | PCI_CLASS_STORAGE_SATA_AHCI, 0xffffff, board_ahci_ign_iferr }, | |
fe7fa31a JG |
418 | |
419 | /* ATI */ | |
c65ec1c2 | 420 | { PCI_VDEVICE(ATI, 0x4380), board_ahci_sb600 }, /* ATI SB600 */ |
c69c0892 | 421 | { PCI_VDEVICE(ATI, 0x4390), board_ahci_sb600 }, /* ATI SB700/800 */ |
422 | { PCI_VDEVICE(ATI, 0x4391), board_ahci_sb600 }, /* ATI SB700/800 */ | |
423 | { PCI_VDEVICE(ATI, 0x4392), board_ahci_sb600 }, /* ATI SB700/800 */ | |
424 | { PCI_VDEVICE(ATI, 0x4393), board_ahci_sb600 }, /* ATI SB700/800 */ | |
425 | { PCI_VDEVICE(ATI, 0x4394), board_ahci_sb600 }, /* ATI SB700/800 */ | |
426 | { PCI_VDEVICE(ATI, 0x4395), board_ahci_sb600 }, /* ATI SB700/800 */ | |
fe7fa31a JG |
427 | |
428 | /* VIA */ | |
54bb3a94 | 429 | { PCI_VDEVICE(VIA, 0x3349), board_ahci_vt8251 }, /* VIA VT8251 */ |
bf335542 | 430 | { PCI_VDEVICE(VIA, 0x6287), board_ahci_vt8251 }, /* VIA VT8251 */ |
fe7fa31a JG |
431 | |
432 | /* NVIDIA */ | |
54bb3a94 JG |
433 | { PCI_VDEVICE(NVIDIA, 0x044c), board_ahci }, /* MCP65 */ |
434 | { PCI_VDEVICE(NVIDIA, 0x044d), board_ahci }, /* MCP65 */ | |
435 | { PCI_VDEVICE(NVIDIA, 0x044e), board_ahci }, /* MCP65 */ | |
436 | { PCI_VDEVICE(NVIDIA, 0x044f), board_ahci }, /* MCP65 */ | |
6fbf5ba4 PC |
437 | { PCI_VDEVICE(NVIDIA, 0x045c), board_ahci }, /* MCP65 */ |
438 | { PCI_VDEVICE(NVIDIA, 0x045d), board_ahci }, /* MCP65 */ | |
439 | { PCI_VDEVICE(NVIDIA, 0x045e), board_ahci }, /* MCP65 */ | |
440 | { PCI_VDEVICE(NVIDIA, 0x045f), board_ahci }, /* MCP65 */ | |
441 | { PCI_VDEVICE(NVIDIA, 0x0550), board_ahci }, /* MCP67 */ | |
442 | { PCI_VDEVICE(NVIDIA, 0x0551), board_ahci }, /* MCP67 */ | |
443 | { PCI_VDEVICE(NVIDIA, 0x0552), board_ahci }, /* MCP67 */ | |
444 | { PCI_VDEVICE(NVIDIA, 0x0553), board_ahci }, /* MCP67 */ | |
895663cd PC |
445 | { PCI_VDEVICE(NVIDIA, 0x0554), board_ahci }, /* MCP67 */ |
446 | { PCI_VDEVICE(NVIDIA, 0x0555), board_ahci }, /* MCP67 */ | |
447 | { PCI_VDEVICE(NVIDIA, 0x0556), board_ahci }, /* MCP67 */ | |
448 | { PCI_VDEVICE(NVIDIA, 0x0557), board_ahci }, /* MCP67 */ | |
449 | { PCI_VDEVICE(NVIDIA, 0x0558), board_ahci }, /* MCP67 */ | |
450 | { PCI_VDEVICE(NVIDIA, 0x0559), board_ahci }, /* MCP67 */ | |
451 | { PCI_VDEVICE(NVIDIA, 0x055a), board_ahci }, /* MCP67 */ | |
452 | { PCI_VDEVICE(NVIDIA, 0x055b), board_ahci }, /* MCP67 */ | |
0522b286 PC |
453 | { PCI_VDEVICE(NVIDIA, 0x07f0), board_ahci }, /* MCP73 */ |
454 | { PCI_VDEVICE(NVIDIA, 0x07f1), board_ahci }, /* MCP73 */ | |
455 | { PCI_VDEVICE(NVIDIA, 0x07f2), board_ahci }, /* MCP73 */ | |
456 | { PCI_VDEVICE(NVIDIA, 0x07f3), board_ahci }, /* MCP73 */ | |
457 | { PCI_VDEVICE(NVIDIA, 0x07f4), board_ahci }, /* MCP73 */ | |
458 | { PCI_VDEVICE(NVIDIA, 0x07f5), board_ahci }, /* MCP73 */ | |
459 | { PCI_VDEVICE(NVIDIA, 0x07f6), board_ahci }, /* MCP73 */ | |
460 | { PCI_VDEVICE(NVIDIA, 0x07f7), board_ahci }, /* MCP73 */ | |
461 | { PCI_VDEVICE(NVIDIA, 0x07f8), board_ahci }, /* MCP73 */ | |
462 | { PCI_VDEVICE(NVIDIA, 0x07f9), board_ahci }, /* MCP73 */ | |
463 | { PCI_VDEVICE(NVIDIA, 0x07fa), board_ahci }, /* MCP73 */ | |
464 | { PCI_VDEVICE(NVIDIA, 0x07fb), board_ahci }, /* MCP73 */ | |
465 | { PCI_VDEVICE(NVIDIA, 0x0ad0), board_ahci }, /* MCP77 */ | |
466 | { PCI_VDEVICE(NVIDIA, 0x0ad1), board_ahci }, /* MCP77 */ | |
467 | { PCI_VDEVICE(NVIDIA, 0x0ad2), board_ahci }, /* MCP77 */ | |
468 | { PCI_VDEVICE(NVIDIA, 0x0ad3), board_ahci }, /* MCP77 */ | |
469 | { PCI_VDEVICE(NVIDIA, 0x0ad4), board_ahci }, /* MCP77 */ | |
470 | { PCI_VDEVICE(NVIDIA, 0x0ad5), board_ahci }, /* MCP77 */ | |
471 | { PCI_VDEVICE(NVIDIA, 0x0ad6), board_ahci }, /* MCP77 */ | |
472 | { PCI_VDEVICE(NVIDIA, 0x0ad7), board_ahci }, /* MCP77 */ | |
473 | { PCI_VDEVICE(NVIDIA, 0x0ad8), board_ahci }, /* MCP77 */ | |
474 | { PCI_VDEVICE(NVIDIA, 0x0ad9), board_ahci }, /* MCP77 */ | |
475 | { PCI_VDEVICE(NVIDIA, 0x0ada), board_ahci }, /* MCP77 */ | |
476 | { PCI_VDEVICE(NVIDIA, 0x0adb), board_ahci }, /* MCP77 */ | |
fe7fa31a | 477 | |
95916edd | 478 | /* SiS */ |
54bb3a94 JG |
479 | { PCI_VDEVICE(SI, 0x1184), board_ahci }, /* SiS 966 */ |
480 | { PCI_VDEVICE(SI, 0x1185), board_ahci }, /* SiS 966 */ | |
481 | { PCI_VDEVICE(SI, 0x0186), board_ahci }, /* SiS 968 */ | |
95916edd | 482 | |
cd70c266 JG |
483 | /* Marvell */ |
484 | { PCI_VDEVICE(MARVELL, 0x6145), board_ahci_mv }, /* 6145 */ | |
485 | ||
415ae2b5 JG |
486 | /* Generic, PCI class code for AHCI */ |
487 | { PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID, | |
c9f89475 | 488 | PCI_CLASS_STORAGE_SATA_AHCI, 0xffffff, board_ahci }, |
415ae2b5 | 489 | |
1da177e4 LT |
490 | { } /* terminate list */ |
491 | }; | |
492 | ||
493 | ||
494 | static struct pci_driver ahci_pci_driver = { | |
495 | .name = DRV_NAME, | |
496 | .id_table = ahci_pci_tbl, | |
497 | .probe = ahci_init_one, | |
24dc5f33 | 498 | .remove = ata_pci_remove_one, |
438ac6d5 | 499 | #ifdef CONFIG_PM |
c1332875 TH |
500 | .suspend = ahci_pci_device_suspend, |
501 | .resume = ahci_pci_device_resume, | |
438ac6d5 | 502 | #endif |
1da177e4 LT |
503 | }; |
504 | ||
505 | ||
98fa4b60 TH |
506 | static inline int ahci_nr_ports(u32 cap) |
507 | { | |
508 | return (cap & 0x1f) + 1; | |
509 | } | |
510 | ||
dab632e8 JG |
511 | static inline void __iomem *__ahci_port_base(struct ata_host *host, |
512 | unsigned int port_no) | |
1da177e4 | 513 | { |
dab632e8 | 514 | void __iomem *mmio = host->iomap[AHCI_PCI_BAR]; |
4447d351 | 515 | |
dab632e8 JG |
516 | return mmio + 0x100 + (port_no * 0x80); |
517 | } | |
518 | ||
519 | static inline void __iomem *ahci_port_base(struct ata_port *ap) | |
520 | { | |
521 | return __ahci_port_base(ap->host, ap->port_no); | |
1da177e4 LT |
522 | } |
523 | ||
d447df14 TH |
524 | /** |
525 | * ahci_save_initial_config - Save and fixup initial config values | |
4447d351 TH |
526 | * @pdev: target PCI device |
527 | * @pi: associated ATA port info | |
528 | * @hpriv: host private area to store config values | |
d447df14 TH |
529 | * |
530 | * Some registers containing configuration info might be setup by | |
531 | * BIOS and might be cleared on reset. This function saves the | |
532 | * initial values of those registers into @hpriv such that they | |
533 | * can be restored after controller reset. | |
534 | * | |
535 | * If inconsistent, config values are fixed up by this function. | |
536 | * | |
537 | * LOCKING: | |
538 | * None. | |
539 | */ | |
4447d351 TH |
540 | static void ahci_save_initial_config(struct pci_dev *pdev, |
541 | const struct ata_port_info *pi, | |
542 | struct ahci_host_priv *hpriv) | |
d447df14 | 543 | { |
4447d351 | 544 | void __iomem *mmio = pcim_iomap_table(pdev)[AHCI_PCI_BAR]; |
d447df14 | 545 | u32 cap, port_map; |
17199b18 | 546 | int i; |
d447df14 TH |
547 | |
548 | /* Values prefixed with saved_ are written back to host after | |
549 | * reset. Values without are used for driver operation. | |
550 | */ | |
551 | hpriv->saved_cap = cap = readl(mmio + HOST_CAP); | |
552 | hpriv->saved_port_map = port_map = readl(mmio + HOST_PORTS_IMPL); | |
553 | ||
274c1fde | 554 | /* some chips have errata preventing 64bit use */ |
c7a42156 TH |
555 | if ((cap & HOST_CAP_64) && (pi->flags & AHCI_FLAG_32BIT_ONLY)) { |
556 | dev_printk(KERN_INFO, &pdev->dev, | |
557 | "controller can't do 64bit DMA, forcing 32bit\n"); | |
558 | cap &= ~HOST_CAP_64; | |
559 | } | |
560 | ||
274c1fde TH |
561 | if ((cap & HOST_CAP_NCQ) && (pi->flags & AHCI_FLAG_NO_NCQ)) { |
562 | dev_printk(KERN_INFO, &pdev->dev, | |
563 | "controller can't do NCQ, turning off CAP_NCQ\n"); | |
564 | cap &= ~HOST_CAP_NCQ; | |
565 | } | |
566 | ||
d447df14 TH |
567 | /* fixup zero port_map */ |
568 | if (!port_map) { | |
a3d2cc5e | 569 | port_map = (1 << ahci_nr_ports(cap)) - 1; |
4447d351 | 570 | dev_printk(KERN_WARNING, &pdev->dev, |
d447df14 TH |
571 | "PORTS_IMPL is zero, forcing 0x%x\n", port_map); |
572 | ||
573 | /* write the fixed up value to the PI register */ | |
574 | hpriv->saved_port_map = port_map; | |
575 | } | |
576 | ||
cd70c266 JG |
577 | /* |
578 | * Temporary Marvell 6145 hack: PATA port presence | |
579 | * is asserted through the standard AHCI port | |
580 | * presence register, as bit 4 (counting from 0) | |
581 | */ | |
582 | if (pi->flags & AHCI_FLAG_MV_PATA) { | |
583 | dev_printk(KERN_ERR, &pdev->dev, | |
584 | "MV_AHCI HACK: port_map %x -> %x\n", | |
585 | hpriv->port_map, | |
586 | hpriv->port_map & 0xf); | |
587 | ||
588 | port_map &= 0xf; | |
589 | } | |
590 | ||
17199b18 | 591 | /* cross check port_map and cap.n_ports */ |
4447d351 | 592 | if (pi->flags & AHCI_FLAG_HONOR_PI) { |
17199b18 TH |
593 | u32 tmp_port_map = port_map; |
594 | int n_ports = ahci_nr_ports(cap); | |
595 | ||
596 | for (i = 0; i < AHCI_MAX_PORTS && n_ports; i++) { | |
597 | if (tmp_port_map & (1 << i)) { | |
598 | n_ports--; | |
599 | tmp_port_map &= ~(1 << i); | |
600 | } | |
601 | } | |
602 | ||
603 | /* Whine if inconsistent. No need to update cap. | |
604 | * port_map is used to determine number of ports. | |
605 | */ | |
606 | if (n_ports || tmp_port_map) | |
4447d351 | 607 | dev_printk(KERN_WARNING, &pdev->dev, |
17199b18 TH |
608 | "nr_ports (%u) and implemented port map " |
609 | "(0x%x) don't match\n", | |
610 | ahci_nr_ports(cap), port_map); | |
611 | } else { | |
612 | /* fabricate port_map from cap.nr_ports */ | |
613 | port_map = (1 << ahci_nr_ports(cap)) - 1; | |
614 | } | |
615 | ||
d447df14 TH |
616 | /* record values to use during operation */ |
617 | hpriv->cap = cap; | |
618 | hpriv->port_map = port_map; | |
619 | } | |
620 | ||
621 | /** | |
622 | * ahci_restore_initial_config - Restore initial config | |
4447d351 | 623 | * @host: target ATA host |
d447df14 TH |
624 | * |
625 | * Restore initial config stored by ahci_save_initial_config(). | |
626 | * | |
627 | * LOCKING: | |
628 | * None. | |
629 | */ | |
4447d351 | 630 | static void ahci_restore_initial_config(struct ata_host *host) |
d447df14 | 631 | { |
4447d351 TH |
632 | struct ahci_host_priv *hpriv = host->private_data; |
633 | void __iomem *mmio = host->iomap[AHCI_PCI_BAR]; | |
634 | ||
d447df14 TH |
635 | writel(hpriv->saved_cap, mmio + HOST_CAP); |
636 | writel(hpriv->saved_port_map, mmio + HOST_PORTS_IMPL); | |
637 | (void) readl(mmio + HOST_PORTS_IMPL); /* flush */ | |
638 | } | |
639 | ||
203ef6c4 | 640 | static unsigned ahci_scr_offset(struct ata_port *ap, unsigned int sc_reg) |
1da177e4 | 641 | { |
203ef6c4 TH |
642 | static const int offset[] = { |
643 | [SCR_STATUS] = PORT_SCR_STAT, | |
644 | [SCR_CONTROL] = PORT_SCR_CTL, | |
645 | [SCR_ERROR] = PORT_SCR_ERR, | |
646 | [SCR_ACTIVE] = PORT_SCR_ACT, | |
647 | [SCR_NOTIFICATION] = PORT_SCR_NTF, | |
648 | }; | |
649 | struct ahci_host_priv *hpriv = ap->host->private_data; | |
1da177e4 | 650 | |
203ef6c4 TH |
651 | if (sc_reg < ARRAY_SIZE(offset) && |
652 | (sc_reg != SCR_NOTIFICATION || (hpriv->cap & HOST_CAP_SNTF))) | |
653 | return offset[sc_reg]; | |
da3dbb17 | 654 | return 0; |
1da177e4 LT |
655 | } |
656 | ||
203ef6c4 | 657 | static int ahci_scr_read(struct ata_port *ap, unsigned int sc_reg, u32 *val) |
1da177e4 | 658 | { |
203ef6c4 TH |
659 | void __iomem *port_mmio = ahci_port_base(ap); |
660 | int offset = ahci_scr_offset(ap, sc_reg); | |
661 | ||
662 | if (offset) { | |
663 | *val = readl(port_mmio + offset); | |
664 | return 0; | |
1da177e4 | 665 | } |
203ef6c4 TH |
666 | return -EINVAL; |
667 | } | |
1da177e4 | 668 | |
203ef6c4 TH |
669 | static int ahci_scr_write(struct ata_port *ap, unsigned int sc_reg, u32 val) |
670 | { | |
671 | void __iomem *port_mmio = ahci_port_base(ap); | |
672 | int offset = ahci_scr_offset(ap, sc_reg); | |
673 | ||
674 | if (offset) { | |
675 | writel(val, port_mmio + offset); | |
676 | return 0; | |
677 | } | |
678 | return -EINVAL; | |
1da177e4 LT |
679 | } |
680 | ||
4447d351 | 681 | static void ahci_start_engine(struct ata_port *ap) |
7c76d1e8 | 682 | { |
4447d351 | 683 | void __iomem *port_mmio = ahci_port_base(ap); |
7c76d1e8 TH |
684 | u32 tmp; |
685 | ||
d8fcd116 | 686 | /* start DMA */ |
9f592056 | 687 | tmp = readl(port_mmio + PORT_CMD); |
7c76d1e8 TH |
688 | tmp |= PORT_CMD_START; |
689 | writel(tmp, port_mmio + PORT_CMD); | |
690 | readl(port_mmio + PORT_CMD); /* flush */ | |
691 | } | |
692 | ||
4447d351 | 693 | static int ahci_stop_engine(struct ata_port *ap) |
254950cd | 694 | { |
4447d351 | 695 | void __iomem *port_mmio = ahci_port_base(ap); |
254950cd TH |
696 | u32 tmp; |
697 | ||
698 | tmp = readl(port_mmio + PORT_CMD); | |
699 | ||
d8fcd116 | 700 | /* check if the HBA is idle */ |
254950cd TH |
701 | if ((tmp & (PORT_CMD_START | PORT_CMD_LIST_ON)) == 0) |
702 | return 0; | |
703 | ||
d8fcd116 | 704 | /* setting HBA to idle */ |
254950cd TH |
705 | tmp &= ~PORT_CMD_START; |
706 | writel(tmp, port_mmio + PORT_CMD); | |
707 | ||
d8fcd116 | 708 | /* wait for engine to stop. This could be as long as 500 msec */ |
254950cd TH |
709 | tmp = ata_wait_register(port_mmio + PORT_CMD, |
710 | PORT_CMD_LIST_ON, PORT_CMD_LIST_ON, 1, 500); | |
d8fcd116 | 711 | if (tmp & PORT_CMD_LIST_ON) |
254950cd TH |
712 | return -EIO; |
713 | ||
714 | return 0; | |
715 | } | |
716 | ||
4447d351 | 717 | static void ahci_start_fis_rx(struct ata_port *ap) |
0be0aa98 | 718 | { |
4447d351 TH |
719 | void __iomem *port_mmio = ahci_port_base(ap); |
720 | struct ahci_host_priv *hpriv = ap->host->private_data; | |
721 | struct ahci_port_priv *pp = ap->private_data; | |
0be0aa98 TH |
722 | u32 tmp; |
723 | ||
724 | /* set FIS registers */ | |
4447d351 TH |
725 | if (hpriv->cap & HOST_CAP_64) |
726 | writel((pp->cmd_slot_dma >> 16) >> 16, | |
727 | port_mmio + PORT_LST_ADDR_HI); | |
728 | writel(pp->cmd_slot_dma & 0xffffffff, port_mmio + PORT_LST_ADDR); | |
0be0aa98 | 729 | |
4447d351 TH |
730 | if (hpriv->cap & HOST_CAP_64) |
731 | writel((pp->rx_fis_dma >> 16) >> 16, | |
732 | port_mmio + PORT_FIS_ADDR_HI); | |
733 | writel(pp->rx_fis_dma & 0xffffffff, port_mmio + PORT_FIS_ADDR); | |
0be0aa98 TH |
734 | |
735 | /* enable FIS reception */ | |
736 | tmp = readl(port_mmio + PORT_CMD); | |
737 | tmp |= PORT_CMD_FIS_RX; | |
738 | writel(tmp, port_mmio + PORT_CMD); | |
739 | ||
740 | /* flush */ | |
741 | readl(port_mmio + PORT_CMD); | |
742 | } | |
743 | ||
4447d351 | 744 | static int ahci_stop_fis_rx(struct ata_port *ap) |
0be0aa98 | 745 | { |
4447d351 | 746 | void __iomem *port_mmio = ahci_port_base(ap); |
0be0aa98 TH |
747 | u32 tmp; |
748 | ||
749 | /* disable FIS reception */ | |
750 | tmp = readl(port_mmio + PORT_CMD); | |
751 | tmp &= ~PORT_CMD_FIS_RX; | |
752 | writel(tmp, port_mmio + PORT_CMD); | |
753 | ||
754 | /* wait for completion, spec says 500ms, give it 1000 */ | |
755 | tmp = ata_wait_register(port_mmio + PORT_CMD, PORT_CMD_FIS_ON, | |
756 | PORT_CMD_FIS_ON, 10, 1000); | |
757 | if (tmp & PORT_CMD_FIS_ON) | |
758 | return -EBUSY; | |
759 | ||
760 | return 0; | |
761 | } | |
762 | ||
4447d351 | 763 | static void ahci_power_up(struct ata_port *ap) |
0be0aa98 | 764 | { |
4447d351 TH |
765 | struct ahci_host_priv *hpriv = ap->host->private_data; |
766 | void __iomem *port_mmio = ahci_port_base(ap); | |
0be0aa98 TH |
767 | u32 cmd; |
768 | ||
769 | cmd = readl(port_mmio + PORT_CMD) & ~PORT_CMD_ICC_MASK; | |
770 | ||
771 | /* spin up device */ | |
4447d351 | 772 | if (hpriv->cap & HOST_CAP_SSS) { |
0be0aa98 TH |
773 | cmd |= PORT_CMD_SPIN_UP; |
774 | writel(cmd, port_mmio + PORT_CMD); | |
775 | } | |
776 | ||
777 | /* wake up link */ | |
778 | writel(cmd | PORT_CMD_ICC_ACTIVE, port_mmio + PORT_CMD); | |
779 | } | |
780 | ||
438ac6d5 | 781 | #ifdef CONFIG_PM |
4447d351 | 782 | static void ahci_power_down(struct ata_port *ap) |
0be0aa98 | 783 | { |
4447d351 TH |
784 | struct ahci_host_priv *hpriv = ap->host->private_data; |
785 | void __iomem *port_mmio = ahci_port_base(ap); | |
0be0aa98 TH |
786 | u32 cmd, scontrol; |
787 | ||
4447d351 | 788 | if (!(hpriv->cap & HOST_CAP_SSS)) |
07c53dac | 789 | return; |
0be0aa98 | 790 | |
07c53dac TH |
791 | /* put device into listen mode, first set PxSCTL.DET to 0 */ |
792 | scontrol = readl(port_mmio + PORT_SCR_CTL); | |
793 | scontrol &= ~0xf; | |
794 | writel(scontrol, port_mmio + PORT_SCR_CTL); | |
0be0aa98 | 795 | |
07c53dac TH |
796 | /* then set PxCMD.SUD to 0 */ |
797 | cmd = readl(port_mmio + PORT_CMD) & ~PORT_CMD_ICC_MASK; | |
798 | cmd &= ~PORT_CMD_SPIN_UP; | |
799 | writel(cmd, port_mmio + PORT_CMD); | |
0be0aa98 | 800 | } |
438ac6d5 | 801 | #endif |
0be0aa98 | 802 | |
df69c9c5 | 803 | static void ahci_start_port(struct ata_port *ap) |
0be0aa98 | 804 | { |
0be0aa98 | 805 | /* enable FIS reception */ |
4447d351 | 806 | ahci_start_fis_rx(ap); |
0be0aa98 TH |
807 | |
808 | /* enable DMA */ | |
4447d351 | 809 | ahci_start_engine(ap); |
0be0aa98 TH |
810 | } |
811 | ||
4447d351 | 812 | static int ahci_deinit_port(struct ata_port *ap, const char **emsg) |
0be0aa98 TH |
813 | { |
814 | int rc; | |
815 | ||
816 | /* disable DMA */ | |
4447d351 | 817 | rc = ahci_stop_engine(ap); |
0be0aa98 TH |
818 | if (rc) { |
819 | *emsg = "failed to stop engine"; | |
820 | return rc; | |
821 | } | |
822 | ||
823 | /* disable FIS reception */ | |
4447d351 | 824 | rc = ahci_stop_fis_rx(ap); |
0be0aa98 TH |
825 | if (rc) { |
826 | *emsg = "failed stop FIS RX"; | |
827 | return rc; | |
828 | } | |
829 | ||
0be0aa98 TH |
830 | return 0; |
831 | } | |
832 | ||
4447d351 | 833 | static int ahci_reset_controller(struct ata_host *host) |
d91542c1 | 834 | { |
4447d351 TH |
835 | struct pci_dev *pdev = to_pci_dev(host->dev); |
836 | void __iomem *mmio = host->iomap[AHCI_PCI_BAR]; | |
d447df14 | 837 | u32 tmp; |
d91542c1 TH |
838 | |
839 | /* global controller reset */ | |
840 | tmp = readl(mmio + HOST_CTL); | |
841 | if ((tmp & HOST_RESET) == 0) { | |
842 | writel(tmp | HOST_RESET, mmio + HOST_CTL); | |
843 | readl(mmio + HOST_CTL); /* flush */ | |
844 | } | |
845 | ||
846 | /* reset must complete within 1 second, or | |
847 | * the hardware should be considered fried. | |
848 | */ | |
849 | ssleep(1); | |
850 | ||
851 | tmp = readl(mmio + HOST_CTL); | |
852 | if (tmp & HOST_RESET) { | |
4447d351 | 853 | dev_printk(KERN_ERR, host->dev, |
d91542c1 TH |
854 | "controller reset failed (0x%x)\n", tmp); |
855 | return -EIO; | |
856 | } | |
857 | ||
98fa4b60 | 858 | /* turn on AHCI mode */ |
d91542c1 TH |
859 | writel(HOST_AHCI_EN, mmio + HOST_CTL); |
860 | (void) readl(mmio + HOST_CTL); /* flush */ | |
98fa4b60 | 861 | |
d447df14 | 862 | /* some registers might be cleared on reset. restore initial values */ |
4447d351 | 863 | ahci_restore_initial_config(host); |
d91542c1 TH |
864 | |
865 | if (pdev->vendor == PCI_VENDOR_ID_INTEL) { | |
866 | u16 tmp16; | |
867 | ||
868 | /* configure PCS */ | |
869 | pci_read_config_word(pdev, 0x92, &tmp16); | |
870 | tmp16 |= 0xf; | |
871 | pci_write_config_word(pdev, 0x92, tmp16); | |
872 | } | |
873 | ||
874 | return 0; | |
875 | } | |
876 | ||
2bcd866b JG |
877 | static void ahci_port_init(struct pci_dev *pdev, struct ata_port *ap, |
878 | int port_no, void __iomem *mmio, | |
879 | void __iomem *port_mmio) | |
880 | { | |
881 | const char *emsg = NULL; | |
882 | int rc; | |
883 | u32 tmp; | |
884 | ||
885 | /* make sure port is not active */ | |
886 | rc = ahci_deinit_port(ap, &emsg); | |
887 | if (rc) | |
888 | dev_printk(KERN_WARNING, &pdev->dev, | |
889 | "%s (%d)\n", emsg, rc); | |
890 | ||
891 | /* clear SError */ | |
892 | tmp = readl(port_mmio + PORT_SCR_ERR); | |
893 | VPRINTK("PORT_SCR_ERR 0x%x\n", tmp); | |
894 | writel(tmp, port_mmio + PORT_SCR_ERR); | |
895 | ||
896 | /* clear port IRQ */ | |
897 | tmp = readl(port_mmio + PORT_IRQ_STAT); | |
898 | VPRINTK("PORT_IRQ_STAT 0x%x\n", tmp); | |
899 | if (tmp) | |
900 | writel(tmp, port_mmio + PORT_IRQ_STAT); | |
901 | ||
902 | writel(1 << port_no, mmio + HOST_IRQ_STAT); | |
903 | } | |
904 | ||
4447d351 | 905 | static void ahci_init_controller(struct ata_host *host) |
d91542c1 | 906 | { |
4447d351 TH |
907 | struct pci_dev *pdev = to_pci_dev(host->dev); |
908 | void __iomem *mmio = host->iomap[AHCI_PCI_BAR]; | |
2bcd866b | 909 | int i; |
cd70c266 | 910 | void __iomem *port_mmio; |
d91542c1 TH |
911 | u32 tmp; |
912 | ||
cd70c266 JG |
913 | if (host->ports[0]->flags & AHCI_FLAG_MV_PATA) { |
914 | port_mmio = __ahci_port_base(host, 4); | |
915 | ||
916 | writel(0, port_mmio + PORT_IRQ_MASK); | |
917 | ||
918 | /* clear port IRQ */ | |
919 | tmp = readl(port_mmio + PORT_IRQ_STAT); | |
920 | VPRINTK("PORT_IRQ_STAT 0x%x\n", tmp); | |
921 | if (tmp) | |
922 | writel(tmp, port_mmio + PORT_IRQ_STAT); | |
923 | } | |
924 | ||
4447d351 TH |
925 | for (i = 0; i < host->n_ports; i++) { |
926 | struct ata_port *ap = host->ports[i]; | |
d91542c1 | 927 | |
cd70c266 | 928 | port_mmio = ahci_port_base(ap); |
4447d351 | 929 | if (ata_port_is_dummy(ap)) |
d91542c1 | 930 | continue; |
d91542c1 | 931 | |
2bcd866b | 932 | ahci_port_init(pdev, ap, i, mmio, port_mmio); |
d91542c1 TH |
933 | } |
934 | ||
935 | tmp = readl(mmio + HOST_CTL); | |
936 | VPRINTK("HOST_CTL 0x%x\n", tmp); | |
937 | writel(tmp | HOST_IRQ_EN, mmio + HOST_CTL); | |
938 | tmp = readl(mmio + HOST_CTL); | |
939 | VPRINTK("HOST_CTL 0x%x\n", tmp); | |
940 | } | |
941 | ||
422b7595 | 942 | static unsigned int ahci_dev_classify(struct ata_port *ap) |
1da177e4 | 943 | { |
4447d351 | 944 | void __iomem *port_mmio = ahci_port_base(ap); |
1da177e4 | 945 | struct ata_taskfile tf; |
422b7595 TH |
946 | u32 tmp; |
947 | ||
948 | tmp = readl(port_mmio + PORT_SIG); | |
949 | tf.lbah = (tmp >> 24) & 0xff; | |
950 | tf.lbam = (tmp >> 16) & 0xff; | |
951 | tf.lbal = (tmp >> 8) & 0xff; | |
952 | tf.nsect = (tmp) & 0xff; | |
953 | ||
954 | return ata_dev_classify(&tf); | |
955 | } | |
956 | ||
12fad3f9 TH |
957 | static void ahci_fill_cmd_slot(struct ahci_port_priv *pp, unsigned int tag, |
958 | u32 opts) | |
cc9278ed | 959 | { |
12fad3f9 TH |
960 | dma_addr_t cmd_tbl_dma; |
961 | ||
962 | cmd_tbl_dma = pp->cmd_tbl_dma + tag * AHCI_CMD_TBL_SZ; | |
963 | ||
964 | pp->cmd_slot[tag].opts = cpu_to_le32(opts); | |
965 | pp->cmd_slot[tag].status = 0; | |
966 | pp->cmd_slot[tag].tbl_addr = cpu_to_le32(cmd_tbl_dma & 0xffffffff); | |
967 | pp->cmd_slot[tag].tbl_addr_hi = cpu_to_le32((cmd_tbl_dma >> 16) >> 16); | |
cc9278ed TH |
968 | } |
969 | ||
d2e75dff | 970 | static int ahci_kick_engine(struct ata_port *ap, int force_restart) |
4658f79b | 971 | { |
0d5ff566 | 972 | void __iomem *port_mmio = ap->ioaddr.cmd_addr; |
cca3974e | 973 | struct ahci_host_priv *hpriv = ap->host->private_data; |
bf2af2a2 | 974 | u32 tmp; |
d2e75dff | 975 | int busy, rc; |
bf2af2a2 | 976 | |
d2e75dff TH |
977 | /* do we need to kick the port? */ |
978 | busy = ahci_check_status(ap) & (ATA_BUSY | ATA_DRQ); | |
979 | if (!busy && !force_restart) | |
980 | return 0; | |
981 | ||
982 | /* stop engine */ | |
983 | rc = ahci_stop_engine(ap); | |
984 | if (rc) | |
985 | goto out_restart; | |
986 | ||
987 | /* need to do CLO? */ | |
988 | if (!busy) { | |
989 | rc = 0; | |
990 | goto out_restart; | |
991 | } | |
992 | ||
993 | if (!(hpriv->cap & HOST_CAP_CLO)) { | |
994 | rc = -EOPNOTSUPP; | |
995 | goto out_restart; | |
996 | } | |
bf2af2a2 | 997 | |
d2e75dff | 998 | /* perform CLO */ |
bf2af2a2 BJ |
999 | tmp = readl(port_mmio + PORT_CMD); |
1000 | tmp |= PORT_CMD_CLO; | |
1001 | writel(tmp, port_mmio + PORT_CMD); | |
1002 | ||
d2e75dff | 1003 | rc = 0; |
bf2af2a2 BJ |
1004 | tmp = ata_wait_register(port_mmio + PORT_CMD, |
1005 | PORT_CMD_CLO, PORT_CMD_CLO, 1, 500); | |
1006 | if (tmp & PORT_CMD_CLO) | |
d2e75dff | 1007 | rc = -EIO; |
bf2af2a2 | 1008 | |
d2e75dff TH |
1009 | /* restart engine */ |
1010 | out_restart: | |
1011 | ahci_start_engine(ap); | |
1012 | return rc; | |
bf2af2a2 BJ |
1013 | } |
1014 | ||
91c4a2e0 TH |
1015 | static int ahci_exec_polled_cmd(struct ata_port *ap, int pmp, |
1016 | struct ata_taskfile *tf, int is_cmd, u16 flags, | |
1017 | unsigned long timeout_msec) | |
bf2af2a2 | 1018 | { |
91c4a2e0 | 1019 | const u32 cmd_fis_len = 5; /* five dwords */ |
4658f79b | 1020 | struct ahci_port_priv *pp = ap->private_data; |
4447d351 | 1021 | void __iomem *port_mmio = ahci_port_base(ap); |
91c4a2e0 TH |
1022 | u8 *fis = pp->cmd_tbl; |
1023 | u32 tmp; | |
1024 | ||
1025 | /* prep the command */ | |
1026 | ata_tf_to_fis(tf, pmp, is_cmd, fis); | |
1027 | ahci_fill_cmd_slot(pp, 0, cmd_fis_len | flags | (pmp << 12)); | |
1028 | ||
1029 | /* issue & wait */ | |
1030 | writel(1, port_mmio + PORT_CMD_ISSUE); | |
1031 | ||
1032 | if (timeout_msec) { | |
1033 | tmp = ata_wait_register(port_mmio + PORT_CMD_ISSUE, 0x1, 0x1, | |
1034 | 1, timeout_msec); | |
1035 | if (tmp & 0x1) { | |
1036 | ahci_kick_engine(ap, 1); | |
1037 | return -EBUSY; | |
1038 | } | |
1039 | } else | |
1040 | readl(port_mmio + PORT_CMD_ISSUE); /* flush */ | |
1041 | ||
1042 | return 0; | |
1043 | } | |
1044 | ||
cc0680a5 | 1045 | static int ahci_do_softreset(struct ata_link *link, unsigned int *class, |
a9cf5e85 | 1046 | int pmp, unsigned long deadline) |
91c4a2e0 | 1047 | { |
cc0680a5 | 1048 | struct ata_port *ap = link->ap; |
4658f79b | 1049 | const char *reason = NULL; |
2cbb79eb | 1050 | unsigned long now, msecs; |
4658f79b | 1051 | struct ata_taskfile tf; |
4658f79b TH |
1052 | int rc; |
1053 | ||
1054 | DPRINTK("ENTER\n"); | |
1055 | ||
cc0680a5 | 1056 | if (ata_link_offline(link)) { |
c2a65852 TH |
1057 | DPRINTK("PHY reports no device\n"); |
1058 | *class = ATA_DEV_NONE; | |
1059 | return 0; | |
1060 | } | |
1061 | ||
4658f79b | 1062 | /* prepare for SRST (AHCI-1.1 10.4.1) */ |
d2e75dff TH |
1063 | rc = ahci_kick_engine(ap, 1); |
1064 | if (rc) | |
cc0680a5 | 1065 | ata_link_printk(link, KERN_WARNING, |
d2e75dff | 1066 | "failed to reset engine (errno=%d)", rc); |
4658f79b | 1067 | |
cc0680a5 | 1068 | ata_tf_init(link->device, &tf); |
4658f79b TH |
1069 | |
1070 | /* issue the first D2H Register FIS */ | |
2cbb79eb TH |
1071 | msecs = 0; |
1072 | now = jiffies; | |
1073 | if (time_after(now, deadline)) | |
1074 | msecs = jiffies_to_msecs(deadline - now); | |
1075 | ||
4658f79b | 1076 | tf.ctl |= ATA_SRST; |
a9cf5e85 | 1077 | if (ahci_exec_polled_cmd(ap, pmp, &tf, 0, |
91c4a2e0 | 1078 | AHCI_CMD_RESET | AHCI_CMD_CLR_BUSY, msecs)) { |
4658f79b TH |
1079 | rc = -EIO; |
1080 | reason = "1st FIS failed"; | |
1081 | goto fail; | |
1082 | } | |
1083 | ||
1084 | /* spec says at least 5us, but be generous and sleep for 1ms */ | |
1085 | msleep(1); | |
1086 | ||
1087 | /* issue the second D2H Register FIS */ | |
4658f79b | 1088 | tf.ctl &= ~ATA_SRST; |
a9cf5e85 | 1089 | ahci_exec_polled_cmd(ap, pmp, &tf, 0, 0, 0); |
4658f79b TH |
1090 | |
1091 | /* spec mandates ">= 2ms" before checking status. | |
1092 | * We wait 150ms, because that was the magic delay used for | |
1093 | * ATAPI devices in Hale Landis's ATADRVR, for the period of time | |
1094 | * between when the ATA command register is written, and then | |
1095 | * status is checked. Because waiting for "a while" before | |
1096 | * checking status is fine, post SRST, we perform this magic | |
1097 | * delay here as well. | |
1098 | */ | |
1099 | msleep(150); | |
1100 | ||
9b89391c TH |
1101 | rc = ata_wait_ready(ap, deadline); |
1102 | /* link occupied, -ENODEV too is an error */ | |
1103 | if (rc) { | |
1104 | reason = "device not ready"; | |
1105 | goto fail; | |
4658f79b | 1106 | } |
9b89391c | 1107 | *class = ahci_dev_classify(ap); |
4658f79b TH |
1108 | |
1109 | DPRINTK("EXIT, class=%u\n", *class); | |
1110 | return 0; | |
1111 | ||
4658f79b | 1112 | fail: |
cc0680a5 | 1113 | ata_link_printk(link, KERN_ERR, "softreset failed (%s)\n", reason); |
4658f79b TH |
1114 | return rc; |
1115 | } | |
1116 | ||
cc0680a5 | 1117 | static int ahci_softreset(struct ata_link *link, unsigned int *class, |
a9cf5e85 TH |
1118 | unsigned long deadline) |
1119 | { | |
cc0680a5 | 1120 | return ahci_do_softreset(link, class, 0, deadline); |
a9cf5e85 TH |
1121 | } |
1122 | ||
cc0680a5 | 1123 | static int ahci_hardreset(struct ata_link *link, unsigned int *class, |
d4b2bab4 | 1124 | unsigned long deadline) |
422b7595 | 1125 | { |
cc0680a5 | 1126 | struct ata_port *ap = link->ap; |
4296971d TH |
1127 | struct ahci_port_priv *pp = ap->private_data; |
1128 | u8 *d2h_fis = pp->rx_fis + RX_FIS_D2H_REG; | |
1129 | struct ata_taskfile tf; | |
4bd00f6a TH |
1130 | int rc; |
1131 | ||
1132 | DPRINTK("ENTER\n"); | |
1da177e4 | 1133 | |
4447d351 | 1134 | ahci_stop_engine(ap); |
4296971d TH |
1135 | |
1136 | /* clear D2H reception area to properly wait for D2H FIS */ | |
cc0680a5 | 1137 | ata_tf_init(link->device, &tf); |
dfd7a3db | 1138 | tf.command = 0x80; |
9977126c | 1139 | ata_tf_to_fis(&tf, 0, 0, d2h_fis); |
4296971d | 1140 | |
cc0680a5 | 1141 | rc = sata_std_hardreset(link, class, deadline); |
4296971d | 1142 | |
4447d351 | 1143 | ahci_start_engine(ap); |
1da177e4 | 1144 | |
cc0680a5 | 1145 | if (rc == 0 && ata_link_online(link)) |
4bd00f6a TH |
1146 | *class = ahci_dev_classify(ap); |
1147 | if (*class == ATA_DEV_UNKNOWN) | |
1148 | *class = ATA_DEV_NONE; | |
1da177e4 | 1149 | |
4bd00f6a TH |
1150 | DPRINTK("EXIT, rc=%d, class=%u\n", rc, *class); |
1151 | return rc; | |
1152 | } | |
1153 | ||
cc0680a5 | 1154 | static int ahci_vt8251_hardreset(struct ata_link *link, unsigned int *class, |
d4b2bab4 | 1155 | unsigned long deadline) |
ad616ffb | 1156 | { |
cc0680a5 | 1157 | struct ata_port *ap = link->ap; |
da3dbb17 | 1158 | u32 serror; |
ad616ffb TH |
1159 | int rc; |
1160 | ||
1161 | DPRINTK("ENTER\n"); | |
1162 | ||
4447d351 | 1163 | ahci_stop_engine(ap); |
ad616ffb | 1164 | |
cc0680a5 | 1165 | rc = sata_link_hardreset(link, sata_ehc_deb_timing(&link->eh_context), |
d4b2bab4 | 1166 | deadline); |
ad616ffb TH |
1167 | |
1168 | /* vt8251 needs SError cleared for the port to operate */ | |
da3dbb17 TH |
1169 | ahci_scr_read(ap, SCR_ERROR, &serror); |
1170 | ahci_scr_write(ap, SCR_ERROR, serror); | |
ad616ffb | 1171 | |
4447d351 | 1172 | ahci_start_engine(ap); |
ad616ffb TH |
1173 | |
1174 | DPRINTK("EXIT, rc=%d, class=%u\n", rc, *class); | |
1175 | ||
1176 | /* vt8251 doesn't clear BSY on signature FIS reception, | |
1177 | * request follow-up softreset. | |
1178 | */ | |
1179 | return rc ?: -EAGAIN; | |
1180 | } | |
1181 | ||
cc0680a5 | 1182 | static void ahci_postreset(struct ata_link *link, unsigned int *class) |
4bd00f6a | 1183 | { |
cc0680a5 | 1184 | struct ata_port *ap = link->ap; |
4447d351 | 1185 | void __iomem *port_mmio = ahci_port_base(ap); |
4bd00f6a TH |
1186 | u32 new_tmp, tmp; |
1187 | ||
cc0680a5 | 1188 | ata_std_postreset(link, class); |
02eaa666 JG |
1189 | |
1190 | /* Make sure port's ATAPI bit is set appropriately */ | |
1191 | new_tmp = tmp = readl(port_mmio + PORT_CMD); | |
4bd00f6a | 1192 | if (*class == ATA_DEV_ATAPI) |
02eaa666 JG |
1193 | new_tmp |= PORT_CMD_ATAPI; |
1194 | else | |
1195 | new_tmp &= ~PORT_CMD_ATAPI; | |
1196 | if (new_tmp != tmp) { | |
1197 | writel(new_tmp, port_mmio + PORT_CMD); | |
1198 | readl(port_mmio + PORT_CMD); /* flush */ | |
1199 | } | |
1da177e4 LT |
1200 | } |
1201 | ||
1202 | static u8 ahci_check_status(struct ata_port *ap) | |
1203 | { | |
0d5ff566 | 1204 | void __iomem *mmio = ap->ioaddr.cmd_addr; |
1da177e4 LT |
1205 | |
1206 | return readl(mmio + PORT_TFDATA) & 0xFF; | |
1207 | } | |
1208 | ||
1da177e4 LT |
1209 | static void ahci_tf_read(struct ata_port *ap, struct ata_taskfile *tf) |
1210 | { | |
1211 | struct ahci_port_priv *pp = ap->private_data; | |
1212 | u8 *d2h_fis = pp->rx_fis + RX_FIS_D2H_REG; | |
1213 | ||
1214 | ata_tf_from_fis(d2h_fis, tf); | |
1215 | } | |
1216 | ||
12fad3f9 | 1217 | static unsigned int ahci_fill_sg(struct ata_queued_cmd *qc, void *cmd_tbl) |
1da177e4 | 1218 | { |
cedc9a47 JG |
1219 | struct scatterlist *sg; |
1220 | struct ahci_sg *ahci_sg; | |
828d09de | 1221 | unsigned int n_sg = 0; |
1da177e4 LT |
1222 | |
1223 | VPRINTK("ENTER\n"); | |
1224 | ||
1225 | /* | |
1226 | * Next, the S/G list. | |
1227 | */ | |
12fad3f9 | 1228 | ahci_sg = cmd_tbl + AHCI_CMD_TBL_HDR_SZ; |
cedc9a47 JG |
1229 | ata_for_each_sg(sg, qc) { |
1230 | dma_addr_t addr = sg_dma_address(sg); | |
1231 | u32 sg_len = sg_dma_len(sg); | |
1232 | ||
1233 | ahci_sg->addr = cpu_to_le32(addr & 0xffffffff); | |
1234 | ahci_sg->addr_hi = cpu_to_le32((addr >> 16) >> 16); | |
1235 | ahci_sg->flags_size = cpu_to_le32(sg_len - 1); | |
828d09de | 1236 | |
cedc9a47 | 1237 | ahci_sg++; |
828d09de | 1238 | n_sg++; |
1da177e4 | 1239 | } |
828d09de JG |
1240 | |
1241 | return n_sg; | |
1da177e4 LT |
1242 | } |
1243 | ||
1244 | static void ahci_qc_prep(struct ata_queued_cmd *qc) | |
1245 | { | |
a0ea7328 JG |
1246 | struct ata_port *ap = qc->ap; |
1247 | struct ahci_port_priv *pp = ap->private_data; | |
cc9278ed | 1248 | int is_atapi = is_atapi_taskfile(&qc->tf); |
12fad3f9 | 1249 | void *cmd_tbl; |
1da177e4 LT |
1250 | u32 opts; |
1251 | const u32 cmd_fis_len = 5; /* five dwords */ | |
828d09de | 1252 | unsigned int n_elem; |
1da177e4 | 1253 | |
1da177e4 LT |
1254 | /* |
1255 | * Fill in command table information. First, the header, | |
1256 | * a SATA Register - Host to Device command FIS. | |
1257 | */ | |
12fad3f9 TH |
1258 | cmd_tbl = pp->cmd_tbl + qc->tag * AHCI_CMD_TBL_SZ; |
1259 | ||
9977126c | 1260 | ata_tf_to_fis(&qc->tf, 0, 1, cmd_tbl); |
cc9278ed | 1261 | if (is_atapi) { |
12fad3f9 TH |
1262 | memset(cmd_tbl + AHCI_CMD_TBL_CDB, 0, 32); |
1263 | memcpy(cmd_tbl + AHCI_CMD_TBL_CDB, qc->cdb, qc->dev->cdb_len); | |
a0ea7328 | 1264 | } |
1da177e4 | 1265 | |
cc9278ed TH |
1266 | n_elem = 0; |
1267 | if (qc->flags & ATA_QCFLAG_DMAMAP) | |
12fad3f9 | 1268 | n_elem = ahci_fill_sg(qc, cmd_tbl); |
1da177e4 | 1269 | |
cc9278ed TH |
1270 | /* |
1271 | * Fill in command slot information. | |
1272 | */ | |
1273 | opts = cmd_fis_len | n_elem << 16; | |
1274 | if (qc->tf.flags & ATA_TFLAG_WRITE) | |
1275 | opts |= AHCI_CMD_WRITE; | |
1276 | if (is_atapi) | |
4b10e559 | 1277 | opts |= AHCI_CMD_ATAPI | AHCI_CMD_PREFETCH; |
828d09de | 1278 | |
12fad3f9 | 1279 | ahci_fill_cmd_slot(pp, qc->tag, opts); |
1da177e4 LT |
1280 | } |
1281 | ||
78cd52d0 | 1282 | static void ahci_error_intr(struct ata_port *ap, u32 irq_stat) |
1da177e4 | 1283 | { |
78cd52d0 | 1284 | struct ahci_port_priv *pp = ap->private_data; |
9af5c9c9 | 1285 | struct ata_eh_info *ehi = &ap->link.eh_info; |
78cd52d0 TH |
1286 | unsigned int err_mask = 0, action = 0; |
1287 | struct ata_queued_cmd *qc; | |
1288 | u32 serror; | |
1da177e4 | 1289 | |
78cd52d0 | 1290 | ata_ehi_clear_desc(ehi); |
1da177e4 | 1291 | |
78cd52d0 | 1292 | /* AHCI needs SError cleared; otherwise, it might lock up */ |
da3dbb17 | 1293 | ahci_scr_read(ap, SCR_ERROR, &serror); |
78cd52d0 | 1294 | ahci_scr_write(ap, SCR_ERROR, serror); |
1da177e4 | 1295 | |
78cd52d0 TH |
1296 | /* analyze @irq_stat */ |
1297 | ata_ehi_push_desc(ehi, "irq_stat 0x%08x", irq_stat); | |
1298 | ||
41669553 TH |
1299 | /* some controllers set IRQ_IF_ERR on device errors, ignore it */ |
1300 | if (ap->flags & AHCI_FLAG_IGN_IRQ_IF_ERR) | |
1301 | irq_stat &= ~PORT_IRQ_IF_ERR; | |
1302 | ||
55a61604 | 1303 | if (irq_stat & PORT_IRQ_TF_ERR) { |
78cd52d0 | 1304 | err_mask |= AC_ERR_DEV; |
55a61604 CH |
1305 | if (ap->flags & AHCI_FLAG_IGN_SERR_INTERNAL) |
1306 | serror &= ~SERR_INTERNAL; | |
1307 | } | |
78cd52d0 TH |
1308 | |
1309 | if (irq_stat & (PORT_IRQ_HBUS_ERR | PORT_IRQ_HBUS_DATA_ERR)) { | |
1310 | err_mask |= AC_ERR_HOST_BUS; | |
1311 | action |= ATA_EH_SOFTRESET; | |
1da177e4 LT |
1312 | } |
1313 | ||
78cd52d0 TH |
1314 | if (irq_stat & PORT_IRQ_IF_ERR) { |
1315 | err_mask |= AC_ERR_ATA_BUS; | |
1316 | action |= ATA_EH_SOFTRESET; | |
b64bbc39 | 1317 | ata_ehi_push_desc(ehi, "interface fatal error"); |
78cd52d0 | 1318 | } |
1da177e4 | 1319 | |
78cd52d0 | 1320 | if (irq_stat & (PORT_IRQ_CONNECT | PORT_IRQ_PHYRDY)) { |
4296971d | 1321 | ata_ehi_hotplugged(ehi); |
b64bbc39 | 1322 | ata_ehi_push_desc(ehi, "%s", irq_stat & PORT_IRQ_CONNECT ? |
78cd52d0 TH |
1323 | "connection status changed" : "PHY RDY changed"); |
1324 | } | |
1325 | ||
1326 | if (irq_stat & PORT_IRQ_UNK_FIS) { | |
1327 | u32 *unk = (u32 *)(pp->rx_fis + RX_FIS_UNK); | |
1da177e4 | 1328 | |
78cd52d0 TH |
1329 | err_mask |= AC_ERR_HSM; |
1330 | action |= ATA_EH_SOFTRESET; | |
b64bbc39 | 1331 | ata_ehi_push_desc(ehi, "unknown FIS %08x %08x %08x %08x", |
78cd52d0 TH |
1332 | unk[0], unk[1], unk[2], unk[3]); |
1333 | } | |
1da177e4 | 1334 | |
78cd52d0 TH |
1335 | /* okay, let's hand over to EH */ |
1336 | ehi->serror |= serror; | |
1337 | ehi->action |= action; | |
b8f6153e | 1338 | |
9af5c9c9 | 1339 | qc = ata_qc_from_tag(ap, ap->link.active_tag); |
78cd52d0 TH |
1340 | if (qc) |
1341 | qc->err_mask |= err_mask; | |
1342 | else | |
1343 | ehi->err_mask |= err_mask; | |
a72ec4ce | 1344 | |
78cd52d0 TH |
1345 | if (irq_stat & PORT_IRQ_FREEZE) |
1346 | ata_port_freeze(ap); | |
1347 | else | |
1348 | ata_port_abort(ap); | |
1da177e4 LT |
1349 | } |
1350 | ||
df69c9c5 | 1351 | static void ahci_port_intr(struct ata_port *ap) |
1da177e4 | 1352 | { |
4447d351 | 1353 | void __iomem *port_mmio = ap->ioaddr.cmd_addr; |
9af5c9c9 | 1354 | struct ata_eh_info *ehi = &ap->link.eh_info; |
0291f95f | 1355 | struct ahci_port_priv *pp = ap->private_data; |
12fad3f9 | 1356 | u32 status, qc_active; |
0291f95f | 1357 | int rc, known_irq = 0; |
1da177e4 LT |
1358 | |
1359 | status = readl(port_mmio + PORT_IRQ_STAT); | |
1360 | writel(status, port_mmio + PORT_IRQ_STAT); | |
1361 | ||
78cd52d0 TH |
1362 | if (unlikely(status & PORT_IRQ_ERROR)) { |
1363 | ahci_error_intr(ap, status); | |
1364 | return; | |
1da177e4 LT |
1365 | } |
1366 | ||
9af5c9c9 | 1367 | if (ap->link.sactive) |
12fad3f9 TH |
1368 | qc_active = readl(port_mmio + PORT_SCR_ACT); |
1369 | else | |
1370 | qc_active = readl(port_mmio + PORT_CMD_ISSUE); | |
1371 | ||
1372 | rc = ata_qc_complete_multiple(ap, qc_active, NULL); | |
1373 | if (rc > 0) | |
1374 | return; | |
1375 | if (rc < 0) { | |
1376 | ehi->err_mask |= AC_ERR_HSM; | |
1377 | ehi->action |= ATA_EH_SOFTRESET; | |
1378 | ata_port_freeze(ap); | |
1379 | return; | |
1da177e4 LT |
1380 | } |
1381 | ||
2a3917a8 TH |
1382 | /* hmmm... a spurious interupt */ |
1383 | ||
0291f95f TH |
1384 | /* if !NCQ, ignore. No modern ATA device has broken HSM |
1385 | * implementation for non-NCQ commands. | |
1386 | */ | |
9af5c9c9 | 1387 | if (!ap->link.sactive) |
12fad3f9 TH |
1388 | return; |
1389 | ||
0291f95f TH |
1390 | if (status & PORT_IRQ_D2H_REG_FIS) { |
1391 | if (!pp->ncq_saw_d2h) | |
1392 | ata_port_printk(ap, KERN_INFO, | |
1393 | "D2H reg with I during NCQ, " | |
1394 | "this message won't be printed again\n"); | |
1395 | pp->ncq_saw_d2h = 1; | |
1396 | known_irq = 1; | |
1397 | } | |
1398 | ||
1399 | if (status & PORT_IRQ_DMAS_FIS) { | |
1400 | if (!pp->ncq_saw_dmas) | |
1401 | ata_port_printk(ap, KERN_INFO, | |
1402 | "DMAS FIS during NCQ, " | |
1403 | "this message won't be printed again\n"); | |
1404 | pp->ncq_saw_dmas = 1; | |
1405 | known_irq = 1; | |
1406 | } | |
1407 | ||
a2bbd0c9 | 1408 | if (status & PORT_IRQ_SDB_FIS) { |
04d4f7a1 | 1409 | const __le32 *f = pp->rx_fis + RX_FIS_SDB; |
0291f95f | 1410 | |
afb2d552 TH |
1411 | if (le32_to_cpu(f[1])) { |
1412 | /* SDB FIS containing spurious completions | |
1413 | * might be dangerous, whine and fail commands | |
1414 | * with HSM violation. EH will turn off NCQ | |
1415 | * after several such failures. | |
1416 | */ | |
1417 | ata_ehi_push_desc(ehi, | |
1418 | "spurious completions during NCQ " | |
1419 | "issue=0x%x SAct=0x%x FIS=%08x:%08x", | |
1420 | readl(port_mmio + PORT_CMD_ISSUE), | |
1421 | readl(port_mmio + PORT_SCR_ACT), | |
1422 | le32_to_cpu(f[0]), le32_to_cpu(f[1])); | |
1423 | ehi->err_mask |= AC_ERR_HSM; | |
1424 | ehi->action |= ATA_EH_SOFTRESET; | |
1425 | ata_port_freeze(ap); | |
1426 | } else { | |
1427 | if (!pp->ncq_saw_sdb) | |
1428 | ata_port_printk(ap, KERN_INFO, | |
1429 | "spurious SDB FIS %08x:%08x during NCQ, " | |
1430 | "this message won't be printed again\n", | |
1431 | le32_to_cpu(f[0]), le32_to_cpu(f[1])); | |
1432 | pp->ncq_saw_sdb = 1; | |
1433 | } | |
0291f95f TH |
1434 | known_irq = 1; |
1435 | } | |
2a3917a8 | 1436 | |
0291f95f | 1437 | if (!known_irq) |
78cd52d0 | 1438 | ata_port_printk(ap, KERN_INFO, "spurious interrupt " |
0291f95f | 1439 | "(irq_stat 0x%x active_tag 0x%x sactive 0x%x)\n", |
9af5c9c9 | 1440 | status, ap->link.active_tag, ap->link.sactive); |
1da177e4 LT |
1441 | } |
1442 | ||
1443 | static void ahci_irq_clear(struct ata_port *ap) | |
1444 | { | |
1445 | /* TODO */ | |
1446 | } | |
1447 | ||
7d12e780 | 1448 | static irqreturn_t ahci_interrupt(int irq, void *dev_instance) |
1da177e4 | 1449 | { |
cca3974e | 1450 | struct ata_host *host = dev_instance; |
1da177e4 LT |
1451 | struct ahci_host_priv *hpriv; |
1452 | unsigned int i, handled = 0; | |
ea6ba10b | 1453 | void __iomem *mmio; |
1da177e4 LT |
1454 | u32 irq_stat, irq_ack = 0; |
1455 | ||
1456 | VPRINTK("ENTER\n"); | |
1457 | ||
cca3974e | 1458 | hpriv = host->private_data; |
0d5ff566 | 1459 | mmio = host->iomap[AHCI_PCI_BAR]; |
1da177e4 LT |
1460 | |
1461 | /* sigh. 0xffffffff is a valid return from h/w */ | |
1462 | irq_stat = readl(mmio + HOST_IRQ_STAT); | |
1463 | irq_stat &= hpriv->port_map; | |
1464 | if (!irq_stat) | |
1465 | return IRQ_NONE; | |
1466 | ||
cca3974e | 1467 | spin_lock(&host->lock); |
1da177e4 | 1468 | |
cca3974e | 1469 | for (i = 0; i < host->n_ports; i++) { |
1da177e4 | 1470 | struct ata_port *ap; |
1da177e4 | 1471 | |
67846b30 JG |
1472 | if (!(irq_stat & (1 << i))) |
1473 | continue; | |
1474 | ||
cca3974e | 1475 | ap = host->ports[i]; |
67846b30 | 1476 | if (ap) { |
df69c9c5 | 1477 | ahci_port_intr(ap); |
67846b30 JG |
1478 | VPRINTK("port %u\n", i); |
1479 | } else { | |
1480 | VPRINTK("port %u (no irq)\n", i); | |
6971ed1f | 1481 | if (ata_ratelimit()) |
cca3974e | 1482 | dev_printk(KERN_WARNING, host->dev, |
a9524a76 | 1483 | "interrupt on disabled port %u\n", i); |
1da177e4 | 1484 | } |
67846b30 JG |
1485 | |
1486 | irq_ack |= (1 << i); | |
1da177e4 LT |
1487 | } |
1488 | ||
1489 | if (irq_ack) { | |
1490 | writel(irq_ack, mmio + HOST_IRQ_STAT); | |
1491 | handled = 1; | |
1492 | } | |
1493 | ||
cca3974e | 1494 | spin_unlock(&host->lock); |
1da177e4 LT |
1495 | |
1496 | VPRINTK("EXIT\n"); | |
1497 | ||
1498 | return IRQ_RETVAL(handled); | |
1499 | } | |
1500 | ||
9a3d9eb0 | 1501 | static unsigned int ahci_qc_issue(struct ata_queued_cmd *qc) |
1da177e4 LT |
1502 | { |
1503 | struct ata_port *ap = qc->ap; | |
4447d351 | 1504 | void __iomem *port_mmio = ahci_port_base(ap); |
1da177e4 | 1505 | |
12fad3f9 TH |
1506 | if (qc->tf.protocol == ATA_PROT_NCQ) |
1507 | writel(1 << qc->tag, port_mmio + PORT_SCR_ACT); | |
1508 | writel(1 << qc->tag, port_mmio + PORT_CMD_ISSUE); | |
1da177e4 LT |
1509 | readl(port_mmio + PORT_CMD_ISSUE); /* flush */ |
1510 | ||
1511 | return 0; | |
1512 | } | |
1513 | ||
78cd52d0 TH |
1514 | static void ahci_freeze(struct ata_port *ap) |
1515 | { | |
4447d351 | 1516 | void __iomem *port_mmio = ahci_port_base(ap); |
78cd52d0 TH |
1517 | |
1518 | /* turn IRQ off */ | |
1519 | writel(0, port_mmio + PORT_IRQ_MASK); | |
1520 | } | |
1521 | ||
1522 | static void ahci_thaw(struct ata_port *ap) | |
1523 | { | |
0d5ff566 | 1524 | void __iomem *mmio = ap->host->iomap[AHCI_PCI_BAR]; |
4447d351 | 1525 | void __iomem *port_mmio = ahci_port_base(ap); |
78cd52d0 TH |
1526 | u32 tmp; |
1527 | ||
1528 | /* clear IRQ */ | |
1529 | tmp = readl(port_mmio + PORT_IRQ_STAT); | |
1530 | writel(tmp, port_mmio + PORT_IRQ_STAT); | |
a718728f | 1531 | writel(1 << ap->port_no, mmio + HOST_IRQ_STAT); |
78cd52d0 TH |
1532 | |
1533 | /* turn IRQ back on */ | |
1534 | writel(DEF_PORT_IRQ, port_mmio + PORT_IRQ_MASK); | |
1535 | } | |
1536 | ||
1537 | static void ahci_error_handler(struct ata_port *ap) | |
1538 | { | |
b51e9e5d | 1539 | if (!(ap->pflags & ATA_PFLAG_FROZEN)) { |
78cd52d0 | 1540 | /* restart engine */ |
4447d351 TH |
1541 | ahci_stop_engine(ap); |
1542 | ahci_start_engine(ap); | |
78cd52d0 TH |
1543 | } |
1544 | ||
1545 | /* perform recovery */ | |
4aeb0e32 | 1546 | ata_do_eh(ap, ata_std_prereset, ahci_softreset, ahci_hardreset, |
f5914a46 | 1547 | ahci_postreset); |
78cd52d0 TH |
1548 | } |
1549 | ||
ad616ffb TH |
1550 | static void ahci_vt8251_error_handler(struct ata_port *ap) |
1551 | { | |
ad616ffb TH |
1552 | if (!(ap->pflags & ATA_PFLAG_FROZEN)) { |
1553 | /* restart engine */ | |
4447d351 TH |
1554 | ahci_stop_engine(ap); |
1555 | ahci_start_engine(ap); | |
ad616ffb TH |
1556 | } |
1557 | ||
1558 | /* perform recovery */ | |
1559 | ata_do_eh(ap, ata_std_prereset, ahci_softreset, ahci_vt8251_hardreset, | |
1560 | ahci_postreset); | |
1561 | } | |
1562 | ||
78cd52d0 TH |
1563 | static void ahci_post_internal_cmd(struct ata_queued_cmd *qc) |
1564 | { | |
1565 | struct ata_port *ap = qc->ap; | |
1566 | ||
d2e75dff TH |
1567 | /* make DMA engine forget about the failed command */ |
1568 | if (qc->flags & ATA_QCFLAG_FAILED) | |
1569 | ahci_kick_engine(ap, 1); | |
78cd52d0 TH |
1570 | } |
1571 | ||
028a2596 AD |
1572 | static int ahci_port_resume(struct ata_port *ap) |
1573 | { | |
1574 | ahci_power_up(ap); | |
1575 | ahci_start_port(ap); | |
1576 | ||
1577 | return 0; | |
1578 | } | |
1579 | ||
438ac6d5 | 1580 | #ifdef CONFIG_PM |
c1332875 TH |
1581 | static int ahci_port_suspend(struct ata_port *ap, pm_message_t mesg) |
1582 | { | |
c1332875 TH |
1583 | const char *emsg = NULL; |
1584 | int rc; | |
1585 | ||
4447d351 | 1586 | rc = ahci_deinit_port(ap, &emsg); |
8e16f941 | 1587 | if (rc == 0) |
4447d351 | 1588 | ahci_power_down(ap); |
8e16f941 | 1589 | else { |
c1332875 | 1590 | ata_port_printk(ap, KERN_ERR, "%s (%d)\n", emsg, rc); |
df69c9c5 | 1591 | ahci_start_port(ap); |
c1332875 TH |
1592 | } |
1593 | ||
1594 | return rc; | |
1595 | } | |
1596 | ||
c1332875 TH |
1597 | static int ahci_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg) |
1598 | { | |
cca3974e | 1599 | struct ata_host *host = dev_get_drvdata(&pdev->dev); |
0d5ff566 | 1600 | void __iomem *mmio = host->iomap[AHCI_PCI_BAR]; |
c1332875 TH |
1601 | u32 ctl; |
1602 | ||
1603 | if (mesg.event == PM_EVENT_SUSPEND) { | |
1604 | /* AHCI spec rev1.1 section 8.3.3: | |
1605 | * Software must disable interrupts prior to requesting a | |
1606 | * transition of the HBA to D3 state. | |
1607 | */ | |
1608 | ctl = readl(mmio + HOST_CTL); | |
1609 | ctl &= ~HOST_IRQ_EN; | |
1610 | writel(ctl, mmio + HOST_CTL); | |
1611 | readl(mmio + HOST_CTL); /* flush */ | |
1612 | } | |
1613 | ||
1614 | return ata_pci_device_suspend(pdev, mesg); | |
1615 | } | |
1616 | ||
1617 | static int ahci_pci_device_resume(struct pci_dev *pdev) | |
1618 | { | |
cca3974e | 1619 | struct ata_host *host = dev_get_drvdata(&pdev->dev); |
c1332875 TH |
1620 | int rc; |
1621 | ||
553c4aa6 TH |
1622 | rc = ata_pci_device_do_resume(pdev); |
1623 | if (rc) | |
1624 | return rc; | |
c1332875 TH |
1625 | |
1626 | if (pdev->dev.power.power_state.event == PM_EVENT_SUSPEND) { | |
4447d351 | 1627 | rc = ahci_reset_controller(host); |
c1332875 TH |
1628 | if (rc) |
1629 | return rc; | |
1630 | ||
4447d351 | 1631 | ahci_init_controller(host); |
c1332875 TH |
1632 | } |
1633 | ||
cca3974e | 1634 | ata_host_resume(host); |
c1332875 TH |
1635 | |
1636 | return 0; | |
1637 | } | |
438ac6d5 | 1638 | #endif |
c1332875 | 1639 | |
254950cd TH |
1640 | static int ahci_port_start(struct ata_port *ap) |
1641 | { | |
cca3974e | 1642 | struct device *dev = ap->host->dev; |
254950cd | 1643 | struct ahci_port_priv *pp; |
254950cd TH |
1644 | void *mem; |
1645 | dma_addr_t mem_dma; | |
1646 | int rc; | |
1647 | ||
24dc5f33 | 1648 | pp = devm_kzalloc(dev, sizeof(*pp), GFP_KERNEL); |
254950cd TH |
1649 | if (!pp) |
1650 | return -ENOMEM; | |
254950cd TH |
1651 | |
1652 | rc = ata_pad_alloc(ap, dev); | |
24dc5f33 | 1653 | if (rc) |
254950cd | 1654 | return rc; |
254950cd | 1655 | |
24dc5f33 TH |
1656 | mem = dmam_alloc_coherent(dev, AHCI_PORT_PRIV_DMA_SZ, &mem_dma, |
1657 | GFP_KERNEL); | |
1658 | if (!mem) | |
254950cd | 1659 | return -ENOMEM; |
254950cd TH |
1660 | memset(mem, 0, AHCI_PORT_PRIV_DMA_SZ); |
1661 | ||
1662 | /* | |
1663 | * First item in chunk of DMA memory: 32-slot command table, | |
1664 | * 32 bytes each in size | |
1665 | */ | |
1666 | pp->cmd_slot = mem; | |
1667 | pp->cmd_slot_dma = mem_dma; | |
1668 | ||
1669 | mem += AHCI_CMD_SLOT_SZ; | |
1670 | mem_dma += AHCI_CMD_SLOT_SZ; | |
1671 | ||
1672 | /* | |
1673 | * Second item: Received-FIS area | |
1674 | */ | |
1675 | pp->rx_fis = mem; | |
1676 | pp->rx_fis_dma = mem_dma; | |
1677 | ||
1678 | mem += AHCI_RX_FIS_SZ; | |
1679 | mem_dma += AHCI_RX_FIS_SZ; | |
1680 | ||
1681 | /* | |
1682 | * Third item: data area for storing a single command | |
1683 | * and its scatter-gather table | |
1684 | */ | |
1685 | pp->cmd_tbl = mem; | |
1686 | pp->cmd_tbl_dma = mem_dma; | |
1687 | ||
1688 | ap->private_data = pp; | |
1689 | ||
df69c9c5 JG |
1690 | /* engage engines, captain */ |
1691 | return ahci_port_resume(ap); | |
254950cd TH |
1692 | } |
1693 | ||
1694 | static void ahci_port_stop(struct ata_port *ap) | |
1695 | { | |
0be0aa98 TH |
1696 | const char *emsg = NULL; |
1697 | int rc; | |
254950cd | 1698 | |
0be0aa98 | 1699 | /* de-initialize port */ |
4447d351 | 1700 | rc = ahci_deinit_port(ap, &emsg); |
0be0aa98 TH |
1701 | if (rc) |
1702 | ata_port_printk(ap, KERN_WARNING, "%s (%d)\n", emsg, rc); | |
254950cd TH |
1703 | } |
1704 | ||
4447d351 | 1705 | static int ahci_configure_dma_masks(struct pci_dev *pdev, int using_dac) |
1da177e4 | 1706 | { |
1da177e4 | 1707 | int rc; |
1da177e4 | 1708 | |
1da177e4 LT |
1709 | if (using_dac && |
1710 | !pci_set_dma_mask(pdev, DMA_64BIT_MASK)) { | |
1711 | rc = pci_set_consistent_dma_mask(pdev, DMA_64BIT_MASK); | |
1712 | if (rc) { | |
1713 | rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK); | |
1714 | if (rc) { | |
a9524a76 JG |
1715 | dev_printk(KERN_ERR, &pdev->dev, |
1716 | "64-bit DMA enable failed\n"); | |
1da177e4 LT |
1717 | return rc; |
1718 | } | |
1719 | } | |
1da177e4 LT |
1720 | } else { |
1721 | rc = pci_set_dma_mask(pdev, DMA_32BIT_MASK); | |
1722 | if (rc) { | |
a9524a76 JG |
1723 | dev_printk(KERN_ERR, &pdev->dev, |
1724 | "32-bit DMA enable failed\n"); | |
1da177e4 LT |
1725 | return rc; |
1726 | } | |
1727 | rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK); | |
1728 | if (rc) { | |
a9524a76 JG |
1729 | dev_printk(KERN_ERR, &pdev->dev, |
1730 | "32-bit consistent DMA enable failed\n"); | |
1da177e4 LT |
1731 | return rc; |
1732 | } | |
1733 | } | |
1da177e4 LT |
1734 | return 0; |
1735 | } | |
1736 | ||
4447d351 | 1737 | static void ahci_print_info(struct ata_host *host) |
1da177e4 | 1738 | { |
4447d351 TH |
1739 | struct ahci_host_priv *hpriv = host->private_data; |
1740 | struct pci_dev *pdev = to_pci_dev(host->dev); | |
1741 | void __iomem *mmio = host->iomap[AHCI_PCI_BAR]; | |
1da177e4 LT |
1742 | u32 vers, cap, impl, speed; |
1743 | const char *speed_s; | |
1744 | u16 cc; | |
1745 | const char *scc_s; | |
1746 | ||
1747 | vers = readl(mmio + HOST_VERSION); | |
1748 | cap = hpriv->cap; | |
1749 | impl = hpriv->port_map; | |
1750 | ||
1751 | speed = (cap >> 20) & 0xf; | |
1752 | if (speed == 1) | |
1753 | speed_s = "1.5"; | |
1754 | else if (speed == 2) | |
1755 | speed_s = "3"; | |
1756 | else | |
1757 | speed_s = "?"; | |
1758 | ||
1759 | pci_read_config_word(pdev, 0x0a, &cc); | |
c9f89475 | 1760 | if (cc == PCI_CLASS_STORAGE_IDE) |
1da177e4 | 1761 | scc_s = "IDE"; |
c9f89475 | 1762 | else if (cc == PCI_CLASS_STORAGE_SATA) |
1da177e4 | 1763 | scc_s = "SATA"; |
c9f89475 | 1764 | else if (cc == PCI_CLASS_STORAGE_RAID) |
1da177e4 LT |
1765 | scc_s = "RAID"; |
1766 | else | |
1767 | scc_s = "unknown"; | |
1768 | ||
a9524a76 JG |
1769 | dev_printk(KERN_INFO, &pdev->dev, |
1770 | "AHCI %02x%02x.%02x%02x " | |
1da177e4 LT |
1771 | "%u slots %u ports %s Gbps 0x%x impl %s mode\n" |
1772 | , | |
1da177e4 LT |
1773 | |
1774 | (vers >> 24) & 0xff, | |
1775 | (vers >> 16) & 0xff, | |
1776 | (vers >> 8) & 0xff, | |
1777 | vers & 0xff, | |
1778 | ||
1779 | ((cap >> 8) & 0x1f) + 1, | |
1780 | (cap & 0x1f) + 1, | |
1781 | speed_s, | |
1782 | impl, | |
1783 | scc_s); | |
1784 | ||
a9524a76 JG |
1785 | dev_printk(KERN_INFO, &pdev->dev, |
1786 | "flags: " | |
203ef6c4 TH |
1787 | "%s%s%s%s%s%s%s" |
1788 | "%s%s%s%s%s%s%s\n" | |
1da177e4 | 1789 | , |
1da177e4 LT |
1790 | |
1791 | cap & (1 << 31) ? "64bit " : "", | |
1792 | cap & (1 << 30) ? "ncq " : "", | |
203ef6c4 | 1793 | cap & (1 << 29) ? "sntf " : "", |
1da177e4 LT |
1794 | cap & (1 << 28) ? "ilck " : "", |
1795 | cap & (1 << 27) ? "stag " : "", | |
1796 | cap & (1 << 26) ? "pm " : "", | |
1797 | cap & (1 << 25) ? "led " : "", | |
1798 | ||
1799 | cap & (1 << 24) ? "clo " : "", | |
1800 | cap & (1 << 19) ? "nz " : "", | |
1801 | cap & (1 << 18) ? "only " : "", | |
1802 | cap & (1 << 17) ? "pmp " : "", | |
1803 | cap & (1 << 15) ? "pio " : "", | |
1804 | cap & (1 << 14) ? "slum " : "", | |
1805 | cap & (1 << 13) ? "part " : "" | |
1806 | ); | |
1807 | } | |
1808 | ||
24dc5f33 | 1809 | static int ahci_init_one(struct pci_dev *pdev, const struct pci_device_id *ent) |
1da177e4 LT |
1810 | { |
1811 | static int printed_version; | |
4447d351 TH |
1812 | struct ata_port_info pi = ahci_port_info[ent->driver_data]; |
1813 | const struct ata_port_info *ppi[] = { &pi, NULL }; | |
24dc5f33 | 1814 | struct device *dev = &pdev->dev; |
1da177e4 | 1815 | struct ahci_host_priv *hpriv; |
4447d351 TH |
1816 | struct ata_host *host; |
1817 | int i, rc; | |
1da177e4 LT |
1818 | |
1819 | VPRINTK("ENTER\n"); | |
1820 | ||
12fad3f9 TH |
1821 | WARN_ON(ATA_MAX_QUEUE > AHCI_MAX_CMDS); |
1822 | ||
1da177e4 | 1823 | if (!printed_version++) |
a9524a76 | 1824 | dev_printk(KERN_DEBUG, &pdev->dev, "version " DRV_VERSION "\n"); |
1da177e4 | 1825 | |
4447d351 | 1826 | /* acquire resources */ |
24dc5f33 | 1827 | rc = pcim_enable_device(pdev); |
1da177e4 LT |
1828 | if (rc) |
1829 | return rc; | |
1830 | ||
0d5ff566 TH |
1831 | rc = pcim_iomap_regions(pdev, 1 << AHCI_PCI_BAR, DRV_NAME); |
1832 | if (rc == -EBUSY) | |
24dc5f33 | 1833 | pcim_pin_device(pdev); |
0d5ff566 | 1834 | if (rc) |
24dc5f33 | 1835 | return rc; |
1da177e4 | 1836 | |
cd70c266 | 1837 | if ((pi.flags & AHCI_FLAG_NO_MSI) || pci_enable_msi(pdev)) |
907f4678 | 1838 | pci_intx(pdev, 1); |
1da177e4 | 1839 | |
24dc5f33 TH |
1840 | hpriv = devm_kzalloc(dev, sizeof(*hpriv), GFP_KERNEL); |
1841 | if (!hpriv) | |
1842 | return -ENOMEM; | |
1da177e4 | 1843 | |
4447d351 TH |
1844 | /* save initial config */ |
1845 | ahci_save_initial_config(pdev, &pi, hpriv); | |
1da177e4 | 1846 | |
4447d351 | 1847 | /* prepare host */ |
274c1fde | 1848 | if (hpriv->cap & HOST_CAP_NCQ) |
4447d351 | 1849 | pi.flags |= ATA_FLAG_NCQ; |
1da177e4 | 1850 | |
4447d351 TH |
1851 | host = ata_host_alloc_pinfo(&pdev->dev, ppi, fls(hpriv->port_map)); |
1852 | if (!host) | |
1853 | return -ENOMEM; | |
1854 | host->iomap = pcim_iomap_table(pdev); | |
1855 | host->private_data = hpriv; | |
1856 | ||
1857 | for (i = 0; i < host->n_ports; i++) { | |
dab632e8 JG |
1858 | struct ata_port *ap = host->ports[i]; |
1859 | void __iomem *port_mmio = ahci_port_base(ap); | |
4447d351 | 1860 | |
dab632e8 | 1861 | /* standard SATA port setup */ |
203ef6c4 | 1862 | if (hpriv->port_map & (1 << i)) |
4447d351 | 1863 | ap->ioaddr.cmd_addr = port_mmio; |
dab632e8 JG |
1864 | |
1865 | /* disabled/not-implemented port */ | |
1866 | else | |
1867 | ap->ops = &ata_dummy_port_ops; | |
4447d351 | 1868 | } |
d447df14 | 1869 | |
4447d351 TH |
1870 | /* initialize adapter */ |
1871 | rc = ahci_configure_dma_masks(pdev, hpriv->cap & HOST_CAP_64); | |
1da177e4 | 1872 | if (rc) |
24dc5f33 | 1873 | return rc; |
1da177e4 | 1874 | |
4447d351 TH |
1875 | rc = ahci_reset_controller(host); |
1876 | if (rc) | |
1877 | return rc; | |
1da177e4 | 1878 | |
4447d351 TH |
1879 | ahci_init_controller(host); |
1880 | ahci_print_info(host); | |
1da177e4 | 1881 | |
4447d351 TH |
1882 | pci_set_master(pdev); |
1883 | return ata_host_activate(host, pdev->irq, ahci_interrupt, IRQF_SHARED, | |
1884 | &ahci_sht); | |
907f4678 | 1885 | } |
1da177e4 LT |
1886 | |
1887 | static int __init ahci_init(void) | |
1888 | { | |
b7887196 | 1889 | return pci_register_driver(&ahci_pci_driver); |
1da177e4 LT |
1890 | } |
1891 | ||
1da177e4 LT |
1892 | static void __exit ahci_exit(void) |
1893 | { | |
1894 | pci_unregister_driver(&ahci_pci_driver); | |
1895 | } | |
1896 | ||
1897 | ||
1898 | MODULE_AUTHOR("Jeff Garzik"); | |
1899 | MODULE_DESCRIPTION("AHCI SATA low-level driver"); | |
1900 | MODULE_LICENSE("GPL"); | |
1901 | MODULE_DEVICE_TABLE(pci, ahci_pci_tbl); | |
6885433c | 1902 | MODULE_VERSION(DRV_VERSION); |
1da177e4 LT |
1903 | |
1904 | module_init(ahci_init); | |
1905 | module_exit(ahci_exit); |