]>
Commit | Line | Data |
---|---|---|
16bfeaf2 MS |
1 | /* |
2 | * Copyright (C) 2008-2009 Michal Simek <[email protected]> | |
3 | * Copyright (C) 2008-2009 PetaLogix | |
4 | * Copyright (C) 2006 Atmark Techno, Inc. | |
5 | * | |
6 | * This file is subject to the terms and conditions of the GNU General Public | |
7 | * License. See the file "COPYING" in the main directory of this archive | |
8 | * for more details. | |
9 | */ | |
10 | ||
16bfeaf2 | 11 | OUTPUT_ARCH(microblaze) |
ca28b510 | 12 | ENTRY(microblaze_start) |
16bfeaf2 | 13 | |
8cc11f5a | 14 | #include <asm/page.h> |
a061dd52 | 15 | #include <asm-generic/vmlinux.lds.h> |
8cc11f5a | 16 | #include <asm/thread_info.h> |
16bfeaf2 | 17 | |
02b08045 MS |
18 | #ifdef __MICROBLAZEEL__ |
19 | jiffies = jiffies_64; | |
20 | #else | |
16bfeaf2 | 21 | jiffies = jiffies_64 + 4; |
02b08045 | 22 | #endif |
16bfeaf2 MS |
23 | |
24 | SECTIONS { | |
d4c1285e | 25 | . = CONFIG_KERNEL_START; |
ca28b510 | 26 | microblaze_start = CONFIG_KERNEL_BASE_ADDR; |
a061dd52 | 27 | .text : AT(ADDR(.text) - LOAD_OFFSET) { |
16bfeaf2 MS |
28 | _text = . ; |
29 | _stext = . ; | |
7a0248e8 SM |
30 | HEAD_TEXT |
31 | TEXT_TEXT | |
16bfeaf2 | 32 | *(.fixup) |
7cf79d59 MS |
33 | EXIT_TEXT |
34 | EXIT_CALL | |
16bfeaf2 MS |
35 | SCHED_TEXT |
36 | LOCK_TEXT | |
37 | KPROBES_TEXT | |
7cf79d59 | 38 | IRQENTRY_TEXT |
be7635e7 | 39 | SOFTIRQENTRY_TEXT |
16bfeaf2 MS |
40 | . = ALIGN (4) ; |
41 | _etext = . ; | |
42 | } | |
43 | ||
44 | . = ALIGN (4) ; | |
a061dd52 MS |
45 | __fdt_blob : AT(ADDR(__fdt_blob) - LOAD_OFFSET) { |
46 | _fdt_start = . ; /* place for fdt blob */ | |
47 | *(__fdt_blob) ; /* Any link-placed DTB */ | |
3a1d2676 | 48 | . = _fdt_start + 0x8000; /* Pad up to 32kbyte */ |
a061dd52 MS |
49 | _fdt_end = . ; |
50 | } | |
16bfeaf2 MS |
51 | |
52 | . = ALIGN(16); | |
53 | RODATA | |
8cc11f5a | 54 | EXCEPTION_TABLE(16) |
0f7e3640 | 55 | NOTES |
16bfeaf2 MS |
56 | |
57 | /* | |
58 | * sdata2 section can go anywhere, but must be word aligned | |
59 | * and SDA2_BASE must point to the middle of it | |
60 | */ | |
a061dd52 | 61 | .sdata2 : AT(ADDR(.sdata2) - LOAD_OFFSET) { |
16bfeaf2 | 62 | _ssrw = .; |
ba9c4f88 | 63 | . = ALIGN(PAGE_SIZE); /* page aligned when MMU used */ |
16bfeaf2 MS |
64 | *(.sdata2) |
65 | . = ALIGN(8); | |
66 | _essrw = .; | |
67 | _ssrw_size = _essrw - _ssrw; | |
68 | _KERNEL_SDA2_BASE_ = _ssrw + (_ssrw_size / 2); | |
69 | } | |
70 | ||
71 | _sdata = . ; | |
8cc11f5a | 72 | RW_DATA_SECTION(32, PAGE_SIZE, THREAD_SIZE) |
16bfeaf2 MS |
73 | _edata = . ; |
74 | ||
16bfeaf2 MS |
75 | /* Under the microblaze ABI, .sdata and .sbss must be contiguous */ |
76 | . = ALIGN(8); | |
a061dd52 | 77 | .sdata : AT(ADDR(.sdata) - LOAD_OFFSET) { |
16bfeaf2 MS |
78 | _ssro = .; |
79 | *(.sdata) | |
80 | } | |
81 | ||
a061dd52 | 82 | .sbss : AT(ADDR(.sbss) - LOAD_OFFSET) { |
16bfeaf2 MS |
83 | _ssbss = .; |
84 | *(.sbss) | |
85 | _esbss = .; | |
86 | _essro = .; | |
87 | _ssro_size = _essro - _ssro ; | |
88 | _KERNEL_SDA_BASE_ = _ssro + (_ssro_size / 2) ; | |
89 | } | |
90 | ||
13cdee23 | 91 | . = ALIGN(PAGE_SIZE); |
16bfeaf2 MS |
92 | __init_begin = .; |
93 | ||
8cc11f5a | 94 | INIT_TEXT_SECTION(PAGE_SIZE) |
16bfeaf2 | 95 | |
a061dd52 | 96 | .init.data : AT(ADDR(.init.data) - LOAD_OFFSET) { |
05bf7d46 MS |
97 | INIT_DATA |
98 | } | |
16bfeaf2 MS |
99 | |
100 | . = ALIGN(4); | |
a061dd52 | 101 | .init.ivt : AT(ADDR(.init.ivt) - LOAD_OFFSET) { |
16bfeaf2 MS |
102 | __ivt_start = .; |
103 | *(.init.ivt) | |
104 | __ivt_end = .; | |
105 | } | |
106 | ||
a061dd52 | 107 | .init.setup : AT(ADDR(.init.setup) - LOAD_OFFSET) { |
8cc11f5a | 108 | INIT_SETUP(0) |
16bfeaf2 MS |
109 | } |
110 | ||
a061dd52 | 111 | .initcall.init : AT(ADDR(.initcall.init) - LOAD_OFFSET ) { |
8cc11f5a | 112 | INIT_CALLS |
16bfeaf2 MS |
113 | } |
114 | ||
a061dd52 | 115 | .con_initcall.init : AT(ADDR(.con_initcall.init) - LOAD_OFFSET) { |
8cc11f5a | 116 | CON_INITCALL |
16bfeaf2 MS |
117 | } |
118 | ||
6b437426 AB |
119 | SECURITY_INIT |
120 | ||
16bfeaf2 MS |
121 | __init_end_before_initramfs = .; |
122 | ||
8cb473da MS |
123 | .init.ramfs : AT(ADDR(.init.ramfs) - LOAD_OFFSET) { |
124 | INIT_RAM_FS | |
16bfeaf2 | 125 | } |
8cb473da | 126 | |
16bfeaf2 MS |
127 | __init_end = .; |
128 | ||
ba9c4f88 | 129 | .bss ALIGN (PAGE_SIZE) : AT(ADDR(.bss) - LOAD_OFFSET) { |
a061dd52 | 130 | /* page aligned when MMU used */ |
16bfeaf2 MS |
131 | __bss_start = . ; |
132 | *(.bss*) | |
133 | *(COMMON) | |
134 | . = ALIGN (4) ; | |
135 | __bss_stop = . ; | |
16bfeaf2 | 136 | } |
ba9c4f88 | 137 | . = ALIGN(PAGE_SIZE); |
16bfeaf2 | 138 | _end = .; |
405d967d | 139 | |
023bf6f1 | 140 | DISCARDS |
16bfeaf2 | 141 | } |