]>
Commit | Line | Data |
---|---|---|
5e1c5ff4 | 1 | /* |
5e1c5ff4 TL |
2 | * Support functions for OMAP GPIO |
3 | * | |
92105bb7 | 4 | * Copyright (C) 2003-2005 Nokia Corporation |
96de0e25 | 5 | * Written by Juha Yrjölä <[email protected]> |
5e1c5ff4 | 6 | * |
44169075 SS |
7 | * Copyright (C) 2009 Texas Instruments |
8 | * Added OMAP4 support - Santosh Shilimkar <[email protected]> | |
9 | * | |
5e1c5ff4 TL |
10 | * This program is free software; you can redistribute it and/or modify |
11 | * it under the terms of the GNU General Public License version 2 as | |
12 | * published by the Free Software Foundation. | |
13 | */ | |
14 | ||
5e1c5ff4 TL |
15 | #include <linux/init.h> |
16 | #include <linux/module.h> | |
5e1c5ff4 | 17 | #include <linux/interrupt.h> |
3c437ffd | 18 | #include <linux/syscore_ops.h> |
92105bb7 | 19 | #include <linux/err.h> |
f8ce2547 | 20 | #include <linux/clk.h> |
fced80c7 | 21 | #include <linux/io.h> |
96751fcb | 22 | #include <linux/device.h> |
77640aab | 23 | #include <linux/pm_runtime.h> |
55b93c32 | 24 | #include <linux/pm.h> |
384ebe1c BC |
25 | #include <linux/of.h> |
26 | #include <linux/of_device.h> | |
4b25408f | 27 | #include <linux/gpio.h> |
9370084e | 28 | #include <linux/bitops.h> |
4b25408f | 29 | #include <linux/platform_data/gpio-omap.h> |
5e1c5ff4 | 30 | |
2dc983c5 | 31 | #define OFF_MODE 1 |
e85ec6c3 | 32 | #define OMAP4_GPIO_DEBOUNCINGTIME_MASK 0xFF |
2dc983c5 | 33 | |
03e128ca C |
34 | static LIST_HEAD(omap_gpio_list); |
35 | ||
6d62e216 C |
36 | struct gpio_regs { |
37 | u32 irqenable1; | |
38 | u32 irqenable2; | |
39 | u32 wake_en; | |
40 | u32 ctrl; | |
41 | u32 oe; | |
42 | u32 leveldetect0; | |
43 | u32 leveldetect1; | |
44 | u32 risingdetect; | |
45 | u32 fallingdetect; | |
46 | u32 dataout; | |
ae547354 NM |
47 | u32 debounce; |
48 | u32 debounce_en; | |
6d62e216 C |
49 | }; |
50 | ||
5e1c5ff4 | 51 | struct gpio_bank { |
03e128ca | 52 | struct list_head node; |
92105bb7 | 53 | void __iomem *base; |
30cefeac | 54 | int irq; |
3ac4fa99 JY |
55 | u32 non_wakeup_gpios; |
56 | u32 enabled_non_wakeup_gpios; | |
6d62e216 | 57 | struct gpio_regs context; |
3ac4fa99 | 58 | u32 saved_datain; |
b144ff6f | 59 | u32 level_mask; |
4318f36b | 60 | u32 toggle_mask; |
4dbada2b | 61 | raw_spinlock_t lock; |
450fa54c | 62 | raw_spinlock_t wa_lock; |
52e31344 | 63 | struct gpio_chip chip; |
89db9482 | 64 | struct clk *dbck; |
058af1ea | 65 | u32 mod_usage; |
fa365e4d | 66 | u32 irq_usage; |
8865b9b6 | 67 | u32 dbck_enable_mask; |
72f83af9 | 68 | bool dbck_enabled; |
d0d665a8 | 69 | bool is_mpuio; |
77640aab | 70 | bool dbck_flag; |
0cde8d03 | 71 | bool loses_context; |
352a2d5b | 72 | bool context_valid; |
5de62b86 | 73 | int stride; |
d5f46247 | 74 | u32 width; |
60a3437d | 75 | int context_loss_count; |
2dc983c5 TKD |
76 | int power_mode; |
77 | bool workaround_enabled; | |
fa87931a | 78 | |
04ebcbd8 | 79 | void (*set_dataout)(struct gpio_bank *bank, unsigned gpio, int enable); |
60a3437d | 80 | int (*get_context_loss_count)(struct device *dev); |
fa87931a KH |
81 | |
82 | struct omap_gpio_reg_offs *regs; | |
5e1c5ff4 TL |
83 | }; |
84 | ||
c8eef65a | 85 | #define GPIO_MOD_CTRL_BIT BIT(0) |
5e1c5ff4 | 86 | |
fa365e4d | 87 | #define BANK_USED(bank) (bank->mod_usage || bank->irq_usage) |
b1e9fec2 | 88 | #define LINE_USED(line, offset) (line & (BIT(offset))) |
fa365e4d | 89 | |
3d009c8c TL |
90 | static void omap_gpio_unmask_irq(struct irq_data *d); |
91 | ||
a0e827c6 | 92 | static inline struct gpio_bank *omap_irq_data_get_bank(struct irq_data *d) |
ede4d7a5 | 93 | { |
fb655f57 | 94 | struct gpio_chip *chip = irq_data_get_irq_chip_data(d); |
d99f7aec | 95 | return gpiochip_get_data(chip); |
25db711d BC |
96 | } |
97 | ||
a0e827c6 JMC |
98 | static void omap_set_gpio_direction(struct gpio_bank *bank, int gpio, |
99 | int is_input) | |
5e1c5ff4 | 100 | { |
92105bb7 | 101 | void __iomem *reg = bank->base; |
5e1c5ff4 TL |
102 | u32 l; |
103 | ||
fa87931a | 104 | reg += bank->regs->direction; |
661553b9 | 105 | l = readl_relaxed(reg); |
5e1c5ff4 | 106 | if (is_input) |
b1e9fec2 | 107 | l |= BIT(gpio); |
5e1c5ff4 | 108 | else |
b1e9fec2 | 109 | l &= ~(BIT(gpio)); |
661553b9 | 110 | writel_relaxed(l, reg); |
41d87cbd | 111 | bank->context.oe = l; |
5e1c5ff4 TL |
112 | } |
113 | ||
fa87931a KH |
114 | |
115 | /* set data out value using dedicate set/clear register */ | |
04ebcbd8 | 116 | static void omap_set_gpio_dataout_reg(struct gpio_bank *bank, unsigned offset, |
a0e827c6 | 117 | int enable) |
5e1c5ff4 | 118 | { |
92105bb7 | 119 | void __iomem *reg = bank->base; |
04ebcbd8 | 120 | u32 l = BIT(offset); |
5e1c5ff4 | 121 | |
2c836f7e | 122 | if (enable) { |
fa87931a | 123 | reg += bank->regs->set_dataout; |
2c836f7e TKD |
124 | bank->context.dataout |= l; |
125 | } else { | |
fa87931a | 126 | reg += bank->regs->clr_dataout; |
2c836f7e TKD |
127 | bank->context.dataout &= ~l; |
128 | } | |
5e1c5ff4 | 129 | |
661553b9 | 130 | writel_relaxed(l, reg); |
5e1c5ff4 TL |
131 | } |
132 | ||
fa87931a | 133 | /* set data out value using mask register */ |
04ebcbd8 | 134 | static void omap_set_gpio_dataout_mask(struct gpio_bank *bank, unsigned offset, |
a0e827c6 | 135 | int enable) |
5e1c5ff4 | 136 | { |
fa87931a | 137 | void __iomem *reg = bank->base + bank->regs->dataout; |
04ebcbd8 | 138 | u32 gpio_bit = BIT(offset); |
fa87931a | 139 | u32 l; |
5e1c5ff4 | 140 | |
661553b9 | 141 | l = readl_relaxed(reg); |
fa87931a KH |
142 | if (enable) |
143 | l |= gpio_bit; | |
144 | else | |
145 | l &= ~gpio_bit; | |
661553b9 | 146 | writel_relaxed(l, reg); |
41d87cbd | 147 | bank->context.dataout = l; |
5e1c5ff4 TL |
148 | } |
149 | ||
a0e827c6 | 150 | static int omap_get_gpio_datain(struct gpio_bank *bank, int offset) |
b37c45b8 | 151 | { |
fa87931a | 152 | void __iomem *reg = bank->base + bank->regs->datain; |
b37c45b8 | 153 | |
b1e9fec2 | 154 | return (readl_relaxed(reg) & (BIT(offset))) != 0; |
5e1c5ff4 | 155 | } |
b37c45b8 | 156 | |
a0e827c6 | 157 | static int omap_get_gpio_dataout(struct gpio_bank *bank, int offset) |
b37c45b8 | 158 | { |
fa87931a | 159 | void __iomem *reg = bank->base + bank->regs->dataout; |
b37c45b8 | 160 | |
b1e9fec2 | 161 | return (readl_relaxed(reg) & (BIT(offset))) != 0; |
b37c45b8 RQ |
162 | } |
163 | ||
a0e827c6 | 164 | static inline void omap_gpio_rmw(void __iomem *base, u32 reg, u32 mask, bool set) |
ece9528e | 165 | { |
661553b9 | 166 | int l = readl_relaxed(base + reg); |
ece9528e | 167 | |
862ff640 | 168 | if (set) |
ece9528e KH |
169 | l |= mask; |
170 | else | |
171 | l &= ~mask; | |
172 | ||
661553b9 | 173 | writel_relaxed(l, base + reg); |
ece9528e | 174 | } |
92105bb7 | 175 | |
a0e827c6 | 176 | static inline void omap_gpio_dbck_enable(struct gpio_bank *bank) |
72f83af9 TKD |
177 | { |
178 | if (bank->dbck_enable_mask && !bank->dbck_enabled) { | |
5d9452e7 | 179 | clk_enable(bank->dbck); |
72f83af9 | 180 | bank->dbck_enabled = true; |
9e303f22 | 181 | |
661553b9 | 182 | writel_relaxed(bank->dbck_enable_mask, |
9e303f22 | 183 | bank->base + bank->regs->debounce_en); |
72f83af9 TKD |
184 | } |
185 | } | |
186 | ||
a0e827c6 | 187 | static inline void omap_gpio_dbck_disable(struct gpio_bank *bank) |
72f83af9 TKD |
188 | { |
189 | if (bank->dbck_enable_mask && bank->dbck_enabled) { | |
9e303f22 GI |
190 | /* |
191 | * Disable debounce before cutting it's clock. If debounce is | |
192 | * enabled but the clock is not, GPIO module seems to be unable | |
193 | * to detect events and generate interrupts at least on OMAP3. | |
194 | */ | |
661553b9 | 195 | writel_relaxed(0, bank->base + bank->regs->debounce_en); |
9e303f22 | 196 | |
5d9452e7 | 197 | clk_disable(bank->dbck); |
72f83af9 TKD |
198 | bank->dbck_enabled = false; |
199 | } | |
200 | } | |
201 | ||
168ef3d9 | 202 | /** |
a0e827c6 | 203 | * omap2_set_gpio_debounce - low level gpio debounce time |
168ef3d9 | 204 | * @bank: the gpio bank we're acting upon |
4a58d229 | 205 | * @offset: the gpio number on this @bank |
168ef3d9 FB |
206 | * @debounce: debounce time to use |
207 | * | |
e85ec6c3 GS |
208 | * OMAP's debounce time is in 31us steps |
209 | * <debounce time> = (GPIO_DEBOUNCINGTIME[7:0].DEBOUNCETIME + 1) x 31 | |
210 | * so we need to convert and round up to the closest unit. | |
168ef3d9 | 211 | */ |
4a58d229 | 212 | static void omap2_set_gpio_debounce(struct gpio_bank *bank, unsigned offset, |
a0e827c6 | 213 | unsigned debounce) |
168ef3d9 | 214 | { |
9942da0e | 215 | void __iomem *reg; |
168ef3d9 FB |
216 | u32 val; |
217 | u32 l; | |
e85ec6c3 | 218 | bool enable = !!debounce; |
168ef3d9 | 219 | |
77640aab VC |
220 | if (!bank->dbck_flag) |
221 | return; | |
222 | ||
e85ec6c3 GS |
223 | if (enable) { |
224 | debounce = DIV_ROUND_UP(debounce, 31) - 1; | |
225 | debounce &= OMAP4_GPIO_DEBOUNCINGTIME_MASK; | |
226 | } | |
168ef3d9 | 227 | |
4a58d229 | 228 | l = BIT(offset); |
168ef3d9 | 229 | |
5d9452e7 | 230 | clk_enable(bank->dbck); |
9942da0e | 231 | reg = bank->base + bank->regs->debounce; |
661553b9 | 232 | writel_relaxed(debounce, reg); |
168ef3d9 | 233 | |
9942da0e | 234 | reg = bank->base + bank->regs->debounce_en; |
661553b9 | 235 | val = readl_relaxed(reg); |
168ef3d9 | 236 | |
e85ec6c3 | 237 | if (enable) |
168ef3d9 | 238 | val |= l; |
6fd9c421 | 239 | else |
168ef3d9 | 240 | val &= ~l; |
f7ec0b0b | 241 | bank->dbck_enable_mask = val; |
168ef3d9 | 242 | |
661553b9 | 243 | writel_relaxed(val, reg); |
5d9452e7 | 244 | clk_disable(bank->dbck); |
6fd9c421 TKD |
245 | /* |
246 | * Enable debounce clock per module. | |
247 | * This call is mandatory because in omap_gpio_request() when | |
248 | * *_runtime_get_sync() is called, _gpio_dbck_enable() within | |
249 | * runtime callbck fails to turn on dbck because dbck_enable_mask | |
250 | * used within _gpio_dbck_enable() is still not initialized at | |
251 | * that point. Therefore we have to enable dbck here. | |
252 | */ | |
a0e827c6 | 253 | omap_gpio_dbck_enable(bank); |
ae547354 NM |
254 | if (bank->dbck_enable_mask) { |
255 | bank->context.debounce = debounce; | |
256 | bank->context.debounce_en = val; | |
257 | } | |
168ef3d9 FB |
258 | } |
259 | ||
c9c55d92 | 260 | /** |
a0e827c6 | 261 | * omap_clear_gpio_debounce - clear debounce settings for a gpio |
c9c55d92 | 262 | * @bank: the gpio bank we're acting upon |
4a58d229 | 263 | * @offset: the gpio number on this @bank |
c9c55d92 JH |
264 | * |
265 | * If a gpio is using debounce, then clear the debounce enable bit and if | |
266 | * this is the only gpio in this bank using debounce, then clear the debounce | |
267 | * time too. The debounce clock will also be disabled when calling this function | |
268 | * if this is the only gpio in the bank using debounce. | |
269 | */ | |
4a58d229 | 270 | static void omap_clear_gpio_debounce(struct gpio_bank *bank, unsigned offset) |
c9c55d92 | 271 | { |
4a58d229 | 272 | u32 gpio_bit = BIT(offset); |
c9c55d92 JH |
273 | |
274 | if (!bank->dbck_flag) | |
275 | return; | |
276 | ||
277 | if (!(bank->dbck_enable_mask & gpio_bit)) | |
278 | return; | |
279 | ||
280 | bank->dbck_enable_mask &= ~gpio_bit; | |
281 | bank->context.debounce_en &= ~gpio_bit; | |
661553b9 | 282 | writel_relaxed(bank->context.debounce_en, |
c9c55d92 JH |
283 | bank->base + bank->regs->debounce_en); |
284 | ||
285 | if (!bank->dbck_enable_mask) { | |
286 | bank->context.debounce = 0; | |
661553b9 | 287 | writel_relaxed(bank->context.debounce, bank->base + |
c9c55d92 | 288 | bank->regs->debounce); |
5d9452e7 | 289 | clk_disable(bank->dbck); |
c9c55d92 JH |
290 | bank->dbck_enabled = false; |
291 | } | |
292 | } | |
293 | ||
a0e827c6 | 294 | static inline void omap_set_gpio_trigger(struct gpio_bank *bank, int gpio, |
00ece7e4 | 295 | unsigned trigger) |
5e1c5ff4 | 296 | { |
3ac4fa99 | 297 | void __iomem *base = bank->base; |
b1e9fec2 | 298 | u32 gpio_bit = BIT(gpio); |
92105bb7 | 299 | |
a0e827c6 JMC |
300 | omap_gpio_rmw(base, bank->regs->leveldetect0, gpio_bit, |
301 | trigger & IRQ_TYPE_LEVEL_LOW); | |
302 | omap_gpio_rmw(base, bank->regs->leveldetect1, gpio_bit, | |
303 | trigger & IRQ_TYPE_LEVEL_HIGH); | |
304 | omap_gpio_rmw(base, bank->regs->risingdetect, gpio_bit, | |
305 | trigger & IRQ_TYPE_EDGE_RISING); | |
306 | omap_gpio_rmw(base, bank->regs->fallingdetect, gpio_bit, | |
307 | trigger & IRQ_TYPE_EDGE_FALLING); | |
5e571f38 | 308 | |
41d87cbd | 309 | bank->context.leveldetect0 = |
661553b9 | 310 | readl_relaxed(bank->base + bank->regs->leveldetect0); |
41d87cbd | 311 | bank->context.leveldetect1 = |
661553b9 | 312 | readl_relaxed(bank->base + bank->regs->leveldetect1); |
41d87cbd | 313 | bank->context.risingdetect = |
661553b9 | 314 | readl_relaxed(bank->base + bank->regs->risingdetect); |
41d87cbd | 315 | bank->context.fallingdetect = |
661553b9 | 316 | readl_relaxed(bank->base + bank->regs->fallingdetect); |
41d87cbd TKD |
317 | |
318 | if (likely(!(bank->non_wakeup_gpios & gpio_bit))) { | |
a0e827c6 | 319 | omap_gpio_rmw(base, bank->regs->wkup_en, gpio_bit, trigger != 0); |
41d87cbd | 320 | bank->context.wake_en = |
661553b9 | 321 | readl_relaxed(bank->base + bank->regs->wkup_en); |
41d87cbd | 322 | } |
5e571f38 | 323 | |
55b220ca | 324 | /* This part needs to be executed always for OMAP{34xx, 44xx} */ |
5e571f38 TKD |
325 | if (!bank->regs->irqctrl) { |
326 | /* On omap24xx proceed only when valid GPIO bit is set */ | |
327 | if (bank->non_wakeup_gpios) { | |
328 | if (!(bank->non_wakeup_gpios & gpio_bit)) | |
329 | goto exit; | |
330 | } | |
331 | ||
699117a6 CW |
332 | /* |
333 | * Log the edge gpio and manually trigger the IRQ | |
334 | * after resume if the input level changes | |
335 | * to avoid irq lost during PER RET/OFF mode | |
336 | * Applies for omap2 non-wakeup gpio and all omap3 gpios | |
337 | */ | |
338 | if (trigger & IRQ_TYPE_EDGE_BOTH) | |
3ac4fa99 JY |
339 | bank->enabled_non_wakeup_gpios |= gpio_bit; |
340 | else | |
341 | bank->enabled_non_wakeup_gpios &= ~gpio_bit; | |
342 | } | |
5eb3bb9c | 343 | |
5e571f38 | 344 | exit: |
9ea14d8c | 345 | bank->level_mask = |
661553b9 VK |
346 | readl_relaxed(bank->base + bank->regs->leveldetect0) | |
347 | readl_relaxed(bank->base + bank->regs->leveldetect1); | |
92105bb7 TL |
348 | } |
349 | ||
9198bcd3 | 350 | #ifdef CONFIG_ARCH_OMAP1 |
4318f36b CM |
351 | /* |
352 | * This only applies to chips that can't do both rising and falling edge | |
353 | * detection at once. For all other chips, this function is a noop. | |
354 | */ | |
a0e827c6 | 355 | static void omap_toggle_gpio_edge_triggering(struct gpio_bank *bank, int gpio) |
4318f36b CM |
356 | { |
357 | void __iomem *reg = bank->base; | |
358 | u32 l = 0; | |
359 | ||
5e571f38 | 360 | if (!bank->regs->irqctrl) |
4318f36b | 361 | return; |
5e571f38 TKD |
362 | |
363 | reg += bank->regs->irqctrl; | |
4318f36b | 364 | |
661553b9 | 365 | l = readl_relaxed(reg); |
4318f36b | 366 | if ((l >> gpio) & 1) |
b1e9fec2 | 367 | l &= ~(BIT(gpio)); |
4318f36b | 368 | else |
b1e9fec2 | 369 | l |= BIT(gpio); |
4318f36b | 370 | |
661553b9 | 371 | writel_relaxed(l, reg); |
4318f36b | 372 | } |
5e571f38 | 373 | #else |
a0e827c6 | 374 | static void omap_toggle_gpio_edge_triggering(struct gpio_bank *bank, int gpio) {} |
9198bcd3 | 375 | #endif |
4318f36b | 376 | |
a0e827c6 JMC |
377 | static int omap_set_gpio_triggering(struct gpio_bank *bank, int gpio, |
378 | unsigned trigger) | |
92105bb7 TL |
379 | { |
380 | void __iomem *reg = bank->base; | |
5e571f38 | 381 | void __iomem *base = bank->base; |
92105bb7 | 382 | u32 l = 0; |
5e1c5ff4 | 383 | |
5e571f38 | 384 | if (bank->regs->leveldetect0 && bank->regs->wkup_en) { |
a0e827c6 | 385 | omap_set_gpio_trigger(bank, gpio, trigger); |
5e571f38 TKD |
386 | } else if (bank->regs->irqctrl) { |
387 | reg += bank->regs->irqctrl; | |
388 | ||
661553b9 | 389 | l = readl_relaxed(reg); |
29501577 | 390 | if ((trigger & IRQ_TYPE_SENSE_MASK) == IRQ_TYPE_EDGE_BOTH) |
b1e9fec2 | 391 | bank->toggle_mask |= BIT(gpio); |
6cab4860 | 392 | if (trigger & IRQ_TYPE_EDGE_RISING) |
b1e9fec2 | 393 | l |= BIT(gpio); |
6cab4860 | 394 | else if (trigger & IRQ_TYPE_EDGE_FALLING) |
b1e9fec2 | 395 | l &= ~(BIT(gpio)); |
92105bb7 | 396 | else |
5e571f38 TKD |
397 | return -EINVAL; |
398 | ||
661553b9 | 399 | writel_relaxed(l, reg); |
5e571f38 | 400 | } else if (bank->regs->edgectrl1) { |
5e1c5ff4 | 401 | if (gpio & 0x08) |
5e571f38 | 402 | reg += bank->regs->edgectrl2; |
5e1c5ff4 | 403 | else |
5e571f38 TKD |
404 | reg += bank->regs->edgectrl1; |
405 | ||
5e1c5ff4 | 406 | gpio &= 0x07; |
661553b9 | 407 | l = readl_relaxed(reg); |
5e1c5ff4 | 408 | l &= ~(3 << (gpio << 1)); |
6cab4860 | 409 | if (trigger & IRQ_TYPE_EDGE_RISING) |
6e60e79a | 410 | l |= 2 << (gpio << 1); |
6cab4860 | 411 | if (trigger & IRQ_TYPE_EDGE_FALLING) |
b1e9fec2 | 412 | l |= BIT(gpio << 1); |
5e571f38 TKD |
413 | |
414 | /* Enable wake-up during idle for dynamic tick */ | |
a0e827c6 | 415 | omap_gpio_rmw(base, bank->regs->wkup_en, BIT(gpio), trigger); |
41d87cbd | 416 | bank->context.wake_en = |
661553b9 VK |
417 | readl_relaxed(bank->base + bank->regs->wkup_en); |
418 | writel_relaxed(l, reg); | |
5e1c5ff4 | 419 | } |
92105bb7 | 420 | return 0; |
5e1c5ff4 TL |
421 | } |
422 | ||
a0e827c6 | 423 | static void omap_enable_gpio_module(struct gpio_bank *bank, unsigned offset) |
fac7fa16 JMC |
424 | { |
425 | if (bank->regs->pinctrl) { | |
426 | void __iomem *reg = bank->base + bank->regs->pinctrl; | |
427 | ||
428 | /* Claim the pin for MPU */ | |
b1e9fec2 | 429 | writel_relaxed(readl_relaxed(reg) | (BIT(offset)), reg); |
fac7fa16 JMC |
430 | } |
431 | ||
432 | if (bank->regs->ctrl && !BANK_USED(bank)) { | |
433 | void __iomem *reg = bank->base + bank->regs->ctrl; | |
434 | u32 ctrl; | |
435 | ||
661553b9 | 436 | ctrl = readl_relaxed(reg); |
fac7fa16 JMC |
437 | /* Module is enabled, clocks are not gated */ |
438 | ctrl &= ~GPIO_MOD_CTRL_BIT; | |
661553b9 | 439 | writel_relaxed(ctrl, reg); |
fac7fa16 JMC |
440 | bank->context.ctrl = ctrl; |
441 | } | |
442 | } | |
443 | ||
a0e827c6 | 444 | static void omap_disable_gpio_module(struct gpio_bank *bank, unsigned offset) |
fac7fa16 JMC |
445 | { |
446 | void __iomem *base = bank->base; | |
447 | ||
448 | if (bank->regs->wkup_en && | |
449 | !LINE_USED(bank->mod_usage, offset) && | |
450 | !LINE_USED(bank->irq_usage, offset)) { | |
451 | /* Disable wake-up during idle for dynamic tick */ | |
a0e827c6 | 452 | omap_gpio_rmw(base, bank->regs->wkup_en, BIT(offset), 0); |
fac7fa16 | 453 | bank->context.wake_en = |
661553b9 | 454 | readl_relaxed(bank->base + bank->regs->wkup_en); |
fac7fa16 JMC |
455 | } |
456 | ||
457 | if (bank->regs->ctrl && !BANK_USED(bank)) { | |
458 | void __iomem *reg = bank->base + bank->regs->ctrl; | |
459 | u32 ctrl; | |
460 | ||
661553b9 | 461 | ctrl = readl_relaxed(reg); |
fac7fa16 JMC |
462 | /* Module is disabled, clocks are gated */ |
463 | ctrl |= GPIO_MOD_CTRL_BIT; | |
661553b9 | 464 | writel_relaxed(ctrl, reg); |
fac7fa16 JMC |
465 | bank->context.ctrl = ctrl; |
466 | } | |
467 | } | |
468 | ||
b2b20045 | 469 | static int omap_gpio_is_input(struct gpio_bank *bank, unsigned offset) |
fa365e4d JMC |
470 | { |
471 | void __iomem *reg = bank->base + bank->regs->direction; | |
472 | ||
b2b20045 | 473 | return readl_relaxed(reg) & BIT(offset); |
fa365e4d JMC |
474 | } |
475 | ||
37e14ecf | 476 | static void omap_gpio_init_irq(struct gpio_bank *bank, unsigned offset) |
3d009c8c TL |
477 | { |
478 | if (!LINE_USED(bank->mod_usage, offset)) { | |
479 | omap_enable_gpio_module(bank, offset); | |
480 | omap_set_gpio_direction(bank, offset, 1); | |
481 | } | |
37e14ecf | 482 | bank->irq_usage |= BIT(offset); |
3d009c8c TL |
483 | } |
484 | ||
a0e827c6 | 485 | static int omap_gpio_irq_type(struct irq_data *d, unsigned type) |
5e1c5ff4 | 486 | { |
a0e827c6 | 487 | struct gpio_bank *bank = omap_irq_data_get_bank(d); |
92105bb7 | 488 | int retval; |
a6472533 | 489 | unsigned long flags; |
ea5fbe8d | 490 | unsigned offset = d->hwirq; |
92105bb7 | 491 | |
e5c56ed3 | 492 | if (type & ~IRQ_TYPE_SENSE_MASK) |
6e60e79a | 493 | return -EINVAL; |
e5c56ed3 | 494 | |
9ea14d8c TKD |
495 | if (!bank->regs->leveldetect0 && |
496 | (type & (IRQ_TYPE_LEVEL_LOW|IRQ_TYPE_LEVEL_HIGH))) | |
92105bb7 TL |
497 | return -EINVAL; |
498 | ||
4dbada2b | 499 | raw_spin_lock_irqsave(&bank->lock, flags); |
a0e827c6 | 500 | retval = omap_set_gpio_triggering(bank, offset, type); |
977bd8a9 | 501 | if (retval) { |
627c89b4 | 502 | raw_spin_unlock_irqrestore(&bank->lock, flags); |
1562e461 | 503 | goto error; |
977bd8a9 | 504 | } |
37e14ecf | 505 | omap_gpio_init_irq(bank, offset); |
b2b20045 | 506 | if (!omap_gpio_is_input(bank, offset)) { |
4dbada2b | 507 | raw_spin_unlock_irqrestore(&bank->lock, flags); |
1562e461 GS |
508 | retval = -EINVAL; |
509 | goto error; | |
fac7fa16 | 510 | } |
4dbada2b | 511 | raw_spin_unlock_irqrestore(&bank->lock, flags); |
672e302e KH |
512 | |
513 | if (type & (IRQ_TYPE_LEVEL_LOW | IRQ_TYPE_LEVEL_HIGH)) | |
43ec2e43 | 514 | irq_set_handler_locked(d, handle_level_irq); |
672e302e | 515 | else if (type & (IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING)) |
43ec2e43 | 516 | irq_set_handler_locked(d, handle_edge_irq); |
672e302e | 517 | |
1562e461 GS |
518 | return 0; |
519 | ||
520 | error: | |
92105bb7 | 521 | return retval; |
5e1c5ff4 TL |
522 | } |
523 | ||
a0e827c6 | 524 | static void omap_clear_gpio_irqbank(struct gpio_bank *bank, int gpio_mask) |
5e1c5ff4 | 525 | { |
92105bb7 | 526 | void __iomem *reg = bank->base; |
5e1c5ff4 | 527 | |
eef4bec7 | 528 | reg += bank->regs->irqstatus; |
661553b9 | 529 | writel_relaxed(gpio_mask, reg); |
bee7930f HD |
530 | |
531 | /* Workaround for clearing DSP GPIO interrupts to allow retention */ | |
eef4bec7 KH |
532 | if (bank->regs->irqstatus2) { |
533 | reg = bank->base + bank->regs->irqstatus2; | |
661553b9 | 534 | writel_relaxed(gpio_mask, reg); |
eef4bec7 | 535 | } |
bedfd154 RQ |
536 | |
537 | /* Flush posted write for the irq status to avoid spurious interrupts */ | |
661553b9 | 538 | readl_relaxed(reg); |
5e1c5ff4 TL |
539 | } |
540 | ||
9943f261 GS |
541 | static inline void omap_clear_gpio_irqstatus(struct gpio_bank *bank, |
542 | unsigned offset) | |
5e1c5ff4 | 543 | { |
9943f261 | 544 | omap_clear_gpio_irqbank(bank, BIT(offset)); |
5e1c5ff4 TL |
545 | } |
546 | ||
a0e827c6 | 547 | static u32 omap_get_gpio_irqbank_mask(struct gpio_bank *bank) |
ea6dedd7 ID |
548 | { |
549 | void __iomem *reg = bank->base; | |
99c47707 | 550 | u32 l; |
b1e9fec2 | 551 | u32 mask = (BIT(bank->width)) - 1; |
ea6dedd7 | 552 | |
28f3b5a0 | 553 | reg += bank->regs->irqenable; |
661553b9 | 554 | l = readl_relaxed(reg); |
28f3b5a0 | 555 | if (bank->regs->irqenable_inv) |
99c47707 ID |
556 | l = ~l; |
557 | l &= mask; | |
558 | return l; | |
ea6dedd7 ID |
559 | } |
560 | ||
a0e827c6 | 561 | static void omap_enable_gpio_irqbank(struct gpio_bank *bank, int gpio_mask) |
5e1c5ff4 | 562 | { |
92105bb7 | 563 | void __iomem *reg = bank->base; |
5e1c5ff4 TL |
564 | u32 l; |
565 | ||
28f3b5a0 KH |
566 | if (bank->regs->set_irqenable) { |
567 | reg += bank->regs->set_irqenable; | |
568 | l = gpio_mask; | |
2a900eb7 | 569 | bank->context.irqenable1 |= gpio_mask; |
28f3b5a0 KH |
570 | } else { |
571 | reg += bank->regs->irqenable; | |
661553b9 | 572 | l = readl_relaxed(reg); |
28f3b5a0 KH |
573 | if (bank->regs->irqenable_inv) |
574 | l &= ~gpio_mask; | |
5e1c5ff4 TL |
575 | else |
576 | l |= gpio_mask; | |
2a900eb7 | 577 | bank->context.irqenable1 = l; |
28f3b5a0 KH |
578 | } |
579 | ||
661553b9 | 580 | writel_relaxed(l, reg); |
28f3b5a0 KH |
581 | } |
582 | ||
a0e827c6 | 583 | static void omap_disable_gpio_irqbank(struct gpio_bank *bank, int gpio_mask) |
28f3b5a0 KH |
584 | { |
585 | void __iomem *reg = bank->base; | |
586 | u32 l; | |
587 | ||
588 | if (bank->regs->clr_irqenable) { | |
589 | reg += bank->regs->clr_irqenable; | |
5e1c5ff4 | 590 | l = gpio_mask; |
2a900eb7 | 591 | bank->context.irqenable1 &= ~gpio_mask; |
28f3b5a0 KH |
592 | } else { |
593 | reg += bank->regs->irqenable; | |
661553b9 | 594 | l = readl_relaxed(reg); |
28f3b5a0 | 595 | if (bank->regs->irqenable_inv) |
56739a69 | 596 | l |= gpio_mask; |
92105bb7 | 597 | else |
28f3b5a0 | 598 | l &= ~gpio_mask; |
2a900eb7 | 599 | bank->context.irqenable1 = l; |
5e1c5ff4 | 600 | } |
28f3b5a0 | 601 | |
661553b9 | 602 | writel_relaxed(l, reg); |
5e1c5ff4 TL |
603 | } |
604 | ||
9943f261 GS |
605 | static inline void omap_set_gpio_irqenable(struct gpio_bank *bank, |
606 | unsigned offset, int enable) | |
5e1c5ff4 | 607 | { |
8276536c | 608 | if (enable) |
9943f261 | 609 | omap_enable_gpio_irqbank(bank, BIT(offset)); |
8276536c | 610 | else |
9943f261 | 611 | omap_disable_gpio_irqbank(bank, BIT(offset)); |
5e1c5ff4 TL |
612 | } |
613 | ||
92105bb7 | 614 | /* Use disable_irq_wake() and enable_irq_wake() functions from drivers */ |
a0e827c6 | 615 | static int omap_gpio_wake_enable(struct irq_data *d, unsigned int enable) |
92105bb7 | 616 | { |
a0e827c6 | 617 | struct gpio_bank *bank = omap_irq_data_get_bank(d); |
450fa54c | 618 | |
0c0451e7 | 619 | return irq_set_irq_wake(bank->irq, enable); |
92105bb7 TL |
620 | } |
621 | ||
3ff164e1 | 622 | static int omap_gpio_request(struct gpio_chip *chip, unsigned offset) |
5e1c5ff4 | 623 | { |
d99f7aec | 624 | struct gpio_bank *bank = gpiochip_get_data(chip); |
a6472533 | 625 | unsigned long flags; |
52e31344 | 626 | |
55b93c32 TKD |
627 | /* |
628 | * If this is the first gpio_request for the bank, | |
629 | * enable the bank module. | |
630 | */ | |
fa365e4d | 631 | if (!BANK_USED(bank)) |
7b1e5dc8 | 632 | pm_runtime_get_sync(chip->parent); |
92105bb7 | 633 | |
4dbada2b | 634 | raw_spin_lock_irqsave(&bank->lock, flags); |
c3518172 | 635 | omap_enable_gpio_module(bank, offset); |
b1e9fec2 | 636 | bank->mod_usage |= BIT(offset); |
4dbada2b | 637 | raw_spin_unlock_irqrestore(&bank->lock, flags); |
5e1c5ff4 TL |
638 | |
639 | return 0; | |
640 | } | |
641 | ||
3ff164e1 | 642 | static void omap_gpio_free(struct gpio_chip *chip, unsigned offset) |
5e1c5ff4 | 643 | { |
d99f7aec | 644 | struct gpio_bank *bank = gpiochip_get_data(chip); |
a6472533 | 645 | unsigned long flags; |
5e1c5ff4 | 646 | |
4dbada2b | 647 | raw_spin_lock_irqsave(&bank->lock, flags); |
b1e9fec2 | 648 | bank->mod_usage &= ~(BIT(offset)); |
5f982c70 GS |
649 | if (!LINE_USED(bank->irq_usage, offset)) { |
650 | omap_set_gpio_direction(bank, offset, 1); | |
651 | omap_clear_gpio_debounce(bank, offset); | |
652 | } | |
a0e827c6 | 653 | omap_disable_gpio_module(bank, offset); |
4dbada2b | 654 | raw_spin_unlock_irqrestore(&bank->lock, flags); |
55b93c32 TKD |
655 | |
656 | /* | |
657 | * If this is the last gpio to be freed in the bank, | |
658 | * disable the bank module. | |
659 | */ | |
fa365e4d | 660 | if (!BANK_USED(bank)) |
7b1e5dc8 | 661 | pm_runtime_put(chip->parent); |
5e1c5ff4 TL |
662 | } |
663 | ||
664 | /* | |
665 | * We need to unmask the GPIO bank interrupt as soon as possible to | |
666 | * avoid missing GPIO interrupts for other lines in the bank. | |
667 | * Then we need to mask-read-clear-unmask the triggered GPIO lines | |
668 | * in the bank to avoid missing nested interrupts for a GPIO line. | |
669 | * If we wait to unmask individual GPIO lines in the bank after the | |
670 | * line's interrupt handler has been run, we may miss some nested | |
671 | * interrupts. | |
672 | */ | |
450fa54c | 673 | static irqreturn_t omap_gpio_irq_handler(int irq, void *gpiobank) |
5e1c5ff4 | 674 | { |
92105bb7 | 675 | void __iomem *isr_reg = NULL; |
5e1c5ff4 | 676 | u32 isr; |
3513cdec | 677 | unsigned int bit; |
450fa54c GS |
678 | struct gpio_bank *bank = gpiobank; |
679 | unsigned long wa_lock_flags; | |
235f1eb1 | 680 | unsigned long lock_flags; |
5e1c5ff4 | 681 | |
eef4bec7 | 682 | isr_reg = bank->base + bank->regs->irqstatus; |
b1cc4c55 EK |
683 | if (WARN_ON(!isr_reg)) |
684 | goto exit; | |
685 | ||
7b1e5dc8 | 686 | pm_runtime_get_sync(bank->chip.parent); |
450fa54c | 687 | |
e83507b7 | 688 | while (1) { |
6e60e79a | 689 | u32 isr_saved, level_mask = 0; |
ea6dedd7 | 690 | u32 enabled; |
6e60e79a | 691 | |
235f1eb1 GS |
692 | raw_spin_lock_irqsave(&bank->lock, lock_flags); |
693 | ||
a0e827c6 | 694 | enabled = omap_get_gpio_irqbank_mask(bank); |
661553b9 | 695 | isr_saved = isr = readl_relaxed(isr_reg) & enabled; |
6e60e79a | 696 | |
9ea14d8c | 697 | if (bank->level_mask) |
b144ff6f | 698 | level_mask = bank->level_mask & enabled; |
6e60e79a TL |
699 | |
700 | /* clear edge sensitive interrupts before handler(s) are | |
701 | called so that we don't miss any interrupt occurred while | |
702 | executing them */ | |
a0e827c6 JMC |
703 | omap_disable_gpio_irqbank(bank, isr_saved & ~level_mask); |
704 | omap_clear_gpio_irqbank(bank, isr_saved & ~level_mask); | |
705 | omap_enable_gpio_irqbank(bank, isr_saved & ~level_mask); | |
6e60e79a | 706 | |
235f1eb1 GS |
707 | raw_spin_unlock_irqrestore(&bank->lock, lock_flags); |
708 | ||
92105bb7 TL |
709 | if (!isr) |
710 | break; | |
711 | ||
3513cdec JH |
712 | while (isr) { |
713 | bit = __ffs(isr); | |
b1e9fec2 | 714 | isr &= ~(BIT(bit)); |
25db711d | 715 | |
235f1eb1 | 716 | raw_spin_lock_irqsave(&bank->lock, lock_flags); |
4318f36b CM |
717 | /* |
718 | * Some chips can't respond to both rising and falling | |
719 | * at the same time. If this irq was requested with | |
720 | * both flags, we need to flip the ICR data for the IRQ | |
721 | * to respond to the IRQ for the opposite direction. | |
722 | * This will be indicated in the bank toggle_mask. | |
723 | */ | |
b1e9fec2 | 724 | if (bank->toggle_mask & (BIT(bit))) |
a0e827c6 | 725 | omap_toggle_gpio_edge_triggering(bank, bit); |
4318f36b | 726 | |
235f1eb1 GS |
727 | raw_spin_unlock_irqrestore(&bank->lock, lock_flags); |
728 | ||
450fa54c GS |
729 | raw_spin_lock_irqsave(&bank->wa_lock, wa_lock_flags); |
730 | ||
fb655f57 JMC |
731 | generic_handle_irq(irq_find_mapping(bank->chip.irqdomain, |
732 | bit)); | |
450fa54c GS |
733 | |
734 | raw_spin_unlock_irqrestore(&bank->wa_lock, | |
735 | wa_lock_flags); | |
92105bb7 | 736 | } |
1a8bfa1e | 737 | } |
b1cc4c55 | 738 | exit: |
7b1e5dc8 | 739 | pm_runtime_put(bank->chip.parent); |
450fa54c | 740 | return IRQ_HANDLED; |
5e1c5ff4 TL |
741 | } |
742 | ||
3d009c8c TL |
743 | static unsigned int omap_gpio_irq_startup(struct irq_data *d) |
744 | { | |
745 | struct gpio_bank *bank = omap_irq_data_get_bank(d); | |
3d009c8c | 746 | unsigned long flags; |
37e14ecf | 747 | unsigned offset = d->hwirq; |
3d009c8c | 748 | |
4dbada2b | 749 | raw_spin_lock_irqsave(&bank->lock, flags); |
121dcb76 GS |
750 | |
751 | if (!LINE_USED(bank->mod_usage, offset)) | |
752 | omap_set_gpio_direction(bank, offset, 1); | |
753 | else if (!omap_gpio_is_input(bank, offset)) | |
754 | goto err; | |
755 | omap_enable_gpio_module(bank, offset); | |
756 | bank->irq_usage |= BIT(offset); | |
757 | ||
4dbada2b | 758 | raw_spin_unlock_irqrestore(&bank->lock, flags); |
3d009c8c TL |
759 | omap_gpio_unmask_irq(d); |
760 | ||
761 | return 0; | |
121dcb76 | 762 | err: |
4dbada2b | 763 | raw_spin_unlock_irqrestore(&bank->lock, flags); |
121dcb76 | 764 | return -EINVAL; |
3d009c8c TL |
765 | } |
766 | ||
a0e827c6 | 767 | static void omap_gpio_irq_shutdown(struct irq_data *d) |
4196dd6b | 768 | { |
a0e827c6 | 769 | struct gpio_bank *bank = omap_irq_data_get_bank(d); |
85ec7b97 | 770 | unsigned long flags; |
9943f261 | 771 | unsigned offset = d->hwirq; |
4196dd6b | 772 | |
4dbada2b | 773 | raw_spin_lock_irqsave(&bank->lock, flags); |
b1e9fec2 | 774 | bank->irq_usage &= ~(BIT(offset)); |
6e96c1b5 GS |
775 | omap_set_gpio_irqenable(bank, offset, 0); |
776 | omap_clear_gpio_irqstatus(bank, offset); | |
777 | omap_set_gpio_triggering(bank, offset, IRQ_TYPE_NONE); | |
778 | if (!LINE_USED(bank->mod_usage, offset)) | |
779 | omap_clear_gpio_debounce(bank, offset); | |
a0e827c6 | 780 | omap_disable_gpio_module(bank, offset); |
4dbada2b | 781 | raw_spin_unlock_irqrestore(&bank->lock, flags); |
aca82d1c GS |
782 | } |
783 | ||
784 | static void omap_gpio_irq_bus_lock(struct irq_data *data) | |
785 | { | |
786 | struct gpio_bank *bank = omap_irq_data_get_bank(data); | |
787 | ||
788 | if (!BANK_USED(bank)) | |
7b1e5dc8 | 789 | pm_runtime_get_sync(bank->chip.parent); |
aca82d1c GS |
790 | } |
791 | ||
792 | static void gpio_irq_bus_sync_unlock(struct irq_data *data) | |
793 | { | |
794 | struct gpio_bank *bank = omap_irq_data_get_bank(data); | |
fac7fa16 JMC |
795 | |
796 | /* | |
797 | * If this is the last IRQ to be freed in the bank, | |
798 | * disable the bank module. | |
799 | */ | |
800 | if (!BANK_USED(bank)) | |
7b1e5dc8 | 801 | pm_runtime_put(bank->chip.parent); |
4196dd6b TL |
802 | } |
803 | ||
a0e827c6 | 804 | static void omap_gpio_ack_irq(struct irq_data *d) |
5e1c5ff4 | 805 | { |
a0e827c6 | 806 | struct gpio_bank *bank = omap_irq_data_get_bank(d); |
9943f261 | 807 | unsigned offset = d->hwirq; |
5e1c5ff4 | 808 | |
9943f261 | 809 | omap_clear_gpio_irqstatus(bank, offset); |
5e1c5ff4 TL |
810 | } |
811 | ||
a0e827c6 | 812 | static void omap_gpio_mask_irq(struct irq_data *d) |
5e1c5ff4 | 813 | { |
a0e827c6 | 814 | struct gpio_bank *bank = omap_irq_data_get_bank(d); |
9943f261 | 815 | unsigned offset = d->hwirq; |
85ec7b97 | 816 | unsigned long flags; |
5e1c5ff4 | 817 | |
4dbada2b | 818 | raw_spin_lock_irqsave(&bank->lock, flags); |
9943f261 GS |
819 | omap_set_gpio_irqenable(bank, offset, 0); |
820 | omap_set_gpio_triggering(bank, offset, IRQ_TYPE_NONE); | |
4dbada2b | 821 | raw_spin_unlock_irqrestore(&bank->lock, flags); |
5e1c5ff4 TL |
822 | } |
823 | ||
a0e827c6 | 824 | static void omap_gpio_unmask_irq(struct irq_data *d) |
5e1c5ff4 | 825 | { |
a0e827c6 | 826 | struct gpio_bank *bank = omap_irq_data_get_bank(d); |
9943f261 | 827 | unsigned offset = d->hwirq; |
8c04a176 | 828 | u32 trigger = irqd_get_trigger_type(d); |
85ec7b97 | 829 | unsigned long flags; |
55b6019a | 830 | |
4dbada2b | 831 | raw_spin_lock_irqsave(&bank->lock, flags); |
55b6019a | 832 | if (trigger) |
9943f261 | 833 | omap_set_gpio_triggering(bank, offset, trigger); |
b144ff6f KH |
834 | |
835 | /* For level-triggered GPIOs, the clearing must be done after | |
836 | * the HW source is cleared, thus after the handler has run */ | |
9943f261 GS |
837 | if (bank->level_mask & BIT(offset)) { |
838 | omap_set_gpio_irqenable(bank, offset, 0); | |
839 | omap_clear_gpio_irqstatus(bank, offset); | |
b144ff6f | 840 | } |
5e1c5ff4 | 841 | |
9943f261 | 842 | omap_set_gpio_irqenable(bank, offset, 1); |
4dbada2b | 843 | raw_spin_unlock_irqrestore(&bank->lock, flags); |
5e1c5ff4 TL |
844 | } |
845 | ||
e5c56ed3 DB |
846 | /*---------------------------------------------------------------------*/ |
847 | ||
79ee031f | 848 | static int omap_mpuio_suspend_noirq(struct device *dev) |
11a78b79 | 849 | { |
79ee031f | 850 | struct platform_device *pdev = to_platform_device(dev); |
11a78b79 | 851 | struct gpio_bank *bank = platform_get_drvdata(pdev); |
5de62b86 TL |
852 | void __iomem *mask_reg = bank->base + |
853 | OMAP_MPUIO_GPIO_MASKIT / bank->stride; | |
a6472533 | 854 | unsigned long flags; |
11a78b79 | 855 | |
4dbada2b | 856 | raw_spin_lock_irqsave(&bank->lock, flags); |
661553b9 | 857 | writel_relaxed(0xffff & ~bank->context.wake_en, mask_reg); |
4dbada2b | 858 | raw_spin_unlock_irqrestore(&bank->lock, flags); |
11a78b79 DB |
859 | |
860 | return 0; | |
861 | } | |
862 | ||
79ee031f | 863 | static int omap_mpuio_resume_noirq(struct device *dev) |
11a78b79 | 864 | { |
79ee031f | 865 | struct platform_device *pdev = to_platform_device(dev); |
11a78b79 | 866 | struct gpio_bank *bank = platform_get_drvdata(pdev); |
5de62b86 TL |
867 | void __iomem *mask_reg = bank->base + |
868 | OMAP_MPUIO_GPIO_MASKIT / bank->stride; | |
a6472533 | 869 | unsigned long flags; |
11a78b79 | 870 | |
4dbada2b | 871 | raw_spin_lock_irqsave(&bank->lock, flags); |
661553b9 | 872 | writel_relaxed(bank->context.wake_en, mask_reg); |
4dbada2b | 873 | raw_spin_unlock_irqrestore(&bank->lock, flags); |
11a78b79 DB |
874 | |
875 | return 0; | |
876 | } | |
877 | ||
47145210 | 878 | static const struct dev_pm_ops omap_mpuio_dev_pm_ops = { |
79ee031f MD |
879 | .suspend_noirq = omap_mpuio_suspend_noirq, |
880 | .resume_noirq = omap_mpuio_resume_noirq, | |
881 | }; | |
882 | ||
3c437ffd | 883 | /* use platform_driver for this. */ |
11a78b79 | 884 | static struct platform_driver omap_mpuio_driver = { |
11a78b79 DB |
885 | .driver = { |
886 | .name = "mpuio", | |
79ee031f | 887 | .pm = &omap_mpuio_dev_pm_ops, |
11a78b79 DB |
888 | }, |
889 | }; | |
890 | ||
891 | static struct platform_device omap_mpuio_device = { | |
892 | .name = "mpuio", | |
893 | .id = -1, | |
894 | .dev = { | |
895 | .driver = &omap_mpuio_driver.driver, | |
896 | } | |
897 | /* could list the /proc/iomem resources */ | |
898 | }; | |
899 | ||
a0e827c6 | 900 | static inline void omap_mpuio_init(struct gpio_bank *bank) |
11a78b79 | 901 | { |
77640aab | 902 | platform_set_drvdata(&omap_mpuio_device, bank); |
fcf126d8 | 903 | |
11a78b79 DB |
904 | if (platform_driver_register(&omap_mpuio_driver) == 0) |
905 | (void) platform_device_register(&omap_mpuio_device); | |
906 | } | |
907 | ||
e5c56ed3 | 908 | /*---------------------------------------------------------------------*/ |
5e1c5ff4 | 909 | |
a0e827c6 | 910 | static int omap_gpio_get_direction(struct gpio_chip *chip, unsigned offset) |
9370084e YY |
911 | { |
912 | struct gpio_bank *bank; | |
913 | unsigned long flags; | |
914 | void __iomem *reg; | |
915 | int dir; | |
916 | ||
d99f7aec | 917 | bank = gpiochip_get_data(chip); |
9370084e | 918 | reg = bank->base + bank->regs->direction; |
4dbada2b | 919 | raw_spin_lock_irqsave(&bank->lock, flags); |
9370084e | 920 | dir = !!(readl_relaxed(reg) & BIT(offset)); |
4dbada2b | 921 | raw_spin_unlock_irqrestore(&bank->lock, flags); |
9370084e YY |
922 | return dir; |
923 | } | |
924 | ||
a0e827c6 | 925 | static int omap_gpio_input(struct gpio_chip *chip, unsigned offset) |
52e31344 DB |
926 | { |
927 | struct gpio_bank *bank; | |
928 | unsigned long flags; | |
929 | ||
d99f7aec | 930 | bank = gpiochip_get_data(chip); |
4dbada2b | 931 | raw_spin_lock_irqsave(&bank->lock, flags); |
a0e827c6 | 932 | omap_set_gpio_direction(bank, offset, 1); |
4dbada2b | 933 | raw_spin_unlock_irqrestore(&bank->lock, flags); |
52e31344 DB |
934 | return 0; |
935 | } | |
936 | ||
a0e827c6 | 937 | static int omap_gpio_get(struct gpio_chip *chip, unsigned offset) |
52e31344 | 938 | { |
b37c45b8 | 939 | struct gpio_bank *bank; |
b37c45b8 | 940 | |
d99f7aec | 941 | bank = gpiochip_get_data(chip); |
b37c45b8 | 942 | |
b2b20045 | 943 | if (omap_gpio_is_input(bank, offset)) |
a0e827c6 | 944 | return omap_get_gpio_datain(bank, offset); |
b37c45b8 | 945 | else |
a0e827c6 | 946 | return omap_get_gpio_dataout(bank, offset); |
52e31344 DB |
947 | } |
948 | ||
a0e827c6 | 949 | static int omap_gpio_output(struct gpio_chip *chip, unsigned offset, int value) |
52e31344 DB |
950 | { |
951 | struct gpio_bank *bank; | |
952 | unsigned long flags; | |
953 | ||
d99f7aec | 954 | bank = gpiochip_get_data(chip); |
4dbada2b | 955 | raw_spin_lock_irqsave(&bank->lock, flags); |
fa87931a | 956 | bank->set_dataout(bank, offset, value); |
a0e827c6 | 957 | omap_set_gpio_direction(bank, offset, 0); |
4dbada2b | 958 | raw_spin_unlock_irqrestore(&bank->lock, flags); |
2f56e0a5 | 959 | return 0; |
52e31344 DB |
960 | } |
961 | ||
a0e827c6 JMC |
962 | static int omap_gpio_debounce(struct gpio_chip *chip, unsigned offset, |
963 | unsigned debounce) | |
168ef3d9 FB |
964 | { |
965 | struct gpio_bank *bank; | |
966 | unsigned long flags; | |
967 | ||
d99f7aec | 968 | bank = gpiochip_get_data(chip); |
77640aab | 969 | |
4dbada2b | 970 | raw_spin_lock_irqsave(&bank->lock, flags); |
a0e827c6 | 971 | omap2_set_gpio_debounce(bank, offset, debounce); |
4dbada2b | 972 | raw_spin_unlock_irqrestore(&bank->lock, flags); |
168ef3d9 FB |
973 | |
974 | return 0; | |
975 | } | |
976 | ||
a0e827c6 | 977 | static void omap_gpio_set(struct gpio_chip *chip, unsigned offset, int value) |
52e31344 DB |
978 | { |
979 | struct gpio_bank *bank; | |
980 | unsigned long flags; | |
981 | ||
d99f7aec | 982 | bank = gpiochip_get_data(chip); |
4dbada2b | 983 | raw_spin_lock_irqsave(&bank->lock, flags); |
fa87931a | 984 | bank->set_dataout(bank, offset, value); |
4dbada2b | 985 | raw_spin_unlock_irqrestore(&bank->lock, flags); |
52e31344 DB |
986 | } |
987 | ||
988 | /*---------------------------------------------------------------------*/ | |
989 | ||
9a748053 | 990 | static void __init omap_gpio_show_rev(struct gpio_bank *bank) |
9f7065da | 991 | { |
e5ff4440 | 992 | static bool called; |
9f7065da TL |
993 | u32 rev; |
994 | ||
e5ff4440 | 995 | if (called || bank->regs->revision == USHRT_MAX) |
9f7065da TL |
996 | return; |
997 | ||
661553b9 | 998 | rev = readw_relaxed(bank->base + bank->regs->revision); |
e5ff4440 | 999 | pr_info("OMAP GPIO hardware version %d.%d\n", |
9f7065da | 1000 | (rev >> 4) & 0x0f, rev & 0x0f); |
e5ff4440 KH |
1001 | |
1002 | called = true; | |
9f7065da TL |
1003 | } |
1004 | ||
03e128ca | 1005 | static void omap_gpio_mod_init(struct gpio_bank *bank) |
2fae7fbe | 1006 | { |
ab985f0f TKD |
1007 | void __iomem *base = bank->base; |
1008 | u32 l = 0xffffffff; | |
2fae7fbe | 1009 | |
ab985f0f TKD |
1010 | if (bank->width == 16) |
1011 | l = 0xffff; | |
1012 | ||
d0d665a8 | 1013 | if (bank->is_mpuio) { |
661553b9 | 1014 | writel_relaxed(l, bank->base + bank->regs->irqenable); |
ab985f0f | 1015 | return; |
2fae7fbe | 1016 | } |
ab985f0f | 1017 | |
a0e827c6 JMC |
1018 | omap_gpio_rmw(base, bank->regs->irqenable, l, |
1019 | bank->regs->irqenable_inv); | |
1020 | omap_gpio_rmw(base, bank->regs->irqstatus, l, | |
1021 | !bank->regs->irqenable_inv); | |
ab985f0f | 1022 | if (bank->regs->debounce_en) |
661553b9 | 1023 | writel_relaxed(0, base + bank->regs->debounce_en); |
ab985f0f | 1024 | |
2dc983c5 | 1025 | /* Save OE default value (0xffffffff) in the context */ |
661553b9 | 1026 | bank->context.oe = readl_relaxed(bank->base + bank->regs->direction); |
ab985f0f TKD |
1027 | /* Initialize interface clk ungated, module enabled */ |
1028 | if (bank->regs->ctrl) | |
661553b9 | 1029 | writel_relaxed(0, base + bank->regs->ctrl); |
2fae7fbe VC |
1030 | } |
1031 | ||
46824e22 | 1032 | static int omap_gpio_chip_init(struct gpio_bank *bank, struct irq_chip *irqc) |
2fae7fbe | 1033 | { |
2fae7fbe | 1034 | static int gpio; |
fb655f57 | 1035 | int irq_base = 0; |
6ef7f385 | 1036 | int ret; |
2fae7fbe | 1037 | |
2fae7fbe VC |
1038 | /* |
1039 | * REVISIT eventually switch from OMAP-specific gpio structs | |
1040 | * over to the generic ones | |
1041 | */ | |
1042 | bank->chip.request = omap_gpio_request; | |
1043 | bank->chip.free = omap_gpio_free; | |
a0e827c6 JMC |
1044 | bank->chip.get_direction = omap_gpio_get_direction; |
1045 | bank->chip.direction_input = omap_gpio_input; | |
1046 | bank->chip.get = omap_gpio_get; | |
1047 | bank->chip.direction_output = omap_gpio_output; | |
1048 | bank->chip.set_debounce = omap_gpio_debounce; | |
1049 | bank->chip.set = omap_gpio_set; | |
d0d665a8 | 1050 | if (bank->is_mpuio) { |
2fae7fbe | 1051 | bank->chip.label = "mpuio"; |
6ed87c5b | 1052 | if (bank->regs->wkup_en) |
58383c78 | 1053 | bank->chip.parent = &omap_mpuio_device.dev; |
2fae7fbe VC |
1054 | bank->chip.base = OMAP_MPUIO(0); |
1055 | } else { | |
1056 | bank->chip.label = "gpio"; | |
1057 | bank->chip.base = gpio; | |
2fae7fbe | 1058 | } |
d5f46247 | 1059 | bank->chip.ngpio = bank->width; |
2fae7fbe | 1060 | |
d99f7aec | 1061 | ret = gpiochip_add_data(&bank->chip, bank); |
6ef7f385 | 1062 | if (ret) { |
7b1e5dc8 GS |
1063 | dev_err(bank->chip.parent, |
1064 | "Could not register gpio chip %d\n", ret); | |
6ef7f385 JMC |
1065 | return ret; |
1066 | } | |
2fae7fbe | 1067 | |
46d4f7c2 TL |
1068 | if (!bank->is_mpuio) |
1069 | gpio += bank->width; | |
1070 | ||
fb655f57 JMC |
1071 | #ifdef CONFIG_ARCH_OMAP1 |
1072 | /* | |
1073 | * REVISIT: Once we have OMAP1 supporting SPARSE_IRQ, we can drop | |
1074 | * irq_alloc_descs() since a base IRQ offset will no longer be needed. | |
1075 | */ | |
1076 | irq_base = irq_alloc_descs(-1, 0, bank->width, 0); | |
1077 | if (irq_base < 0) { | |
7b1e5dc8 | 1078 | dev_err(bank->chip.parent, "Couldn't allocate IRQ numbers\n"); |
fb655f57 JMC |
1079 | return -ENODEV; |
1080 | } | |
1081 | #endif | |
1082 | ||
d2d05c65 TL |
1083 | /* MPUIO is a bit different, reading IRQ status clears it */ |
1084 | if (bank->is_mpuio) { | |
1085 | irqc->irq_ack = dummy_irq_chip.irq_ack; | |
d2d05c65 TL |
1086 | if (!bank->regs->wkup_en) |
1087 | irqc->irq_set_wake = NULL; | |
1088 | } | |
1089 | ||
46824e22 | 1090 | ret = gpiochip_irqchip_add(&bank->chip, irqc, |
450fa54c | 1091 | irq_base, handle_bad_irq, |
fb655f57 JMC |
1092 | IRQ_TYPE_NONE); |
1093 | ||
1094 | if (ret) { | |
7b1e5dc8 GS |
1095 | dev_err(bank->chip.parent, |
1096 | "Couldn't add irqchip to gpiochip %d\n", ret); | |
da26d5d8 | 1097 | gpiochip_remove(&bank->chip); |
fb655f57 JMC |
1098 | return -ENODEV; |
1099 | } | |
1100 | ||
450fa54c | 1101 | gpiochip_set_chained_irqchip(&bank->chip, irqc, bank->irq, NULL); |
fb655f57 | 1102 | |
7b1e5dc8 GS |
1103 | ret = devm_request_irq(bank->chip.parent, bank->irq, |
1104 | omap_gpio_irq_handler, | |
1105 | 0, dev_name(bank->chip.parent), bank); | |
450fa54c GS |
1106 | if (ret) |
1107 | gpiochip_remove(&bank->chip); | |
1108 | ||
1109 | return ret; | |
2fae7fbe VC |
1110 | } |
1111 | ||
384ebe1c BC |
1112 | static const struct of_device_id omap_gpio_match[]; |
1113 | ||
3836309d | 1114 | static int omap_gpio_probe(struct platform_device *pdev) |
5e1c5ff4 | 1115 | { |
862ff640 | 1116 | struct device *dev = &pdev->dev; |
384ebe1c BC |
1117 | struct device_node *node = dev->of_node; |
1118 | const struct of_device_id *match; | |
f6817a2c | 1119 | const struct omap_gpio_platform_data *pdata; |
77640aab | 1120 | struct resource *res; |
5e1c5ff4 | 1121 | struct gpio_bank *bank; |
46824e22 | 1122 | struct irq_chip *irqc; |
6ef7f385 | 1123 | int ret; |
5e1c5ff4 | 1124 | |
384ebe1c BC |
1125 | match = of_match_device(of_match_ptr(omap_gpio_match), dev); |
1126 | ||
e56aee18 | 1127 | pdata = match ? match->data : dev_get_platdata(dev); |
384ebe1c | 1128 | if (!pdata) |
96751fcb | 1129 | return -EINVAL; |
5492fb1a | 1130 | |
086d585f | 1131 | bank = devm_kzalloc(dev, sizeof(struct gpio_bank), GFP_KERNEL); |
03e128ca | 1132 | if (!bank) { |
862ff640 | 1133 | dev_err(dev, "Memory alloc failed\n"); |
96751fcb | 1134 | return -ENOMEM; |
03e128ca | 1135 | } |
92105bb7 | 1136 | |
46824e22 NM |
1137 | irqc = devm_kzalloc(dev, sizeof(*irqc), GFP_KERNEL); |
1138 | if (!irqc) | |
1139 | return -ENOMEM; | |
1140 | ||
3d009c8c | 1141 | irqc->irq_startup = omap_gpio_irq_startup, |
46824e22 NM |
1142 | irqc->irq_shutdown = omap_gpio_irq_shutdown, |
1143 | irqc->irq_ack = omap_gpio_ack_irq, | |
1144 | irqc->irq_mask = omap_gpio_mask_irq, | |
1145 | irqc->irq_unmask = omap_gpio_unmask_irq, | |
1146 | irqc->irq_set_type = omap_gpio_irq_type, | |
1147 | irqc->irq_set_wake = omap_gpio_wake_enable, | |
aca82d1c GS |
1148 | irqc->irq_bus_lock = omap_gpio_irq_bus_lock, |
1149 | irqc->irq_bus_sync_unlock = gpio_irq_bus_sync_unlock, | |
46824e22 | 1150 | irqc->name = dev_name(&pdev->dev); |
0c0451e7 | 1151 | irqc->flags = IRQCHIP_MASK_ON_SUSPEND; |
46824e22 | 1152 | |
89d18e3a GS |
1153 | bank->irq = platform_get_irq(pdev, 0); |
1154 | if (bank->irq <= 0) { | |
1155 | if (!bank->irq) | |
1156 | bank->irq = -ENXIO; | |
1157 | if (bank->irq != -EPROBE_DEFER) | |
1158 | dev_err(dev, | |
1159 | "can't get irq resource ret=%d\n", bank->irq); | |
1160 | return bank->irq; | |
44169075 | 1161 | } |
5e1c5ff4 | 1162 | |
58383c78 | 1163 | bank->chip.parent = dev; |
c23837ce | 1164 | bank->chip.owner = THIS_MODULE; |
77640aab | 1165 | bank->dbck_flag = pdata->dbck_flag; |
5de62b86 | 1166 | bank->stride = pdata->bank_stride; |
d5f46247 | 1167 | bank->width = pdata->bank_width; |
d0d665a8 | 1168 | bank->is_mpuio = pdata->is_mpuio; |
803a2434 | 1169 | bank->non_wakeup_gpios = pdata->non_wakeup_gpios; |
fa87931a | 1170 | bank->regs = pdata->regs; |
384ebe1c BC |
1171 | #ifdef CONFIG_OF_GPIO |
1172 | bank->chip.of_node = of_node_get(node); | |
1173 | #endif | |
a2797bea JH |
1174 | if (node) { |
1175 | if (!of_property_read_bool(node, "ti,gpio-always-on")) | |
1176 | bank->loses_context = true; | |
1177 | } else { | |
1178 | bank->loses_context = pdata->loses_context; | |
352a2d5b JH |
1179 | |
1180 | if (bank->loses_context) | |
1181 | bank->get_context_loss_count = | |
1182 | pdata->get_context_loss_count; | |
384ebe1c BC |
1183 | } |
1184 | ||
fa87931a | 1185 | if (bank->regs->set_dataout && bank->regs->clr_dataout) |
a0e827c6 | 1186 | bank->set_dataout = omap_set_gpio_dataout_reg; |
fa87931a | 1187 | else |
a0e827c6 | 1188 | bank->set_dataout = omap_set_gpio_dataout_mask; |
9f7065da | 1189 | |
4dbada2b | 1190 | raw_spin_lock_init(&bank->lock); |
450fa54c | 1191 | raw_spin_lock_init(&bank->wa_lock); |
9f7065da | 1192 | |
77640aab VC |
1193 | /* Static mapping, never released */ |
1194 | res = platform_get_resource(pdev, IORESOURCE_MEM, 0); | |
717f70e3 JH |
1195 | bank->base = devm_ioremap_resource(dev, res); |
1196 | if (IS_ERR(bank->base)) { | |
717f70e3 | 1197 | return PTR_ERR(bank->base); |
5e1c5ff4 TL |
1198 | } |
1199 | ||
5d9452e7 | 1200 | if (bank->dbck_flag) { |
7b1e5dc8 | 1201 | bank->dbck = devm_clk_get(dev, "dbclk"); |
5d9452e7 | 1202 | if (IS_ERR(bank->dbck)) { |
7b1e5dc8 | 1203 | dev_err(dev, |
5d9452e7 GS |
1204 | "Could not get gpio dbck. Disable debounce\n"); |
1205 | bank->dbck_flag = false; | |
1206 | } else { | |
1207 | clk_prepare(bank->dbck); | |
1208 | } | |
1209 | } | |
1210 | ||
065cd795 TKD |
1211 | platform_set_drvdata(pdev, bank); |
1212 | ||
7b1e5dc8 GS |
1213 | pm_runtime_enable(dev); |
1214 | pm_runtime_irq_safe(dev); | |
1215 | pm_runtime_get_sync(dev); | |
77640aab | 1216 | |
d0d665a8 | 1217 | if (bank->is_mpuio) |
a0e827c6 | 1218 | omap_mpuio_init(bank); |
ab985f0f | 1219 | |
03e128ca | 1220 | omap_gpio_mod_init(bank); |
6ef7f385 | 1221 | |
46824e22 | 1222 | ret = omap_gpio_chip_init(bank, irqc); |
5e606abe | 1223 | if (ret) { |
7b1e5dc8 GS |
1224 | pm_runtime_put_sync(dev); |
1225 | pm_runtime_disable(dev); | |
6ef7f385 | 1226 | return ret; |
5e606abe | 1227 | } |
6ef7f385 | 1228 | |
9a748053 | 1229 | omap_gpio_show_rev(bank); |
9f7065da | 1230 | |
7b1e5dc8 | 1231 | pm_runtime_put(dev); |
55b93c32 | 1232 | |
03e128ca | 1233 | list_add_tail(&bank->node, &omap_gpio_list); |
77640aab | 1234 | |
879fe324 | 1235 | return 0; |
5e1c5ff4 TL |
1236 | } |
1237 | ||
cac089f9 TL |
1238 | static int omap_gpio_remove(struct platform_device *pdev) |
1239 | { | |
1240 | struct gpio_bank *bank = platform_get_drvdata(pdev); | |
1241 | ||
1242 | list_del(&bank->node); | |
1243 | gpiochip_remove(&bank->chip); | |
7b1e5dc8 | 1244 | pm_runtime_disable(&pdev->dev); |
5d9452e7 GS |
1245 | if (bank->dbck_flag) |
1246 | clk_unprepare(bank->dbck); | |
cac089f9 TL |
1247 | |
1248 | return 0; | |
1249 | } | |
1250 | ||
55b93c32 TKD |
1251 | #ifdef CONFIG_ARCH_OMAP2PLUS |
1252 | ||
ecb2312f | 1253 | #if defined(CONFIG_PM) |
60a3437d | 1254 | static void omap_gpio_restore_context(struct gpio_bank *bank); |
3ac4fa99 | 1255 | |
2dc983c5 | 1256 | static int omap_gpio_runtime_suspend(struct device *dev) |
3ac4fa99 | 1257 | { |
2dc983c5 TKD |
1258 | struct platform_device *pdev = to_platform_device(dev); |
1259 | struct gpio_bank *bank = platform_get_drvdata(pdev); | |
1260 | u32 l1 = 0, l2 = 0; | |
1261 | unsigned long flags; | |
68942edb | 1262 | u32 wake_low, wake_hi; |
8865b9b6 | 1263 | |
4dbada2b | 1264 | raw_spin_lock_irqsave(&bank->lock, flags); |
68942edb KH |
1265 | |
1266 | /* | |
1267 | * Only edges can generate a wakeup event to the PRCM. | |
1268 | * | |
1269 | * Therefore, ensure any wake-up capable GPIOs have | |
1270 | * edge-detection enabled before going idle to ensure a wakeup | |
1271 | * to the PRCM is generated on a GPIO transition. (c.f. 34xx | |
1272 | * NDA TRM 25.5.3.1) | |
1273 | * | |
1274 | * The normal values will be restored upon ->runtime_resume() | |
1275 | * by writing back the values saved in bank->context. | |
1276 | */ | |
1277 | wake_low = bank->context.leveldetect0 & bank->context.wake_en; | |
1278 | if (wake_low) | |
661553b9 | 1279 | writel_relaxed(wake_low | bank->context.fallingdetect, |
68942edb KH |
1280 | bank->base + bank->regs->fallingdetect); |
1281 | wake_hi = bank->context.leveldetect1 & bank->context.wake_en; | |
1282 | if (wake_hi) | |
661553b9 | 1283 | writel_relaxed(wake_hi | bank->context.risingdetect, |
68942edb KH |
1284 | bank->base + bank->regs->risingdetect); |
1285 | ||
b3c64bc3 KH |
1286 | if (!bank->enabled_non_wakeup_gpios) |
1287 | goto update_gpio_context_count; | |
1288 | ||
2dc983c5 TKD |
1289 | if (bank->power_mode != OFF_MODE) { |
1290 | bank->power_mode = 0; | |
41d87cbd | 1291 | goto update_gpio_context_count; |
2dc983c5 TKD |
1292 | } |
1293 | /* | |
1294 | * If going to OFF, remove triggering for all | |
1295 | * non-wakeup GPIOs. Otherwise spurious IRQs will be | |
1296 | * generated. See OMAP2420 Errata item 1.101. | |
1297 | */ | |
661553b9 | 1298 | bank->saved_datain = readl_relaxed(bank->base + |
2dc983c5 | 1299 | bank->regs->datain); |
c6f31c9e TKD |
1300 | l1 = bank->context.fallingdetect; |
1301 | l2 = bank->context.risingdetect; | |
3f1686a9 | 1302 | |
2dc983c5 TKD |
1303 | l1 &= ~bank->enabled_non_wakeup_gpios; |
1304 | l2 &= ~bank->enabled_non_wakeup_gpios; | |
3f1686a9 | 1305 | |
661553b9 VK |
1306 | writel_relaxed(l1, bank->base + bank->regs->fallingdetect); |
1307 | writel_relaxed(l2, bank->base + bank->regs->risingdetect); | |
3f1686a9 | 1308 | |
2dc983c5 | 1309 | bank->workaround_enabled = true; |
3f1686a9 | 1310 | |
41d87cbd | 1311 | update_gpio_context_count: |
2dc983c5 TKD |
1312 | if (bank->get_context_loss_count) |
1313 | bank->context_loss_count = | |
7b1e5dc8 | 1314 | bank->get_context_loss_count(dev); |
60a3437d | 1315 | |
a0e827c6 | 1316 | omap_gpio_dbck_disable(bank); |
4dbada2b | 1317 | raw_spin_unlock_irqrestore(&bank->lock, flags); |
55b93c32 | 1318 | |
2dc983c5 | 1319 | return 0; |
3ac4fa99 JY |
1320 | } |
1321 | ||
352a2d5b JH |
1322 | static void omap_gpio_init_context(struct gpio_bank *p); |
1323 | ||
2dc983c5 | 1324 | static int omap_gpio_runtime_resume(struct device *dev) |
3ac4fa99 | 1325 | { |
2dc983c5 TKD |
1326 | struct platform_device *pdev = to_platform_device(dev); |
1327 | struct gpio_bank *bank = platform_get_drvdata(pdev); | |
2dc983c5 TKD |
1328 | u32 l = 0, gen, gen0, gen1; |
1329 | unsigned long flags; | |
a2797bea | 1330 | int c; |
8865b9b6 | 1331 | |
4dbada2b | 1332 | raw_spin_lock_irqsave(&bank->lock, flags); |
352a2d5b JH |
1333 | |
1334 | /* | |
1335 | * On the first resume during the probe, the context has not | |
1336 | * been initialised and so initialise it now. Also initialise | |
1337 | * the context loss count. | |
1338 | */ | |
1339 | if (bank->loses_context && !bank->context_valid) { | |
1340 | omap_gpio_init_context(bank); | |
1341 | ||
1342 | if (bank->get_context_loss_count) | |
1343 | bank->context_loss_count = | |
7b1e5dc8 | 1344 | bank->get_context_loss_count(dev); |
352a2d5b JH |
1345 | } |
1346 | ||
a0e827c6 | 1347 | omap_gpio_dbck_enable(bank); |
68942edb KH |
1348 | |
1349 | /* | |
1350 | * In ->runtime_suspend(), level-triggered, wakeup-enabled | |
1351 | * GPIOs were set to edge trigger also in order to be able to | |
1352 | * generate a PRCM wakeup. Here we restore the | |
1353 | * pre-runtime_suspend() values for edge triggering. | |
1354 | */ | |
661553b9 | 1355 | writel_relaxed(bank->context.fallingdetect, |
68942edb | 1356 | bank->base + bank->regs->fallingdetect); |
661553b9 | 1357 | writel_relaxed(bank->context.risingdetect, |
68942edb KH |
1358 | bank->base + bank->regs->risingdetect); |
1359 | ||
a2797bea JH |
1360 | if (bank->loses_context) { |
1361 | if (!bank->get_context_loss_count) { | |
2dc983c5 TKD |
1362 | omap_gpio_restore_context(bank); |
1363 | } else { | |
7b1e5dc8 | 1364 | c = bank->get_context_loss_count(dev); |
a2797bea JH |
1365 | if (c != bank->context_loss_count) { |
1366 | omap_gpio_restore_context(bank); | |
1367 | } else { | |
4dbada2b | 1368 | raw_spin_unlock_irqrestore(&bank->lock, flags); |
a2797bea JH |
1369 | return 0; |
1370 | } | |
60a3437d | 1371 | } |
2dc983c5 | 1372 | } |
43ffcd9a | 1373 | |
1b128703 | 1374 | if (!bank->workaround_enabled) { |
4dbada2b | 1375 | raw_spin_unlock_irqrestore(&bank->lock, flags); |
1b128703 TKD |
1376 | return 0; |
1377 | } | |
1378 | ||
661553b9 | 1379 | l = readl_relaxed(bank->base + bank->regs->datain); |
3f1686a9 | 1380 | |
2dc983c5 TKD |
1381 | /* |
1382 | * Check if any of the non-wakeup interrupt GPIOs have changed | |
1383 | * state. If so, generate an IRQ by software. This is | |
1384 | * horribly racy, but it's the best we can do to work around | |
1385 | * this silicon bug. | |
1386 | */ | |
1387 | l ^= bank->saved_datain; | |
1388 | l &= bank->enabled_non_wakeup_gpios; | |
3f1686a9 | 1389 | |
2dc983c5 TKD |
1390 | /* |
1391 | * No need to generate IRQs for the rising edge for gpio IRQs | |
1392 | * configured with falling edge only; and vice versa. | |
1393 | */ | |
c6f31c9e | 1394 | gen0 = l & bank->context.fallingdetect; |
2dc983c5 | 1395 | gen0 &= bank->saved_datain; |
82dbb9d3 | 1396 | |
c6f31c9e | 1397 | gen1 = l & bank->context.risingdetect; |
2dc983c5 | 1398 | gen1 &= ~(bank->saved_datain); |
82dbb9d3 | 1399 | |
2dc983c5 | 1400 | /* FIXME: Consider GPIO IRQs with level detections properly! */ |
c6f31c9e TKD |
1401 | gen = l & (~(bank->context.fallingdetect) & |
1402 | ~(bank->context.risingdetect)); | |
2dc983c5 TKD |
1403 | /* Consider all GPIO IRQs needed to be updated */ |
1404 | gen |= gen0 | gen1; | |
82dbb9d3 | 1405 | |
2dc983c5 TKD |
1406 | if (gen) { |
1407 | u32 old0, old1; | |
82dbb9d3 | 1408 | |
661553b9 VK |
1409 | old0 = readl_relaxed(bank->base + bank->regs->leveldetect0); |
1410 | old1 = readl_relaxed(bank->base + bank->regs->leveldetect1); | |
3f1686a9 | 1411 | |
4e962e89 | 1412 | if (!bank->regs->irqstatus_raw0) { |
661553b9 | 1413 | writel_relaxed(old0 | gen, bank->base + |
9ea14d8c | 1414 | bank->regs->leveldetect0); |
661553b9 | 1415 | writel_relaxed(old1 | gen, bank->base + |
9ea14d8c | 1416 | bank->regs->leveldetect1); |
2dc983c5 | 1417 | } |
9ea14d8c | 1418 | |
4e962e89 | 1419 | if (bank->regs->irqstatus_raw0) { |
661553b9 | 1420 | writel_relaxed(old0 | l, bank->base + |
9ea14d8c | 1421 | bank->regs->leveldetect0); |
661553b9 | 1422 | writel_relaxed(old1 | l, bank->base + |
9ea14d8c | 1423 | bank->regs->leveldetect1); |
3ac4fa99 | 1424 | } |
661553b9 VK |
1425 | writel_relaxed(old0, bank->base + bank->regs->leveldetect0); |
1426 | writel_relaxed(old1, bank->base + bank->regs->leveldetect1); | |
2dc983c5 TKD |
1427 | } |
1428 | ||
1429 | bank->workaround_enabled = false; | |
4dbada2b | 1430 | raw_spin_unlock_irqrestore(&bank->lock, flags); |
2dc983c5 TKD |
1431 | |
1432 | return 0; | |
1433 | } | |
ecb2312f | 1434 | #endif /* CONFIG_PM */ |
2dc983c5 | 1435 | |
cac089f9 | 1436 | #if IS_BUILTIN(CONFIG_GPIO_OMAP) |
2dc983c5 TKD |
1437 | void omap2_gpio_prepare_for_idle(int pwr_mode) |
1438 | { | |
1439 | struct gpio_bank *bank; | |
1440 | ||
1441 | list_for_each_entry(bank, &omap_gpio_list, node) { | |
fa365e4d | 1442 | if (!BANK_USED(bank) || !bank->loses_context) |
2dc983c5 TKD |
1443 | continue; |
1444 | ||
1445 | bank->power_mode = pwr_mode; | |
1446 | ||
7b1e5dc8 | 1447 | pm_runtime_put_sync_suspend(bank->chip.parent); |
2dc983c5 TKD |
1448 | } |
1449 | } | |
1450 | ||
1451 | void omap2_gpio_resume_after_idle(void) | |
1452 | { | |
1453 | struct gpio_bank *bank; | |
1454 | ||
1455 | list_for_each_entry(bank, &omap_gpio_list, node) { | |
fa365e4d | 1456 | if (!BANK_USED(bank) || !bank->loses_context) |
2dc983c5 TKD |
1457 | continue; |
1458 | ||
7b1e5dc8 | 1459 | pm_runtime_get_sync(bank->chip.parent); |
3ac4fa99 | 1460 | } |
3ac4fa99 | 1461 | } |
cac089f9 | 1462 | #endif |
3ac4fa99 | 1463 | |
ecb2312f | 1464 | #if defined(CONFIG_PM) |
352a2d5b JH |
1465 | static void omap_gpio_init_context(struct gpio_bank *p) |
1466 | { | |
1467 | struct omap_gpio_reg_offs *regs = p->regs; | |
1468 | void __iomem *base = p->base; | |
1469 | ||
661553b9 VK |
1470 | p->context.ctrl = readl_relaxed(base + regs->ctrl); |
1471 | p->context.oe = readl_relaxed(base + regs->direction); | |
1472 | p->context.wake_en = readl_relaxed(base + regs->wkup_en); | |
1473 | p->context.leveldetect0 = readl_relaxed(base + regs->leveldetect0); | |
1474 | p->context.leveldetect1 = readl_relaxed(base + regs->leveldetect1); | |
1475 | p->context.risingdetect = readl_relaxed(base + regs->risingdetect); | |
1476 | p->context.fallingdetect = readl_relaxed(base + regs->fallingdetect); | |
1477 | p->context.irqenable1 = readl_relaxed(base + regs->irqenable); | |
1478 | p->context.irqenable2 = readl_relaxed(base + regs->irqenable2); | |
352a2d5b JH |
1479 | |
1480 | if (regs->set_dataout && p->regs->clr_dataout) | |
661553b9 | 1481 | p->context.dataout = readl_relaxed(base + regs->set_dataout); |
352a2d5b | 1482 | else |
661553b9 | 1483 | p->context.dataout = readl_relaxed(base + regs->dataout); |
352a2d5b JH |
1484 | |
1485 | p->context_valid = true; | |
1486 | } | |
1487 | ||
60a3437d | 1488 | static void omap_gpio_restore_context(struct gpio_bank *bank) |
40c670f0 | 1489 | { |
661553b9 | 1490 | writel_relaxed(bank->context.wake_en, |
ae10f233 | 1491 | bank->base + bank->regs->wkup_en); |
661553b9 VK |
1492 | writel_relaxed(bank->context.ctrl, bank->base + bank->regs->ctrl); |
1493 | writel_relaxed(bank->context.leveldetect0, | |
ae10f233 | 1494 | bank->base + bank->regs->leveldetect0); |
661553b9 | 1495 | writel_relaxed(bank->context.leveldetect1, |
ae10f233 | 1496 | bank->base + bank->regs->leveldetect1); |
661553b9 | 1497 | writel_relaxed(bank->context.risingdetect, |
ae10f233 | 1498 | bank->base + bank->regs->risingdetect); |
661553b9 | 1499 | writel_relaxed(bank->context.fallingdetect, |
ae10f233 | 1500 | bank->base + bank->regs->fallingdetect); |
f86bcc30 | 1501 | if (bank->regs->set_dataout && bank->regs->clr_dataout) |
661553b9 | 1502 | writel_relaxed(bank->context.dataout, |
f86bcc30 NM |
1503 | bank->base + bank->regs->set_dataout); |
1504 | else | |
661553b9 | 1505 | writel_relaxed(bank->context.dataout, |
f86bcc30 | 1506 | bank->base + bank->regs->dataout); |
661553b9 | 1507 | writel_relaxed(bank->context.oe, bank->base + bank->regs->direction); |
6d13eaaf | 1508 | |
ae547354 | 1509 | if (bank->dbck_enable_mask) { |
661553b9 | 1510 | writel_relaxed(bank->context.debounce, bank->base + |
ae547354 | 1511 | bank->regs->debounce); |
661553b9 | 1512 | writel_relaxed(bank->context.debounce_en, |
ae547354 NM |
1513 | bank->base + bank->regs->debounce_en); |
1514 | } | |
ba805be5 | 1515 | |
661553b9 | 1516 | writel_relaxed(bank->context.irqenable1, |
ba805be5 | 1517 | bank->base + bank->regs->irqenable); |
661553b9 | 1518 | writel_relaxed(bank->context.irqenable2, |
ba805be5 | 1519 | bank->base + bank->regs->irqenable2); |
40c670f0 | 1520 | } |
ecb2312f | 1521 | #endif /* CONFIG_PM */ |
55b93c32 | 1522 | #else |
2dc983c5 TKD |
1523 | #define omap_gpio_runtime_suspend NULL |
1524 | #define omap_gpio_runtime_resume NULL | |
ea4a21a2 | 1525 | static inline void omap_gpio_init_context(struct gpio_bank *p) {} |
40c670f0 RN |
1526 | #endif |
1527 | ||
55b93c32 | 1528 | static const struct dev_pm_ops gpio_pm_ops = { |
2dc983c5 TKD |
1529 | SET_RUNTIME_PM_OPS(omap_gpio_runtime_suspend, omap_gpio_runtime_resume, |
1530 | NULL) | |
55b93c32 TKD |
1531 | }; |
1532 | ||
384ebe1c BC |
1533 | #if defined(CONFIG_OF) |
1534 | static struct omap_gpio_reg_offs omap2_gpio_regs = { | |
1535 | .revision = OMAP24XX_GPIO_REVISION, | |
1536 | .direction = OMAP24XX_GPIO_OE, | |
1537 | .datain = OMAP24XX_GPIO_DATAIN, | |
1538 | .dataout = OMAP24XX_GPIO_DATAOUT, | |
1539 | .set_dataout = OMAP24XX_GPIO_SETDATAOUT, | |
1540 | .clr_dataout = OMAP24XX_GPIO_CLEARDATAOUT, | |
1541 | .irqstatus = OMAP24XX_GPIO_IRQSTATUS1, | |
1542 | .irqstatus2 = OMAP24XX_GPIO_IRQSTATUS2, | |
1543 | .irqenable = OMAP24XX_GPIO_IRQENABLE1, | |
1544 | .irqenable2 = OMAP24XX_GPIO_IRQENABLE2, | |
1545 | .set_irqenable = OMAP24XX_GPIO_SETIRQENABLE1, | |
1546 | .clr_irqenable = OMAP24XX_GPIO_CLEARIRQENABLE1, | |
1547 | .debounce = OMAP24XX_GPIO_DEBOUNCE_VAL, | |
1548 | .debounce_en = OMAP24XX_GPIO_DEBOUNCE_EN, | |
1549 | .ctrl = OMAP24XX_GPIO_CTRL, | |
1550 | .wkup_en = OMAP24XX_GPIO_WAKE_EN, | |
1551 | .leveldetect0 = OMAP24XX_GPIO_LEVELDETECT0, | |
1552 | .leveldetect1 = OMAP24XX_GPIO_LEVELDETECT1, | |
1553 | .risingdetect = OMAP24XX_GPIO_RISINGDETECT, | |
1554 | .fallingdetect = OMAP24XX_GPIO_FALLINGDETECT, | |
1555 | }; | |
1556 | ||
1557 | static struct omap_gpio_reg_offs omap4_gpio_regs = { | |
1558 | .revision = OMAP4_GPIO_REVISION, | |
1559 | .direction = OMAP4_GPIO_OE, | |
1560 | .datain = OMAP4_GPIO_DATAIN, | |
1561 | .dataout = OMAP4_GPIO_DATAOUT, | |
1562 | .set_dataout = OMAP4_GPIO_SETDATAOUT, | |
1563 | .clr_dataout = OMAP4_GPIO_CLEARDATAOUT, | |
1564 | .irqstatus = OMAP4_GPIO_IRQSTATUS0, | |
1565 | .irqstatus2 = OMAP4_GPIO_IRQSTATUS1, | |
1566 | .irqenable = OMAP4_GPIO_IRQSTATUSSET0, | |
1567 | .irqenable2 = OMAP4_GPIO_IRQSTATUSSET1, | |
1568 | .set_irqenable = OMAP4_GPIO_IRQSTATUSSET0, | |
1569 | .clr_irqenable = OMAP4_GPIO_IRQSTATUSCLR0, | |
1570 | .debounce = OMAP4_GPIO_DEBOUNCINGTIME, | |
1571 | .debounce_en = OMAP4_GPIO_DEBOUNCENABLE, | |
1572 | .ctrl = OMAP4_GPIO_CTRL, | |
1573 | .wkup_en = OMAP4_GPIO_IRQWAKEN0, | |
1574 | .leveldetect0 = OMAP4_GPIO_LEVELDETECT0, | |
1575 | .leveldetect1 = OMAP4_GPIO_LEVELDETECT1, | |
1576 | .risingdetect = OMAP4_GPIO_RISINGDETECT, | |
1577 | .fallingdetect = OMAP4_GPIO_FALLINGDETECT, | |
1578 | }; | |
1579 | ||
e9a65bb6 | 1580 | static const struct omap_gpio_platform_data omap2_pdata = { |
384ebe1c BC |
1581 | .regs = &omap2_gpio_regs, |
1582 | .bank_width = 32, | |
1583 | .dbck_flag = false, | |
1584 | }; | |
1585 | ||
e9a65bb6 | 1586 | static const struct omap_gpio_platform_data omap3_pdata = { |
384ebe1c BC |
1587 | .regs = &omap2_gpio_regs, |
1588 | .bank_width = 32, | |
1589 | .dbck_flag = true, | |
1590 | }; | |
1591 | ||
e9a65bb6 | 1592 | static const struct omap_gpio_platform_data omap4_pdata = { |
384ebe1c BC |
1593 | .regs = &omap4_gpio_regs, |
1594 | .bank_width = 32, | |
1595 | .dbck_flag = true, | |
1596 | }; | |
1597 | ||
1598 | static const struct of_device_id omap_gpio_match[] = { | |
1599 | { | |
1600 | .compatible = "ti,omap4-gpio", | |
1601 | .data = &omap4_pdata, | |
1602 | }, | |
1603 | { | |
1604 | .compatible = "ti,omap3-gpio", | |
1605 | .data = &omap3_pdata, | |
1606 | }, | |
1607 | { | |
1608 | .compatible = "ti,omap2-gpio", | |
1609 | .data = &omap2_pdata, | |
1610 | }, | |
1611 | { }, | |
1612 | }; | |
1613 | MODULE_DEVICE_TABLE(of, omap_gpio_match); | |
1614 | #endif | |
1615 | ||
77640aab VC |
1616 | static struct platform_driver omap_gpio_driver = { |
1617 | .probe = omap_gpio_probe, | |
cac089f9 | 1618 | .remove = omap_gpio_remove, |
77640aab VC |
1619 | .driver = { |
1620 | .name = "omap_gpio", | |
55b93c32 | 1621 | .pm = &gpio_pm_ops, |
384ebe1c | 1622 | .of_match_table = of_match_ptr(omap_gpio_match), |
77640aab VC |
1623 | }, |
1624 | }; | |
1625 | ||
5e1c5ff4 | 1626 | /* |
77640aab VC |
1627 | * gpio driver register needs to be done before |
1628 | * machine_init functions access gpio APIs. | |
1629 | * Hence omap_gpio_drv_reg() is a postcore_initcall. | |
5e1c5ff4 | 1630 | */ |
77640aab | 1631 | static int __init omap_gpio_drv_reg(void) |
5e1c5ff4 | 1632 | { |
77640aab | 1633 | return platform_driver_register(&omap_gpio_driver); |
5e1c5ff4 | 1634 | } |
77640aab | 1635 | postcore_initcall(omap_gpio_drv_reg); |
cac089f9 TL |
1636 | |
1637 | static void __exit omap_gpio_exit(void) | |
1638 | { | |
1639 | platform_driver_unregister(&omap_gpio_driver); | |
1640 | } | |
1641 | module_exit(omap_gpio_exit); | |
1642 | ||
1643 | MODULE_DESCRIPTION("omap gpio driver"); | |
1644 | MODULE_ALIAS("platform:gpio-omap"); | |
1645 | MODULE_LICENSE("GPL v2"); |