]>
Commit | Line | Data |
---|---|---|
72246da4 FB |
1 | /** |
2 | * gadget.c - DesignWare USB3 DRD Controller Gadget Framework Link | |
3 | * | |
4 | * Copyright (C) 2010-2011 Texas Instruments Incorporated - http://www.ti.com | |
72246da4 FB |
5 | * |
6 | * Authors: Felipe Balbi <[email protected]>, | |
7 | * Sebastian Andrzej Siewior <[email protected]> | |
8 | * | |
5945f789 FB |
9 | * This program is free software: you can redistribute it and/or modify |
10 | * it under the terms of the GNU General Public License version 2 of | |
11 | * the License as published by the Free Software Foundation. | |
72246da4 | 12 | * |
5945f789 FB |
13 | * This program is distributed in the hope that it will be useful, |
14 | * but WITHOUT ANY WARRANTY; without even the implied warranty of | |
15 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the | |
16 | * GNU General Public License for more details. | |
72246da4 FB |
17 | */ |
18 | ||
19 | #include <linux/kernel.h> | |
20 | #include <linux/delay.h> | |
21 | #include <linux/slab.h> | |
22 | #include <linux/spinlock.h> | |
23 | #include <linux/platform_device.h> | |
24 | #include <linux/pm_runtime.h> | |
25 | #include <linux/interrupt.h> | |
26 | #include <linux/io.h> | |
27 | #include <linux/list.h> | |
28 | #include <linux/dma-mapping.h> | |
29 | ||
30 | #include <linux/usb/ch9.h> | |
31 | #include <linux/usb/gadget.h> | |
32 | ||
80977dc9 | 33 | #include "debug.h" |
72246da4 FB |
34 | #include "core.h" |
35 | #include "gadget.h" | |
36 | #include "io.h" | |
37 | ||
04a9bfcd FB |
38 | /** |
39 | * dwc3_gadget_set_test_mode - Enables USB2 Test Modes | |
40 | * @dwc: pointer to our context structure | |
41 | * @mode: the mode to set (J, K SE0 NAK, Force Enable) | |
42 | * | |
43 | * Caller should take care of locking. This function will | |
44 | * return 0 on success or -EINVAL if wrong Test Selector | |
45 | * is passed | |
46 | */ | |
47 | int dwc3_gadget_set_test_mode(struct dwc3 *dwc, int mode) | |
48 | { | |
49 | u32 reg; | |
50 | ||
51 | reg = dwc3_readl(dwc->regs, DWC3_DCTL); | |
52 | reg &= ~DWC3_DCTL_TSTCTRL_MASK; | |
53 | ||
54 | switch (mode) { | |
55 | case TEST_J: | |
56 | case TEST_K: | |
57 | case TEST_SE0_NAK: | |
58 | case TEST_PACKET: | |
59 | case TEST_FORCE_EN: | |
60 | reg |= mode << 1; | |
61 | break; | |
62 | default: | |
63 | return -EINVAL; | |
64 | } | |
65 | ||
66 | dwc3_writel(dwc->regs, DWC3_DCTL, reg); | |
67 | ||
68 | return 0; | |
69 | } | |
70 | ||
911f1f88 PZ |
71 | /** |
72 | * dwc3_gadget_get_link_state - Gets current state of USB Link | |
73 | * @dwc: pointer to our context structure | |
74 | * | |
75 | * Caller should take care of locking. This function will | |
76 | * return the link state on success (>= 0) or -ETIMEDOUT. | |
77 | */ | |
78 | int dwc3_gadget_get_link_state(struct dwc3 *dwc) | |
79 | { | |
80 | u32 reg; | |
81 | ||
82 | reg = dwc3_readl(dwc->regs, DWC3_DSTS); | |
83 | ||
84 | return DWC3_DSTS_USBLNKST(reg); | |
85 | } | |
86 | ||
8598bde7 FB |
87 | /** |
88 | * dwc3_gadget_set_link_state - Sets USB Link to a particular State | |
89 | * @dwc: pointer to our context structure | |
90 | * @state: the state to put link into | |
91 | * | |
92 | * Caller should take care of locking. This function will | |
aee63e3c | 93 | * return 0 on success or -ETIMEDOUT. |
8598bde7 FB |
94 | */ |
95 | int dwc3_gadget_set_link_state(struct dwc3 *dwc, enum dwc3_link_state state) | |
96 | { | |
aee63e3c | 97 | int retries = 10000; |
8598bde7 FB |
98 | u32 reg; |
99 | ||
802fde98 PZ |
100 | /* |
101 | * Wait until device controller is ready. Only applies to 1.94a and | |
102 | * later RTL. | |
103 | */ | |
104 | if (dwc->revision >= DWC3_REVISION_194A) { | |
105 | while (--retries) { | |
106 | reg = dwc3_readl(dwc->regs, DWC3_DSTS); | |
107 | if (reg & DWC3_DSTS_DCNRD) | |
108 | udelay(5); | |
109 | else | |
110 | break; | |
111 | } | |
112 | ||
113 | if (retries <= 0) | |
114 | return -ETIMEDOUT; | |
115 | } | |
116 | ||
8598bde7 FB |
117 | reg = dwc3_readl(dwc->regs, DWC3_DCTL); |
118 | reg &= ~DWC3_DCTL_ULSTCHNGREQ_MASK; | |
119 | ||
120 | /* set requested state */ | |
121 | reg |= DWC3_DCTL_ULSTCHNGREQ(state); | |
122 | dwc3_writel(dwc->regs, DWC3_DCTL, reg); | |
123 | ||
802fde98 PZ |
124 | /* |
125 | * The following code is racy when called from dwc3_gadget_wakeup, | |
126 | * and is not needed, at least on newer versions | |
127 | */ | |
128 | if (dwc->revision >= DWC3_REVISION_194A) | |
129 | return 0; | |
130 | ||
8598bde7 | 131 | /* wait for a change in DSTS */ |
aed430e5 | 132 | retries = 10000; |
8598bde7 FB |
133 | while (--retries) { |
134 | reg = dwc3_readl(dwc->regs, DWC3_DSTS); | |
135 | ||
8598bde7 FB |
136 | if (DWC3_DSTS_USBLNKST(reg) == state) |
137 | return 0; | |
138 | ||
aee63e3c | 139 | udelay(5); |
8598bde7 FB |
140 | } |
141 | ||
73815280 FB |
142 | dwc3_trace(trace_dwc3_gadget, |
143 | "link state change request timed out"); | |
8598bde7 FB |
144 | |
145 | return -ETIMEDOUT; | |
146 | } | |
147 | ||
dca0119c JY |
148 | /** |
149 | * dwc3_ep_inc_trb() - Increment a TRB index. | |
150 | * @index - Pointer to the TRB index to increment. | |
151 | * | |
152 | * The index should never point to the link TRB. After incrementing, | |
153 | * if it is point to the link TRB, wrap around to the beginning. The | |
154 | * link TRB is always at the last TRB entry. | |
155 | */ | |
156 | static void dwc3_ep_inc_trb(u8 *index) | |
457e84b6 | 157 | { |
dca0119c JY |
158 | (*index)++; |
159 | if (*index == (DWC3_TRB_NUM - 1)) | |
160 | *index = 0; | |
ef966b9d | 161 | } |
457e84b6 | 162 | |
dca0119c | 163 | static void dwc3_ep_inc_enq(struct dwc3_ep *dep) |
ef966b9d | 164 | { |
dca0119c | 165 | dwc3_ep_inc_trb(&dep->trb_enqueue); |
ef966b9d | 166 | } |
457e84b6 | 167 | |
dca0119c | 168 | static void dwc3_ep_inc_deq(struct dwc3_ep *dep) |
ef966b9d | 169 | { |
dca0119c | 170 | dwc3_ep_inc_trb(&dep->trb_dequeue); |
457e84b6 FB |
171 | } |
172 | ||
72246da4 FB |
173 | void dwc3_gadget_giveback(struct dwc3_ep *dep, struct dwc3_request *req, |
174 | int status) | |
175 | { | |
176 | struct dwc3 *dwc = dep->dwc; | |
177 | ||
737f1ae2 | 178 | req->started = false; |
72246da4 | 179 | list_del(&req->list); |
eeb720fb | 180 | req->trb = NULL; |
72246da4 FB |
181 | |
182 | if (req->request.status == -EINPROGRESS) | |
183 | req->request.status = status; | |
184 | ||
0416e494 PA |
185 | if (dwc->ep0_bounced && dep->number == 0) |
186 | dwc->ep0_bounced = false; | |
187 | else | |
188 | usb_gadget_unmap_request(&dwc->gadget, &req->request, | |
189 | req->direction); | |
72246da4 | 190 | |
2c4cbe6e | 191 | trace_dwc3_gadget_giveback(req); |
72246da4 FB |
192 | |
193 | spin_unlock(&dwc->lock); | |
304f7e5e | 194 | usb_gadget_giveback_request(&dep->endpoint, &req->request); |
72246da4 | 195 | spin_lock(&dwc->lock); |
fc8bb91b FB |
196 | |
197 | if (dep->number > 1) | |
198 | pm_runtime_put(dwc->dev); | |
72246da4 FB |
199 | } |
200 | ||
3ece0ec4 | 201 | int dwc3_send_gadget_generic_command(struct dwc3 *dwc, unsigned cmd, u32 param) |
b09bb642 FB |
202 | { |
203 | u32 timeout = 500; | |
71f7e702 | 204 | int status = 0; |
0fe886cd | 205 | int ret = 0; |
b09bb642 FB |
206 | u32 reg; |
207 | ||
208 | dwc3_writel(dwc->regs, DWC3_DGCMDPAR, param); | |
209 | dwc3_writel(dwc->regs, DWC3_DGCMD, cmd | DWC3_DGCMD_CMDACT); | |
210 | ||
211 | do { | |
212 | reg = dwc3_readl(dwc->regs, DWC3_DGCMD); | |
213 | if (!(reg & DWC3_DGCMD_CMDACT)) { | |
71f7e702 FB |
214 | status = DWC3_DGCMD_STATUS(reg); |
215 | if (status) | |
0fe886cd FB |
216 | ret = -EINVAL; |
217 | break; | |
b09bb642 | 218 | } |
0fe886cd FB |
219 | } while (timeout--); |
220 | ||
221 | if (!timeout) { | |
0fe886cd | 222 | ret = -ETIMEDOUT; |
71f7e702 | 223 | status = -ETIMEDOUT; |
0fe886cd FB |
224 | } |
225 | ||
71f7e702 FB |
226 | trace_dwc3_gadget_generic_cmd(cmd, param, status); |
227 | ||
0fe886cd | 228 | return ret; |
b09bb642 FB |
229 | } |
230 | ||
c36d8e94 FB |
231 | static int __dwc3_gadget_wakeup(struct dwc3 *dwc); |
232 | ||
2cd4718d FB |
233 | int dwc3_send_gadget_ep_cmd(struct dwc3_ep *dep, unsigned cmd, |
234 | struct dwc3_gadget_ep_cmd_params *params) | |
72246da4 | 235 | { |
2cd4718d | 236 | struct dwc3 *dwc = dep->dwc; |
61d58242 | 237 | u32 timeout = 500; |
72246da4 FB |
238 | u32 reg; |
239 | ||
0933df15 | 240 | int cmd_status = 0; |
2b0f11df | 241 | int susphy = false; |
c0ca324d | 242 | int ret = -EINVAL; |
72246da4 | 243 | |
2b0f11df FB |
244 | /* |
245 | * Synopsys Databook 2.60a states, on section 6.3.2.5.[1-8], that if | |
246 | * we're issuing an endpoint command, we must check if | |
247 | * GUSB2PHYCFG.SUSPHY bit is set. If it is, then we need to clear it. | |
248 | * | |
249 | * We will also set SUSPHY bit to what it was before returning as stated | |
250 | * by the same section on Synopsys databook. | |
251 | */ | |
ab2a92e7 FB |
252 | if (dwc->gadget.speed <= USB_SPEED_HIGH) { |
253 | reg = dwc3_readl(dwc->regs, DWC3_GUSB2PHYCFG(0)); | |
254 | if (unlikely(reg & DWC3_GUSB2PHYCFG_SUSPHY)) { | |
255 | susphy = true; | |
256 | reg &= ~DWC3_GUSB2PHYCFG_SUSPHY; | |
257 | dwc3_writel(dwc->regs, DWC3_GUSB2PHYCFG(0), reg); | |
258 | } | |
2b0f11df FB |
259 | } |
260 | ||
c36d8e94 FB |
261 | if (cmd == DWC3_DEPCMD_STARTTRANSFER) { |
262 | int needs_wakeup; | |
263 | ||
264 | needs_wakeup = (dwc->link_state == DWC3_LINK_STATE_U1 || | |
265 | dwc->link_state == DWC3_LINK_STATE_U2 || | |
266 | dwc->link_state == DWC3_LINK_STATE_U3); | |
267 | ||
268 | if (unlikely(needs_wakeup)) { | |
269 | ret = __dwc3_gadget_wakeup(dwc); | |
270 | dev_WARN_ONCE(dwc->dev, ret, "wakeup failed --> %d\n", | |
271 | ret); | |
272 | } | |
273 | } | |
274 | ||
2eb88016 FB |
275 | dwc3_writel(dep->regs, DWC3_DEPCMDPAR0, params->param0); |
276 | dwc3_writel(dep->regs, DWC3_DEPCMDPAR1, params->param1); | |
277 | dwc3_writel(dep->regs, DWC3_DEPCMDPAR2, params->param2); | |
72246da4 | 278 | |
2eb88016 | 279 | dwc3_writel(dep->regs, DWC3_DEPCMD, cmd | DWC3_DEPCMD_CMDACT); |
72246da4 | 280 | do { |
2eb88016 | 281 | reg = dwc3_readl(dep->regs, DWC3_DEPCMD); |
72246da4 | 282 | if (!(reg & DWC3_DEPCMD_CMDACT)) { |
0933df15 | 283 | cmd_status = DWC3_DEPCMD_STATUS(reg); |
7b9cc7a2 | 284 | |
7b9cc7a2 KL |
285 | switch (cmd_status) { |
286 | case 0: | |
287 | ret = 0; | |
288 | break; | |
289 | case DEPEVT_TRANSFER_NO_RESOURCE: | |
7b9cc7a2 | 290 | ret = -EINVAL; |
c0ca324d | 291 | break; |
7b9cc7a2 KL |
292 | case DEPEVT_TRANSFER_BUS_EXPIRY: |
293 | /* | |
294 | * SW issues START TRANSFER command to | |
295 | * isochronous ep with future frame interval. If | |
296 | * future interval time has already passed when | |
297 | * core receives the command, it will respond | |
298 | * with an error status of 'Bus Expiry'. | |
299 | * | |
300 | * Instead of always returning -EINVAL, let's | |
301 | * give a hint to the gadget driver that this is | |
302 | * the case by returning -EAGAIN. | |
303 | */ | |
7b9cc7a2 KL |
304 | ret = -EAGAIN; |
305 | break; | |
306 | default: | |
307 | dev_WARN(dwc->dev, "UNKNOWN cmd status\n"); | |
308 | } | |
309 | ||
c0ca324d | 310 | break; |
72246da4 | 311 | } |
f6bb225b | 312 | } while (--timeout); |
72246da4 | 313 | |
f6bb225b | 314 | if (timeout == 0) { |
f6bb225b | 315 | ret = -ETIMEDOUT; |
0933df15 | 316 | cmd_status = -ETIMEDOUT; |
f6bb225b | 317 | } |
c0ca324d | 318 | |
0933df15 FB |
319 | trace_dwc3_gadget_ep_cmd(dep, cmd, params, cmd_status); |
320 | ||
2b0f11df FB |
321 | if (unlikely(susphy)) { |
322 | reg = dwc3_readl(dwc->regs, DWC3_GUSB2PHYCFG(0)); | |
323 | reg |= DWC3_GUSB2PHYCFG_SUSPHY; | |
324 | dwc3_writel(dwc->regs, DWC3_GUSB2PHYCFG(0), reg); | |
325 | } | |
326 | ||
c0ca324d | 327 | return ret; |
72246da4 FB |
328 | } |
329 | ||
50c763f8 JY |
330 | static int dwc3_send_clear_stall_ep_cmd(struct dwc3_ep *dep) |
331 | { | |
332 | struct dwc3 *dwc = dep->dwc; | |
333 | struct dwc3_gadget_ep_cmd_params params; | |
334 | u32 cmd = DWC3_DEPCMD_CLEARSTALL; | |
335 | ||
336 | /* | |
337 | * As of core revision 2.60a the recommended programming model | |
338 | * is to set the ClearPendIN bit when issuing a Clear Stall EP | |
339 | * command for IN endpoints. This is to prevent an issue where | |
340 | * some (non-compliant) hosts may not send ACK TPs for pending | |
341 | * IN transfers due to a mishandled error condition. Synopsys | |
342 | * STAR 9000614252. | |
343 | */ | |
344 | if (dep->direction && (dwc->revision >= DWC3_REVISION_260A)) | |
345 | cmd |= DWC3_DEPCMD_CLEARPENDIN; | |
346 | ||
347 | memset(¶ms, 0, sizeof(params)); | |
348 | ||
2cd4718d | 349 | return dwc3_send_gadget_ep_cmd(dep, cmd, ¶ms); |
50c763f8 JY |
350 | } |
351 | ||
72246da4 | 352 | static dma_addr_t dwc3_trb_dma_offset(struct dwc3_ep *dep, |
f6bafc6a | 353 | struct dwc3_trb *trb) |
72246da4 | 354 | { |
c439ef87 | 355 | u32 offset = (char *) trb - (char *) dep->trb_pool; |
72246da4 FB |
356 | |
357 | return dep->trb_pool_dma + offset; | |
358 | } | |
359 | ||
360 | static int dwc3_alloc_trb_pool(struct dwc3_ep *dep) | |
361 | { | |
362 | struct dwc3 *dwc = dep->dwc; | |
363 | ||
364 | if (dep->trb_pool) | |
365 | return 0; | |
366 | ||
72246da4 FB |
367 | dep->trb_pool = dma_alloc_coherent(dwc->dev, |
368 | sizeof(struct dwc3_trb) * DWC3_TRB_NUM, | |
369 | &dep->trb_pool_dma, GFP_KERNEL); | |
370 | if (!dep->trb_pool) { | |
371 | dev_err(dep->dwc->dev, "failed to allocate trb pool for %s\n", | |
372 | dep->name); | |
373 | return -ENOMEM; | |
374 | } | |
375 | ||
376 | return 0; | |
377 | } | |
378 | ||
379 | static void dwc3_free_trb_pool(struct dwc3_ep *dep) | |
380 | { | |
381 | struct dwc3 *dwc = dep->dwc; | |
382 | ||
383 | dma_free_coherent(dwc->dev, sizeof(struct dwc3_trb) * DWC3_TRB_NUM, | |
384 | dep->trb_pool, dep->trb_pool_dma); | |
385 | ||
386 | dep->trb_pool = NULL; | |
387 | dep->trb_pool_dma = 0; | |
388 | } | |
389 | ||
c4509601 JY |
390 | static int dwc3_gadget_set_xfer_resource(struct dwc3 *dwc, struct dwc3_ep *dep); |
391 | ||
392 | /** | |
393 | * dwc3_gadget_start_config - Configure EP resources | |
394 | * @dwc: pointer to our controller context structure | |
395 | * @dep: endpoint that is being enabled | |
396 | * | |
397 | * The assignment of transfer resources cannot perfectly follow the | |
398 | * data book due to the fact that the controller driver does not have | |
399 | * all knowledge of the configuration in advance. It is given this | |
400 | * information piecemeal by the composite gadget framework after every | |
401 | * SET_CONFIGURATION and SET_INTERFACE. Trying to follow the databook | |
402 | * programming model in this scenario can cause errors. For two | |
403 | * reasons: | |
404 | * | |
405 | * 1) The databook says to do DEPSTARTCFG for every SET_CONFIGURATION | |
406 | * and SET_INTERFACE (8.1.5). This is incorrect in the scenario of | |
407 | * multiple interfaces. | |
408 | * | |
409 | * 2) The databook does not mention doing more DEPXFERCFG for new | |
410 | * endpoint on alt setting (8.1.6). | |
411 | * | |
412 | * The following simplified method is used instead: | |
413 | * | |
414 | * All hardware endpoints can be assigned a transfer resource and this | |
415 | * setting will stay persistent until either a core reset or | |
416 | * hibernation. So whenever we do a DEPSTARTCFG(0) we can go ahead and | |
417 | * do DEPXFERCFG for every hardware endpoint as well. We are | |
418 | * guaranteed that there are as many transfer resources as endpoints. | |
419 | * | |
420 | * This function is called for each endpoint when it is being enabled | |
421 | * but is triggered only when called for EP0-out, which always happens | |
422 | * first, and which should only happen in one of the above conditions. | |
423 | */ | |
72246da4 FB |
424 | static int dwc3_gadget_start_config(struct dwc3 *dwc, struct dwc3_ep *dep) |
425 | { | |
426 | struct dwc3_gadget_ep_cmd_params params; | |
427 | u32 cmd; | |
c4509601 JY |
428 | int i; |
429 | int ret; | |
430 | ||
431 | if (dep->number) | |
432 | return 0; | |
72246da4 FB |
433 | |
434 | memset(¶ms, 0x00, sizeof(params)); | |
c4509601 | 435 | cmd = DWC3_DEPCMD_DEPSTARTCFG; |
72246da4 | 436 | |
2cd4718d | 437 | ret = dwc3_send_gadget_ep_cmd(dep, cmd, ¶ms); |
c4509601 JY |
438 | if (ret) |
439 | return ret; | |
440 | ||
441 | for (i = 0; i < DWC3_ENDPOINTS_NUM; i++) { | |
442 | struct dwc3_ep *dep = dwc->eps[i]; | |
72246da4 | 443 | |
c4509601 JY |
444 | if (!dep) |
445 | continue; | |
446 | ||
447 | ret = dwc3_gadget_set_xfer_resource(dwc, dep); | |
448 | if (ret) | |
449 | return ret; | |
72246da4 FB |
450 | } |
451 | ||
452 | return 0; | |
453 | } | |
454 | ||
455 | static int dwc3_gadget_set_ep_config(struct dwc3 *dwc, struct dwc3_ep *dep, | |
c90bfaec | 456 | const struct usb_endpoint_descriptor *desc, |
4b345c9a | 457 | const struct usb_ss_ep_comp_descriptor *comp_desc, |
21e64bf2 | 458 | bool modify, bool restore) |
72246da4 FB |
459 | { |
460 | struct dwc3_gadget_ep_cmd_params params; | |
461 | ||
21e64bf2 FB |
462 | if (dev_WARN_ONCE(dwc->dev, modify && restore, |
463 | "Can't modify and restore\n")) | |
464 | return -EINVAL; | |
465 | ||
72246da4 FB |
466 | memset(¶ms, 0x00, sizeof(params)); |
467 | ||
dc1c70a7 | 468 | params.param0 = DWC3_DEPCFG_EP_TYPE(usb_endpoint_type(desc)) |
d2e9a13a CP |
469 | | DWC3_DEPCFG_MAX_PACKET_SIZE(usb_endpoint_maxp(desc)); |
470 | ||
471 | /* Burst size is only needed in SuperSpeed mode */ | |
ee5cd41c | 472 | if (dwc->gadget.speed >= USB_SPEED_SUPER) { |
676e3497 | 473 | u32 burst = dep->endpoint.maxburst; |
676e3497 | 474 | params.param0 |= DWC3_DEPCFG_BURST_SIZE(burst - 1); |
d2e9a13a | 475 | } |
72246da4 | 476 | |
21e64bf2 FB |
477 | if (modify) { |
478 | params.param0 |= DWC3_DEPCFG_ACTION_MODIFY; | |
479 | } else if (restore) { | |
265b70a7 PZ |
480 | params.param0 |= DWC3_DEPCFG_ACTION_RESTORE; |
481 | params.param2 |= dep->saved_state; | |
21e64bf2 FB |
482 | } else { |
483 | params.param0 |= DWC3_DEPCFG_ACTION_INIT; | |
265b70a7 PZ |
484 | } |
485 | ||
4bc48c97 FB |
486 | if (usb_endpoint_xfer_control(desc)) |
487 | params.param1 = DWC3_DEPCFG_XFER_COMPLETE_EN; | |
13fa2e69 FB |
488 | |
489 | if (dep->number <= 1 || usb_endpoint_xfer_isoc(desc)) | |
490 | params.param1 |= DWC3_DEPCFG_XFER_NOT_READY_EN; | |
72246da4 | 491 | |
18b7ede5 | 492 | if (usb_ss_max_streams(comp_desc) && usb_endpoint_xfer_bulk(desc)) { |
dc1c70a7 FB |
493 | params.param1 |= DWC3_DEPCFG_STREAM_CAPABLE |
494 | | DWC3_DEPCFG_STREAM_EVENT_EN; | |
879631aa FB |
495 | dep->stream_capable = true; |
496 | } | |
497 | ||
0b93a4c8 | 498 | if (!usb_endpoint_xfer_control(desc)) |
dc1c70a7 | 499 | params.param1 |= DWC3_DEPCFG_XFER_IN_PROGRESS_EN; |
72246da4 FB |
500 | |
501 | /* | |
502 | * We are doing 1:1 mapping for endpoints, meaning | |
503 | * Physical Endpoints 2 maps to Logical Endpoint 2 and | |
504 | * so on. We consider the direction bit as part of the physical | |
505 | * endpoint number. So USB endpoint 0x81 is 0x03. | |
506 | */ | |
dc1c70a7 | 507 | params.param1 |= DWC3_DEPCFG_EP_NUMBER(dep->number); |
72246da4 FB |
508 | |
509 | /* | |
510 | * We must use the lower 16 TX FIFOs even though | |
511 | * HW might have more | |
512 | */ | |
513 | if (dep->direction) | |
dc1c70a7 | 514 | params.param0 |= DWC3_DEPCFG_FIFO_NUMBER(dep->number >> 1); |
72246da4 FB |
515 | |
516 | if (desc->bInterval) { | |
dc1c70a7 | 517 | params.param1 |= DWC3_DEPCFG_BINTERVAL_M1(desc->bInterval - 1); |
72246da4 FB |
518 | dep->interval = 1 << (desc->bInterval - 1); |
519 | } | |
520 | ||
2cd4718d | 521 | return dwc3_send_gadget_ep_cmd(dep, DWC3_DEPCMD_SETEPCONFIG, ¶ms); |
72246da4 FB |
522 | } |
523 | ||
524 | static int dwc3_gadget_set_xfer_resource(struct dwc3 *dwc, struct dwc3_ep *dep) | |
525 | { | |
526 | struct dwc3_gadget_ep_cmd_params params; | |
527 | ||
528 | memset(¶ms, 0x00, sizeof(params)); | |
529 | ||
dc1c70a7 | 530 | params.param0 = DWC3_DEPXFERCFG_NUM_XFER_RES(1); |
72246da4 | 531 | |
2cd4718d FB |
532 | return dwc3_send_gadget_ep_cmd(dep, DWC3_DEPCMD_SETTRANSFRESOURCE, |
533 | ¶ms); | |
72246da4 FB |
534 | } |
535 | ||
536 | /** | |
537 | * __dwc3_gadget_ep_enable - Initializes a HW endpoint | |
538 | * @dep: endpoint to be initialized | |
539 | * @desc: USB Endpoint Descriptor | |
540 | * | |
541 | * Caller should take care of locking | |
542 | */ | |
543 | static int __dwc3_gadget_ep_enable(struct dwc3_ep *dep, | |
c90bfaec | 544 | const struct usb_endpoint_descriptor *desc, |
4b345c9a | 545 | const struct usb_ss_ep_comp_descriptor *comp_desc, |
21e64bf2 | 546 | bool modify, bool restore) |
72246da4 FB |
547 | { |
548 | struct dwc3 *dwc = dep->dwc; | |
549 | u32 reg; | |
b09e99ee | 550 | int ret; |
72246da4 | 551 | |
73815280 | 552 | dwc3_trace(trace_dwc3_gadget, "Enabling %s", dep->name); |
ff62d6b6 | 553 | |
72246da4 FB |
554 | if (!(dep->flags & DWC3_EP_ENABLED)) { |
555 | ret = dwc3_gadget_start_config(dwc, dep); | |
556 | if (ret) | |
557 | return ret; | |
558 | } | |
559 | ||
21e64bf2 | 560 | ret = dwc3_gadget_set_ep_config(dwc, dep, desc, comp_desc, modify, |
265b70a7 | 561 | restore); |
72246da4 FB |
562 | if (ret) |
563 | return ret; | |
564 | ||
565 | if (!(dep->flags & DWC3_EP_ENABLED)) { | |
f6bafc6a FB |
566 | struct dwc3_trb *trb_st_hw; |
567 | struct dwc3_trb *trb_link; | |
72246da4 | 568 | |
16e78db7 | 569 | dep->endpoint.desc = desc; |
c90bfaec | 570 | dep->comp_desc = comp_desc; |
72246da4 FB |
571 | dep->type = usb_endpoint_type(desc); |
572 | dep->flags |= DWC3_EP_ENABLED; | |
573 | ||
574 | reg = dwc3_readl(dwc->regs, DWC3_DALEPENA); | |
575 | reg |= DWC3_DALEPENA_EP(dep->number); | |
576 | dwc3_writel(dwc->regs, DWC3_DALEPENA, reg); | |
577 | ||
36b68aae | 578 | if (usb_endpoint_xfer_control(desc)) |
7ab373aa | 579 | return 0; |
72246da4 | 580 | |
0d25744a JY |
581 | /* Initialize the TRB ring */ |
582 | dep->trb_dequeue = 0; | |
583 | dep->trb_enqueue = 0; | |
584 | memset(dep->trb_pool, 0, | |
585 | sizeof(struct dwc3_trb) * DWC3_TRB_NUM); | |
586 | ||
36b68aae | 587 | /* Link TRB. The HWO bit is never reset */ |
72246da4 FB |
588 | trb_st_hw = &dep->trb_pool[0]; |
589 | ||
f6bafc6a | 590 | trb_link = &dep->trb_pool[DWC3_TRB_NUM - 1]; |
f6bafc6a FB |
591 | trb_link->bpl = lower_32_bits(dwc3_trb_dma_offset(dep, trb_st_hw)); |
592 | trb_link->bph = upper_32_bits(dwc3_trb_dma_offset(dep, trb_st_hw)); | |
593 | trb_link->ctrl |= DWC3_TRBCTL_LINK_TRB; | |
594 | trb_link->ctrl |= DWC3_TRB_CTRL_HWO; | |
72246da4 FB |
595 | } |
596 | ||
597 | return 0; | |
598 | } | |
599 | ||
b992e681 | 600 | static void dwc3_stop_active_transfer(struct dwc3 *dwc, u32 epnum, bool force); |
624407f9 | 601 | static void dwc3_remove_requests(struct dwc3 *dwc, struct dwc3_ep *dep) |
72246da4 FB |
602 | { |
603 | struct dwc3_request *req; | |
604 | ||
0e146028 | 605 | dwc3_stop_active_transfer(dwc, dep->number, true); |
624407f9 | 606 | |
0e146028 FB |
607 | /* - giveback all requests to gadget driver */ |
608 | while (!list_empty(&dep->started_list)) { | |
609 | req = next_request(&dep->started_list); | |
1591633e | 610 | |
0e146028 | 611 | dwc3_gadget_giveback(dep, req, -ESHUTDOWN); |
ea53b882 FB |
612 | } |
613 | ||
aa3342c8 FB |
614 | while (!list_empty(&dep->pending_list)) { |
615 | req = next_request(&dep->pending_list); | |
72246da4 | 616 | |
624407f9 | 617 | dwc3_gadget_giveback(dep, req, -ESHUTDOWN); |
72246da4 | 618 | } |
72246da4 FB |
619 | } |
620 | ||
621 | /** | |
622 | * __dwc3_gadget_ep_disable - Disables a HW endpoint | |
623 | * @dep: the endpoint to disable | |
624 | * | |
624407f9 SAS |
625 | * This function also removes requests which are currently processed ny the |
626 | * hardware and those which are not yet scheduled. | |
627 | * Caller should take care of locking. | |
72246da4 | 628 | */ |
72246da4 FB |
629 | static int __dwc3_gadget_ep_disable(struct dwc3_ep *dep) |
630 | { | |
631 | struct dwc3 *dwc = dep->dwc; | |
632 | u32 reg; | |
633 | ||
7eaeac5c FB |
634 | dwc3_trace(trace_dwc3_gadget, "Disabling %s", dep->name); |
635 | ||
624407f9 | 636 | dwc3_remove_requests(dwc, dep); |
72246da4 | 637 | |
687ef981 FB |
638 | /* make sure HW endpoint isn't stalled */ |
639 | if (dep->flags & DWC3_EP_STALL) | |
7a608559 | 640 | __dwc3_gadget_ep_set_halt(dep, 0, false); |
687ef981 | 641 | |
72246da4 FB |
642 | reg = dwc3_readl(dwc->regs, DWC3_DALEPENA); |
643 | reg &= ~DWC3_DALEPENA_EP(dep->number); | |
644 | dwc3_writel(dwc->regs, DWC3_DALEPENA, reg); | |
645 | ||
879631aa | 646 | dep->stream_capable = false; |
f9c56cdd | 647 | dep->endpoint.desc = NULL; |
c90bfaec | 648 | dep->comp_desc = NULL; |
72246da4 | 649 | dep->type = 0; |
879631aa | 650 | dep->flags = 0; |
72246da4 FB |
651 | |
652 | return 0; | |
653 | } | |
654 | ||
655 | /* -------------------------------------------------------------------------- */ | |
656 | ||
657 | static int dwc3_gadget_ep0_enable(struct usb_ep *ep, | |
658 | const struct usb_endpoint_descriptor *desc) | |
659 | { | |
660 | return -EINVAL; | |
661 | } | |
662 | ||
663 | static int dwc3_gadget_ep0_disable(struct usb_ep *ep) | |
664 | { | |
665 | return -EINVAL; | |
666 | } | |
667 | ||
668 | /* -------------------------------------------------------------------------- */ | |
669 | ||
670 | static int dwc3_gadget_ep_enable(struct usb_ep *ep, | |
671 | const struct usb_endpoint_descriptor *desc) | |
672 | { | |
673 | struct dwc3_ep *dep; | |
674 | struct dwc3 *dwc; | |
675 | unsigned long flags; | |
676 | int ret; | |
677 | ||
678 | if (!ep || !desc || desc->bDescriptorType != USB_DT_ENDPOINT) { | |
679 | pr_debug("dwc3: invalid parameters\n"); | |
680 | return -EINVAL; | |
681 | } | |
682 | ||
683 | if (!desc->wMaxPacketSize) { | |
684 | pr_debug("dwc3: missing wMaxPacketSize\n"); | |
685 | return -EINVAL; | |
686 | } | |
687 | ||
688 | dep = to_dwc3_ep(ep); | |
689 | dwc = dep->dwc; | |
690 | ||
95ca961c FB |
691 | if (dev_WARN_ONCE(dwc->dev, dep->flags & DWC3_EP_ENABLED, |
692 | "%s is already enabled\n", | |
693 | dep->name)) | |
c6f83f38 | 694 | return 0; |
c6f83f38 | 695 | |
72246da4 | 696 | spin_lock_irqsave(&dwc->lock, flags); |
265b70a7 | 697 | ret = __dwc3_gadget_ep_enable(dep, desc, ep->comp_desc, false, false); |
72246da4 FB |
698 | spin_unlock_irqrestore(&dwc->lock, flags); |
699 | ||
700 | return ret; | |
701 | } | |
702 | ||
703 | static int dwc3_gadget_ep_disable(struct usb_ep *ep) | |
704 | { | |
705 | struct dwc3_ep *dep; | |
706 | struct dwc3 *dwc; | |
707 | unsigned long flags; | |
708 | int ret; | |
709 | ||
710 | if (!ep) { | |
711 | pr_debug("dwc3: invalid parameters\n"); | |
712 | return -EINVAL; | |
713 | } | |
714 | ||
715 | dep = to_dwc3_ep(ep); | |
716 | dwc = dep->dwc; | |
717 | ||
95ca961c FB |
718 | if (dev_WARN_ONCE(dwc->dev, !(dep->flags & DWC3_EP_ENABLED), |
719 | "%s is already disabled\n", | |
720 | dep->name)) | |
72246da4 | 721 | return 0; |
72246da4 | 722 | |
72246da4 FB |
723 | spin_lock_irqsave(&dwc->lock, flags); |
724 | ret = __dwc3_gadget_ep_disable(dep); | |
725 | spin_unlock_irqrestore(&dwc->lock, flags); | |
726 | ||
727 | return ret; | |
728 | } | |
729 | ||
730 | static struct usb_request *dwc3_gadget_ep_alloc_request(struct usb_ep *ep, | |
731 | gfp_t gfp_flags) | |
732 | { | |
733 | struct dwc3_request *req; | |
734 | struct dwc3_ep *dep = to_dwc3_ep(ep); | |
72246da4 FB |
735 | |
736 | req = kzalloc(sizeof(*req), gfp_flags); | |
734d5a53 | 737 | if (!req) |
72246da4 | 738 | return NULL; |
72246da4 FB |
739 | |
740 | req->epnum = dep->number; | |
741 | req->dep = dep; | |
72246da4 | 742 | |
68d34c8a FB |
743 | dep->allocated_requests++; |
744 | ||
2c4cbe6e FB |
745 | trace_dwc3_alloc_request(req); |
746 | ||
72246da4 FB |
747 | return &req->request; |
748 | } | |
749 | ||
750 | static void dwc3_gadget_ep_free_request(struct usb_ep *ep, | |
751 | struct usb_request *request) | |
752 | { | |
753 | struct dwc3_request *req = to_dwc3_request(request); | |
68d34c8a | 754 | struct dwc3_ep *dep = to_dwc3_ep(ep); |
72246da4 | 755 | |
68d34c8a | 756 | dep->allocated_requests--; |
2c4cbe6e | 757 | trace_dwc3_free_request(req); |
72246da4 FB |
758 | kfree(req); |
759 | } | |
760 | ||
2c78c029 FB |
761 | static u32 dwc3_calc_trbs_left(struct dwc3_ep *dep); |
762 | ||
c71fc37c FB |
763 | /** |
764 | * dwc3_prepare_one_trb - setup one TRB from one request | |
765 | * @dep: endpoint for which this request is prepared | |
766 | * @req: dwc3_request pointer | |
767 | */ | |
68e823e2 | 768 | static void dwc3_prepare_one_trb(struct dwc3_ep *dep, |
eeb720fb | 769 | struct dwc3_request *req, dma_addr_t dma, |
4bc48c97 | 770 | unsigned length, unsigned chain, unsigned node) |
c71fc37c | 771 | { |
f6bafc6a | 772 | struct dwc3_trb *trb; |
c71fc37c | 773 | |
4bc48c97 | 774 | dwc3_trace(trace_dwc3_gadget, "%s: req %p dma %08llx length %d%s", |
eeb720fb | 775 | dep->name, req, (unsigned long long) dma, |
4bc48c97 | 776 | length, chain ? " chain" : ""); |
915e202a | 777 | |
4faf7550 | 778 | trb = &dep->trb_pool[dep->trb_enqueue]; |
c71fc37c | 779 | |
eeb720fb | 780 | if (!req->trb) { |
aa3342c8 | 781 | dwc3_gadget_move_started_request(req); |
f6bafc6a FB |
782 | req->trb = trb; |
783 | req->trb_dma = dwc3_trb_dma_offset(dep, trb); | |
4faf7550 | 784 | req->first_trb_index = dep->trb_enqueue; |
eeb720fb | 785 | } |
c71fc37c | 786 | |
ef966b9d | 787 | dwc3_ep_inc_enq(dep); |
e5ba5ec8 | 788 | |
f6bafc6a FB |
789 | trb->size = DWC3_TRB_SIZE_LENGTH(length); |
790 | trb->bpl = lower_32_bits(dma); | |
791 | trb->bph = upper_32_bits(dma); | |
c71fc37c | 792 | |
16e78db7 | 793 | switch (usb_endpoint_type(dep->endpoint.desc)) { |
c71fc37c | 794 | case USB_ENDPOINT_XFER_CONTROL: |
f6bafc6a | 795 | trb->ctrl = DWC3_TRBCTL_CONTROL_SETUP; |
c71fc37c FB |
796 | break; |
797 | ||
798 | case USB_ENDPOINT_XFER_ISOC: | |
e5ba5ec8 PA |
799 | if (!node) |
800 | trb->ctrl = DWC3_TRBCTL_ISOCHRONOUS_FIRST; | |
801 | else | |
802 | trb->ctrl = DWC3_TRBCTL_ISOCHRONOUS; | |
ca4d44ea FB |
803 | |
804 | /* always enable Interrupt on Missed ISOC */ | |
805 | trb->ctrl |= DWC3_TRB_CTRL_ISP_IMI; | |
c71fc37c FB |
806 | break; |
807 | ||
808 | case USB_ENDPOINT_XFER_BULK: | |
809 | case USB_ENDPOINT_XFER_INT: | |
f6bafc6a | 810 | trb->ctrl = DWC3_TRBCTL_NORMAL; |
c71fc37c FB |
811 | break; |
812 | default: | |
813 | /* | |
814 | * This is only possible with faulty memory because we | |
815 | * checked it already :) | |
816 | */ | |
817 | BUG(); | |
818 | } | |
819 | ||
ca4d44ea FB |
820 | /* always enable Continue on Short Packet */ |
821 | trb->ctrl |= DWC3_TRB_CTRL_CSP; | |
f3af3651 | 822 | |
2c78c029 FB |
823 | if ((!req->request.no_interrupt && !chain) || |
824 | (dwc3_calc_trbs_left(dep) == 0)) | |
ca4d44ea | 825 | trb->ctrl |= DWC3_TRB_CTRL_IOC | DWC3_TRB_CTRL_ISP_IMI; |
f3af3651 | 826 | |
e5ba5ec8 PA |
827 | if (chain) |
828 | trb->ctrl |= DWC3_TRB_CTRL_CHN; | |
829 | ||
16e78db7 | 830 | if (usb_endpoint_xfer_bulk(dep->endpoint.desc) && dep->stream_capable) |
f6bafc6a | 831 | trb->ctrl |= DWC3_TRB_CTRL_SID_SOFN(req->request.stream_id); |
c71fc37c | 832 | |
f6bafc6a | 833 | trb->ctrl |= DWC3_TRB_CTRL_HWO; |
2c4cbe6e | 834 | |
68d34c8a FB |
835 | dep->queued_requests++; |
836 | ||
2c4cbe6e | 837 | trace_dwc3_prepare_trb(dep, trb); |
c71fc37c FB |
838 | } |
839 | ||
361572b5 JY |
840 | /** |
841 | * dwc3_ep_prev_trb() - Returns the previous TRB in the ring | |
842 | * @dep: The endpoint with the TRB ring | |
843 | * @index: The index of the current TRB in the ring | |
844 | * | |
845 | * Returns the TRB prior to the one pointed to by the index. If the | |
846 | * index is 0, we will wrap backwards, skip the link TRB, and return | |
847 | * the one just before that. | |
848 | */ | |
849 | static struct dwc3_trb *dwc3_ep_prev_trb(struct dwc3_ep *dep, u8 index) | |
850 | { | |
45438a0c FB |
851 | u8 tmp = index; |
852 | ||
853 | if (!tmp) | |
854 | tmp = DWC3_TRB_NUM - 1; | |
361572b5 | 855 | |
45438a0c | 856 | return &dep->trb_pool[tmp - 1]; |
361572b5 JY |
857 | } |
858 | ||
c4233573 FB |
859 | static u32 dwc3_calc_trbs_left(struct dwc3_ep *dep) |
860 | { | |
861 | struct dwc3_trb *tmp; | |
32db3d94 | 862 | u8 trbs_left; |
c4233573 FB |
863 | |
864 | /* | |
865 | * If enqueue & dequeue are equal than it is either full or empty. | |
866 | * | |
867 | * One way to know for sure is if the TRB right before us has HWO bit | |
868 | * set or not. If it has, then we're definitely full and can't fit any | |
869 | * more transfers in our ring. | |
870 | */ | |
871 | if (dep->trb_enqueue == dep->trb_dequeue) { | |
361572b5 JY |
872 | tmp = dwc3_ep_prev_trb(dep, dep->trb_enqueue); |
873 | if (tmp->ctrl & DWC3_TRB_CTRL_HWO) | |
874 | return 0; | |
c4233573 FB |
875 | |
876 | return DWC3_TRB_NUM - 1; | |
877 | } | |
878 | ||
32db3d94 | 879 | trbs_left = dep->trb_dequeue - dep->trb_enqueue; |
3de2685f | 880 | trbs_left &= (DWC3_TRB_NUM - 1); |
32db3d94 | 881 | |
7d0a038b JY |
882 | if (dep->trb_dequeue < dep->trb_enqueue) |
883 | trbs_left--; | |
884 | ||
32db3d94 | 885 | return trbs_left; |
c4233573 FB |
886 | } |
887 | ||
5ee85d89 | 888 | static void dwc3_prepare_one_trb_sg(struct dwc3_ep *dep, |
4bc48c97 | 889 | struct dwc3_request *req, unsigned int trbs_left) |
5ee85d89 | 890 | { |
1f512119 | 891 | struct scatterlist *sg = req->sg; |
5ee85d89 | 892 | struct scatterlist *s; |
5ee85d89 FB |
893 | unsigned int length; |
894 | dma_addr_t dma; | |
895 | int i; | |
896 | ||
1f512119 | 897 | for_each_sg(sg, s, req->num_pending_sgs, i) { |
5ee85d89 FB |
898 | unsigned chain = true; |
899 | ||
900 | length = sg_dma_len(s); | |
901 | dma = sg_dma_address(s); | |
902 | ||
4bc48c97 | 903 | if (sg_is_last(s)) |
5ee85d89 FB |
904 | chain = false; |
905 | ||
906 | dwc3_prepare_one_trb(dep, req, dma, length, | |
4bc48c97 | 907 | chain, i); |
5ee85d89 | 908 | |
4bc48c97 | 909 | if (!trbs_left--) |
5ee85d89 FB |
910 | break; |
911 | } | |
912 | } | |
913 | ||
914 | static void dwc3_prepare_one_trb_linear(struct dwc3_ep *dep, | |
4bc48c97 | 915 | struct dwc3_request *req, unsigned int trbs_left) |
5ee85d89 | 916 | { |
5ee85d89 FB |
917 | unsigned int length; |
918 | dma_addr_t dma; | |
919 | ||
920 | dma = req->request.dma; | |
921 | length = req->request.length; | |
922 | ||
5ee85d89 | 923 | dwc3_prepare_one_trb(dep, req, dma, length, |
4bc48c97 | 924 | false, 0); |
5ee85d89 FB |
925 | } |
926 | ||
72246da4 FB |
927 | /* |
928 | * dwc3_prepare_trbs - setup TRBs from requests | |
929 | * @dep: endpoint for which requests are being prepared | |
72246da4 | 930 | * |
1d046793 PZ |
931 | * The function goes through the requests list and sets up TRBs for the |
932 | * transfers. The function returns once there are no more TRBs available or | |
933 | * it runs out of requests. | |
72246da4 | 934 | */ |
c4233573 | 935 | static void dwc3_prepare_trbs(struct dwc3_ep *dep) |
72246da4 | 936 | { |
68e823e2 | 937 | struct dwc3_request *req, *n; |
72246da4 FB |
938 | u32 trbs_left; |
939 | ||
940 | BUILD_BUG_ON_NOT_POWER_OF_2(DWC3_TRB_NUM); | |
941 | ||
c4233573 | 942 | trbs_left = dwc3_calc_trbs_left(dep); |
89bc856e JY |
943 | if (!trbs_left) |
944 | return; | |
72246da4 | 945 | |
aa3342c8 | 946 | list_for_each_entry_safe(req, n, &dep->pending_list, list) { |
1f512119 | 947 | if (req->num_pending_sgs > 0) |
4bc48c97 | 948 | dwc3_prepare_one_trb_sg(dep, req, trbs_left--); |
5ee85d89 | 949 | else |
4bc48c97 | 950 | dwc3_prepare_one_trb_linear(dep, req, trbs_left--); |
72246da4 | 951 | |
5ee85d89 FB |
952 | if (!trbs_left) |
953 | return; | |
72246da4 | 954 | } |
72246da4 FB |
955 | } |
956 | ||
4fae2e3e | 957 | static int __dwc3_gadget_kick_transfer(struct dwc3_ep *dep, u16 cmd_param) |
72246da4 FB |
958 | { |
959 | struct dwc3_gadget_ep_cmd_params params; | |
960 | struct dwc3_request *req; | |
961 | struct dwc3 *dwc = dep->dwc; | |
4fae2e3e | 962 | int starting; |
72246da4 FB |
963 | int ret; |
964 | u32 cmd; | |
965 | ||
4fae2e3e | 966 | starting = !(dep->flags & DWC3_EP_BUSY); |
72246da4 | 967 | |
4fae2e3e FB |
968 | dwc3_prepare_trbs(dep); |
969 | req = next_request(&dep->started_list); | |
72246da4 FB |
970 | if (!req) { |
971 | dep->flags |= DWC3_EP_PENDING_REQUEST; | |
972 | return 0; | |
973 | } | |
974 | ||
975 | memset(¶ms, 0, sizeof(params)); | |
72246da4 | 976 | |
4fae2e3e | 977 | if (starting) { |
1877d6c9 PA |
978 | params.param0 = upper_32_bits(req->trb_dma); |
979 | params.param1 = lower_32_bits(req->trb_dma); | |
b6b1c6db FB |
980 | cmd = DWC3_DEPCMD_STARTTRANSFER | |
981 | DWC3_DEPCMD_PARAM(cmd_param); | |
1877d6c9 | 982 | } else { |
b6b1c6db FB |
983 | cmd = DWC3_DEPCMD_UPDATETRANSFER | |
984 | DWC3_DEPCMD_PARAM(dep->resource_index); | |
1877d6c9 | 985 | } |
72246da4 | 986 | |
2cd4718d | 987 | ret = dwc3_send_gadget_ep_cmd(dep, cmd, ¶ms); |
72246da4 | 988 | if (ret < 0) { |
72246da4 FB |
989 | /* |
990 | * FIXME we need to iterate over the list of requests | |
991 | * here and stop, unmap, free and del each of the linked | |
1d046793 | 992 | * requests instead of what we do now. |
72246da4 | 993 | */ |
0fc9a1be FB |
994 | usb_gadget_unmap_request(&dwc->gadget, &req->request, |
995 | req->direction); | |
72246da4 FB |
996 | list_del(&req->list); |
997 | return ret; | |
998 | } | |
999 | ||
1000 | dep->flags |= DWC3_EP_BUSY; | |
25b8ff68 | 1001 | |
4fae2e3e | 1002 | if (starting) { |
2eb88016 | 1003 | dep->resource_index = dwc3_gadget_ep_get_transfer_index(dep); |
b4996a86 | 1004 | WARN_ON_ONCE(!dep->resource_index); |
f898ae09 | 1005 | } |
25b8ff68 | 1006 | |
72246da4 FB |
1007 | return 0; |
1008 | } | |
1009 | ||
d6d6ec7b PA |
1010 | static void __dwc3_gadget_start_isoc(struct dwc3 *dwc, |
1011 | struct dwc3_ep *dep, u32 cur_uf) | |
1012 | { | |
1013 | u32 uf; | |
1014 | ||
aa3342c8 | 1015 | if (list_empty(&dep->pending_list)) { |
73815280 FB |
1016 | dwc3_trace(trace_dwc3_gadget, |
1017 | "ISOC ep %s run out for requests", | |
1018 | dep->name); | |
f4a53c55 | 1019 | dep->flags |= DWC3_EP_PENDING_REQUEST; |
d6d6ec7b PA |
1020 | return; |
1021 | } | |
1022 | ||
1023 | /* 4 micro frames in the future */ | |
1024 | uf = cur_uf + dep->interval * 4; | |
1025 | ||
4fae2e3e | 1026 | __dwc3_gadget_kick_transfer(dep, uf); |
d6d6ec7b PA |
1027 | } |
1028 | ||
1029 | static void dwc3_gadget_start_isoc(struct dwc3 *dwc, | |
1030 | struct dwc3_ep *dep, const struct dwc3_event_depevt *event) | |
1031 | { | |
1032 | u32 cur_uf, mask; | |
1033 | ||
1034 | mask = ~(dep->interval - 1); | |
1035 | cur_uf = event->parameters & mask; | |
1036 | ||
1037 | __dwc3_gadget_start_isoc(dwc, dep, cur_uf); | |
1038 | } | |
1039 | ||
72246da4 FB |
1040 | static int __dwc3_gadget_ep_queue(struct dwc3_ep *dep, struct dwc3_request *req) |
1041 | { | |
0fc9a1be FB |
1042 | struct dwc3 *dwc = dep->dwc; |
1043 | int ret; | |
1044 | ||
bb423984 | 1045 | if (!dep->endpoint.desc) { |
ec5e795c | 1046 | dwc3_trace(trace_dwc3_gadget, |
60cfb37a | 1047 | "trying to queue request %p to disabled %s", |
bb423984 FB |
1048 | &req->request, dep->endpoint.name); |
1049 | return -ESHUTDOWN; | |
1050 | } | |
1051 | ||
1052 | if (WARN(req->dep != dep, "request %p belongs to '%s'\n", | |
1053 | &req->request, req->dep->name)) { | |
60cfb37a | 1054 | dwc3_trace(trace_dwc3_gadget, "request %p belongs to '%s'", |
ec5e795c | 1055 | &req->request, req->dep->name); |
bb423984 FB |
1056 | return -EINVAL; |
1057 | } | |
1058 | ||
fc8bb91b FB |
1059 | pm_runtime_get(dwc->dev); |
1060 | ||
72246da4 FB |
1061 | req->request.actual = 0; |
1062 | req->request.status = -EINPROGRESS; | |
1063 | req->direction = dep->direction; | |
1064 | req->epnum = dep->number; | |
1065 | ||
fe84f522 FB |
1066 | trace_dwc3_ep_queue(req); |
1067 | ||
0fc9a1be FB |
1068 | ret = usb_gadget_map_request(&dwc->gadget, &req->request, |
1069 | dep->direction); | |
1070 | if (ret) | |
1071 | return ret; | |
1072 | ||
1f512119 FB |
1073 | req->sg = req->request.sg; |
1074 | req->num_pending_sgs = req->request.num_mapped_sgs; | |
1075 | ||
aa3342c8 | 1076 | list_add_tail(&req->list, &dep->pending_list); |
72246da4 | 1077 | |
b511e5e7 | 1078 | if (usb_endpoint_xfer_isoc(dep->endpoint.desc) && |
08a36b54 FB |
1079 | dep->flags & DWC3_EP_PENDING_REQUEST) { |
1080 | if (list_empty(&dep->started_list)) { | |
1081 | dwc3_stop_active_transfer(dwc, dep->number, true); | |
1082 | dep->flags = DWC3_EP_ENABLED; | |
1083 | } | |
1084 | return 0; | |
a0925324 | 1085 | } |
72246da4 | 1086 | |
08a36b54 | 1087 | ret = __dwc3_gadget_kick_transfer(dep, 0); |
a8f32817 | 1088 | if (ret && ret != -EBUSY) |
ec5e795c | 1089 | dwc3_trace(trace_dwc3_gadget, |
60cfb37a | 1090 | "%s: failed to kick transfers", |
a8f32817 FB |
1091 | dep->name); |
1092 | if (ret == -EBUSY) | |
1093 | ret = 0; | |
1094 | ||
1095 | return ret; | |
72246da4 FB |
1096 | } |
1097 | ||
04c03d10 FB |
1098 | static void __dwc3_gadget_ep_zlp_complete(struct usb_ep *ep, |
1099 | struct usb_request *request) | |
1100 | { | |
1101 | dwc3_gadget_ep_free_request(ep, request); | |
1102 | } | |
1103 | ||
1104 | static int __dwc3_gadget_ep_queue_zlp(struct dwc3 *dwc, struct dwc3_ep *dep) | |
1105 | { | |
1106 | struct dwc3_request *req; | |
1107 | struct usb_request *request; | |
1108 | struct usb_ep *ep = &dep->endpoint; | |
1109 | ||
60cfb37a | 1110 | dwc3_trace(trace_dwc3_gadget, "queueing ZLP"); |
04c03d10 FB |
1111 | request = dwc3_gadget_ep_alloc_request(ep, GFP_ATOMIC); |
1112 | if (!request) | |
1113 | return -ENOMEM; | |
1114 | ||
1115 | request->length = 0; | |
1116 | request->buf = dwc->zlp_buf; | |
1117 | request->complete = __dwc3_gadget_ep_zlp_complete; | |
1118 | ||
1119 | req = to_dwc3_request(request); | |
1120 | ||
1121 | return __dwc3_gadget_ep_queue(dep, req); | |
1122 | } | |
1123 | ||
72246da4 FB |
1124 | static int dwc3_gadget_ep_queue(struct usb_ep *ep, struct usb_request *request, |
1125 | gfp_t gfp_flags) | |
1126 | { | |
1127 | struct dwc3_request *req = to_dwc3_request(request); | |
1128 | struct dwc3_ep *dep = to_dwc3_ep(ep); | |
1129 | struct dwc3 *dwc = dep->dwc; | |
1130 | ||
1131 | unsigned long flags; | |
1132 | ||
1133 | int ret; | |
1134 | ||
fdee4eba | 1135 | spin_lock_irqsave(&dwc->lock, flags); |
72246da4 | 1136 | ret = __dwc3_gadget_ep_queue(dep, req); |
04c03d10 FB |
1137 | |
1138 | /* | |
1139 | * Okay, here's the thing, if gadget driver has requested for a ZLP by | |
1140 | * setting request->zero, instead of doing magic, we will just queue an | |
1141 | * extra usb_request ourselves so that it gets handled the same way as | |
1142 | * any other request. | |
1143 | */ | |
d9261898 JY |
1144 | if (ret == 0 && request->zero && request->length && |
1145 | (request->length % ep->maxpacket == 0)) | |
04c03d10 FB |
1146 | ret = __dwc3_gadget_ep_queue_zlp(dwc, dep); |
1147 | ||
72246da4 FB |
1148 | spin_unlock_irqrestore(&dwc->lock, flags); |
1149 | ||
1150 | return ret; | |
1151 | } | |
1152 | ||
1153 | static int dwc3_gadget_ep_dequeue(struct usb_ep *ep, | |
1154 | struct usb_request *request) | |
1155 | { | |
1156 | struct dwc3_request *req = to_dwc3_request(request); | |
1157 | struct dwc3_request *r = NULL; | |
1158 | ||
1159 | struct dwc3_ep *dep = to_dwc3_ep(ep); | |
1160 | struct dwc3 *dwc = dep->dwc; | |
1161 | ||
1162 | unsigned long flags; | |
1163 | int ret = 0; | |
1164 | ||
2c4cbe6e FB |
1165 | trace_dwc3_ep_dequeue(req); |
1166 | ||
72246da4 FB |
1167 | spin_lock_irqsave(&dwc->lock, flags); |
1168 | ||
aa3342c8 | 1169 | list_for_each_entry(r, &dep->pending_list, list) { |
72246da4 FB |
1170 | if (r == req) |
1171 | break; | |
1172 | } | |
1173 | ||
1174 | if (r != req) { | |
aa3342c8 | 1175 | list_for_each_entry(r, &dep->started_list, list) { |
72246da4 FB |
1176 | if (r == req) |
1177 | break; | |
1178 | } | |
1179 | if (r == req) { | |
1180 | /* wait until it is processed */ | |
b992e681 | 1181 | dwc3_stop_active_transfer(dwc, dep->number, true); |
e8d4e8be | 1182 | goto out1; |
72246da4 FB |
1183 | } |
1184 | dev_err(dwc->dev, "request %p was not queued to %s\n", | |
1185 | request, ep->name); | |
1186 | ret = -EINVAL; | |
1187 | goto out0; | |
1188 | } | |
1189 | ||
e8d4e8be | 1190 | out1: |
72246da4 FB |
1191 | /* giveback the request */ |
1192 | dwc3_gadget_giveback(dep, req, -ECONNRESET); | |
1193 | ||
1194 | out0: | |
1195 | spin_unlock_irqrestore(&dwc->lock, flags); | |
1196 | ||
1197 | return ret; | |
1198 | } | |
1199 | ||
7a608559 | 1200 | int __dwc3_gadget_ep_set_halt(struct dwc3_ep *dep, int value, int protocol) |
72246da4 FB |
1201 | { |
1202 | struct dwc3_gadget_ep_cmd_params params; | |
1203 | struct dwc3 *dwc = dep->dwc; | |
1204 | int ret; | |
1205 | ||
5ad02fb8 FB |
1206 | if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) { |
1207 | dev_err(dwc->dev, "%s is of Isochronous type\n", dep->name); | |
1208 | return -EINVAL; | |
1209 | } | |
1210 | ||
72246da4 FB |
1211 | memset(¶ms, 0x00, sizeof(params)); |
1212 | ||
1213 | if (value) { | |
69450c4d FB |
1214 | struct dwc3_trb *trb; |
1215 | ||
1216 | unsigned transfer_in_flight; | |
1217 | unsigned started; | |
1218 | ||
1219 | if (dep->number > 1) | |
1220 | trb = dwc3_ep_prev_trb(dep, dep->trb_enqueue); | |
1221 | else | |
1222 | trb = &dwc->ep0_trb[dep->trb_enqueue]; | |
1223 | ||
1224 | transfer_in_flight = trb->ctrl & DWC3_TRB_CTRL_HWO; | |
1225 | started = !list_empty(&dep->started_list); | |
1226 | ||
1227 | if (!protocol && ((dep->direction && transfer_in_flight) || | |
1228 | (!dep->direction && started))) { | |
ec5e795c | 1229 | dwc3_trace(trace_dwc3_gadget, |
052ba52e | 1230 | "%s: pending request, cannot halt", |
7a608559 FB |
1231 | dep->name); |
1232 | return -EAGAIN; | |
1233 | } | |
1234 | ||
2cd4718d FB |
1235 | ret = dwc3_send_gadget_ep_cmd(dep, DWC3_DEPCMD_SETSTALL, |
1236 | ¶ms); | |
72246da4 | 1237 | if (ret) |
3f89204b | 1238 | dev_err(dwc->dev, "failed to set STALL on %s\n", |
72246da4 FB |
1239 | dep->name); |
1240 | else | |
1241 | dep->flags |= DWC3_EP_STALL; | |
1242 | } else { | |
2cd4718d | 1243 | |
50c763f8 | 1244 | ret = dwc3_send_clear_stall_ep_cmd(dep); |
72246da4 | 1245 | if (ret) |
3f89204b | 1246 | dev_err(dwc->dev, "failed to clear STALL on %s\n", |
72246da4 FB |
1247 | dep->name); |
1248 | else | |
a535d81c | 1249 | dep->flags &= ~(DWC3_EP_STALL | DWC3_EP_WEDGE); |
72246da4 | 1250 | } |
5275455a | 1251 | |
72246da4 FB |
1252 | return ret; |
1253 | } | |
1254 | ||
1255 | static int dwc3_gadget_ep_set_halt(struct usb_ep *ep, int value) | |
1256 | { | |
1257 | struct dwc3_ep *dep = to_dwc3_ep(ep); | |
1258 | struct dwc3 *dwc = dep->dwc; | |
1259 | ||
1260 | unsigned long flags; | |
1261 | ||
1262 | int ret; | |
1263 | ||
1264 | spin_lock_irqsave(&dwc->lock, flags); | |
7a608559 | 1265 | ret = __dwc3_gadget_ep_set_halt(dep, value, false); |
72246da4 FB |
1266 | spin_unlock_irqrestore(&dwc->lock, flags); |
1267 | ||
1268 | return ret; | |
1269 | } | |
1270 | ||
1271 | static int dwc3_gadget_ep_set_wedge(struct usb_ep *ep) | |
1272 | { | |
1273 | struct dwc3_ep *dep = to_dwc3_ep(ep); | |
249a4569 PZ |
1274 | struct dwc3 *dwc = dep->dwc; |
1275 | unsigned long flags; | |
95aa4e8d | 1276 | int ret; |
72246da4 | 1277 | |
249a4569 | 1278 | spin_lock_irqsave(&dwc->lock, flags); |
72246da4 FB |
1279 | dep->flags |= DWC3_EP_WEDGE; |
1280 | ||
08f0d966 | 1281 | if (dep->number == 0 || dep->number == 1) |
95aa4e8d | 1282 | ret = __dwc3_gadget_ep0_set_halt(ep, 1); |
08f0d966 | 1283 | else |
7a608559 | 1284 | ret = __dwc3_gadget_ep_set_halt(dep, 1, false); |
95aa4e8d FB |
1285 | spin_unlock_irqrestore(&dwc->lock, flags); |
1286 | ||
1287 | return ret; | |
72246da4 FB |
1288 | } |
1289 | ||
1290 | /* -------------------------------------------------------------------------- */ | |
1291 | ||
1292 | static struct usb_endpoint_descriptor dwc3_gadget_ep0_desc = { | |
1293 | .bLength = USB_DT_ENDPOINT_SIZE, | |
1294 | .bDescriptorType = USB_DT_ENDPOINT, | |
1295 | .bmAttributes = USB_ENDPOINT_XFER_CONTROL, | |
1296 | }; | |
1297 | ||
1298 | static const struct usb_ep_ops dwc3_gadget_ep0_ops = { | |
1299 | .enable = dwc3_gadget_ep0_enable, | |
1300 | .disable = dwc3_gadget_ep0_disable, | |
1301 | .alloc_request = dwc3_gadget_ep_alloc_request, | |
1302 | .free_request = dwc3_gadget_ep_free_request, | |
1303 | .queue = dwc3_gadget_ep0_queue, | |
1304 | .dequeue = dwc3_gadget_ep_dequeue, | |
08f0d966 | 1305 | .set_halt = dwc3_gadget_ep0_set_halt, |
72246da4 FB |
1306 | .set_wedge = dwc3_gadget_ep_set_wedge, |
1307 | }; | |
1308 | ||
1309 | static const struct usb_ep_ops dwc3_gadget_ep_ops = { | |
1310 | .enable = dwc3_gadget_ep_enable, | |
1311 | .disable = dwc3_gadget_ep_disable, | |
1312 | .alloc_request = dwc3_gadget_ep_alloc_request, | |
1313 | .free_request = dwc3_gadget_ep_free_request, | |
1314 | .queue = dwc3_gadget_ep_queue, | |
1315 | .dequeue = dwc3_gadget_ep_dequeue, | |
1316 | .set_halt = dwc3_gadget_ep_set_halt, | |
1317 | .set_wedge = dwc3_gadget_ep_set_wedge, | |
1318 | }; | |
1319 | ||
1320 | /* -------------------------------------------------------------------------- */ | |
1321 | ||
1322 | static int dwc3_gadget_get_frame(struct usb_gadget *g) | |
1323 | { | |
1324 | struct dwc3 *dwc = gadget_to_dwc(g); | |
1325 | u32 reg; | |
1326 | ||
1327 | reg = dwc3_readl(dwc->regs, DWC3_DSTS); | |
1328 | return DWC3_DSTS_SOFFN(reg); | |
1329 | } | |
1330 | ||
218ef7b6 | 1331 | static int __dwc3_gadget_wakeup(struct dwc3 *dwc) |
72246da4 | 1332 | { |
72246da4 | 1333 | unsigned long timeout; |
72246da4 | 1334 | |
218ef7b6 | 1335 | int ret; |
72246da4 FB |
1336 | u32 reg; |
1337 | ||
72246da4 FB |
1338 | u8 link_state; |
1339 | u8 speed; | |
1340 | ||
72246da4 FB |
1341 | /* |
1342 | * According to the Databook Remote wakeup request should | |
1343 | * be issued only when the device is in early suspend state. | |
1344 | * | |
1345 | * We can check that via USB Link State bits in DSTS register. | |
1346 | */ | |
1347 | reg = dwc3_readl(dwc->regs, DWC3_DSTS); | |
1348 | ||
1349 | speed = reg & DWC3_DSTS_CONNECTSPD; | |
ee5cd41c JY |
1350 | if ((speed == DWC3_DSTS_SUPERSPEED) || |
1351 | (speed == DWC3_DSTS_SUPERSPEED_PLUS)) { | |
60cfb37a | 1352 | dwc3_trace(trace_dwc3_gadget, "no wakeup on SuperSpeed"); |
6b742899 | 1353 | return 0; |
72246da4 FB |
1354 | } |
1355 | ||
1356 | link_state = DWC3_DSTS_USBLNKST(reg); | |
1357 | ||
1358 | switch (link_state) { | |
1359 | case DWC3_LINK_STATE_RX_DET: /* in HS, means Early Suspend */ | |
1360 | case DWC3_LINK_STATE_U3: /* in HS, means SUSPEND */ | |
1361 | break; | |
1362 | default: | |
ec5e795c | 1363 | dwc3_trace(trace_dwc3_gadget, |
60cfb37a | 1364 | "can't wakeup from '%s'", |
ec5e795c | 1365 | dwc3_gadget_link_string(link_state)); |
218ef7b6 | 1366 | return -EINVAL; |
72246da4 FB |
1367 | } |
1368 | ||
8598bde7 FB |
1369 | ret = dwc3_gadget_set_link_state(dwc, DWC3_LINK_STATE_RECOV); |
1370 | if (ret < 0) { | |
1371 | dev_err(dwc->dev, "failed to put link in Recovery\n"); | |
218ef7b6 | 1372 | return ret; |
8598bde7 | 1373 | } |
72246da4 | 1374 | |
802fde98 PZ |
1375 | /* Recent versions do this automatically */ |
1376 | if (dwc->revision < DWC3_REVISION_194A) { | |
1377 | /* write zeroes to Link Change Request */ | |
fcc023c7 | 1378 | reg = dwc3_readl(dwc->regs, DWC3_DCTL); |
802fde98 PZ |
1379 | reg &= ~DWC3_DCTL_ULSTCHNGREQ_MASK; |
1380 | dwc3_writel(dwc->regs, DWC3_DCTL, reg); | |
1381 | } | |
72246da4 | 1382 | |
1d046793 | 1383 | /* poll until Link State changes to ON */ |
72246da4 FB |
1384 | timeout = jiffies + msecs_to_jiffies(100); |
1385 | ||
1d046793 | 1386 | while (!time_after(jiffies, timeout)) { |
72246da4 FB |
1387 | reg = dwc3_readl(dwc->regs, DWC3_DSTS); |
1388 | ||
1389 | /* in HS, means ON */ | |
1390 | if (DWC3_DSTS_USBLNKST(reg) == DWC3_LINK_STATE_U0) | |
1391 | break; | |
1392 | } | |
1393 | ||
1394 | if (DWC3_DSTS_USBLNKST(reg) != DWC3_LINK_STATE_U0) { | |
1395 | dev_err(dwc->dev, "failed to send remote wakeup\n"); | |
218ef7b6 | 1396 | return -EINVAL; |
72246da4 FB |
1397 | } |
1398 | ||
218ef7b6 FB |
1399 | return 0; |
1400 | } | |
1401 | ||
1402 | static int dwc3_gadget_wakeup(struct usb_gadget *g) | |
1403 | { | |
1404 | struct dwc3 *dwc = gadget_to_dwc(g); | |
1405 | unsigned long flags; | |
1406 | int ret; | |
1407 | ||
1408 | spin_lock_irqsave(&dwc->lock, flags); | |
1409 | ret = __dwc3_gadget_wakeup(dwc); | |
72246da4 FB |
1410 | spin_unlock_irqrestore(&dwc->lock, flags); |
1411 | ||
1412 | return ret; | |
1413 | } | |
1414 | ||
1415 | static int dwc3_gadget_set_selfpowered(struct usb_gadget *g, | |
1416 | int is_selfpowered) | |
1417 | { | |
1418 | struct dwc3 *dwc = gadget_to_dwc(g); | |
249a4569 | 1419 | unsigned long flags; |
72246da4 | 1420 | |
249a4569 | 1421 | spin_lock_irqsave(&dwc->lock, flags); |
bcdea503 | 1422 | g->is_selfpowered = !!is_selfpowered; |
249a4569 | 1423 | spin_unlock_irqrestore(&dwc->lock, flags); |
72246da4 FB |
1424 | |
1425 | return 0; | |
1426 | } | |
1427 | ||
7b2a0368 | 1428 | static int dwc3_gadget_run_stop(struct dwc3 *dwc, int is_on, int suspend) |
72246da4 FB |
1429 | { |
1430 | u32 reg; | |
61d58242 | 1431 | u32 timeout = 500; |
72246da4 | 1432 | |
fc8bb91b FB |
1433 | if (pm_runtime_suspended(dwc->dev)) |
1434 | return 0; | |
1435 | ||
72246da4 | 1436 | reg = dwc3_readl(dwc->regs, DWC3_DCTL); |
8db7ed15 | 1437 | if (is_on) { |
802fde98 PZ |
1438 | if (dwc->revision <= DWC3_REVISION_187A) { |
1439 | reg &= ~DWC3_DCTL_TRGTULST_MASK; | |
1440 | reg |= DWC3_DCTL_TRGTULST_RX_DET; | |
1441 | } | |
1442 | ||
1443 | if (dwc->revision >= DWC3_REVISION_194A) | |
1444 | reg &= ~DWC3_DCTL_KEEP_CONNECT; | |
1445 | reg |= DWC3_DCTL_RUN_STOP; | |
7b2a0368 FB |
1446 | |
1447 | if (dwc->has_hibernation) | |
1448 | reg |= DWC3_DCTL_KEEP_CONNECT; | |
1449 | ||
9fcb3bd8 | 1450 | dwc->pullups_connected = true; |
8db7ed15 | 1451 | } else { |
72246da4 | 1452 | reg &= ~DWC3_DCTL_RUN_STOP; |
7b2a0368 FB |
1453 | |
1454 | if (dwc->has_hibernation && !suspend) | |
1455 | reg &= ~DWC3_DCTL_KEEP_CONNECT; | |
1456 | ||
9fcb3bd8 | 1457 | dwc->pullups_connected = false; |
8db7ed15 | 1458 | } |
72246da4 FB |
1459 | |
1460 | dwc3_writel(dwc->regs, DWC3_DCTL, reg); | |
1461 | ||
1462 | do { | |
1463 | reg = dwc3_readl(dwc->regs, DWC3_DSTS); | |
b6d4e16e FB |
1464 | reg &= DWC3_DSTS_DEVCTRLHLT; |
1465 | } while (--timeout && !(!is_on ^ !reg)); | |
f2df679b FB |
1466 | |
1467 | if (!timeout) | |
1468 | return -ETIMEDOUT; | |
72246da4 | 1469 | |
73815280 | 1470 | dwc3_trace(trace_dwc3_gadget, "gadget %s data soft-%s", |
72246da4 FB |
1471 | dwc->gadget_driver |
1472 | ? dwc->gadget_driver->function : "no-function", | |
1473 | is_on ? "connect" : "disconnect"); | |
6f17f74b PA |
1474 | |
1475 | return 0; | |
72246da4 FB |
1476 | } |
1477 | ||
1478 | static int dwc3_gadget_pullup(struct usb_gadget *g, int is_on) | |
1479 | { | |
1480 | struct dwc3 *dwc = gadget_to_dwc(g); | |
1481 | unsigned long flags; | |
6f17f74b | 1482 | int ret; |
72246da4 FB |
1483 | |
1484 | is_on = !!is_on; | |
1485 | ||
1486 | spin_lock_irqsave(&dwc->lock, flags); | |
7b2a0368 | 1487 | ret = dwc3_gadget_run_stop(dwc, is_on, false); |
72246da4 FB |
1488 | spin_unlock_irqrestore(&dwc->lock, flags); |
1489 | ||
6f17f74b | 1490 | return ret; |
72246da4 FB |
1491 | } |
1492 | ||
8698e2ac FB |
1493 | static void dwc3_gadget_enable_irq(struct dwc3 *dwc) |
1494 | { | |
1495 | u32 reg; | |
1496 | ||
1497 | /* Enable all but Start and End of Frame IRQs */ | |
1498 | reg = (DWC3_DEVTEN_VNDRDEVTSTRCVEDEN | | |
1499 | DWC3_DEVTEN_EVNTOVERFLOWEN | | |
1500 | DWC3_DEVTEN_CMDCMPLTEN | | |
1501 | DWC3_DEVTEN_ERRTICERREN | | |
1502 | DWC3_DEVTEN_WKUPEVTEN | | |
1503 | DWC3_DEVTEN_ULSTCNGEN | | |
1504 | DWC3_DEVTEN_CONNECTDONEEN | | |
1505 | DWC3_DEVTEN_USBRSTEN | | |
1506 | DWC3_DEVTEN_DISCONNEVTEN); | |
1507 | ||
1508 | dwc3_writel(dwc->regs, DWC3_DEVTEN, reg); | |
1509 | } | |
1510 | ||
1511 | static void dwc3_gadget_disable_irq(struct dwc3 *dwc) | |
1512 | { | |
1513 | /* mask all interrupts */ | |
1514 | dwc3_writel(dwc->regs, DWC3_DEVTEN, 0x00); | |
1515 | } | |
1516 | ||
1517 | static irqreturn_t dwc3_interrupt(int irq, void *_dwc); | |
b15a762f | 1518 | static irqreturn_t dwc3_thread_interrupt(int irq, void *_dwc); |
8698e2ac | 1519 | |
4e99472b FB |
1520 | /** |
1521 | * dwc3_gadget_setup_nump - Calculate and initialize NUMP field of DCFG | |
1522 | * dwc: pointer to our context structure | |
1523 | * | |
1524 | * The following looks like complex but it's actually very simple. In order to | |
1525 | * calculate the number of packets we can burst at once on OUT transfers, we're | |
1526 | * gonna use RxFIFO size. | |
1527 | * | |
1528 | * To calculate RxFIFO size we need two numbers: | |
1529 | * MDWIDTH = size, in bits, of the internal memory bus | |
1530 | * RAM2_DEPTH = depth, in MDWIDTH, of internal RAM2 (where RxFIFO sits) | |
1531 | * | |
1532 | * Given these two numbers, the formula is simple: | |
1533 | * | |
1534 | * RxFIFO Size = (RAM2_DEPTH * MDWIDTH / 8) - 24 - 16; | |
1535 | * | |
1536 | * 24 bytes is for 3x SETUP packets | |
1537 | * 16 bytes is a clock domain crossing tolerance | |
1538 | * | |
1539 | * Given RxFIFO Size, NUMP = RxFIFOSize / 1024; | |
1540 | */ | |
1541 | static void dwc3_gadget_setup_nump(struct dwc3 *dwc) | |
1542 | { | |
1543 | u32 ram2_depth; | |
1544 | u32 mdwidth; | |
1545 | u32 nump; | |
1546 | u32 reg; | |
1547 | ||
1548 | ram2_depth = DWC3_GHWPARAMS7_RAM2_DEPTH(dwc->hwparams.hwparams7); | |
1549 | mdwidth = DWC3_GHWPARAMS0_MDWIDTH(dwc->hwparams.hwparams0); | |
1550 | ||
1551 | nump = ((ram2_depth * mdwidth / 8) - 24 - 16) / 1024; | |
1552 | nump = min_t(u32, nump, 16); | |
1553 | ||
1554 | /* update NumP */ | |
1555 | reg = dwc3_readl(dwc->regs, DWC3_DCFG); | |
1556 | reg &= ~DWC3_DCFG_NUMP_MASK; | |
1557 | reg |= nump << DWC3_DCFG_NUMP_SHIFT; | |
1558 | dwc3_writel(dwc->regs, DWC3_DCFG, reg); | |
1559 | } | |
1560 | ||
d7be2952 | 1561 | static int __dwc3_gadget_start(struct dwc3 *dwc) |
72246da4 | 1562 | { |
72246da4 | 1563 | struct dwc3_ep *dep; |
72246da4 FB |
1564 | int ret = 0; |
1565 | u32 reg; | |
1566 | ||
72246da4 FB |
1567 | reg = dwc3_readl(dwc->regs, DWC3_DCFG); |
1568 | reg &= ~(DWC3_DCFG_SPEED_MASK); | |
07e7f47b FB |
1569 | |
1570 | /** | |
1571 | * WORKAROUND: DWC3 revision < 2.20a have an issue | |
1572 | * which would cause metastability state on Run/Stop | |
1573 | * bit if we try to force the IP to USB2-only mode. | |
1574 | * | |
1575 | * Because of that, we cannot configure the IP to any | |
1576 | * speed other than the SuperSpeed | |
1577 | * | |
1578 | * Refers to: | |
1579 | * | |
1580 | * STAR#9000525659: Clock Domain Crossing on DCTL in | |
1581 | * USB 2.0 Mode | |
1582 | */ | |
f7e846f0 | 1583 | if (dwc->revision < DWC3_REVISION_220A) { |
07e7f47b | 1584 | reg |= DWC3_DCFG_SUPERSPEED; |
f7e846f0 FB |
1585 | } else { |
1586 | switch (dwc->maximum_speed) { | |
1587 | case USB_SPEED_LOW: | |
2da9ad76 | 1588 | reg |= DWC3_DCFG_LOWSPEED; |
f7e846f0 FB |
1589 | break; |
1590 | case USB_SPEED_FULL: | |
2da9ad76 | 1591 | reg |= DWC3_DCFG_FULLSPEED1; |
f7e846f0 FB |
1592 | break; |
1593 | case USB_SPEED_HIGH: | |
2da9ad76 | 1594 | reg |= DWC3_DCFG_HIGHSPEED; |
f7e846f0 | 1595 | break; |
7580862b | 1596 | case USB_SPEED_SUPER_PLUS: |
2da9ad76 | 1597 | reg |= DWC3_DCFG_SUPERSPEED_PLUS; |
7580862b | 1598 | break; |
f7e846f0 | 1599 | default: |
77966eb8 JY |
1600 | dev_err(dwc->dev, "invalid dwc->maximum_speed (%d)\n", |
1601 | dwc->maximum_speed); | |
1602 | /* fall through */ | |
1603 | case USB_SPEED_SUPER: | |
1604 | reg |= DWC3_DCFG_SUPERSPEED; | |
1605 | break; | |
f7e846f0 FB |
1606 | } |
1607 | } | |
72246da4 FB |
1608 | dwc3_writel(dwc->regs, DWC3_DCFG, reg); |
1609 | ||
2a58f9c1 FB |
1610 | /* |
1611 | * We are telling dwc3 that we want to use DCFG.NUMP as ACK TP's NUMP | |
1612 | * field instead of letting dwc3 itself calculate that automatically. | |
1613 | * | |
1614 | * This way, we maximize the chances that we'll be able to get several | |
1615 | * bursts of data without going through any sort of endpoint throttling. | |
1616 | */ | |
1617 | reg = dwc3_readl(dwc->regs, DWC3_GRXTHRCFG); | |
1618 | reg &= ~DWC3_GRXTHRCFG_PKTCNTSEL; | |
1619 | dwc3_writel(dwc->regs, DWC3_GRXTHRCFG, reg); | |
1620 | ||
4e99472b FB |
1621 | dwc3_gadget_setup_nump(dwc); |
1622 | ||
72246da4 FB |
1623 | /* Start with SuperSpeed Default */ |
1624 | dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(512); | |
1625 | ||
1626 | dep = dwc->eps[0]; | |
265b70a7 PZ |
1627 | ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc, NULL, false, |
1628 | false); | |
72246da4 FB |
1629 | if (ret) { |
1630 | dev_err(dwc->dev, "failed to enable %s\n", dep->name); | |
d7be2952 | 1631 | goto err0; |
72246da4 FB |
1632 | } |
1633 | ||
1634 | dep = dwc->eps[1]; | |
265b70a7 PZ |
1635 | ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc, NULL, false, |
1636 | false); | |
72246da4 FB |
1637 | if (ret) { |
1638 | dev_err(dwc->dev, "failed to enable %s\n", dep->name); | |
d7be2952 | 1639 | goto err1; |
72246da4 FB |
1640 | } |
1641 | ||
1642 | /* begin to receive SETUP packets */ | |
c7fcdeb2 | 1643 | dwc->ep0state = EP0_SETUP_PHASE; |
72246da4 FB |
1644 | dwc3_ep0_out_start(dwc); |
1645 | ||
8698e2ac FB |
1646 | dwc3_gadget_enable_irq(dwc); |
1647 | ||
72246da4 FB |
1648 | return 0; |
1649 | ||
b0d7ffd4 | 1650 | err1: |
d7be2952 | 1651 | __dwc3_gadget_ep_disable(dwc->eps[0]); |
b0d7ffd4 FB |
1652 | |
1653 | err0: | |
72246da4 FB |
1654 | return ret; |
1655 | } | |
1656 | ||
d7be2952 FB |
1657 | static int dwc3_gadget_start(struct usb_gadget *g, |
1658 | struct usb_gadget_driver *driver) | |
72246da4 FB |
1659 | { |
1660 | struct dwc3 *dwc = gadget_to_dwc(g); | |
1661 | unsigned long flags; | |
d7be2952 | 1662 | int ret = 0; |
8698e2ac | 1663 | int irq; |
72246da4 | 1664 | |
9522def4 | 1665 | irq = dwc->irq_gadget; |
d7be2952 FB |
1666 | ret = request_threaded_irq(irq, dwc3_interrupt, dwc3_thread_interrupt, |
1667 | IRQF_SHARED, "dwc3", dwc->ev_buf); | |
1668 | if (ret) { | |
1669 | dev_err(dwc->dev, "failed to request irq #%d --> %d\n", | |
1670 | irq, ret); | |
1671 | goto err0; | |
1672 | } | |
1673 | ||
72246da4 | 1674 | spin_lock_irqsave(&dwc->lock, flags); |
d7be2952 FB |
1675 | if (dwc->gadget_driver) { |
1676 | dev_err(dwc->dev, "%s is already bound to %s\n", | |
1677 | dwc->gadget.name, | |
1678 | dwc->gadget_driver->driver.name); | |
1679 | ret = -EBUSY; | |
1680 | goto err1; | |
1681 | } | |
1682 | ||
1683 | dwc->gadget_driver = driver; | |
1684 | ||
fc8bb91b FB |
1685 | if (pm_runtime_active(dwc->dev)) |
1686 | __dwc3_gadget_start(dwc); | |
1687 | ||
d7be2952 FB |
1688 | spin_unlock_irqrestore(&dwc->lock, flags); |
1689 | ||
1690 | return 0; | |
1691 | ||
1692 | err1: | |
1693 | spin_unlock_irqrestore(&dwc->lock, flags); | |
1694 | free_irq(irq, dwc); | |
1695 | ||
1696 | err0: | |
1697 | return ret; | |
1698 | } | |
72246da4 | 1699 | |
d7be2952 FB |
1700 | static void __dwc3_gadget_stop(struct dwc3 *dwc) |
1701 | { | |
da1410be BW |
1702 | if (pm_runtime_suspended(dwc->dev)) |
1703 | return; | |
1704 | ||
8698e2ac | 1705 | dwc3_gadget_disable_irq(dwc); |
72246da4 FB |
1706 | __dwc3_gadget_ep_disable(dwc->eps[0]); |
1707 | __dwc3_gadget_ep_disable(dwc->eps[1]); | |
d7be2952 | 1708 | } |
72246da4 | 1709 | |
d7be2952 FB |
1710 | static int dwc3_gadget_stop(struct usb_gadget *g) |
1711 | { | |
1712 | struct dwc3 *dwc = gadget_to_dwc(g); | |
1713 | unsigned long flags; | |
72246da4 | 1714 | |
d7be2952 FB |
1715 | spin_lock_irqsave(&dwc->lock, flags); |
1716 | __dwc3_gadget_stop(dwc); | |
1717 | dwc->gadget_driver = NULL; | |
72246da4 FB |
1718 | spin_unlock_irqrestore(&dwc->lock, flags); |
1719 | ||
3f308d17 | 1720 | free_irq(dwc->irq_gadget, dwc->ev_buf); |
b0d7ffd4 | 1721 | |
72246da4 FB |
1722 | return 0; |
1723 | } | |
802fde98 | 1724 | |
72246da4 FB |
1725 | static const struct usb_gadget_ops dwc3_gadget_ops = { |
1726 | .get_frame = dwc3_gadget_get_frame, | |
1727 | .wakeup = dwc3_gadget_wakeup, | |
1728 | .set_selfpowered = dwc3_gadget_set_selfpowered, | |
1729 | .pullup = dwc3_gadget_pullup, | |
1730 | .udc_start = dwc3_gadget_start, | |
1731 | .udc_stop = dwc3_gadget_stop, | |
1732 | }; | |
1733 | ||
1734 | /* -------------------------------------------------------------------------- */ | |
1735 | ||
6a1e3ef4 FB |
1736 | static int dwc3_gadget_init_hw_endpoints(struct dwc3 *dwc, |
1737 | u8 num, u32 direction) | |
72246da4 FB |
1738 | { |
1739 | struct dwc3_ep *dep; | |
6a1e3ef4 | 1740 | u8 i; |
72246da4 | 1741 | |
6a1e3ef4 | 1742 | for (i = 0; i < num; i++) { |
d07fa665 | 1743 | u8 epnum = (i << 1) | (direction ? 1 : 0); |
72246da4 | 1744 | |
72246da4 | 1745 | dep = kzalloc(sizeof(*dep), GFP_KERNEL); |
734d5a53 | 1746 | if (!dep) |
72246da4 | 1747 | return -ENOMEM; |
72246da4 FB |
1748 | |
1749 | dep->dwc = dwc; | |
1750 | dep->number = epnum; | |
9aa62ae4 | 1751 | dep->direction = !!direction; |
2eb88016 | 1752 | dep->regs = dwc->regs + DWC3_DEP_BASE(epnum); |
72246da4 FB |
1753 | dwc->eps[epnum] = dep; |
1754 | ||
1755 | snprintf(dep->name, sizeof(dep->name), "ep%d%s", epnum >> 1, | |
1756 | (epnum & 1) ? "in" : "out"); | |
6a1e3ef4 | 1757 | |
72246da4 | 1758 | dep->endpoint.name = dep->name; |
74674cbf | 1759 | spin_lock_init(&dep->lock); |
72246da4 | 1760 | |
73815280 | 1761 | dwc3_trace(trace_dwc3_gadget, "initializing %s", dep->name); |
653df35e | 1762 | |
72246da4 | 1763 | if (epnum == 0 || epnum == 1) { |
e117e742 | 1764 | usb_ep_set_maxpacket_limit(&dep->endpoint, 512); |
6048e4c6 | 1765 | dep->endpoint.maxburst = 1; |
72246da4 FB |
1766 | dep->endpoint.ops = &dwc3_gadget_ep0_ops; |
1767 | if (!epnum) | |
1768 | dwc->gadget.ep0 = &dep->endpoint; | |
1769 | } else { | |
1770 | int ret; | |
1771 | ||
e117e742 | 1772 | usb_ep_set_maxpacket_limit(&dep->endpoint, 1024); |
12d36c16 | 1773 | dep->endpoint.max_streams = 15; |
72246da4 FB |
1774 | dep->endpoint.ops = &dwc3_gadget_ep_ops; |
1775 | list_add_tail(&dep->endpoint.ep_list, | |
1776 | &dwc->gadget.ep_list); | |
1777 | ||
1778 | ret = dwc3_alloc_trb_pool(dep); | |
25b8ff68 | 1779 | if (ret) |
72246da4 | 1780 | return ret; |
72246da4 | 1781 | } |
25b8ff68 | 1782 | |
a474d3b7 RB |
1783 | if (epnum == 0 || epnum == 1) { |
1784 | dep->endpoint.caps.type_control = true; | |
1785 | } else { | |
1786 | dep->endpoint.caps.type_iso = true; | |
1787 | dep->endpoint.caps.type_bulk = true; | |
1788 | dep->endpoint.caps.type_int = true; | |
1789 | } | |
1790 | ||
1791 | dep->endpoint.caps.dir_in = !!direction; | |
1792 | dep->endpoint.caps.dir_out = !direction; | |
1793 | ||
aa3342c8 FB |
1794 | INIT_LIST_HEAD(&dep->pending_list); |
1795 | INIT_LIST_HEAD(&dep->started_list); | |
72246da4 FB |
1796 | } |
1797 | ||
1798 | return 0; | |
1799 | } | |
1800 | ||
6a1e3ef4 FB |
1801 | static int dwc3_gadget_init_endpoints(struct dwc3 *dwc) |
1802 | { | |
1803 | int ret; | |
1804 | ||
1805 | INIT_LIST_HEAD(&dwc->gadget.ep_list); | |
1806 | ||
1807 | ret = dwc3_gadget_init_hw_endpoints(dwc, dwc->num_out_eps, 0); | |
1808 | if (ret < 0) { | |
73815280 FB |
1809 | dwc3_trace(trace_dwc3_gadget, |
1810 | "failed to allocate OUT endpoints"); | |
6a1e3ef4 FB |
1811 | return ret; |
1812 | } | |
1813 | ||
1814 | ret = dwc3_gadget_init_hw_endpoints(dwc, dwc->num_in_eps, 1); | |
1815 | if (ret < 0) { | |
73815280 FB |
1816 | dwc3_trace(trace_dwc3_gadget, |
1817 | "failed to allocate IN endpoints"); | |
6a1e3ef4 FB |
1818 | return ret; |
1819 | } | |
1820 | ||
1821 | return 0; | |
1822 | } | |
1823 | ||
72246da4 FB |
1824 | static void dwc3_gadget_free_endpoints(struct dwc3 *dwc) |
1825 | { | |
1826 | struct dwc3_ep *dep; | |
1827 | u8 epnum; | |
1828 | ||
1829 | for (epnum = 0; epnum < DWC3_ENDPOINTS_NUM; epnum++) { | |
1830 | dep = dwc->eps[epnum]; | |
6a1e3ef4 FB |
1831 | if (!dep) |
1832 | continue; | |
5bf8fae3 GC |
1833 | /* |
1834 | * Physical endpoints 0 and 1 are special; they form the | |
1835 | * bi-directional USB endpoint 0. | |
1836 | * | |
1837 | * For those two physical endpoints, we don't allocate a TRB | |
1838 | * pool nor do we add them the endpoints list. Due to that, we | |
1839 | * shouldn't do these two operations otherwise we would end up | |
1840 | * with all sorts of bugs when removing dwc3.ko. | |
1841 | */ | |
1842 | if (epnum != 0 && epnum != 1) { | |
1843 | dwc3_free_trb_pool(dep); | |
72246da4 | 1844 | list_del(&dep->endpoint.ep_list); |
5bf8fae3 | 1845 | } |
72246da4 FB |
1846 | |
1847 | kfree(dep); | |
1848 | } | |
1849 | } | |
1850 | ||
72246da4 | 1851 | /* -------------------------------------------------------------------------- */ |
e5caff68 | 1852 | |
e5ba5ec8 PA |
1853 | static int __dwc3_cleanup_done_trbs(struct dwc3 *dwc, struct dwc3_ep *dep, |
1854 | struct dwc3_request *req, struct dwc3_trb *trb, | |
e5b36ae2 FB |
1855 | const struct dwc3_event_depevt *event, int status, |
1856 | int chain) | |
72246da4 | 1857 | { |
72246da4 FB |
1858 | unsigned int count; |
1859 | unsigned int s_pkt = 0; | |
d6d6ec7b | 1860 | unsigned int trb_status; |
72246da4 | 1861 | |
68d34c8a | 1862 | dep->queued_requests--; |
dc55c67e | 1863 | dwc3_ep_inc_deq(dep); |
2c4cbe6e FB |
1864 | trace_dwc3_complete_trb(dep, trb); |
1865 | ||
e5b36ae2 FB |
1866 | /* |
1867 | * If we're in the middle of series of chained TRBs and we | |
1868 | * receive a short transfer along the way, DWC3 will skip | |
1869 | * through all TRBs including the last TRB in the chain (the | |
1870 | * where CHN bit is zero. DWC3 will also avoid clearing HWO | |
1871 | * bit and SW has to do it manually. | |
1872 | * | |
1873 | * We're going to do that here to avoid problems of HW trying | |
1874 | * to use bogus TRBs for transfers. | |
1875 | */ | |
1876 | if (chain && (trb->ctrl & DWC3_TRB_CTRL_HWO)) | |
1877 | trb->ctrl &= ~DWC3_TRB_CTRL_HWO; | |
1878 | ||
e5ba5ec8 | 1879 | if ((trb->ctrl & DWC3_TRB_CTRL_HWO) && status != -ESHUTDOWN) |
a0ad85ae | 1880 | return 1; |
e5b36ae2 | 1881 | |
e5ba5ec8 | 1882 | count = trb->size & DWC3_TRB_SIZE_MASK; |
dc55c67e | 1883 | req->request.actual += count; |
e5ba5ec8 PA |
1884 | |
1885 | if (dep->direction) { | |
1886 | if (count) { | |
1887 | trb_status = DWC3_TRB_SIZE_TRBSTS(trb->size); | |
1888 | if (trb_status == DWC3_TRBSTS_MISSED_ISOC) { | |
ec5e795c | 1889 | dwc3_trace(trace_dwc3_gadget, |
60cfb37a | 1890 | "%s: incomplete IN transfer", |
e5ba5ec8 PA |
1891 | dep->name); |
1892 | /* | |
1893 | * If missed isoc occurred and there is | |
1894 | * no request queued then issue END | |
1895 | * TRANSFER, so that core generates | |
1896 | * next xfernotready and we will issue | |
1897 | * a fresh START TRANSFER. | |
1898 | * If there are still queued request | |
1899 | * then wait, do not issue either END | |
1900 | * or UPDATE TRANSFER, just attach next | |
aa3342c8 | 1901 | * request in pending_list during |
e5ba5ec8 PA |
1902 | * giveback.If any future queued request |
1903 | * is successfully transferred then we | |
1904 | * will issue UPDATE TRANSFER for all | |
aa3342c8 | 1905 | * request in the pending_list. |
e5ba5ec8 PA |
1906 | */ |
1907 | dep->flags |= DWC3_EP_MISSED_ISOC; | |
1908 | } else { | |
1909 | dev_err(dwc->dev, "incomplete IN transfer %s\n", | |
1910 | dep->name); | |
1911 | status = -ECONNRESET; | |
1912 | } | |
1913 | } else { | |
1914 | dep->flags &= ~DWC3_EP_MISSED_ISOC; | |
1915 | } | |
1916 | } else { | |
1917 | if (count && (event->status & DEPEVT_STATUS_SHORT)) | |
1918 | s_pkt = 1; | |
1919 | } | |
1920 | ||
7c705dfe | 1921 | if (s_pkt && !chain) |
e5ba5ec8 | 1922 | return 1; |
f99f53f2 | 1923 | |
e5ba5ec8 PA |
1924 | if ((event->status & DEPEVT_STATUS_IOC) && |
1925 | (trb->ctrl & DWC3_TRB_CTRL_IOC)) | |
1926 | return 1; | |
f99f53f2 | 1927 | |
e5ba5ec8 PA |
1928 | return 0; |
1929 | } | |
1930 | ||
1931 | static int dwc3_cleanup_done_reqs(struct dwc3 *dwc, struct dwc3_ep *dep, | |
1932 | const struct dwc3_event_depevt *event, int status) | |
1933 | { | |
31162af4 | 1934 | struct dwc3_request *req, *n; |
e5ba5ec8 | 1935 | struct dwc3_trb *trb; |
e5ba5ec8 PA |
1936 | int ret; |
1937 | ||
31162af4 | 1938 | list_for_each_entry_safe(req, n, &dep->started_list, list) { |
1f512119 FB |
1939 | unsigned length; |
1940 | unsigned actual; | |
31162af4 | 1941 | int chain; |
ac7bdcc1 | 1942 | |
1f512119 FB |
1943 | length = req->request.length; |
1944 | chain = req->num_pending_sgs > 0; | |
31162af4 | 1945 | if (chain) { |
1f512119 | 1946 | struct scatterlist *sg = req->sg; |
31162af4 | 1947 | struct scatterlist *s; |
1f512119 | 1948 | unsigned int pending = req->num_pending_sgs; |
31162af4 FB |
1949 | unsigned int i; |
1950 | ||
1f512119 | 1951 | for_each_sg(sg, s, pending, i) { |
31162af4 | 1952 | trb = &dep->trb_pool[dep->trb_dequeue]; |
31162af4 | 1953 | |
1f512119 FB |
1954 | req->sg = sg_next(s); |
1955 | req->num_pending_sgs--; | |
1956 | ||
31162af4 FB |
1957 | ret = __dwc3_cleanup_done_trbs(dwc, dep, req, trb, |
1958 | event, status, chain); | |
1f512119 FB |
1959 | if (ret) |
1960 | break; | |
31162af4 FB |
1961 | } |
1962 | } else { | |
737f1ae2 | 1963 | trb = &dep->trb_pool[dep->trb_dequeue]; |
d115d705 | 1964 | ret = __dwc3_cleanup_done_trbs(dwc, dep, req, trb, |
e5b36ae2 | 1965 | event, status, chain); |
31162af4 | 1966 | } |
d115d705 | 1967 | |
c7de5734 FB |
1968 | /* |
1969 | * We assume here we will always receive the entire data block | |
1970 | * which we should receive. Meaning, if we program RX to | |
1971 | * receive 4K but we receive only 2K, we assume that's all we | |
1972 | * should receive and we simply bounce the request back to the | |
1973 | * gadget driver for further processing. | |
1974 | */ | |
1f512119 FB |
1975 | actual = length - req->request.actual; |
1976 | req->request.actual = actual; | |
1977 | ||
1978 | if (ret && chain && (actual < length) && req->num_pending_sgs) | |
1979 | return __dwc3_gadget_kick_transfer(dep, 0); | |
1980 | ||
d115d705 | 1981 | dwc3_gadget_giveback(dep, req, status); |
e5ba5ec8 PA |
1982 | |
1983 | if (ret) | |
72246da4 | 1984 | break; |
31162af4 | 1985 | } |
72246da4 | 1986 | |
4cb42217 FB |
1987 | /* |
1988 | * Our endpoint might get disabled by another thread during | |
1989 | * dwc3_gadget_giveback(). If that happens, we're just gonna return 1 | |
1990 | * early on so DWC3_EP_BUSY flag gets cleared | |
1991 | */ | |
1992 | if (!dep->endpoint.desc) | |
1993 | return 1; | |
1994 | ||
cdc359dd | 1995 | if (usb_endpoint_xfer_isoc(dep->endpoint.desc) && |
aa3342c8 FB |
1996 | list_empty(&dep->started_list)) { |
1997 | if (list_empty(&dep->pending_list)) { | |
cdc359dd PA |
1998 | /* |
1999 | * If there is no entry in request list then do | |
2000 | * not issue END TRANSFER now. Just set PENDING | |
2001 | * flag, so that END TRANSFER is issued when an | |
2002 | * entry is added into request list. | |
2003 | */ | |
2004 | dep->flags = DWC3_EP_PENDING_REQUEST; | |
2005 | } else { | |
b992e681 | 2006 | dwc3_stop_active_transfer(dwc, dep->number, true); |
cdc359dd PA |
2007 | dep->flags = DWC3_EP_ENABLED; |
2008 | } | |
7efea86c PA |
2009 | return 1; |
2010 | } | |
2011 | ||
9cad39fe KL |
2012 | if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) |
2013 | if ((event->status & DEPEVT_STATUS_IOC) && | |
2014 | (trb->ctrl & DWC3_TRB_CTRL_IOC)) | |
2015 | return 0; | |
72246da4 FB |
2016 | return 1; |
2017 | } | |
2018 | ||
2019 | static void dwc3_endpoint_transfer_complete(struct dwc3 *dwc, | |
029d97ff | 2020 | struct dwc3_ep *dep, const struct dwc3_event_depevt *event) |
72246da4 FB |
2021 | { |
2022 | unsigned status = 0; | |
2023 | int clean_busy; | |
e18b7975 FB |
2024 | u32 is_xfer_complete; |
2025 | ||
2026 | is_xfer_complete = (event->endpoint_event == DWC3_DEPEVT_XFERCOMPLETE); | |
72246da4 FB |
2027 | |
2028 | if (event->status & DEPEVT_STATUS_BUSERR) | |
2029 | status = -ECONNRESET; | |
2030 | ||
1d046793 | 2031 | clean_busy = dwc3_cleanup_done_reqs(dwc, dep, event, status); |
4cb42217 | 2032 | if (clean_busy && (!dep->endpoint.desc || is_xfer_complete || |
e18b7975 | 2033 | usb_endpoint_xfer_isoc(dep->endpoint.desc))) |
72246da4 | 2034 | dep->flags &= ~DWC3_EP_BUSY; |
fae2b904 FB |
2035 | |
2036 | /* | |
2037 | * WORKAROUND: This is the 2nd half of U1/U2 -> U0 workaround. | |
2038 | * See dwc3_gadget_linksts_change_interrupt() for 1st half. | |
2039 | */ | |
2040 | if (dwc->revision < DWC3_REVISION_183A) { | |
2041 | u32 reg; | |
2042 | int i; | |
2043 | ||
2044 | for (i = 0; i < DWC3_ENDPOINTS_NUM; i++) { | |
348e026f | 2045 | dep = dwc->eps[i]; |
fae2b904 FB |
2046 | |
2047 | if (!(dep->flags & DWC3_EP_ENABLED)) | |
2048 | continue; | |
2049 | ||
aa3342c8 | 2050 | if (!list_empty(&dep->started_list)) |
fae2b904 FB |
2051 | return; |
2052 | } | |
2053 | ||
2054 | reg = dwc3_readl(dwc->regs, DWC3_DCTL); | |
2055 | reg |= dwc->u1u2; | |
2056 | dwc3_writel(dwc->regs, DWC3_DCTL, reg); | |
2057 | ||
2058 | dwc->u1u2 = 0; | |
2059 | } | |
8a1a9c9e | 2060 | |
4cb42217 FB |
2061 | /* |
2062 | * Our endpoint might get disabled by another thread during | |
2063 | * dwc3_gadget_giveback(). If that happens, we're just gonna return 1 | |
2064 | * early on so DWC3_EP_BUSY flag gets cleared | |
2065 | */ | |
2066 | if (!dep->endpoint.desc) | |
2067 | return; | |
2068 | ||
e6e709b7 | 2069 | if (!usb_endpoint_xfer_isoc(dep->endpoint.desc)) { |
8a1a9c9e FB |
2070 | int ret; |
2071 | ||
4fae2e3e | 2072 | ret = __dwc3_gadget_kick_transfer(dep, 0); |
8a1a9c9e FB |
2073 | if (!ret || ret == -EBUSY) |
2074 | return; | |
2075 | } | |
72246da4 FB |
2076 | } |
2077 | ||
72246da4 FB |
2078 | static void dwc3_endpoint_interrupt(struct dwc3 *dwc, |
2079 | const struct dwc3_event_depevt *event) | |
2080 | { | |
2081 | struct dwc3_ep *dep; | |
2082 | u8 epnum = event->endpoint_number; | |
2083 | ||
2084 | dep = dwc->eps[epnum]; | |
2085 | ||
3336abb5 FB |
2086 | if (!(dep->flags & DWC3_EP_ENABLED)) |
2087 | return; | |
2088 | ||
72246da4 FB |
2089 | if (epnum == 0 || epnum == 1) { |
2090 | dwc3_ep0_interrupt(dwc, event); | |
2091 | return; | |
2092 | } | |
2093 | ||
2094 | switch (event->endpoint_event) { | |
2095 | case DWC3_DEPEVT_XFERCOMPLETE: | |
b4996a86 | 2096 | dep->resource_index = 0; |
c2df85ca | 2097 | |
16e78db7 | 2098 | if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) { |
ec5e795c | 2099 | dwc3_trace(trace_dwc3_gadget, |
60cfb37a | 2100 | "%s is an Isochronous endpoint", |
72246da4 FB |
2101 | dep->name); |
2102 | return; | |
2103 | } | |
2104 | ||
029d97ff | 2105 | dwc3_endpoint_transfer_complete(dwc, dep, event); |
72246da4 FB |
2106 | break; |
2107 | case DWC3_DEPEVT_XFERINPROGRESS: | |
029d97ff | 2108 | dwc3_endpoint_transfer_complete(dwc, dep, event); |
72246da4 FB |
2109 | break; |
2110 | case DWC3_DEPEVT_XFERNOTREADY: | |
16e78db7 | 2111 | if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) { |
72246da4 FB |
2112 | dwc3_gadget_start_isoc(dwc, dep, event); |
2113 | } else { | |
6bb4fe12 | 2114 | int active; |
72246da4 FB |
2115 | int ret; |
2116 | ||
6bb4fe12 FB |
2117 | active = event->status & DEPEVT_STATUS_TRANSFER_ACTIVE; |
2118 | ||
73815280 | 2119 | dwc3_trace(trace_dwc3_gadget, "%s: reason %s", |
6bb4fe12 | 2120 | dep->name, active ? "Transfer Active" |
72246da4 FB |
2121 | : "Transfer Not Active"); |
2122 | ||
4fae2e3e | 2123 | ret = __dwc3_gadget_kick_transfer(dep, 0); |
72246da4 FB |
2124 | if (!ret || ret == -EBUSY) |
2125 | return; | |
2126 | ||
ec5e795c | 2127 | dwc3_trace(trace_dwc3_gadget, |
60cfb37a | 2128 | "%s: failed to kick transfers", |
72246da4 FB |
2129 | dep->name); |
2130 | } | |
2131 | ||
879631aa FB |
2132 | break; |
2133 | case DWC3_DEPEVT_STREAMEVT: | |
16e78db7 | 2134 | if (!usb_endpoint_xfer_bulk(dep->endpoint.desc)) { |
879631aa FB |
2135 | dev_err(dwc->dev, "Stream event for non-Bulk %s\n", |
2136 | dep->name); | |
2137 | return; | |
2138 | } | |
2139 | ||
2140 | switch (event->status) { | |
2141 | case DEPEVT_STREAMEVT_FOUND: | |
73815280 FB |
2142 | dwc3_trace(trace_dwc3_gadget, |
2143 | "Stream %d found and started", | |
879631aa FB |
2144 | event->parameters); |
2145 | ||
2146 | break; | |
2147 | case DEPEVT_STREAMEVT_NOTFOUND: | |
2148 | /* FALLTHROUGH */ | |
2149 | default: | |
ec5e795c | 2150 | dwc3_trace(trace_dwc3_gadget, |
60cfb37a | 2151 | "unable to find suitable stream"); |
879631aa | 2152 | } |
72246da4 FB |
2153 | break; |
2154 | case DWC3_DEPEVT_RXTXFIFOEVT: | |
60cfb37a | 2155 | dwc3_trace(trace_dwc3_gadget, "%s FIFO Overrun", dep->name); |
72246da4 | 2156 | break; |
72246da4 | 2157 | case DWC3_DEPEVT_EPCMDCMPLT: |
73815280 | 2158 | dwc3_trace(trace_dwc3_gadget, "Endpoint Command Complete"); |
72246da4 FB |
2159 | break; |
2160 | } | |
2161 | } | |
2162 | ||
2163 | static void dwc3_disconnect_gadget(struct dwc3 *dwc) | |
2164 | { | |
2165 | if (dwc->gadget_driver && dwc->gadget_driver->disconnect) { | |
2166 | spin_unlock(&dwc->lock); | |
2167 | dwc->gadget_driver->disconnect(&dwc->gadget); | |
2168 | spin_lock(&dwc->lock); | |
2169 | } | |
2170 | } | |
2171 | ||
bc5ba2e0 FB |
2172 | static void dwc3_suspend_gadget(struct dwc3 *dwc) |
2173 | { | |
73a30bfc | 2174 | if (dwc->gadget_driver && dwc->gadget_driver->suspend) { |
bc5ba2e0 FB |
2175 | spin_unlock(&dwc->lock); |
2176 | dwc->gadget_driver->suspend(&dwc->gadget); | |
2177 | spin_lock(&dwc->lock); | |
2178 | } | |
2179 | } | |
2180 | ||
2181 | static void dwc3_resume_gadget(struct dwc3 *dwc) | |
2182 | { | |
73a30bfc | 2183 | if (dwc->gadget_driver && dwc->gadget_driver->resume) { |
bc5ba2e0 FB |
2184 | spin_unlock(&dwc->lock); |
2185 | dwc->gadget_driver->resume(&dwc->gadget); | |
5c7b3b02 | 2186 | spin_lock(&dwc->lock); |
8e74475b FB |
2187 | } |
2188 | } | |
2189 | ||
2190 | static void dwc3_reset_gadget(struct dwc3 *dwc) | |
2191 | { | |
2192 | if (!dwc->gadget_driver) | |
2193 | return; | |
2194 | ||
2195 | if (dwc->gadget.speed != USB_SPEED_UNKNOWN) { | |
2196 | spin_unlock(&dwc->lock); | |
2197 | usb_gadget_udc_reset(&dwc->gadget, dwc->gadget_driver); | |
bc5ba2e0 FB |
2198 | spin_lock(&dwc->lock); |
2199 | } | |
2200 | } | |
2201 | ||
b992e681 | 2202 | static void dwc3_stop_active_transfer(struct dwc3 *dwc, u32 epnum, bool force) |
72246da4 FB |
2203 | { |
2204 | struct dwc3_ep *dep; | |
2205 | struct dwc3_gadget_ep_cmd_params params; | |
2206 | u32 cmd; | |
2207 | int ret; | |
2208 | ||
2209 | dep = dwc->eps[epnum]; | |
2210 | ||
b4996a86 | 2211 | if (!dep->resource_index) |
3daf74d7 PA |
2212 | return; |
2213 | ||
57911504 PA |
2214 | /* |
2215 | * NOTICE: We are violating what the Databook says about the | |
2216 | * EndTransfer command. Ideally we would _always_ wait for the | |
2217 | * EndTransfer Command Completion IRQ, but that's causing too | |
2218 | * much trouble synchronizing between us and gadget driver. | |
2219 | * | |
2220 | * We have discussed this with the IP Provider and it was | |
2221 | * suggested to giveback all requests here, but give HW some | |
2222 | * extra time to synchronize with the interconnect. We're using | |
dc93b41a | 2223 | * an arbitrary 100us delay for that. |
57911504 PA |
2224 | * |
2225 | * Note also that a similar handling was tested by Synopsys | |
2226 | * (thanks a lot Paul) and nothing bad has come out of it. | |
2227 | * In short, what we're doing is: | |
2228 | * | |
2229 | * - Issue EndTransfer WITH CMDIOC bit set | |
2230 | * - Wait 100us | |
06281d46 JY |
2231 | * |
2232 | * As of IP version 3.10a of the DWC_usb3 IP, the controller | |
2233 | * supports a mode to work around the above limitation. The | |
2234 | * software can poll the CMDACT bit in the DEPCMD register | |
2235 | * after issuing a EndTransfer command. This mode is enabled | |
2236 | * by writing GUCTL2[14]. This polling is already done in the | |
2237 | * dwc3_send_gadget_ep_cmd() function so if the mode is | |
2238 | * enabled, the EndTransfer command will have completed upon | |
2239 | * returning from this function and we don't need to delay for | |
2240 | * 100us. | |
2241 | * | |
2242 | * This mode is NOT available on the DWC_usb31 IP. | |
57911504 PA |
2243 | */ |
2244 | ||
3daf74d7 | 2245 | cmd = DWC3_DEPCMD_ENDTRANSFER; |
b992e681 PZ |
2246 | cmd |= force ? DWC3_DEPCMD_HIPRI_FORCERM : 0; |
2247 | cmd |= DWC3_DEPCMD_CMDIOC; | |
b4996a86 | 2248 | cmd |= DWC3_DEPCMD_PARAM(dep->resource_index); |
3daf74d7 | 2249 | memset(¶ms, 0, sizeof(params)); |
2cd4718d | 2250 | ret = dwc3_send_gadget_ep_cmd(dep, cmd, ¶ms); |
3daf74d7 | 2251 | WARN_ON_ONCE(ret); |
b4996a86 | 2252 | dep->resource_index = 0; |
041d81f4 | 2253 | dep->flags &= ~DWC3_EP_BUSY; |
06281d46 JY |
2254 | |
2255 | if (dwc3_is_usb31(dwc) || dwc->revision < DWC3_REVISION_310A) | |
2256 | udelay(100); | |
72246da4 FB |
2257 | } |
2258 | ||
2259 | static void dwc3_stop_active_transfers(struct dwc3 *dwc) | |
2260 | { | |
2261 | u32 epnum; | |
2262 | ||
2263 | for (epnum = 2; epnum < DWC3_ENDPOINTS_NUM; epnum++) { | |
2264 | struct dwc3_ep *dep; | |
2265 | ||
2266 | dep = dwc->eps[epnum]; | |
6a1e3ef4 FB |
2267 | if (!dep) |
2268 | continue; | |
2269 | ||
72246da4 FB |
2270 | if (!(dep->flags & DWC3_EP_ENABLED)) |
2271 | continue; | |
2272 | ||
624407f9 | 2273 | dwc3_remove_requests(dwc, dep); |
72246da4 FB |
2274 | } |
2275 | } | |
2276 | ||
2277 | static void dwc3_clear_stall_all_ep(struct dwc3 *dwc) | |
2278 | { | |
2279 | u32 epnum; | |
2280 | ||
2281 | for (epnum = 1; epnum < DWC3_ENDPOINTS_NUM; epnum++) { | |
2282 | struct dwc3_ep *dep; | |
72246da4 FB |
2283 | int ret; |
2284 | ||
2285 | dep = dwc->eps[epnum]; | |
6a1e3ef4 FB |
2286 | if (!dep) |
2287 | continue; | |
72246da4 FB |
2288 | |
2289 | if (!(dep->flags & DWC3_EP_STALL)) | |
2290 | continue; | |
2291 | ||
2292 | dep->flags &= ~DWC3_EP_STALL; | |
2293 | ||
50c763f8 | 2294 | ret = dwc3_send_clear_stall_ep_cmd(dep); |
72246da4 FB |
2295 | WARN_ON_ONCE(ret); |
2296 | } | |
2297 | } | |
2298 | ||
2299 | static void dwc3_gadget_disconnect_interrupt(struct dwc3 *dwc) | |
2300 | { | |
c4430a26 FB |
2301 | int reg; |
2302 | ||
72246da4 FB |
2303 | reg = dwc3_readl(dwc->regs, DWC3_DCTL); |
2304 | reg &= ~DWC3_DCTL_INITU1ENA; | |
2305 | dwc3_writel(dwc->regs, DWC3_DCTL, reg); | |
2306 | ||
2307 | reg &= ~DWC3_DCTL_INITU2ENA; | |
2308 | dwc3_writel(dwc->regs, DWC3_DCTL, reg); | |
72246da4 | 2309 | |
72246da4 FB |
2310 | dwc3_disconnect_gadget(dwc); |
2311 | ||
2312 | dwc->gadget.speed = USB_SPEED_UNKNOWN; | |
df62df56 | 2313 | dwc->setup_packet_pending = false; |
06a374ed | 2314 | usb_gadget_set_state(&dwc->gadget, USB_STATE_NOTATTACHED); |
fc8bb91b FB |
2315 | |
2316 | dwc->connected = false; | |
72246da4 FB |
2317 | } |
2318 | ||
72246da4 FB |
2319 | static void dwc3_gadget_reset_interrupt(struct dwc3 *dwc) |
2320 | { | |
2321 | u32 reg; | |
2322 | ||
fc8bb91b FB |
2323 | dwc->connected = true; |
2324 | ||
df62df56 FB |
2325 | /* |
2326 | * WORKAROUND: DWC3 revisions <1.88a have an issue which | |
2327 | * would cause a missing Disconnect Event if there's a | |
2328 | * pending Setup Packet in the FIFO. | |
2329 | * | |
2330 | * There's no suggested workaround on the official Bug | |
2331 | * report, which states that "unless the driver/application | |
2332 | * is doing any special handling of a disconnect event, | |
2333 | * there is no functional issue". | |
2334 | * | |
2335 | * Unfortunately, it turns out that we _do_ some special | |
2336 | * handling of a disconnect event, namely complete all | |
2337 | * pending transfers, notify gadget driver of the | |
2338 | * disconnection, and so on. | |
2339 | * | |
2340 | * Our suggested workaround is to follow the Disconnect | |
2341 | * Event steps here, instead, based on a setup_packet_pending | |
b5d335e5 FB |
2342 | * flag. Such flag gets set whenever we have a SETUP_PENDING |
2343 | * status for EP0 TRBs and gets cleared on XferComplete for the | |
df62df56 FB |
2344 | * same endpoint. |
2345 | * | |
2346 | * Refers to: | |
2347 | * | |
2348 | * STAR#9000466709: RTL: Device : Disconnect event not | |
2349 | * generated if setup packet pending in FIFO | |
2350 | */ | |
2351 | if (dwc->revision < DWC3_REVISION_188A) { | |
2352 | if (dwc->setup_packet_pending) | |
2353 | dwc3_gadget_disconnect_interrupt(dwc); | |
2354 | } | |
2355 | ||
8e74475b | 2356 | dwc3_reset_gadget(dwc); |
72246da4 FB |
2357 | |
2358 | reg = dwc3_readl(dwc->regs, DWC3_DCTL); | |
2359 | reg &= ~DWC3_DCTL_TSTCTRL_MASK; | |
2360 | dwc3_writel(dwc->regs, DWC3_DCTL, reg); | |
3b637367 | 2361 | dwc->test_mode = false; |
72246da4 FB |
2362 | |
2363 | dwc3_stop_active_transfers(dwc); | |
2364 | dwc3_clear_stall_all_ep(dwc); | |
2365 | ||
2366 | /* Reset device address to zero */ | |
2367 | reg = dwc3_readl(dwc->regs, DWC3_DCFG); | |
2368 | reg &= ~(DWC3_DCFG_DEVADDR_MASK); | |
2369 | dwc3_writel(dwc->regs, DWC3_DCFG, reg); | |
72246da4 FB |
2370 | } |
2371 | ||
2372 | static void dwc3_update_ram_clk_sel(struct dwc3 *dwc, u32 speed) | |
2373 | { | |
2374 | u32 reg; | |
2375 | u32 usb30_clock = DWC3_GCTL_CLK_BUS; | |
2376 | ||
2377 | /* | |
2378 | * We change the clock only at SS but I dunno why I would want to do | |
2379 | * this. Maybe it becomes part of the power saving plan. | |
2380 | */ | |
2381 | ||
ee5cd41c JY |
2382 | if ((speed != DWC3_DSTS_SUPERSPEED) && |
2383 | (speed != DWC3_DSTS_SUPERSPEED_PLUS)) | |
72246da4 FB |
2384 | return; |
2385 | ||
2386 | /* | |
2387 | * RAMClkSel is reset to 0 after USB reset, so it must be reprogrammed | |
2388 | * each time on Connect Done. | |
2389 | */ | |
2390 | if (!usb30_clock) | |
2391 | return; | |
2392 | ||
2393 | reg = dwc3_readl(dwc->regs, DWC3_GCTL); | |
2394 | reg |= DWC3_GCTL_RAMCLKSEL(usb30_clock); | |
2395 | dwc3_writel(dwc->regs, DWC3_GCTL, reg); | |
2396 | } | |
2397 | ||
72246da4 FB |
2398 | static void dwc3_gadget_conndone_interrupt(struct dwc3 *dwc) |
2399 | { | |
72246da4 FB |
2400 | struct dwc3_ep *dep; |
2401 | int ret; | |
2402 | u32 reg; | |
2403 | u8 speed; | |
2404 | ||
72246da4 FB |
2405 | reg = dwc3_readl(dwc->regs, DWC3_DSTS); |
2406 | speed = reg & DWC3_DSTS_CONNECTSPD; | |
2407 | dwc->speed = speed; | |
2408 | ||
2409 | dwc3_update_ram_clk_sel(dwc, speed); | |
2410 | ||
2411 | switch (speed) { | |
2da9ad76 | 2412 | case DWC3_DSTS_SUPERSPEED_PLUS: |
7580862b JY |
2413 | dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(512); |
2414 | dwc->gadget.ep0->maxpacket = 512; | |
2415 | dwc->gadget.speed = USB_SPEED_SUPER_PLUS; | |
2416 | break; | |
2da9ad76 | 2417 | case DWC3_DSTS_SUPERSPEED: |
05870c5b FB |
2418 | /* |
2419 | * WORKAROUND: DWC3 revisions <1.90a have an issue which | |
2420 | * would cause a missing USB3 Reset event. | |
2421 | * | |
2422 | * In such situations, we should force a USB3 Reset | |
2423 | * event by calling our dwc3_gadget_reset_interrupt() | |
2424 | * routine. | |
2425 | * | |
2426 | * Refers to: | |
2427 | * | |
2428 | * STAR#9000483510: RTL: SS : USB3 reset event may | |
2429 | * not be generated always when the link enters poll | |
2430 | */ | |
2431 | if (dwc->revision < DWC3_REVISION_190A) | |
2432 | dwc3_gadget_reset_interrupt(dwc); | |
2433 | ||
72246da4 FB |
2434 | dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(512); |
2435 | dwc->gadget.ep0->maxpacket = 512; | |
2436 | dwc->gadget.speed = USB_SPEED_SUPER; | |
2437 | break; | |
2da9ad76 | 2438 | case DWC3_DSTS_HIGHSPEED: |
72246da4 FB |
2439 | dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(64); |
2440 | dwc->gadget.ep0->maxpacket = 64; | |
2441 | dwc->gadget.speed = USB_SPEED_HIGH; | |
2442 | break; | |
2da9ad76 JY |
2443 | case DWC3_DSTS_FULLSPEED2: |
2444 | case DWC3_DSTS_FULLSPEED1: | |
72246da4 FB |
2445 | dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(64); |
2446 | dwc->gadget.ep0->maxpacket = 64; | |
2447 | dwc->gadget.speed = USB_SPEED_FULL; | |
2448 | break; | |
2da9ad76 | 2449 | case DWC3_DSTS_LOWSPEED: |
72246da4 FB |
2450 | dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(8); |
2451 | dwc->gadget.ep0->maxpacket = 8; | |
2452 | dwc->gadget.speed = USB_SPEED_LOW; | |
2453 | break; | |
2454 | } | |
2455 | ||
2b758350 PA |
2456 | /* Enable USB2 LPM Capability */ |
2457 | ||
ee5cd41c | 2458 | if ((dwc->revision > DWC3_REVISION_194A) && |
2da9ad76 JY |
2459 | (speed != DWC3_DSTS_SUPERSPEED) && |
2460 | (speed != DWC3_DSTS_SUPERSPEED_PLUS)) { | |
2b758350 PA |
2461 | reg = dwc3_readl(dwc->regs, DWC3_DCFG); |
2462 | reg |= DWC3_DCFG_LPM_CAP; | |
2463 | dwc3_writel(dwc->regs, DWC3_DCFG, reg); | |
2464 | ||
2465 | reg = dwc3_readl(dwc->regs, DWC3_DCTL); | |
2466 | reg &= ~(DWC3_DCTL_HIRD_THRES_MASK | DWC3_DCTL_L1_HIBER_EN); | |
2467 | ||
460d098c | 2468 | reg |= DWC3_DCTL_HIRD_THRES(dwc->hird_threshold); |
2b758350 | 2469 | |
80caf7d2 HR |
2470 | /* |
2471 | * When dwc3 revisions >= 2.40a, LPM Erratum is enabled and | |
2472 | * DCFG.LPMCap is set, core responses with an ACK and the | |
2473 | * BESL value in the LPM token is less than or equal to LPM | |
2474 | * NYET threshold. | |
2475 | */ | |
2476 | WARN_ONCE(dwc->revision < DWC3_REVISION_240A | |
2477 | && dwc->has_lpm_erratum, | |
2478 | "LPM Erratum not available on dwc3 revisisions < 2.40a\n"); | |
2479 | ||
2480 | if (dwc->has_lpm_erratum && dwc->revision >= DWC3_REVISION_240A) | |
2481 | reg |= DWC3_DCTL_LPM_ERRATA(dwc->lpm_nyet_threshold); | |
2482 | ||
356363bf FB |
2483 | dwc3_writel(dwc->regs, DWC3_DCTL, reg); |
2484 | } else { | |
2485 | reg = dwc3_readl(dwc->regs, DWC3_DCTL); | |
2486 | reg &= ~DWC3_DCTL_HIRD_THRES_MASK; | |
2b758350 PA |
2487 | dwc3_writel(dwc->regs, DWC3_DCTL, reg); |
2488 | } | |
2489 | ||
72246da4 | 2490 | dep = dwc->eps[0]; |
265b70a7 PZ |
2491 | ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc, NULL, true, |
2492 | false); | |
72246da4 FB |
2493 | if (ret) { |
2494 | dev_err(dwc->dev, "failed to enable %s\n", dep->name); | |
2495 | return; | |
2496 | } | |
2497 | ||
2498 | dep = dwc->eps[1]; | |
265b70a7 PZ |
2499 | ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc, NULL, true, |
2500 | false); | |
72246da4 FB |
2501 | if (ret) { |
2502 | dev_err(dwc->dev, "failed to enable %s\n", dep->name); | |
2503 | return; | |
2504 | } | |
2505 | ||
2506 | /* | |
2507 | * Configure PHY via GUSB3PIPECTLn if required. | |
2508 | * | |
2509 | * Update GTXFIFOSIZn | |
2510 | * | |
2511 | * In both cases reset values should be sufficient. | |
2512 | */ | |
2513 | } | |
2514 | ||
2515 | static void dwc3_gadget_wakeup_interrupt(struct dwc3 *dwc) | |
2516 | { | |
72246da4 FB |
2517 | /* |
2518 | * TODO take core out of low power mode when that's | |
2519 | * implemented. | |
2520 | */ | |
2521 | ||
ad14d4e0 JL |
2522 | if (dwc->gadget_driver && dwc->gadget_driver->resume) { |
2523 | spin_unlock(&dwc->lock); | |
2524 | dwc->gadget_driver->resume(&dwc->gadget); | |
2525 | spin_lock(&dwc->lock); | |
2526 | } | |
72246da4 FB |
2527 | } |
2528 | ||
2529 | static void dwc3_gadget_linksts_change_interrupt(struct dwc3 *dwc, | |
2530 | unsigned int evtinfo) | |
2531 | { | |
fae2b904 | 2532 | enum dwc3_link_state next = evtinfo & DWC3_LINK_STATE_MASK; |
0b0cc1cd FB |
2533 | unsigned int pwropt; |
2534 | ||
2535 | /* | |
2536 | * WORKAROUND: DWC3 < 2.50a have an issue when configured without | |
2537 | * Hibernation mode enabled which would show up when device detects | |
2538 | * host-initiated U3 exit. | |
2539 | * | |
2540 | * In that case, device will generate a Link State Change Interrupt | |
2541 | * from U3 to RESUME which is only necessary if Hibernation is | |
2542 | * configured in. | |
2543 | * | |
2544 | * There are no functional changes due to such spurious event and we | |
2545 | * just need to ignore it. | |
2546 | * | |
2547 | * Refers to: | |
2548 | * | |
2549 | * STAR#9000570034 RTL: SS Resume event generated in non-Hibernation | |
2550 | * operational mode | |
2551 | */ | |
2552 | pwropt = DWC3_GHWPARAMS1_EN_PWROPT(dwc->hwparams.hwparams1); | |
2553 | if ((dwc->revision < DWC3_REVISION_250A) && | |
2554 | (pwropt != DWC3_GHWPARAMS1_EN_PWROPT_HIB)) { | |
2555 | if ((dwc->link_state == DWC3_LINK_STATE_U3) && | |
2556 | (next == DWC3_LINK_STATE_RESUME)) { | |
73815280 FB |
2557 | dwc3_trace(trace_dwc3_gadget, |
2558 | "ignoring transition U3 -> Resume"); | |
0b0cc1cd FB |
2559 | return; |
2560 | } | |
2561 | } | |
fae2b904 FB |
2562 | |
2563 | /* | |
2564 | * WORKAROUND: DWC3 Revisions <1.83a have an issue which, depending | |
2565 | * on the link partner, the USB session might do multiple entry/exit | |
2566 | * of low power states before a transfer takes place. | |
2567 | * | |
2568 | * Due to this problem, we might experience lower throughput. The | |
2569 | * suggested workaround is to disable DCTL[12:9] bits if we're | |
2570 | * transitioning from U1/U2 to U0 and enable those bits again | |
2571 | * after a transfer completes and there are no pending transfers | |
2572 | * on any of the enabled endpoints. | |
2573 | * | |
2574 | * This is the first half of that workaround. | |
2575 | * | |
2576 | * Refers to: | |
2577 | * | |
2578 | * STAR#9000446952: RTL: Device SS : if U1/U2 ->U0 takes >128us | |
2579 | * core send LGO_Ux entering U0 | |
2580 | */ | |
2581 | if (dwc->revision < DWC3_REVISION_183A) { | |
2582 | if (next == DWC3_LINK_STATE_U0) { | |
2583 | u32 u1u2; | |
2584 | u32 reg; | |
2585 | ||
2586 | switch (dwc->link_state) { | |
2587 | case DWC3_LINK_STATE_U1: | |
2588 | case DWC3_LINK_STATE_U2: | |
2589 | reg = dwc3_readl(dwc->regs, DWC3_DCTL); | |
2590 | u1u2 = reg & (DWC3_DCTL_INITU2ENA | |
2591 | | DWC3_DCTL_ACCEPTU2ENA | |
2592 | | DWC3_DCTL_INITU1ENA | |
2593 | | DWC3_DCTL_ACCEPTU1ENA); | |
2594 | ||
2595 | if (!dwc->u1u2) | |
2596 | dwc->u1u2 = reg & u1u2; | |
2597 | ||
2598 | reg &= ~u1u2; | |
2599 | ||
2600 | dwc3_writel(dwc->regs, DWC3_DCTL, reg); | |
2601 | break; | |
2602 | default: | |
2603 | /* do nothing */ | |
2604 | break; | |
2605 | } | |
2606 | } | |
2607 | } | |
2608 | ||
bc5ba2e0 FB |
2609 | switch (next) { |
2610 | case DWC3_LINK_STATE_U1: | |
2611 | if (dwc->speed == USB_SPEED_SUPER) | |
2612 | dwc3_suspend_gadget(dwc); | |
2613 | break; | |
2614 | case DWC3_LINK_STATE_U2: | |
2615 | case DWC3_LINK_STATE_U3: | |
2616 | dwc3_suspend_gadget(dwc); | |
2617 | break; | |
2618 | case DWC3_LINK_STATE_RESUME: | |
2619 | dwc3_resume_gadget(dwc); | |
2620 | break; | |
2621 | default: | |
2622 | /* do nothing */ | |
2623 | break; | |
2624 | } | |
2625 | ||
e57ebc1d | 2626 | dwc->link_state = next; |
72246da4 FB |
2627 | } |
2628 | ||
72704f87 BW |
2629 | static void dwc3_gadget_suspend_interrupt(struct dwc3 *dwc, |
2630 | unsigned int evtinfo) | |
2631 | { | |
2632 | enum dwc3_link_state next = evtinfo & DWC3_LINK_STATE_MASK; | |
2633 | ||
2634 | if (dwc->link_state != next && next == DWC3_LINK_STATE_U3) | |
2635 | dwc3_suspend_gadget(dwc); | |
2636 | ||
2637 | dwc->link_state = next; | |
2638 | } | |
2639 | ||
e1dadd3b FB |
2640 | static void dwc3_gadget_hibernation_interrupt(struct dwc3 *dwc, |
2641 | unsigned int evtinfo) | |
2642 | { | |
2643 | unsigned int is_ss = evtinfo & BIT(4); | |
2644 | ||
2645 | /** | |
2646 | * WORKAROUND: DWC3 revison 2.20a with hibernation support | |
2647 | * have a known issue which can cause USB CV TD.9.23 to fail | |
2648 | * randomly. | |
2649 | * | |
2650 | * Because of this issue, core could generate bogus hibernation | |
2651 | * events which SW needs to ignore. | |
2652 | * | |
2653 | * Refers to: | |
2654 | * | |
2655 | * STAR#9000546576: Device Mode Hibernation: Issue in USB 2.0 | |
2656 | * Device Fallback from SuperSpeed | |
2657 | */ | |
2658 | if (is_ss ^ (dwc->speed == USB_SPEED_SUPER)) | |
2659 | return; | |
2660 | ||
2661 | /* enter hibernation here */ | |
2662 | } | |
2663 | ||
72246da4 FB |
2664 | static void dwc3_gadget_interrupt(struct dwc3 *dwc, |
2665 | const struct dwc3_event_devt *event) | |
2666 | { | |
2667 | switch (event->type) { | |
2668 | case DWC3_DEVICE_EVENT_DISCONNECT: | |
2669 | dwc3_gadget_disconnect_interrupt(dwc); | |
2670 | break; | |
2671 | case DWC3_DEVICE_EVENT_RESET: | |
2672 | dwc3_gadget_reset_interrupt(dwc); | |
2673 | break; | |
2674 | case DWC3_DEVICE_EVENT_CONNECT_DONE: | |
2675 | dwc3_gadget_conndone_interrupt(dwc); | |
2676 | break; | |
2677 | case DWC3_DEVICE_EVENT_WAKEUP: | |
2678 | dwc3_gadget_wakeup_interrupt(dwc); | |
2679 | break; | |
e1dadd3b FB |
2680 | case DWC3_DEVICE_EVENT_HIBER_REQ: |
2681 | if (dev_WARN_ONCE(dwc->dev, !dwc->has_hibernation, | |
2682 | "unexpected hibernation event\n")) | |
2683 | break; | |
2684 | ||
2685 | dwc3_gadget_hibernation_interrupt(dwc, event->event_info); | |
2686 | break; | |
72246da4 FB |
2687 | case DWC3_DEVICE_EVENT_LINK_STATUS_CHANGE: |
2688 | dwc3_gadget_linksts_change_interrupt(dwc, event->event_info); | |
2689 | break; | |
2690 | case DWC3_DEVICE_EVENT_EOPF: | |
72704f87 BW |
2691 | /* It changed to be suspend event for version 2.30a and above */ |
2692 | if (dwc->revision < DWC3_REVISION_230A) { | |
2693 | dwc3_trace(trace_dwc3_gadget, "End of Periodic Frame"); | |
2694 | } else { | |
2695 | dwc3_trace(trace_dwc3_gadget, "U3/L1-L2 Suspend Event"); | |
2696 | ||
2697 | /* | |
2698 | * Ignore suspend event until the gadget enters into | |
2699 | * USB_STATE_CONFIGURED state. | |
2700 | */ | |
2701 | if (dwc->gadget.state >= USB_STATE_CONFIGURED) | |
2702 | dwc3_gadget_suspend_interrupt(dwc, | |
2703 | event->event_info); | |
2704 | } | |
72246da4 FB |
2705 | break; |
2706 | case DWC3_DEVICE_EVENT_SOF: | |
73815280 | 2707 | dwc3_trace(trace_dwc3_gadget, "Start of Periodic Frame"); |
72246da4 FB |
2708 | break; |
2709 | case DWC3_DEVICE_EVENT_ERRATIC_ERROR: | |
73815280 | 2710 | dwc3_trace(trace_dwc3_gadget, "Erratic Error"); |
72246da4 FB |
2711 | break; |
2712 | case DWC3_DEVICE_EVENT_CMD_CMPL: | |
73815280 | 2713 | dwc3_trace(trace_dwc3_gadget, "Command Complete"); |
72246da4 FB |
2714 | break; |
2715 | case DWC3_DEVICE_EVENT_OVERFLOW: | |
73815280 | 2716 | dwc3_trace(trace_dwc3_gadget, "Overflow"); |
72246da4 FB |
2717 | break; |
2718 | default: | |
e9f2aa87 | 2719 | dev_WARN(dwc->dev, "UNKNOWN IRQ %d\n", event->type); |
72246da4 FB |
2720 | } |
2721 | } | |
2722 | ||
2723 | static void dwc3_process_event_entry(struct dwc3 *dwc, | |
2724 | const union dwc3_event *event) | |
2725 | { | |
2c4cbe6e FB |
2726 | trace_dwc3_event(event->raw); |
2727 | ||
72246da4 FB |
2728 | /* Endpoint IRQ, handle it and return early */ |
2729 | if (event->type.is_devspec == 0) { | |
2730 | /* depevt */ | |
2731 | return dwc3_endpoint_interrupt(dwc, &event->depevt); | |
2732 | } | |
2733 | ||
2734 | switch (event->type.type) { | |
2735 | case DWC3_EVENT_TYPE_DEV: | |
2736 | dwc3_gadget_interrupt(dwc, &event->devt); | |
2737 | break; | |
2738 | /* REVISIT what to do with Carkit and I2C events ? */ | |
2739 | default: | |
2740 | dev_err(dwc->dev, "UNKNOWN IRQ type %d\n", event->raw); | |
2741 | } | |
2742 | } | |
2743 | ||
dea520a4 | 2744 | static irqreturn_t dwc3_process_event_buf(struct dwc3_event_buffer *evt) |
b15a762f | 2745 | { |
dea520a4 | 2746 | struct dwc3 *dwc = evt->dwc; |
b15a762f | 2747 | irqreturn_t ret = IRQ_NONE; |
f42f2447 | 2748 | int left; |
e8adfc30 | 2749 | u32 reg; |
b15a762f | 2750 | |
f42f2447 | 2751 | left = evt->count; |
b15a762f | 2752 | |
f42f2447 FB |
2753 | if (!(evt->flags & DWC3_EVENT_PENDING)) |
2754 | return IRQ_NONE; | |
b15a762f | 2755 | |
f42f2447 FB |
2756 | while (left > 0) { |
2757 | union dwc3_event event; | |
b15a762f | 2758 | |
f42f2447 | 2759 | event.raw = *(u32 *) (evt->buf + evt->lpos); |
b15a762f | 2760 | |
f42f2447 | 2761 | dwc3_process_event_entry(dwc, &event); |
b15a762f | 2762 | |
f42f2447 FB |
2763 | /* |
2764 | * FIXME we wrap around correctly to the next entry as | |
2765 | * almost all entries are 4 bytes in size. There is one | |
2766 | * entry which has 12 bytes which is a regular entry | |
2767 | * followed by 8 bytes data. ATM I don't know how | |
2768 | * things are organized if we get next to the a | |
2769 | * boundary so I worry about that once we try to handle | |
2770 | * that. | |
2771 | */ | |
2772 | evt->lpos = (evt->lpos + 4) % DWC3_EVENT_BUFFERS_SIZE; | |
2773 | left -= 4; | |
b15a762f | 2774 | |
660e9bde | 2775 | dwc3_writel(dwc->regs, DWC3_GEVNTCOUNT(0), 4); |
f42f2447 | 2776 | } |
b15a762f | 2777 | |
f42f2447 FB |
2778 | evt->count = 0; |
2779 | evt->flags &= ~DWC3_EVENT_PENDING; | |
2780 | ret = IRQ_HANDLED; | |
b15a762f | 2781 | |
f42f2447 | 2782 | /* Unmask interrupt */ |
660e9bde | 2783 | reg = dwc3_readl(dwc->regs, DWC3_GEVNTSIZ(0)); |
f42f2447 | 2784 | reg &= ~DWC3_GEVNTSIZ_INTMASK; |
660e9bde | 2785 | dwc3_writel(dwc->regs, DWC3_GEVNTSIZ(0), reg); |
b15a762f | 2786 | |
f42f2447 FB |
2787 | return ret; |
2788 | } | |
e8adfc30 | 2789 | |
dea520a4 | 2790 | static irqreturn_t dwc3_thread_interrupt(int irq, void *_evt) |
f42f2447 | 2791 | { |
dea520a4 FB |
2792 | struct dwc3_event_buffer *evt = _evt; |
2793 | struct dwc3 *dwc = evt->dwc; | |
e5f68b4a | 2794 | unsigned long flags; |
f42f2447 | 2795 | irqreturn_t ret = IRQ_NONE; |
f42f2447 | 2796 | |
e5f68b4a | 2797 | spin_lock_irqsave(&dwc->lock, flags); |
dea520a4 | 2798 | ret = dwc3_process_event_buf(evt); |
e5f68b4a | 2799 | spin_unlock_irqrestore(&dwc->lock, flags); |
b15a762f FB |
2800 | |
2801 | return ret; | |
2802 | } | |
2803 | ||
dea520a4 | 2804 | static irqreturn_t dwc3_check_event_buf(struct dwc3_event_buffer *evt) |
72246da4 | 2805 | { |
dea520a4 | 2806 | struct dwc3 *dwc = evt->dwc; |
72246da4 | 2807 | u32 count; |
e8adfc30 | 2808 | u32 reg; |
72246da4 | 2809 | |
fc8bb91b FB |
2810 | if (pm_runtime_suspended(dwc->dev)) { |
2811 | pm_runtime_get(dwc->dev); | |
2812 | disable_irq_nosync(dwc->irq_gadget); | |
2813 | dwc->pending_events = true; | |
2814 | return IRQ_HANDLED; | |
2815 | } | |
2816 | ||
660e9bde | 2817 | count = dwc3_readl(dwc->regs, DWC3_GEVNTCOUNT(0)); |
72246da4 FB |
2818 | count &= DWC3_GEVNTCOUNT_MASK; |
2819 | if (!count) | |
2820 | return IRQ_NONE; | |
2821 | ||
b15a762f FB |
2822 | evt->count = count; |
2823 | evt->flags |= DWC3_EVENT_PENDING; | |
72246da4 | 2824 | |
e8adfc30 | 2825 | /* Mask interrupt */ |
660e9bde | 2826 | reg = dwc3_readl(dwc->regs, DWC3_GEVNTSIZ(0)); |
e8adfc30 | 2827 | reg |= DWC3_GEVNTSIZ_INTMASK; |
660e9bde | 2828 | dwc3_writel(dwc->regs, DWC3_GEVNTSIZ(0), reg); |
e8adfc30 | 2829 | |
b15a762f | 2830 | return IRQ_WAKE_THREAD; |
72246da4 FB |
2831 | } |
2832 | ||
dea520a4 | 2833 | static irqreturn_t dwc3_interrupt(int irq, void *_evt) |
72246da4 | 2834 | { |
dea520a4 | 2835 | struct dwc3_event_buffer *evt = _evt; |
72246da4 | 2836 | |
dea520a4 | 2837 | return dwc3_check_event_buf(evt); |
72246da4 FB |
2838 | } |
2839 | ||
2840 | /** | |
2841 | * dwc3_gadget_init - Initializes gadget related registers | |
1d046793 | 2842 | * @dwc: pointer to our controller context structure |
72246da4 FB |
2843 | * |
2844 | * Returns 0 on success otherwise negative errno. | |
2845 | */ | |
41ac7b3a | 2846 | int dwc3_gadget_init(struct dwc3 *dwc) |
72246da4 | 2847 | { |
9522def4 RQ |
2848 | int ret, irq; |
2849 | struct platform_device *dwc3_pdev = to_platform_device(dwc->dev); | |
2850 | ||
2851 | irq = platform_get_irq_byname(dwc3_pdev, "peripheral"); | |
2852 | if (irq == -EPROBE_DEFER) | |
2853 | return irq; | |
2854 | ||
2855 | if (irq <= 0) { | |
2856 | irq = platform_get_irq_byname(dwc3_pdev, "dwc_usb3"); | |
2857 | if (irq == -EPROBE_DEFER) | |
2858 | return irq; | |
2859 | ||
2860 | if (irq <= 0) { | |
2861 | irq = platform_get_irq(dwc3_pdev, 0); | |
2862 | if (irq <= 0) { | |
2863 | if (irq != -EPROBE_DEFER) { | |
2864 | dev_err(dwc->dev, | |
2865 | "missing peripheral IRQ\n"); | |
2866 | } | |
2867 | if (!irq) | |
2868 | irq = -EINVAL; | |
2869 | return irq; | |
2870 | } | |
2871 | } | |
2872 | } | |
2873 | ||
2874 | dwc->irq_gadget = irq; | |
72246da4 FB |
2875 | |
2876 | dwc->ctrl_req = dma_alloc_coherent(dwc->dev, sizeof(*dwc->ctrl_req), | |
2877 | &dwc->ctrl_req_addr, GFP_KERNEL); | |
2878 | if (!dwc->ctrl_req) { | |
2879 | dev_err(dwc->dev, "failed to allocate ctrl request\n"); | |
2880 | ret = -ENOMEM; | |
2881 | goto err0; | |
2882 | } | |
2883 | ||
2abd9d5f | 2884 | dwc->ep0_trb = dma_alloc_coherent(dwc->dev, sizeof(*dwc->ep0_trb) * 2, |
72246da4 FB |
2885 | &dwc->ep0_trb_addr, GFP_KERNEL); |
2886 | if (!dwc->ep0_trb) { | |
2887 | dev_err(dwc->dev, "failed to allocate ep0 trb\n"); | |
2888 | ret = -ENOMEM; | |
2889 | goto err1; | |
2890 | } | |
2891 | ||
3ef35faf | 2892 | dwc->setup_buf = kzalloc(DWC3_EP0_BOUNCE_SIZE, GFP_KERNEL); |
72246da4 | 2893 | if (!dwc->setup_buf) { |
72246da4 FB |
2894 | ret = -ENOMEM; |
2895 | goto err2; | |
2896 | } | |
2897 | ||
5812b1c2 | 2898 | dwc->ep0_bounce = dma_alloc_coherent(dwc->dev, |
3ef35faf FB |
2899 | DWC3_EP0_BOUNCE_SIZE, &dwc->ep0_bounce_addr, |
2900 | GFP_KERNEL); | |
5812b1c2 FB |
2901 | if (!dwc->ep0_bounce) { |
2902 | dev_err(dwc->dev, "failed to allocate ep0 bounce buffer\n"); | |
2903 | ret = -ENOMEM; | |
2904 | goto err3; | |
2905 | } | |
2906 | ||
04c03d10 FB |
2907 | dwc->zlp_buf = kzalloc(DWC3_ZLP_BUF_SIZE, GFP_KERNEL); |
2908 | if (!dwc->zlp_buf) { | |
2909 | ret = -ENOMEM; | |
2910 | goto err4; | |
2911 | } | |
2912 | ||
72246da4 | 2913 | dwc->gadget.ops = &dwc3_gadget_ops; |
72246da4 | 2914 | dwc->gadget.speed = USB_SPEED_UNKNOWN; |
eeb720fb | 2915 | dwc->gadget.sg_supported = true; |
72246da4 | 2916 | dwc->gadget.name = "dwc3-gadget"; |
6a4290cc | 2917 | dwc->gadget.is_otg = dwc->dr_mode == USB_DR_MODE_OTG; |
72246da4 | 2918 | |
b9e51b2b BM |
2919 | /* |
2920 | * FIXME We might be setting max_speed to <SUPER, however versions | |
2921 | * <2.20a of dwc3 have an issue with metastability (documented | |
2922 | * elsewhere in this driver) which tells us we can't set max speed to | |
2923 | * anything lower than SUPER. | |
2924 | * | |
2925 | * Because gadget.max_speed is only used by composite.c and function | |
2926 | * drivers (i.e. it won't go into dwc3's registers) we are allowing this | |
2927 | * to happen so we avoid sending SuperSpeed Capability descriptor | |
2928 | * together with our BOS descriptor as that could confuse host into | |
2929 | * thinking we can handle super speed. | |
2930 | * | |
2931 | * Note that, in fact, we won't even support GetBOS requests when speed | |
2932 | * is less than super speed because we don't have means, yet, to tell | |
2933 | * composite.c that we are USB 2.0 + LPM ECN. | |
2934 | */ | |
2935 | if (dwc->revision < DWC3_REVISION_220A) | |
2936 | dwc3_trace(trace_dwc3_gadget, | |
60cfb37a | 2937 | "Changing max_speed on rev %08x", |
b9e51b2b BM |
2938 | dwc->revision); |
2939 | ||
2940 | dwc->gadget.max_speed = dwc->maximum_speed; | |
2941 | ||
a4b9d94b DC |
2942 | /* |
2943 | * Per databook, DWC3 needs buffer size to be aligned to MaxPacketSize | |
2944 | * on ep out. | |
2945 | */ | |
2946 | dwc->gadget.quirk_ep_out_aligned_size = true; | |
2947 | ||
72246da4 FB |
2948 | /* |
2949 | * REVISIT: Here we should clear all pending IRQs to be | |
2950 | * sure we're starting from a well known location. | |
2951 | */ | |
2952 | ||
2953 | ret = dwc3_gadget_init_endpoints(dwc); | |
2954 | if (ret) | |
04c03d10 | 2955 | goto err5; |
72246da4 | 2956 | |
72246da4 FB |
2957 | ret = usb_add_gadget_udc(dwc->dev, &dwc->gadget); |
2958 | if (ret) { | |
2959 | dev_err(dwc->dev, "failed to register udc\n"); | |
04c03d10 | 2960 | goto err5; |
72246da4 FB |
2961 | } |
2962 | ||
2963 | return 0; | |
2964 | ||
04c03d10 FB |
2965 | err5: |
2966 | kfree(dwc->zlp_buf); | |
2967 | ||
5812b1c2 | 2968 | err4: |
e1f80467 | 2969 | dwc3_gadget_free_endpoints(dwc); |
3ef35faf FB |
2970 | dma_free_coherent(dwc->dev, DWC3_EP0_BOUNCE_SIZE, |
2971 | dwc->ep0_bounce, dwc->ep0_bounce_addr); | |
5812b1c2 | 2972 | |
72246da4 | 2973 | err3: |
0fc9a1be | 2974 | kfree(dwc->setup_buf); |
72246da4 FB |
2975 | |
2976 | err2: | |
2977 | dma_free_coherent(dwc->dev, sizeof(*dwc->ep0_trb), | |
2978 | dwc->ep0_trb, dwc->ep0_trb_addr); | |
2979 | ||
2980 | err1: | |
2981 | dma_free_coherent(dwc->dev, sizeof(*dwc->ctrl_req), | |
2982 | dwc->ctrl_req, dwc->ctrl_req_addr); | |
2983 | ||
2984 | err0: | |
2985 | return ret; | |
2986 | } | |
2987 | ||
7415f17c FB |
2988 | /* -------------------------------------------------------------------------- */ |
2989 | ||
72246da4 FB |
2990 | void dwc3_gadget_exit(struct dwc3 *dwc) |
2991 | { | |
72246da4 | 2992 | usb_del_gadget_udc(&dwc->gadget); |
72246da4 | 2993 | |
72246da4 FB |
2994 | dwc3_gadget_free_endpoints(dwc); |
2995 | ||
3ef35faf FB |
2996 | dma_free_coherent(dwc->dev, DWC3_EP0_BOUNCE_SIZE, |
2997 | dwc->ep0_bounce, dwc->ep0_bounce_addr); | |
5812b1c2 | 2998 | |
0fc9a1be | 2999 | kfree(dwc->setup_buf); |
04c03d10 | 3000 | kfree(dwc->zlp_buf); |
72246da4 FB |
3001 | |
3002 | dma_free_coherent(dwc->dev, sizeof(*dwc->ep0_trb), | |
3003 | dwc->ep0_trb, dwc->ep0_trb_addr); | |
3004 | ||
3005 | dma_free_coherent(dwc->dev, sizeof(*dwc->ctrl_req), | |
3006 | dwc->ctrl_req, dwc->ctrl_req_addr); | |
72246da4 | 3007 | } |
7415f17c | 3008 | |
0b0231aa | 3009 | int dwc3_gadget_suspend(struct dwc3 *dwc) |
7415f17c | 3010 | { |
9f8a67b6 FB |
3011 | int ret; |
3012 | ||
9772b47a RQ |
3013 | if (!dwc->gadget_driver) |
3014 | return 0; | |
3015 | ||
9f8a67b6 FB |
3016 | ret = dwc3_gadget_run_stop(dwc, false, false); |
3017 | if (ret < 0) | |
3018 | return ret; | |
7415f17c | 3019 | |
9f8a67b6 FB |
3020 | dwc3_disconnect_gadget(dwc); |
3021 | __dwc3_gadget_stop(dwc); | |
7415f17c FB |
3022 | |
3023 | return 0; | |
3024 | } | |
3025 | ||
3026 | int dwc3_gadget_resume(struct dwc3 *dwc) | |
3027 | { | |
7415f17c FB |
3028 | int ret; |
3029 | ||
9772b47a RQ |
3030 | if (!dwc->gadget_driver) |
3031 | return 0; | |
3032 | ||
9f8a67b6 FB |
3033 | ret = __dwc3_gadget_start(dwc); |
3034 | if (ret < 0) | |
7415f17c FB |
3035 | goto err0; |
3036 | ||
9f8a67b6 FB |
3037 | ret = dwc3_gadget_run_stop(dwc, true, false); |
3038 | if (ret < 0) | |
7415f17c FB |
3039 | goto err1; |
3040 | ||
7415f17c FB |
3041 | return 0; |
3042 | ||
3043 | err1: | |
9f8a67b6 | 3044 | __dwc3_gadget_stop(dwc); |
7415f17c FB |
3045 | |
3046 | err0: | |
3047 | return ret; | |
3048 | } | |
fc8bb91b FB |
3049 | |
3050 | void dwc3_gadget_process_pending_events(struct dwc3 *dwc) | |
3051 | { | |
3052 | if (dwc->pending_events) { | |
3053 | dwc3_interrupt(dwc->irq_gadget, dwc->ev_buf); | |
3054 | dwc->pending_events = false; | |
3055 | enable_irq(dwc->irq_gadget); | |
3056 | } | |
3057 | } |