Commit | Line | Data |
---|---|---|
7c61ccf6 | 1 | // SPDX-License-Identifier: GPL-2.0 OR BSD-3-Clause |
c7224dc3 | 2 | /* |
8290924e PG |
3 | * Amlogic Meson Reset Controller driver |
4 | * | |
c7224dc3 NA |
5 | * Copyright (c) 2016 BayLibre, SAS. |
6 | * Author: Neil Armstrong <narmstrong@baylibre.com> | |
c7224dc3 NA |
7 | */ |
8 | #include <linux/err.h> | |
8290924e | 9 | #include <linux/init.h> |
c7224dc3 NA |
10 | #include <linux/io.h> |
11 | #include <linux/of.h> | |
3bfe8933 | 12 | #include <linux/module.h> |
c7224dc3 NA |
13 | #include <linux/platform_device.h> |
14 | #include <linux/reset-controller.h> | |
15 | #include <linux/slab.h> | |
16 | #include <linux/types.h> | |
a5a10afe | 17 | #include <linux/of_device.h> |
c7224dc3 | 18 | |
c7224dc3 | 19 | #define BITS_PER_REG 32 |
bdb369e1 XC |
20 | |
21 | struct meson_reset_param { | |
22 | int reg_count; | |
23 | int level_offset; | |
24 | }; | |
c7224dc3 NA |
25 | |
26 | struct meson_reset { | |
27 | void __iomem *reg_base; | |
bdb369e1 | 28 | const struct meson_reset_param *param; |
c7224dc3 | 29 | struct reset_controller_dev rcdev; |
a5a10afe | 30 | spinlock_t lock; |
c7224dc3 NA |
31 | }; |
32 | ||
33 | static int meson_reset_reset(struct reset_controller_dev *rcdev, | |
34 | unsigned long id) | |
35 | { | |
36 | struct meson_reset *data = | |
37 | container_of(rcdev, struct meson_reset, rcdev); | |
38 | unsigned int bank = id / BITS_PER_REG; | |
39 | unsigned int offset = id % BITS_PER_REG; | |
40 | void __iomem *reg_addr = data->reg_base + (bank << 2); | |
41 | ||
c7224dc3 NA |
42 | writel(BIT(offset), reg_addr); |
43 | ||
44 | return 0; | |
45 | } | |
46 | ||
a5a10afe NA |
47 | static int meson_reset_level(struct reset_controller_dev *rcdev, |
48 | unsigned long id, bool assert) | |
49 | { | |
50 | struct meson_reset *data = | |
51 | container_of(rcdev, struct meson_reset, rcdev); | |
52 | unsigned int bank = id / BITS_PER_REG; | |
53 | unsigned int offset = id % BITS_PER_REG; | |
bdb369e1 | 54 | void __iomem *reg_addr; |
a5a10afe NA |
55 | unsigned long flags; |
56 | u32 reg; | |
57 | ||
bdb369e1 XC |
58 | reg_addr = data->reg_base + data->param->level_offset + (bank << 2); |
59 | ||
a5a10afe NA |
60 | spin_lock_irqsave(&data->lock, flags); |
61 | ||
62 | reg = readl(reg_addr); | |
63 | if (assert) | |
64 | writel(reg & ~BIT(offset), reg_addr); | |
65 | else | |
66 | writel(reg | BIT(offset), reg_addr); | |
67 | ||
68 | spin_unlock_irqrestore(&data->lock, flags); | |
69 | ||
70 | return 0; | |
71 | } | |
72 | ||
73 | static int meson_reset_assert(struct reset_controller_dev *rcdev, | |
74 | unsigned long id) | |
75 | { | |
76 | return meson_reset_level(rcdev, id, true); | |
77 | } | |
78 | ||
79 | static int meson_reset_deassert(struct reset_controller_dev *rcdev, | |
80 | unsigned long id) | |
81 | { | |
82 | return meson_reset_level(rcdev, id, false); | |
83 | } | |
84 | ||
320da785 | 85 | static const struct reset_control_ops meson_reset_ops = { |
a5a10afe NA |
86 | .reset = meson_reset_reset, |
87 | .assert = meson_reset_assert, | |
88 | .deassert = meson_reset_deassert, | |
89 | }; | |
90 | ||
bdb369e1 XC |
91 | static const struct meson_reset_param meson8b_param = { |
92 | .reg_count = 8, | |
93 | .level_offset = 0x7c, | |
94 | }; | |
95 | ||
96 | static const struct meson_reset_param meson_a1_param = { | |
97 | .reg_count = 3, | |
98 | .level_offset = 0x40, | |
99 | }; | |
100 | ||
636728d0 ZD |
101 | static const struct meson_reset_param meson_s4_param = { |
102 | .reg_count = 6, | |
103 | .level_offset = 0x40, | |
104 | }; | |
105 | ||
c7224dc3 | 106 | static const struct of_device_id meson_reset_dt_ids[] = { |
bdb369e1 XC |
107 | { .compatible = "amlogic,meson8b-reset", .data = &meson8b_param}, |
108 | { .compatible = "amlogic,meson-gxbb-reset", .data = &meson8b_param}, | |
109 | { .compatible = "amlogic,meson-axg-reset", .data = &meson8b_param}, | |
110 | { .compatible = "amlogic,meson-a1-reset", .data = &meson_a1_param}, | |
636728d0 | 111 | { .compatible = "amlogic,meson-s4-reset", .data = &meson_s4_param}, |
c7224dc3 NA |
112 | { /* sentinel */ }, |
113 | }; | |
3bfe8933 | 114 | MODULE_DEVICE_TABLE(of, meson_reset_dt_ids); |
c7224dc3 NA |
115 | |
116 | static int meson_reset_probe(struct platform_device *pdev) | |
117 | { | |
118 | struct meson_reset *data; | |
c7224dc3 NA |
119 | |
120 | data = devm_kzalloc(&pdev->dev, sizeof(*data), GFP_KERNEL); | |
121 | if (!data) | |
122 | return -ENOMEM; | |
123 | ||
cabf1ce3 | 124 | data->reg_base = devm_platform_ioremap_resource(pdev, 0); |
c7224dc3 NA |
125 | if (IS_ERR(data->reg_base)) |
126 | return PTR_ERR(data->reg_base); | |
127 | ||
bdb369e1 XC |
128 | data->param = of_device_get_match_data(&pdev->dev); |
129 | if (!data->param) | |
130 | return -ENODEV; | |
131 | ||
c7224dc3 NA |
132 | platform_set_drvdata(pdev, data); |
133 | ||
a5a10afe NA |
134 | spin_lock_init(&data->lock); |
135 | ||
c7224dc3 | 136 | data->rcdev.owner = THIS_MODULE; |
bdb369e1 | 137 | data->rcdev.nr_resets = data->param->reg_count * BITS_PER_REG; |
320da785 | 138 | data->rcdev.ops = &meson_reset_ops; |
c7224dc3 NA |
139 | data->rcdev.of_node = pdev->dev.of_node; |
140 | ||
141 | return devm_reset_controller_register(&pdev->dev, &data->rcdev); | |
142 | } | |
143 | ||
144 | static struct platform_driver meson_reset_driver = { | |
145 | .probe = meson_reset_probe, | |
146 | .driver = { | |
147 | .name = "meson_reset", | |
148 | .of_match_table = meson_reset_dt_ids, | |
149 | }, | |
150 | }; | |
3bfe8933 NA |
151 | module_platform_driver(meson_reset_driver); |
152 | ||
153 | MODULE_DESCRIPTION("Amlogic Meson Reset Controller driver"); | |
154 | MODULE_AUTHOR("Neil Armstrong <narmstrong@baylibre.com>"); | |
155 | MODULE_LICENSE("Dual BSD/GPL"); |