]>
Commit | Line | Data |
---|---|---|
20f733e7 BR |
1 | /* |
2 | * sata_mv.c - Marvell SATA support | |
3 | * | |
40f21b11 | 4 | * Copyright 2008-2009: Marvell Corporation, all rights reserved. |
8b260248 | 5 | * Copyright 2005: EMC Corporation, all rights reserved. |
e2b1be56 | 6 | * Copyright 2005 Red Hat, Inc. All rights reserved. |
20f733e7 | 7 | * |
40f21b11 ML |
8 | * Originally written by Brett Russ. |
9 | * Extensive overhaul and enhancement by Mark Lord <[email protected]>. | |
10 | * | |
20f733e7 BR |
11 | * Please ALWAYS copy [email protected] on emails. |
12 | * | |
13 | * This program is free software; you can redistribute it and/or modify | |
14 | * it under the terms of the GNU General Public License as published by | |
15 | * the Free Software Foundation; version 2 of the License. | |
16 | * | |
17 | * This program is distributed in the hope that it will be useful, | |
18 | * but WITHOUT ANY WARRANTY; without even the implied warranty of | |
19 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the | |
20 | * GNU General Public License for more details. | |
21 | * | |
22 | * You should have received a copy of the GNU General Public License | |
23 | * along with this program; if not, write to the Free Software | |
24 | * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA | |
25 | * | |
26 | */ | |
27 | ||
4a05e209 | 28 | /* |
85afb934 ML |
29 | * sata_mv TODO list: |
30 | * | |
85afb934 ML |
31 | * --> Develop a low-power-consumption strategy, and implement it. |
32 | * | |
2b748a0a | 33 | * --> Add sysfs attributes for per-chip / per-HC IRQ coalescing thresholds. |
85afb934 ML |
34 | * |
35 | * --> [Experiment, Marvell value added] Is it possible to use target | |
36 | * mode to cross-connect two Linux boxes with Marvell cards? If so, | |
37 | * creating LibATA target mode support would be very interesting. | |
38 | * | |
39 | * Target mode, for those without docs, is the ability to directly | |
40 | * connect two SATA ports. | |
41 | */ | |
4a05e209 | 42 | |
65ad7fef ML |
43 | /* |
44 | * 80x1-B2 errata PCI#11: | |
45 | * | |
46 | * Users of the 6041/6081 Rev.B2 chips (current is C0) | |
47 | * should be careful to insert those cards only onto PCI-X bus #0, | |
48 | * and only in device slots 0..7, not higher. The chips may not | |
49 | * work correctly otherwise (note: this is a pretty rare condition). | |
50 | */ | |
51 | ||
20f733e7 BR |
52 | #include <linux/kernel.h> |
53 | #include <linux/module.h> | |
54 | #include <linux/pci.h> | |
55 | #include <linux/init.h> | |
56 | #include <linux/blkdev.h> | |
57 | #include <linux/delay.h> | |
58 | #include <linux/interrupt.h> | |
8d8b6004 | 59 | #include <linux/dmapool.h> |
20f733e7 | 60 | #include <linux/dma-mapping.h> |
a9524a76 | 61 | #include <linux/device.h> |
c77a2f4e | 62 | #include <linux/clk.h> |
f351b2d6 SB |
63 | #include <linux/platform_device.h> |
64 | #include <linux/ata_platform.h> | |
15a32632 | 65 | #include <linux/mbus.h> |
c46938cc | 66 | #include <linux/bitops.h> |
5a0e3ad6 | 67 | #include <linux/gfp.h> |
20f733e7 | 68 | #include <scsi/scsi_host.h> |
193515d5 | 69 | #include <scsi/scsi_cmnd.h> |
6c08772e | 70 | #include <scsi/scsi_device.h> |
20f733e7 | 71 | #include <linux/libata.h> |
20f733e7 BR |
72 | |
73 | #define DRV_NAME "sata_mv" | |
cae5a29d | 74 | #define DRV_VERSION "1.28" |
20f733e7 | 75 | |
40f21b11 ML |
76 | /* |
77 | * module options | |
78 | */ | |
79 | ||
80 | static int msi; | |
81 | #ifdef CONFIG_PCI | |
82 | module_param(msi, int, S_IRUGO); | |
83 | MODULE_PARM_DESC(msi, "Enable use of PCI MSI (0=off, 1=on)"); | |
84 | #endif | |
85 | ||
2b748a0a ML |
86 | static int irq_coalescing_io_count; |
87 | module_param(irq_coalescing_io_count, int, S_IRUGO); | |
88 | MODULE_PARM_DESC(irq_coalescing_io_count, | |
89 | "IRQ coalescing I/O count threshold (0..255)"); | |
90 | ||
91 | static int irq_coalescing_usecs; | |
92 | module_param(irq_coalescing_usecs, int, S_IRUGO); | |
93 | MODULE_PARM_DESC(irq_coalescing_usecs, | |
94 | "IRQ coalescing time threshold in usecs"); | |
95 | ||
20f733e7 BR |
96 | enum { |
97 | /* BAR's are enumerated in terms of pci_resource_start() terms */ | |
98 | MV_PRIMARY_BAR = 0, /* offset 0x10: memory space */ | |
99 | MV_IO_BAR = 2, /* offset 0x18: IO space */ | |
100 | MV_MISC_BAR = 3, /* offset 0x1c: FLASH, NVRAM, SRAM */ | |
101 | ||
102 | MV_MAJOR_REG_AREA_SZ = 0x10000, /* 64KB */ | |
103 | MV_MINOR_REG_AREA_SZ = 0x2000, /* 8KB */ | |
104 | ||
2b748a0a ML |
105 | /* For use with both IRQ coalescing methods ("all ports" or "per-HC" */ |
106 | COAL_CLOCKS_PER_USEC = 150, /* for calculating COAL_TIMEs */ | |
107 | MAX_COAL_TIME_THRESHOLD = ((1 << 24) - 1), /* internal clocks count */ | |
108 | MAX_COAL_IO_COUNT = 255, /* completed I/O count */ | |
109 | ||
20f733e7 | 110 | MV_PCI_REG_BASE = 0, |
615ab953 | 111 | |
2b748a0a ML |
112 | /* |
113 | * Per-chip ("all ports") interrupt coalescing feature. | |
114 | * This is only for GEN_II / GEN_IIE hardware. | |
115 | * | |
116 | * Coalescing defers the interrupt until either the IO_THRESHOLD | |
117 | * (count of completed I/Os) is met, or the TIME_THRESHOLD is met. | |
118 | */ | |
cae5a29d ML |
119 | COAL_REG_BASE = 0x18000, |
120 | IRQ_COAL_CAUSE = (COAL_REG_BASE + 0x08), | |
2b748a0a ML |
121 | ALL_PORTS_COAL_IRQ = (1 << 4), /* all ports irq event */ |
122 | ||
cae5a29d ML |
123 | IRQ_COAL_IO_THRESHOLD = (COAL_REG_BASE + 0xcc), |
124 | IRQ_COAL_TIME_THRESHOLD = (COAL_REG_BASE + 0xd0), | |
2b748a0a ML |
125 | |
126 | /* | |
127 | * Registers for the (unused here) transaction coalescing feature: | |
128 | */ | |
cae5a29d ML |
129 | TRAN_COAL_CAUSE_LO = (COAL_REG_BASE + 0x88), |
130 | TRAN_COAL_CAUSE_HI = (COAL_REG_BASE + 0x8c), | |
2b748a0a | 131 | |
cae5a29d ML |
132 | SATAHC0_REG_BASE = 0x20000, |
133 | FLASH_CTL = 0x1046c, | |
134 | GPIO_PORT_CTL = 0x104f0, | |
135 | RESET_CFG = 0x180d8, | |
20f733e7 BR |
136 | |
137 | MV_PCI_REG_SZ = MV_MAJOR_REG_AREA_SZ, | |
138 | MV_SATAHC_REG_SZ = MV_MAJOR_REG_AREA_SZ, | |
139 | MV_SATAHC_ARBTR_REG_SZ = MV_MINOR_REG_AREA_SZ, /* arbiter */ | |
140 | MV_PORT_REG_SZ = MV_MINOR_REG_AREA_SZ, | |
141 | ||
31961943 BR |
142 | MV_MAX_Q_DEPTH = 32, |
143 | MV_MAX_Q_DEPTH_MASK = MV_MAX_Q_DEPTH - 1, | |
144 | ||
145 | /* CRQB needs alignment on a 1KB boundary. Size == 1KB | |
146 | * CRPB needs alignment on a 256B boundary. Size == 256B | |
31961943 BR |
147 | * ePRD (SG) entries need alignment on a 16B boundary. Size == 16B |
148 | */ | |
149 | MV_CRQB_Q_SZ = (32 * MV_MAX_Q_DEPTH), | |
150 | MV_CRPB_Q_SZ = (8 * MV_MAX_Q_DEPTH), | |
da2fa9ba | 151 | MV_MAX_SG_CT = 256, |
31961943 | 152 | MV_SG_TBL_SZ = (16 * MV_MAX_SG_CT), |
31961943 | 153 | |
352fab70 | 154 | /* Determine hc from 0-7 port: hc = port >> MV_PORT_HC_SHIFT */ |
20f733e7 | 155 | MV_PORT_HC_SHIFT = 2, |
352fab70 ML |
156 | MV_PORTS_PER_HC = (1 << MV_PORT_HC_SHIFT), /* 4 */ |
157 | /* Determine hc port from 0-7 port: hardport = port & MV_PORT_MASK */ | |
158 | MV_PORT_MASK = (MV_PORTS_PER_HC - 1), /* 3 */ | |
20f733e7 BR |
159 | |
160 | /* Host Flags */ | |
161 | MV_FLAG_DUAL_HC = (1 << 30), /* two SATA Host Controllers */ | |
7bb3c529 | 162 | |
9cbe056f | 163 | MV_COMMON_FLAGS = ATA_FLAG_SATA | ATA_FLAG_PIO_POLLING, |
ad3aef51 | 164 | |
91b1a84c | 165 | MV_GEN_I_FLAGS = MV_COMMON_FLAGS | ATA_FLAG_NO_ATAPI, |
20f733e7 | 166 | |
40f21b11 ML |
167 | MV_GEN_II_FLAGS = MV_COMMON_FLAGS | ATA_FLAG_NCQ | |
168 | ATA_FLAG_PMP | ATA_FLAG_ACPI_SATA, | |
91b1a84c ML |
169 | |
170 | MV_GEN_IIE_FLAGS = MV_GEN_II_FLAGS | ATA_FLAG_AN, | |
ad3aef51 | 171 | |
31961943 BR |
172 | CRQB_FLAG_READ = (1 << 0), |
173 | CRQB_TAG_SHIFT = 1, | |
c5d3e45a | 174 | CRQB_IOID_SHIFT = 6, /* CRQB Gen-II/IIE IO Id shift */ |
e12bef50 | 175 | CRQB_PMP_SHIFT = 12, /* CRQB Gen-II/IIE PMP shift */ |
c5d3e45a | 176 | CRQB_HOSTQ_SHIFT = 17, /* CRQB Gen-II/IIE HostQueTag shift */ |
31961943 BR |
177 | CRQB_CMD_ADDR_SHIFT = 8, |
178 | CRQB_CMD_CS = (0x2 << 11), | |
179 | CRQB_CMD_LAST = (1 << 15), | |
180 | ||
181 | CRPB_FLAG_STATUS_SHIFT = 8, | |
c5d3e45a JG |
182 | CRPB_IOID_SHIFT_6 = 5, /* CRPB Gen-II IO Id shift */ |
183 | CRPB_IOID_SHIFT_7 = 7, /* CRPB Gen-IIE IO Id shift */ | |
31961943 BR |
184 | |
185 | EPRD_FLAG_END_OF_TBL = (1 << 31), | |
186 | ||
20f733e7 BR |
187 | /* PCI interface registers */ |
188 | ||
cae5a29d ML |
189 | MV_PCI_COMMAND = 0xc00, |
190 | MV_PCI_COMMAND_MWRCOM = (1 << 4), /* PCI Master Write Combining */ | |
191 | MV_PCI_COMMAND_MRDTRIG = (1 << 7), /* PCI Master Read Trigger */ | |
31961943 | 192 | |
cae5a29d | 193 | PCI_MAIN_CMD_STS = 0xd30, |
20f733e7 BR |
194 | STOP_PCI_MASTER = (1 << 2), |
195 | PCI_MASTER_EMPTY = (1 << 3), | |
196 | GLOB_SFT_RST = (1 << 4), | |
197 | ||
cae5a29d | 198 | MV_PCI_MODE = 0xd00, |
8e7decdb ML |
199 | MV_PCI_MODE_MASK = 0x30, |
200 | ||
522479fb JG |
201 | MV_PCI_EXP_ROM_BAR_CTL = 0xd2c, |
202 | MV_PCI_DISC_TIMER = 0xd04, | |
203 | MV_PCI_MSI_TRIGGER = 0xc38, | |
204 | MV_PCI_SERR_MASK = 0xc28, | |
cae5a29d | 205 | MV_PCI_XBAR_TMOUT = 0x1d04, |
522479fb JG |
206 | MV_PCI_ERR_LOW_ADDRESS = 0x1d40, |
207 | MV_PCI_ERR_HIGH_ADDRESS = 0x1d44, | |
208 | MV_PCI_ERR_ATTRIBUTE = 0x1d48, | |
209 | MV_PCI_ERR_COMMAND = 0x1d50, | |
210 | ||
cae5a29d ML |
211 | PCI_IRQ_CAUSE = 0x1d58, |
212 | PCI_IRQ_MASK = 0x1d5c, | |
20f733e7 BR |
213 | PCI_UNMASK_ALL_IRQS = 0x7fffff, /* bits 22-0 */ |
214 | ||
cae5a29d ML |
215 | PCIE_IRQ_CAUSE = 0x1900, |
216 | PCIE_IRQ_MASK = 0x1910, | |
646a4da5 | 217 | PCIE_UNMASK_ALL_IRQS = 0x40a, /* assorted bits */ |
02a121da | 218 | |
7368f919 | 219 | /* Host Controller Main Interrupt Cause/Mask registers (1 per-chip) */ |
cae5a29d ML |
220 | PCI_HC_MAIN_IRQ_CAUSE = 0x1d60, |
221 | PCI_HC_MAIN_IRQ_MASK = 0x1d64, | |
222 | SOC_HC_MAIN_IRQ_CAUSE = 0x20020, | |
223 | SOC_HC_MAIN_IRQ_MASK = 0x20024, | |
40f21b11 ML |
224 | ERR_IRQ = (1 << 0), /* shift by (2 * port #) */ |
225 | DONE_IRQ = (1 << 1), /* shift by (2 * port #) */ | |
20f733e7 BR |
226 | HC0_IRQ_PEND = 0x1ff, /* bits 0-8 = HC0's ports */ |
227 | HC_SHIFT = 9, /* bits 9-17 = HC1's ports */ | |
2b748a0a ML |
228 | DONE_IRQ_0_3 = 0x000000aa, /* DONE_IRQ ports 0,1,2,3 */ |
229 | DONE_IRQ_4_7 = (DONE_IRQ_0_3 << HC_SHIFT), /* 4,5,6,7 */ | |
20f733e7 | 230 | PCI_ERR = (1 << 18), |
40f21b11 ML |
231 | TRAN_COAL_LO_DONE = (1 << 19), /* transaction coalescing */ |
232 | TRAN_COAL_HI_DONE = (1 << 20), /* transaction coalescing */ | |
233 | PORTS_0_3_COAL_DONE = (1 << 8), /* HC0 IRQ coalescing */ | |
234 | PORTS_4_7_COAL_DONE = (1 << 17), /* HC1 IRQ coalescing */ | |
235 | ALL_PORTS_COAL_DONE = (1 << 21), /* GEN_II(E) IRQ coalescing */ | |
20f733e7 BR |
236 | GPIO_INT = (1 << 22), |
237 | SELF_INT = (1 << 23), | |
238 | TWSI_INT = (1 << 24), | |
239 | HC_MAIN_RSVD = (0x7f << 25), /* bits 31-25 */ | |
fb621e2f | 240 | HC_MAIN_RSVD_5 = (0x1fff << 19), /* bits 31-19 */ |
e12bef50 | 241 | HC_MAIN_RSVD_SOC = (0x3fffffb << 6), /* bits 31-9, 7-6 */ |
20f733e7 BR |
242 | |
243 | /* SATAHC registers */ | |
cae5a29d | 244 | HC_CFG = 0x00, |
20f733e7 | 245 | |
cae5a29d | 246 | HC_IRQ_CAUSE = 0x14, |
352fab70 ML |
247 | DMA_IRQ = (1 << 0), /* shift by port # */ |
248 | HC_COAL_IRQ = (1 << 4), /* IRQ coalescing */ | |
20f733e7 BR |
249 | DEV_IRQ = (1 << 8), /* shift by port # */ |
250 | ||
2b748a0a ML |
251 | /* |
252 | * Per-HC (Host-Controller) interrupt coalescing feature. | |
253 | * This is present on all chip generations. | |
254 | * | |
255 | * Coalescing defers the interrupt until either the IO_THRESHOLD | |
256 | * (count of completed I/Os) is met, or the TIME_THRESHOLD is met. | |
257 | */ | |
cae5a29d ML |
258 | HC_IRQ_COAL_IO_THRESHOLD = 0x000c, |
259 | HC_IRQ_COAL_TIME_THRESHOLD = 0x0010, | |
2b748a0a | 260 | |
cae5a29d | 261 | SOC_LED_CTRL = 0x2c, |
000b344f ML |
262 | SOC_LED_CTRL_BLINK = (1 << 0), /* Active LED blink */ |
263 | SOC_LED_CTRL_ACT_PRESENCE = (1 << 2), /* Multiplex dev presence */ | |
264 | /* with dev activity LED */ | |
265 | ||
20f733e7 | 266 | /* Shadow block registers */ |
cae5a29d ML |
267 | SHD_BLK = 0x100, |
268 | SHD_CTL_AST = 0x20, /* ofs from SHD_BLK */ | |
20f733e7 BR |
269 | |
270 | /* SATA registers */ | |
cae5a29d ML |
271 | SATA_STATUS = 0x300, /* ctrl, err regs follow status */ |
272 | SATA_ACTIVE = 0x350, | |
273 | FIS_IRQ_CAUSE = 0x364, | |
274 | FIS_IRQ_CAUSE_AN = (1 << 9), /* async notification */ | |
17c5aab5 | 275 | |
cae5a29d | 276 | LTMODE = 0x30c, /* requires read-after-write */ |
17c5aab5 ML |
277 | LTMODE_BIT8 = (1 << 8), /* unknown, but necessary */ |
278 | ||
cae5a29d | 279 | PHY_MODE2 = 0x330, |
47c2b677 | 280 | PHY_MODE3 = 0x310, |
cae5a29d ML |
281 | |
282 | PHY_MODE4 = 0x314, /* requires read-after-write */ | |
ba069e37 ML |
283 | PHY_MODE4_CFG_MASK = 0x00000003, /* phy internal config field */ |
284 | PHY_MODE4_CFG_VALUE = 0x00000001, /* phy internal config field */ | |
285 | PHY_MODE4_RSVD_ZEROS = 0x5de3fffa, /* Gen2e always write zeros */ | |
286 | PHY_MODE4_RSVD_ONES = 0x00000005, /* Gen2e always write ones */ | |
287 | ||
cae5a29d ML |
288 | SATA_IFCTL = 0x344, |
289 | SATA_TESTCTL = 0x348, | |
290 | SATA_IFSTAT = 0x34c, | |
291 | VENDOR_UNIQUE_FIS = 0x35c, | |
17c5aab5 | 292 | |
cae5a29d | 293 | FISCFG = 0x360, |
8e7decdb ML |
294 | FISCFG_WAIT_DEV_ERR = (1 << 8), /* wait for host on DevErr */ |
295 | FISCFG_SINGLE_SYNC = (1 << 16), /* SYNC on DMA activation */ | |
17c5aab5 | 296 | |
29b7e43c MM |
297 | PHY_MODE9_GEN2 = 0x398, |
298 | PHY_MODE9_GEN1 = 0x39c, | |
299 | PHYCFG_OFS = 0x3a0, /* only in 65n devices */ | |
300 | ||
c9d39130 | 301 | MV5_PHY_MODE = 0x74, |
cae5a29d ML |
302 | MV5_LTMODE = 0x30, |
303 | MV5_PHY_CTL = 0x0C, | |
304 | SATA_IFCFG = 0x050, | |
bca1c4eb JG |
305 | |
306 | MV_M2_PREAMP_MASK = 0x7e0, | |
20f733e7 BR |
307 | |
308 | /* Port registers */ | |
cae5a29d | 309 | EDMA_CFG = 0, |
0c58912e ML |
310 | EDMA_CFG_Q_DEPTH = 0x1f, /* max device queue depth */ |
311 | EDMA_CFG_NCQ = (1 << 5), /* for R/W FPDMA queued */ | |
312 | EDMA_CFG_NCQ_GO_ON_ERR = (1 << 14), /* continue on error */ | |
313 | EDMA_CFG_RD_BRST_EXT = (1 << 11), /* read burst 512B */ | |
314 | EDMA_CFG_WR_BUFF_LEN = (1 << 13), /* write buffer 512B */ | |
e12bef50 ML |
315 | EDMA_CFG_EDMA_FBS = (1 << 16), /* EDMA FIS-Based Switching */ |
316 | EDMA_CFG_FBS = (1 << 26), /* FIS-Based Switching */ | |
20f733e7 | 317 | |
cae5a29d ML |
318 | EDMA_ERR_IRQ_CAUSE = 0x8, |
319 | EDMA_ERR_IRQ_MASK = 0xc, | |
6c1153e0 JG |
320 | EDMA_ERR_D_PAR = (1 << 0), /* UDMA data parity err */ |
321 | EDMA_ERR_PRD_PAR = (1 << 1), /* UDMA PRD parity err */ | |
322 | EDMA_ERR_DEV = (1 << 2), /* device error */ | |
323 | EDMA_ERR_DEV_DCON = (1 << 3), /* device disconnect */ | |
324 | EDMA_ERR_DEV_CON = (1 << 4), /* device connected */ | |
325 | EDMA_ERR_SERR = (1 << 5), /* SError bits [WBDST] raised */ | |
c5d3e45a JG |
326 | EDMA_ERR_SELF_DIS = (1 << 7), /* Gen II/IIE self-disable */ |
327 | EDMA_ERR_SELF_DIS_5 = (1 << 8), /* Gen I self-disable */ | |
6c1153e0 | 328 | EDMA_ERR_BIST_ASYNC = (1 << 8), /* BIST FIS or Async Notify */ |
c5d3e45a | 329 | EDMA_ERR_TRANS_IRQ_7 = (1 << 8), /* Gen IIE transprt layer irq */ |
6c1153e0 JG |
330 | EDMA_ERR_CRQB_PAR = (1 << 9), /* CRQB parity error */ |
331 | EDMA_ERR_CRPB_PAR = (1 << 10), /* CRPB parity error */ | |
332 | EDMA_ERR_INTRL_PAR = (1 << 11), /* internal parity error */ | |
333 | EDMA_ERR_IORDY = (1 << 12), /* IORdy timeout */ | |
646a4da5 | 334 | |
6c1153e0 | 335 | EDMA_ERR_LNK_CTRL_RX = (0xf << 13), /* link ctrl rx error */ |
646a4da5 ML |
336 | EDMA_ERR_LNK_CTRL_RX_0 = (1 << 13), /* transient: CRC err */ |
337 | EDMA_ERR_LNK_CTRL_RX_1 = (1 << 14), /* transient: FIFO err */ | |
338 | EDMA_ERR_LNK_CTRL_RX_2 = (1 << 15), /* fatal: caught SYNC */ | |
339 | EDMA_ERR_LNK_CTRL_RX_3 = (1 << 16), /* transient: FIS rx err */ | |
340 | ||
6c1153e0 | 341 | EDMA_ERR_LNK_DATA_RX = (0xf << 17), /* link data rx error */ |
646a4da5 | 342 | |
6c1153e0 | 343 | EDMA_ERR_LNK_CTRL_TX = (0x1f << 21), /* link ctrl tx error */ |
646a4da5 ML |
344 | EDMA_ERR_LNK_CTRL_TX_0 = (1 << 21), /* transient: CRC err */ |
345 | EDMA_ERR_LNK_CTRL_TX_1 = (1 << 22), /* transient: FIFO err */ | |
346 | EDMA_ERR_LNK_CTRL_TX_2 = (1 << 23), /* transient: caught SYNC */ | |
347 | EDMA_ERR_LNK_CTRL_TX_3 = (1 << 24), /* transient: caught DMAT */ | |
348 | EDMA_ERR_LNK_CTRL_TX_4 = (1 << 25), /* transient: FIS collision */ | |
349 | ||
6c1153e0 | 350 | EDMA_ERR_LNK_DATA_TX = (0x1f << 26), /* link data tx error */ |
646a4da5 | 351 | |
6c1153e0 | 352 | EDMA_ERR_TRANS_PROTO = (1 << 31), /* transport protocol error */ |
c5d3e45a JG |
353 | EDMA_ERR_OVERRUN_5 = (1 << 5), |
354 | EDMA_ERR_UNDERRUN_5 = (1 << 6), | |
646a4da5 ML |
355 | |
356 | EDMA_ERR_IRQ_TRANSIENT = EDMA_ERR_LNK_CTRL_RX_0 | | |
357 | EDMA_ERR_LNK_CTRL_RX_1 | | |
358 | EDMA_ERR_LNK_CTRL_RX_3 | | |
85afb934 | 359 | EDMA_ERR_LNK_CTRL_TX, |
646a4da5 | 360 | |
bdd4ddde JG |
361 | EDMA_EH_FREEZE = EDMA_ERR_D_PAR | |
362 | EDMA_ERR_PRD_PAR | | |
363 | EDMA_ERR_DEV_DCON | | |
364 | EDMA_ERR_DEV_CON | | |
365 | EDMA_ERR_SERR | | |
366 | EDMA_ERR_SELF_DIS | | |
6c1153e0 | 367 | EDMA_ERR_CRQB_PAR | |
bdd4ddde JG |
368 | EDMA_ERR_CRPB_PAR | |
369 | EDMA_ERR_INTRL_PAR | | |
370 | EDMA_ERR_IORDY | | |
371 | EDMA_ERR_LNK_CTRL_RX_2 | | |
372 | EDMA_ERR_LNK_DATA_RX | | |
373 | EDMA_ERR_LNK_DATA_TX | | |
374 | EDMA_ERR_TRANS_PROTO, | |
e12bef50 | 375 | |
bdd4ddde JG |
376 | EDMA_EH_FREEZE_5 = EDMA_ERR_D_PAR | |
377 | EDMA_ERR_PRD_PAR | | |
378 | EDMA_ERR_DEV_DCON | | |
379 | EDMA_ERR_DEV_CON | | |
380 | EDMA_ERR_OVERRUN_5 | | |
381 | EDMA_ERR_UNDERRUN_5 | | |
382 | EDMA_ERR_SELF_DIS_5 | | |
6c1153e0 | 383 | EDMA_ERR_CRQB_PAR | |
bdd4ddde JG |
384 | EDMA_ERR_CRPB_PAR | |
385 | EDMA_ERR_INTRL_PAR | | |
386 | EDMA_ERR_IORDY, | |
20f733e7 | 387 | |
cae5a29d ML |
388 | EDMA_REQ_Q_BASE_HI = 0x10, |
389 | EDMA_REQ_Q_IN_PTR = 0x14, /* also contains BASE_LO */ | |
31961943 | 390 | |
cae5a29d | 391 | EDMA_REQ_Q_OUT_PTR = 0x18, |
31961943 BR |
392 | EDMA_REQ_Q_PTR_SHIFT = 5, |
393 | ||
cae5a29d ML |
394 | EDMA_RSP_Q_BASE_HI = 0x1c, |
395 | EDMA_RSP_Q_IN_PTR = 0x20, | |
396 | EDMA_RSP_Q_OUT_PTR = 0x24, /* also contains BASE_LO */ | |
31961943 BR |
397 | EDMA_RSP_Q_PTR_SHIFT = 3, |
398 | ||
cae5a29d | 399 | EDMA_CMD = 0x28, /* EDMA command register */ |
0ea9e179 JG |
400 | EDMA_EN = (1 << 0), /* enable EDMA */ |
401 | EDMA_DS = (1 << 1), /* disable EDMA; self-negated */ | |
8e7decdb ML |
402 | EDMA_RESET = (1 << 2), /* reset eng/trans/link/phy */ |
403 | ||
cae5a29d | 404 | EDMA_STATUS = 0x30, /* EDMA engine status */ |
8e7decdb ML |
405 | EDMA_STATUS_CACHE_EMPTY = (1 << 6), /* GenIIe command cache empty */ |
406 | EDMA_STATUS_IDLE = (1 << 7), /* GenIIe EDMA enabled/idle */ | |
20f733e7 | 407 | |
cae5a29d ML |
408 | EDMA_IORDY_TMOUT = 0x34, |
409 | EDMA_ARB_CFG = 0x38, | |
8e7decdb | 410 | |
cae5a29d ML |
411 | EDMA_HALTCOND = 0x60, /* GenIIe halt conditions */ |
412 | EDMA_UNKNOWN_RSVD = 0x6C, /* GenIIe unknown/reserved */ | |
da14265e | 413 | |
cae5a29d ML |
414 | BMDMA_CMD = 0x224, /* bmdma command register */ |
415 | BMDMA_STATUS = 0x228, /* bmdma status register */ | |
416 | BMDMA_PRD_LOW = 0x22c, /* bmdma PRD addr 31:0 */ | |
417 | BMDMA_PRD_HIGH = 0x230, /* bmdma PRD addr 63:32 */ | |
da14265e | 418 | |
31961943 BR |
419 | /* Host private flags (hp_flags) */ |
420 | MV_HP_FLAG_MSI = (1 << 0), | |
47c2b677 JG |
421 | MV_HP_ERRATA_50XXB0 = (1 << 1), |
422 | MV_HP_ERRATA_50XXB2 = (1 << 2), | |
423 | MV_HP_ERRATA_60X1B2 = (1 << 3), | |
424 | MV_HP_ERRATA_60X1C0 = (1 << 4), | |
0ea9e179 JG |
425 | MV_HP_GEN_I = (1 << 6), /* Generation I: 50xx */ |
426 | MV_HP_GEN_II = (1 << 7), /* Generation II: 60xx */ | |
427 | MV_HP_GEN_IIE = (1 << 8), /* Generation IIE: 6042/7042 */ | |
02a121da | 428 | MV_HP_PCIE = (1 << 9), /* PCIe bus/regs: 7042 */ |
616d4a98 | 429 | MV_HP_CUT_THROUGH = (1 << 10), /* can use EDMA cut-through */ |
1f398472 | 430 | MV_HP_FLAG_SOC = (1 << 11), /* SystemOnChip, no PCI */ |
000b344f | 431 | MV_HP_QUIRK_LED_BLINK_EN = (1 << 12), /* is led blinking enabled? */ |
20f733e7 | 432 | |
31961943 | 433 | /* Port private flags (pp_flags) */ |
0ea9e179 | 434 | MV_PP_FLAG_EDMA_EN = (1 << 0), /* is EDMA engine enabled? */ |
72109168 | 435 | MV_PP_FLAG_NCQ_EN = (1 << 1), /* is EDMA set up for NCQ? */ |
00f42eab | 436 | MV_PP_FLAG_FBS_EN = (1 << 2), /* is EDMA set up for FBS? */ |
29d187bb | 437 | MV_PP_FLAG_DELAYED_EH = (1 << 3), /* delayed dev err handling */ |
d16ab3f6 | 438 | MV_PP_FLAG_FAKE_ATA_BUSY = (1 << 4), /* ignore initial ATA_DRDY */ |
20f733e7 BR |
439 | }; |
440 | ||
ee9ccdf7 JG |
441 | #define IS_GEN_I(hpriv) ((hpriv)->hp_flags & MV_HP_GEN_I) |
442 | #define IS_GEN_II(hpriv) ((hpriv)->hp_flags & MV_HP_GEN_II) | |
e4e7b892 | 443 | #define IS_GEN_IIE(hpriv) ((hpriv)->hp_flags & MV_HP_GEN_IIE) |
8e7decdb | 444 | #define IS_PCIE(hpriv) ((hpriv)->hp_flags & MV_HP_PCIE) |
1f398472 | 445 | #define IS_SOC(hpriv) ((hpriv)->hp_flags & MV_HP_FLAG_SOC) |
bca1c4eb | 446 | |
15a32632 LB |
447 | #define WINDOW_CTRL(i) (0x20030 + ((i) << 4)) |
448 | #define WINDOW_BASE(i) (0x20034 + ((i) << 4)) | |
449 | ||
095fec88 | 450 | enum { |
baf14aa1 JG |
451 | /* DMA boundary 0xffff is required by the s/g splitting |
452 | * we need on /length/ in mv_fill-sg(). | |
453 | */ | |
454 | MV_DMA_BOUNDARY = 0xffffU, | |
095fec88 | 455 | |
0ea9e179 JG |
456 | /* mask of register bits containing lower 32 bits |
457 | * of EDMA request queue DMA address | |
458 | */ | |
095fec88 JG |
459 | EDMA_REQ_Q_BASE_LO_MASK = 0xfffffc00U, |
460 | ||
0ea9e179 | 461 | /* ditto, for response queue */ |
095fec88 JG |
462 | EDMA_RSP_Q_BASE_LO_MASK = 0xffffff00U, |
463 | }; | |
464 | ||
522479fb JG |
465 | enum chip_type { |
466 | chip_504x, | |
467 | chip_508x, | |
468 | chip_5080, | |
469 | chip_604x, | |
470 | chip_608x, | |
e4e7b892 JG |
471 | chip_6042, |
472 | chip_7042, | |
f351b2d6 | 473 | chip_soc, |
522479fb JG |
474 | }; |
475 | ||
31961943 BR |
476 | /* Command ReQuest Block: 32B */ |
477 | struct mv_crqb { | |
e1469874 ML |
478 | __le32 sg_addr; |
479 | __le32 sg_addr_hi; | |
480 | __le16 ctrl_flags; | |
481 | __le16 ata_cmd[11]; | |
31961943 | 482 | }; |
20f733e7 | 483 | |
e4e7b892 | 484 | struct mv_crqb_iie { |
e1469874 ML |
485 | __le32 addr; |
486 | __le32 addr_hi; | |
487 | __le32 flags; | |
488 | __le32 len; | |
489 | __le32 ata_cmd[4]; | |
e4e7b892 JG |
490 | }; |
491 | ||
31961943 BR |
492 | /* Command ResPonse Block: 8B */ |
493 | struct mv_crpb { | |
e1469874 ML |
494 | __le16 id; |
495 | __le16 flags; | |
496 | __le32 tmstmp; | |
20f733e7 BR |
497 | }; |
498 | ||
31961943 BR |
499 | /* EDMA Physical Region Descriptor (ePRD); A.K.A. SG */ |
500 | struct mv_sg { | |
e1469874 ML |
501 | __le32 addr; |
502 | __le32 flags_size; | |
503 | __le32 addr_hi; | |
504 | __le32 reserved; | |
31961943 | 505 | }; |
20f733e7 | 506 | |
08da1759 ML |
507 | /* |
508 | * We keep a local cache of a few frequently accessed port | |
509 | * registers here, to avoid having to read them (very slow) | |
510 | * when switching between EDMA and non-EDMA modes. | |
511 | */ | |
512 | struct mv_cached_regs { | |
513 | u32 fiscfg; | |
514 | u32 ltmode; | |
515 | u32 haltcond; | |
c01e8a23 | 516 | u32 unknown_rsvd; |
08da1759 ML |
517 | }; |
518 | ||
31961943 BR |
519 | struct mv_port_priv { |
520 | struct mv_crqb *crqb; | |
521 | dma_addr_t crqb_dma; | |
522 | struct mv_crpb *crpb; | |
523 | dma_addr_t crpb_dma; | |
eb73d558 ML |
524 | struct mv_sg *sg_tbl[MV_MAX_Q_DEPTH]; |
525 | dma_addr_t sg_tbl_dma[MV_MAX_Q_DEPTH]; | |
bdd4ddde JG |
526 | |
527 | unsigned int req_idx; | |
528 | unsigned int resp_idx; | |
529 | ||
31961943 | 530 | u32 pp_flags; |
08da1759 | 531 | struct mv_cached_regs cached; |
29d187bb | 532 | unsigned int delayed_eh_pmp_map; |
31961943 BR |
533 | }; |
534 | ||
bca1c4eb JG |
535 | struct mv_port_signal { |
536 | u32 amps; | |
537 | u32 pre; | |
538 | }; | |
539 | ||
02a121da ML |
540 | struct mv_host_priv { |
541 | u32 hp_flags; | |
1bfeff03 | 542 | unsigned int board_idx; |
96e2c487 | 543 | u32 main_irq_mask; |
02a121da ML |
544 | struct mv_port_signal signal[8]; |
545 | const struct mv_hw_ops *ops; | |
f351b2d6 SB |
546 | int n_ports; |
547 | void __iomem *base; | |
7368f919 ML |
548 | void __iomem *main_irq_cause_addr; |
549 | void __iomem *main_irq_mask_addr; | |
cae5a29d ML |
550 | u32 irq_cause_offset; |
551 | u32 irq_mask_offset; | |
02a121da | 552 | u32 unmask_all_irqs; |
c77a2f4e SB |
553 | |
554 | #if defined(CONFIG_HAVE_CLK) | |
555 | struct clk *clk; | |
556 | #endif | |
da2fa9ba ML |
557 | /* |
558 | * These consistent DMA memory pools give us guaranteed | |
559 | * alignment for hardware-accessed data structures, | |
560 | * and less memory waste in accomplishing the alignment. | |
561 | */ | |
562 | struct dma_pool *crqb_pool; | |
563 | struct dma_pool *crpb_pool; | |
564 | struct dma_pool *sg_tbl_pool; | |
02a121da ML |
565 | }; |
566 | ||
47c2b677 | 567 | struct mv_hw_ops { |
2a47ce06 JG |
568 | void (*phy_errata)(struct mv_host_priv *hpriv, void __iomem *mmio, |
569 | unsigned int port); | |
47c2b677 JG |
570 | void (*enable_leds)(struct mv_host_priv *hpriv, void __iomem *mmio); |
571 | void (*read_preamp)(struct mv_host_priv *hpriv, int idx, | |
572 | void __iomem *mmio); | |
c9d39130 JG |
573 | int (*reset_hc)(struct mv_host_priv *hpriv, void __iomem *mmio, |
574 | unsigned int n_hc); | |
522479fb | 575 | void (*reset_flash)(struct mv_host_priv *hpriv, void __iomem *mmio); |
7bb3c529 | 576 | void (*reset_bus)(struct ata_host *host, void __iomem *mmio); |
47c2b677 JG |
577 | }; |
578 | ||
82ef04fb TH |
579 | static int mv_scr_read(struct ata_link *link, unsigned int sc_reg_in, u32 *val); |
580 | static int mv_scr_write(struct ata_link *link, unsigned int sc_reg_in, u32 val); | |
581 | static int mv5_scr_read(struct ata_link *link, unsigned int sc_reg_in, u32 *val); | |
582 | static int mv5_scr_write(struct ata_link *link, unsigned int sc_reg_in, u32 val); | |
31961943 BR |
583 | static int mv_port_start(struct ata_port *ap); |
584 | static void mv_port_stop(struct ata_port *ap); | |
3e4a1391 | 585 | static int mv_qc_defer(struct ata_queued_cmd *qc); |
31961943 | 586 | static void mv_qc_prep(struct ata_queued_cmd *qc); |
e4e7b892 | 587 | static void mv_qc_prep_iie(struct ata_queued_cmd *qc); |
9a3d9eb0 | 588 | static unsigned int mv_qc_issue(struct ata_queued_cmd *qc); |
a1efdaba TH |
589 | static int mv_hardreset(struct ata_link *link, unsigned int *class, |
590 | unsigned long deadline); | |
bdd4ddde JG |
591 | static void mv_eh_freeze(struct ata_port *ap); |
592 | static void mv_eh_thaw(struct ata_port *ap); | |
f273827e | 593 | static void mv6_dev_config(struct ata_device *dev); |
20f733e7 | 594 | |
2a47ce06 JG |
595 | static void mv5_phy_errata(struct mv_host_priv *hpriv, void __iomem *mmio, |
596 | unsigned int port); | |
47c2b677 JG |
597 | static void mv5_enable_leds(struct mv_host_priv *hpriv, void __iomem *mmio); |
598 | static void mv5_read_preamp(struct mv_host_priv *hpriv, int idx, | |
599 | void __iomem *mmio); | |
c9d39130 JG |
600 | static int mv5_reset_hc(struct mv_host_priv *hpriv, void __iomem *mmio, |
601 | unsigned int n_hc); | |
522479fb | 602 | static void mv5_reset_flash(struct mv_host_priv *hpriv, void __iomem *mmio); |
7bb3c529 | 603 | static void mv5_reset_bus(struct ata_host *host, void __iomem *mmio); |
47c2b677 | 604 | |
2a47ce06 JG |
605 | static void mv6_phy_errata(struct mv_host_priv *hpriv, void __iomem *mmio, |
606 | unsigned int port); | |
47c2b677 JG |
607 | static void mv6_enable_leds(struct mv_host_priv *hpriv, void __iomem *mmio); |
608 | static void mv6_read_preamp(struct mv_host_priv *hpriv, int idx, | |
609 | void __iomem *mmio); | |
c9d39130 JG |
610 | static int mv6_reset_hc(struct mv_host_priv *hpriv, void __iomem *mmio, |
611 | unsigned int n_hc); | |
522479fb | 612 | static void mv6_reset_flash(struct mv_host_priv *hpriv, void __iomem *mmio); |
f351b2d6 SB |
613 | static void mv_soc_enable_leds(struct mv_host_priv *hpriv, |
614 | void __iomem *mmio); | |
615 | static void mv_soc_read_preamp(struct mv_host_priv *hpriv, int idx, | |
616 | void __iomem *mmio); | |
617 | static int mv_soc_reset_hc(struct mv_host_priv *hpriv, | |
618 | void __iomem *mmio, unsigned int n_hc); | |
619 | static void mv_soc_reset_flash(struct mv_host_priv *hpriv, | |
620 | void __iomem *mmio); | |
621 | static void mv_soc_reset_bus(struct ata_host *host, void __iomem *mmio); | |
29b7e43c MM |
622 | static void mv_soc_65n_phy_errata(struct mv_host_priv *hpriv, |
623 | void __iomem *mmio, unsigned int port); | |
7bb3c529 | 624 | static void mv_reset_pci_bus(struct ata_host *host, void __iomem *mmio); |
e12bef50 | 625 | static void mv_reset_channel(struct mv_host_priv *hpriv, void __iomem *mmio, |
c9d39130 | 626 | unsigned int port_no); |
e12bef50 | 627 | static int mv_stop_edma(struct ata_port *ap); |
b562468c | 628 | static int mv_stop_edma_engine(void __iomem *port_mmio); |
00b81235 | 629 | static void mv_edma_cfg(struct ata_port *ap, int want_ncq, int want_edma); |
47c2b677 | 630 | |
e49856d8 ML |
631 | static void mv_pmp_select(struct ata_port *ap, int pmp); |
632 | static int mv_pmp_hardreset(struct ata_link *link, unsigned int *class, | |
633 | unsigned long deadline); | |
634 | static int mv_softreset(struct ata_link *link, unsigned int *class, | |
635 | unsigned long deadline); | |
29d187bb | 636 | static void mv_pmp_error_handler(struct ata_port *ap); |
4c299ca3 ML |
637 | static void mv_process_crpb_entries(struct ata_port *ap, |
638 | struct mv_port_priv *pp); | |
47c2b677 | 639 | |
da14265e ML |
640 | static void mv_sff_irq_clear(struct ata_port *ap); |
641 | static int mv_check_atapi_dma(struct ata_queued_cmd *qc); | |
642 | static void mv_bmdma_setup(struct ata_queued_cmd *qc); | |
643 | static void mv_bmdma_start(struct ata_queued_cmd *qc); | |
644 | static void mv_bmdma_stop(struct ata_queued_cmd *qc); | |
645 | static u8 mv_bmdma_status(struct ata_port *ap); | |
d16ab3f6 | 646 | static u8 mv_sff_check_status(struct ata_port *ap); |
da14265e | 647 | |
eb73d558 ML |
648 | /* .sg_tablesize is (MV_MAX_SG_CT / 2) in the structures below |
649 | * because we have to allow room for worst case splitting of | |
650 | * PRDs for 64K boundaries in mv_fill_sg(). | |
651 | */ | |
c5d3e45a | 652 | static struct scsi_host_template mv5_sht = { |
68d1d07b | 653 | ATA_BASE_SHT(DRV_NAME), |
baf14aa1 | 654 | .sg_tablesize = MV_MAX_SG_CT / 2, |
c5d3e45a | 655 | .dma_boundary = MV_DMA_BOUNDARY, |
c5d3e45a JG |
656 | }; |
657 | ||
658 | static struct scsi_host_template mv6_sht = { | |
68d1d07b | 659 | ATA_NCQ_SHT(DRV_NAME), |
138bfdd0 | 660 | .can_queue = MV_MAX_Q_DEPTH - 1, |
baf14aa1 | 661 | .sg_tablesize = MV_MAX_SG_CT / 2, |
20f733e7 | 662 | .dma_boundary = MV_DMA_BOUNDARY, |
20f733e7 BR |
663 | }; |
664 | ||
029cfd6b TH |
665 | static struct ata_port_operations mv5_ops = { |
666 | .inherits = &ata_sff_port_ops, | |
c9d39130 | 667 | |
c96f1732 AC |
668 | .lost_interrupt = ATA_OP_NULL, |
669 | ||
3e4a1391 | 670 | .qc_defer = mv_qc_defer, |
c9d39130 JG |
671 | .qc_prep = mv_qc_prep, |
672 | .qc_issue = mv_qc_issue, | |
c9d39130 | 673 | |
bdd4ddde JG |
674 | .freeze = mv_eh_freeze, |
675 | .thaw = mv_eh_thaw, | |
a1efdaba | 676 | .hardreset = mv_hardreset, |
bdd4ddde | 677 | |
c9d39130 JG |
678 | .scr_read = mv5_scr_read, |
679 | .scr_write = mv5_scr_write, | |
680 | ||
681 | .port_start = mv_port_start, | |
682 | .port_stop = mv_port_stop, | |
c9d39130 JG |
683 | }; |
684 | ||
029cfd6b | 685 | static struct ata_port_operations mv6_ops = { |
8930ff25 TH |
686 | .inherits = &ata_bmdma_port_ops, |
687 | ||
688 | .lost_interrupt = ATA_OP_NULL, | |
689 | ||
690 | .qc_defer = mv_qc_defer, | |
691 | .qc_prep = mv_qc_prep, | |
692 | .qc_issue = mv_qc_issue, | |
693 | ||
f273827e | 694 | .dev_config = mv6_dev_config, |
20f733e7 | 695 | |
8930ff25 TH |
696 | .freeze = mv_eh_freeze, |
697 | .thaw = mv_eh_thaw, | |
698 | .hardreset = mv_hardreset, | |
699 | .softreset = mv_softreset, | |
e49856d8 ML |
700 | .pmp_hardreset = mv_pmp_hardreset, |
701 | .pmp_softreset = mv_softreset, | |
29d187bb | 702 | .error_handler = mv_pmp_error_handler, |
da14265e | 703 | |
8930ff25 TH |
704 | .scr_read = mv_scr_read, |
705 | .scr_write = mv_scr_write, | |
706 | ||
40f21b11 | 707 | .sff_check_status = mv_sff_check_status, |
da14265e ML |
708 | .sff_irq_clear = mv_sff_irq_clear, |
709 | .check_atapi_dma = mv_check_atapi_dma, | |
710 | .bmdma_setup = mv_bmdma_setup, | |
711 | .bmdma_start = mv_bmdma_start, | |
712 | .bmdma_stop = mv_bmdma_stop, | |
713 | .bmdma_status = mv_bmdma_status, | |
8930ff25 TH |
714 | |
715 | .port_start = mv_port_start, | |
716 | .port_stop = mv_port_stop, | |
20f733e7 BR |
717 | }; |
718 | ||
029cfd6b TH |
719 | static struct ata_port_operations mv_iie_ops = { |
720 | .inherits = &mv6_ops, | |
721 | .dev_config = ATA_OP_NULL, | |
e4e7b892 | 722 | .qc_prep = mv_qc_prep_iie, |
e4e7b892 JG |
723 | }; |
724 | ||
98ac62de | 725 | static const struct ata_port_info mv_port_info[] = { |
20f733e7 | 726 | { /* chip_504x */ |
91b1a84c | 727 | .flags = MV_GEN_I_FLAGS, |
c361acbc | 728 | .pio_mask = ATA_PIO4, |
bf6263a8 | 729 | .udma_mask = ATA_UDMA6, |
c9d39130 | 730 | .port_ops = &mv5_ops, |
20f733e7 BR |
731 | }, |
732 | { /* chip_508x */ | |
91b1a84c | 733 | .flags = MV_GEN_I_FLAGS | MV_FLAG_DUAL_HC, |
c361acbc | 734 | .pio_mask = ATA_PIO4, |
bf6263a8 | 735 | .udma_mask = ATA_UDMA6, |
c9d39130 | 736 | .port_ops = &mv5_ops, |
20f733e7 | 737 | }, |
47c2b677 | 738 | { /* chip_5080 */ |
91b1a84c | 739 | .flags = MV_GEN_I_FLAGS | MV_FLAG_DUAL_HC, |
c361acbc | 740 | .pio_mask = ATA_PIO4, |
bf6263a8 | 741 | .udma_mask = ATA_UDMA6, |
c9d39130 | 742 | .port_ops = &mv5_ops, |
47c2b677 | 743 | }, |
20f733e7 | 744 | { /* chip_604x */ |
91b1a84c | 745 | .flags = MV_GEN_II_FLAGS, |
c361acbc | 746 | .pio_mask = ATA_PIO4, |
bf6263a8 | 747 | .udma_mask = ATA_UDMA6, |
c9d39130 | 748 | .port_ops = &mv6_ops, |
20f733e7 BR |
749 | }, |
750 | { /* chip_608x */ | |
91b1a84c | 751 | .flags = MV_GEN_II_FLAGS | MV_FLAG_DUAL_HC, |
c361acbc | 752 | .pio_mask = ATA_PIO4, |
bf6263a8 | 753 | .udma_mask = ATA_UDMA6, |
c9d39130 | 754 | .port_ops = &mv6_ops, |
20f733e7 | 755 | }, |
e4e7b892 | 756 | { /* chip_6042 */ |
91b1a84c | 757 | .flags = MV_GEN_IIE_FLAGS, |
c361acbc | 758 | .pio_mask = ATA_PIO4, |
bf6263a8 | 759 | .udma_mask = ATA_UDMA6, |
e4e7b892 JG |
760 | .port_ops = &mv_iie_ops, |
761 | }, | |
762 | { /* chip_7042 */ | |
91b1a84c | 763 | .flags = MV_GEN_IIE_FLAGS, |
c361acbc | 764 | .pio_mask = ATA_PIO4, |
bf6263a8 | 765 | .udma_mask = ATA_UDMA6, |
e4e7b892 JG |
766 | .port_ops = &mv_iie_ops, |
767 | }, | |
f351b2d6 | 768 | { /* chip_soc */ |
91b1a84c | 769 | .flags = MV_GEN_IIE_FLAGS, |
c361acbc | 770 | .pio_mask = ATA_PIO4, |
17c5aab5 ML |
771 | .udma_mask = ATA_UDMA6, |
772 | .port_ops = &mv_iie_ops, | |
f351b2d6 | 773 | }, |
20f733e7 BR |
774 | }; |
775 | ||
3b7d697d | 776 | static const struct pci_device_id mv_pci_tbl[] = { |
2d2744fc JG |
777 | { PCI_VDEVICE(MARVELL, 0x5040), chip_504x }, |
778 | { PCI_VDEVICE(MARVELL, 0x5041), chip_504x }, | |
779 | { PCI_VDEVICE(MARVELL, 0x5080), chip_5080 }, | |
780 | { PCI_VDEVICE(MARVELL, 0x5081), chip_508x }, | |
46c5784c ML |
781 | /* RocketRAID 1720/174x have different identifiers */ |
782 | { PCI_VDEVICE(TTI, 0x1720), chip_6042 }, | |
4462254a ML |
783 | { PCI_VDEVICE(TTI, 0x1740), chip_6042 }, |
784 | { PCI_VDEVICE(TTI, 0x1742), chip_6042 }, | |
2d2744fc JG |
785 | |
786 | { PCI_VDEVICE(MARVELL, 0x6040), chip_604x }, | |
787 | { PCI_VDEVICE(MARVELL, 0x6041), chip_604x }, | |
788 | { PCI_VDEVICE(MARVELL, 0x6042), chip_6042 }, | |
789 | { PCI_VDEVICE(MARVELL, 0x6080), chip_608x }, | |
790 | { PCI_VDEVICE(MARVELL, 0x6081), chip_608x }, | |
791 | ||
792 | { PCI_VDEVICE(ADAPTEC2, 0x0241), chip_604x }, | |
793 | ||
d9f9c6bc FA |
794 | /* Adaptec 1430SA */ |
795 | { PCI_VDEVICE(ADAPTEC2, 0x0243), chip_7042 }, | |
796 | ||
02a121da | 797 | /* Marvell 7042 support */ |
6a3d586d MT |
798 | { PCI_VDEVICE(MARVELL, 0x7042), chip_7042 }, |
799 | ||
02a121da ML |
800 | /* Highpoint RocketRAID PCIe series */ |
801 | { PCI_VDEVICE(TTI, 0x2300), chip_7042 }, | |
802 | { PCI_VDEVICE(TTI, 0x2310), chip_7042 }, | |
803 | ||
2d2744fc | 804 | { } /* terminate list */ |
20f733e7 BR |
805 | }; |
806 | ||
47c2b677 JG |
807 | static const struct mv_hw_ops mv5xxx_ops = { |
808 | .phy_errata = mv5_phy_errata, | |
809 | .enable_leds = mv5_enable_leds, | |
810 | .read_preamp = mv5_read_preamp, | |
811 | .reset_hc = mv5_reset_hc, | |
522479fb JG |
812 | .reset_flash = mv5_reset_flash, |
813 | .reset_bus = mv5_reset_bus, | |
47c2b677 JG |
814 | }; |
815 | ||
816 | static const struct mv_hw_ops mv6xxx_ops = { | |
817 | .phy_errata = mv6_phy_errata, | |
818 | .enable_leds = mv6_enable_leds, | |
819 | .read_preamp = mv6_read_preamp, | |
820 | .reset_hc = mv6_reset_hc, | |
522479fb JG |
821 | .reset_flash = mv6_reset_flash, |
822 | .reset_bus = mv_reset_pci_bus, | |
47c2b677 JG |
823 | }; |
824 | ||
f351b2d6 SB |
825 | static const struct mv_hw_ops mv_soc_ops = { |
826 | .phy_errata = mv6_phy_errata, | |
827 | .enable_leds = mv_soc_enable_leds, | |
828 | .read_preamp = mv_soc_read_preamp, | |
829 | .reset_hc = mv_soc_reset_hc, | |
830 | .reset_flash = mv_soc_reset_flash, | |
831 | .reset_bus = mv_soc_reset_bus, | |
832 | }; | |
833 | ||
29b7e43c MM |
834 | static const struct mv_hw_ops mv_soc_65n_ops = { |
835 | .phy_errata = mv_soc_65n_phy_errata, | |
836 | .enable_leds = mv_soc_enable_leds, | |
837 | .reset_hc = mv_soc_reset_hc, | |
838 | .reset_flash = mv_soc_reset_flash, | |
839 | .reset_bus = mv_soc_reset_bus, | |
840 | }; | |
841 | ||
20f733e7 BR |
842 | /* |
843 | * Functions | |
844 | */ | |
845 | ||
846 | static inline void writelfl(unsigned long data, void __iomem *addr) | |
847 | { | |
848 | writel(data, addr); | |
849 | (void) readl(addr); /* flush to avoid PCI posted write */ | |
850 | } | |
851 | ||
c9d39130 JG |
852 | static inline unsigned int mv_hc_from_port(unsigned int port) |
853 | { | |
854 | return port >> MV_PORT_HC_SHIFT; | |
855 | } | |
856 | ||
857 | static inline unsigned int mv_hardport_from_port(unsigned int port) | |
858 | { | |
859 | return port & MV_PORT_MASK; | |
860 | } | |
861 | ||
1cfd19ae ML |
862 | /* |
863 | * Consolidate some rather tricky bit shift calculations. | |
864 | * This is hot-path stuff, so not a function. | |
865 | * Simple code, with two return values, so macro rather than inline. | |
866 | * | |
867 | * port is the sole input, in range 0..7. | |
7368f919 ML |
868 | * shift is one output, for use with main_irq_cause / main_irq_mask registers. |
869 | * hardport is the other output, in range 0..3. | |
1cfd19ae ML |
870 | * |
871 | * Note that port and hardport may be the same variable in some cases. | |
872 | */ | |
873 | #define MV_PORT_TO_SHIFT_AND_HARDPORT(port, shift, hardport) \ | |
874 | { \ | |
875 | shift = mv_hc_from_port(port) * HC_SHIFT; \ | |
876 | hardport = mv_hardport_from_port(port); \ | |
877 | shift += hardport * 2; \ | |
878 | } | |
879 | ||
352fab70 ML |
880 | static inline void __iomem *mv_hc_base(void __iomem *base, unsigned int hc) |
881 | { | |
cae5a29d | 882 | return (base + SATAHC0_REG_BASE + (hc * MV_SATAHC_REG_SZ)); |
352fab70 ML |
883 | } |
884 | ||
c9d39130 JG |
885 | static inline void __iomem *mv_hc_base_from_port(void __iomem *base, |
886 | unsigned int port) | |
887 | { | |
888 | return mv_hc_base(base, mv_hc_from_port(port)); | |
889 | } | |
890 | ||
20f733e7 BR |
891 | static inline void __iomem *mv_port_base(void __iomem *base, unsigned int port) |
892 | { | |
c9d39130 | 893 | return mv_hc_base_from_port(base, port) + |
8b260248 | 894 | MV_SATAHC_ARBTR_REG_SZ + |
c9d39130 | 895 | (mv_hardport_from_port(port) * MV_PORT_REG_SZ); |
20f733e7 BR |
896 | } |
897 | ||
e12bef50 ML |
898 | static void __iomem *mv5_phy_base(void __iomem *mmio, unsigned int port) |
899 | { | |
900 | void __iomem *hc_mmio = mv_hc_base_from_port(mmio, port); | |
901 | unsigned long ofs = (mv_hardport_from_port(port) + 1) * 0x100UL; | |
902 | ||
903 | return hc_mmio + ofs; | |
904 | } | |
905 | ||
f351b2d6 SB |
906 | static inline void __iomem *mv_host_base(struct ata_host *host) |
907 | { | |
908 | struct mv_host_priv *hpriv = host->private_data; | |
909 | return hpriv->base; | |
910 | } | |
911 | ||
20f733e7 BR |
912 | static inline void __iomem *mv_ap_base(struct ata_port *ap) |
913 | { | |
f351b2d6 | 914 | return mv_port_base(mv_host_base(ap->host), ap->port_no); |
20f733e7 BR |
915 | } |
916 | ||
cca3974e | 917 | static inline int mv_get_hc_count(unsigned long port_flags) |
31961943 | 918 | { |
cca3974e | 919 | return ((port_flags & MV_FLAG_DUAL_HC) ? 2 : 1); |
31961943 BR |
920 | } |
921 | ||
08da1759 ML |
922 | /** |
923 | * mv_save_cached_regs - (re-)initialize cached port registers | |
924 | * @ap: the port whose registers we are caching | |
925 | * | |
926 | * Initialize the local cache of port registers, | |
927 | * so that reading them over and over again can | |
928 | * be avoided on the hotter paths of this driver. | |
929 | * This saves a few microseconds each time we switch | |
930 | * to/from EDMA mode to perform (eg.) a drive cache flush. | |
931 | */ | |
932 | static void mv_save_cached_regs(struct ata_port *ap) | |
933 | { | |
934 | void __iomem *port_mmio = mv_ap_base(ap); | |
935 | struct mv_port_priv *pp = ap->private_data; | |
936 | ||
cae5a29d ML |
937 | pp->cached.fiscfg = readl(port_mmio + FISCFG); |
938 | pp->cached.ltmode = readl(port_mmio + LTMODE); | |
939 | pp->cached.haltcond = readl(port_mmio + EDMA_HALTCOND); | |
940 | pp->cached.unknown_rsvd = readl(port_mmio + EDMA_UNKNOWN_RSVD); | |
08da1759 ML |
941 | } |
942 | ||
943 | /** | |
944 | * mv_write_cached_reg - write to a cached port register | |
945 | * @addr: hardware address of the register | |
946 | * @old: pointer to cached value of the register | |
947 | * @new: new value for the register | |
948 | * | |
949 | * Write a new value to a cached register, | |
950 | * but only if the value is different from before. | |
951 | */ | |
952 | static inline void mv_write_cached_reg(void __iomem *addr, u32 *old, u32 new) | |
953 | { | |
954 | if (new != *old) { | |
12f3b6d7 | 955 | unsigned long laddr; |
08da1759 | 956 | *old = new; |
12f3b6d7 ML |
957 | /* |
958 | * Workaround for 88SX60x1-B2 FEr SATA#13: | |
959 | * Read-after-write is needed to prevent generating 64-bit | |
960 | * write cycles on the PCI bus for SATA interface registers | |
961 | * at offsets ending in 0x4 or 0xc. | |
962 | * | |
963 | * Looks like a lot of fuss, but it avoids an unnecessary | |
964 | * +1 usec read-after-write delay for unaffected registers. | |
965 | */ | |
966 | laddr = (long)addr & 0xffff; | |
967 | if (laddr >= 0x300 && laddr <= 0x33c) { | |
968 | laddr &= 0x000f; | |
969 | if (laddr == 0x4 || laddr == 0xc) { | |
970 | writelfl(new, addr); /* read after write */ | |
971 | return; | |
972 | } | |
973 | } | |
974 | writel(new, addr); /* unaffected by the errata */ | |
08da1759 ML |
975 | } |
976 | } | |
977 | ||
c5d3e45a JG |
978 | static void mv_set_edma_ptrs(void __iomem *port_mmio, |
979 | struct mv_host_priv *hpriv, | |
980 | struct mv_port_priv *pp) | |
981 | { | |
bdd4ddde JG |
982 | u32 index; |
983 | ||
c5d3e45a JG |
984 | /* |
985 | * initialize request queue | |
986 | */ | |
fcfb1f77 ML |
987 | pp->req_idx &= MV_MAX_Q_DEPTH_MASK; /* paranoia */ |
988 | index = pp->req_idx << EDMA_REQ_Q_PTR_SHIFT; | |
bdd4ddde | 989 | |
c5d3e45a | 990 | WARN_ON(pp->crqb_dma & 0x3ff); |
cae5a29d | 991 | writel((pp->crqb_dma >> 16) >> 16, port_mmio + EDMA_REQ_Q_BASE_HI); |
bdd4ddde | 992 | writelfl((pp->crqb_dma & EDMA_REQ_Q_BASE_LO_MASK) | index, |
cae5a29d ML |
993 | port_mmio + EDMA_REQ_Q_IN_PTR); |
994 | writelfl(index, port_mmio + EDMA_REQ_Q_OUT_PTR); | |
c5d3e45a JG |
995 | |
996 | /* | |
997 | * initialize response queue | |
998 | */ | |
fcfb1f77 ML |
999 | pp->resp_idx &= MV_MAX_Q_DEPTH_MASK; /* paranoia */ |
1000 | index = pp->resp_idx << EDMA_RSP_Q_PTR_SHIFT; | |
bdd4ddde | 1001 | |
c5d3e45a | 1002 | WARN_ON(pp->crpb_dma & 0xff); |
cae5a29d ML |
1003 | writel((pp->crpb_dma >> 16) >> 16, port_mmio + EDMA_RSP_Q_BASE_HI); |
1004 | writelfl(index, port_mmio + EDMA_RSP_Q_IN_PTR); | |
bdd4ddde | 1005 | writelfl((pp->crpb_dma & EDMA_RSP_Q_BASE_LO_MASK) | index, |
cae5a29d | 1006 | port_mmio + EDMA_RSP_Q_OUT_PTR); |
c5d3e45a JG |
1007 | } |
1008 | ||
2b748a0a ML |
1009 | static void mv_write_main_irq_mask(u32 mask, struct mv_host_priv *hpriv) |
1010 | { | |
1011 | /* | |
1012 | * When writing to the main_irq_mask in hardware, | |
1013 | * we must ensure exclusivity between the interrupt coalescing bits | |
1014 | * and the corresponding individual port DONE_IRQ bits. | |
1015 | * | |
1016 | * Note that this register is really an "IRQ enable" register, | |
1017 | * not an "IRQ mask" register as Marvell's naming might suggest. | |
1018 | */ | |
1019 | if (mask & (ALL_PORTS_COAL_DONE | PORTS_0_3_COAL_DONE)) | |
1020 | mask &= ~DONE_IRQ_0_3; | |
1021 | if (mask & (ALL_PORTS_COAL_DONE | PORTS_4_7_COAL_DONE)) | |
1022 | mask &= ~DONE_IRQ_4_7; | |
1023 | writelfl(mask, hpriv->main_irq_mask_addr); | |
1024 | } | |
1025 | ||
c4de573b ML |
1026 | static void mv_set_main_irq_mask(struct ata_host *host, |
1027 | u32 disable_bits, u32 enable_bits) | |
1028 | { | |
1029 | struct mv_host_priv *hpriv = host->private_data; | |
1030 | u32 old_mask, new_mask; | |
1031 | ||
96e2c487 | 1032 | old_mask = hpriv->main_irq_mask; |
c4de573b | 1033 | new_mask = (old_mask & ~disable_bits) | enable_bits; |
96e2c487 ML |
1034 | if (new_mask != old_mask) { |
1035 | hpriv->main_irq_mask = new_mask; | |
2b748a0a | 1036 | mv_write_main_irq_mask(new_mask, hpriv); |
96e2c487 | 1037 | } |
c4de573b ML |
1038 | } |
1039 | ||
1040 | static void mv_enable_port_irqs(struct ata_port *ap, | |
1041 | unsigned int port_bits) | |
1042 | { | |
1043 | unsigned int shift, hardport, port = ap->port_no; | |
1044 | u32 disable_bits, enable_bits; | |
1045 | ||
1046 | MV_PORT_TO_SHIFT_AND_HARDPORT(port, shift, hardport); | |
1047 | ||
1048 | disable_bits = (DONE_IRQ | ERR_IRQ) << shift; | |
1049 | enable_bits = port_bits << shift; | |
1050 | mv_set_main_irq_mask(ap->host, disable_bits, enable_bits); | |
1051 | } | |
1052 | ||
00b81235 ML |
1053 | static void mv_clear_and_enable_port_irqs(struct ata_port *ap, |
1054 | void __iomem *port_mmio, | |
1055 | unsigned int port_irqs) | |
1056 | { | |
1057 | struct mv_host_priv *hpriv = ap->host->private_data; | |
1058 | int hardport = mv_hardport_from_port(ap->port_no); | |
1059 | void __iomem *hc_mmio = mv_hc_base_from_port( | |
1060 | mv_host_base(ap->host), ap->port_no); | |
1061 | u32 hc_irq_cause; | |
1062 | ||
1063 | /* clear EDMA event indicators, if any */ | |
cae5a29d | 1064 | writelfl(0, port_mmio + EDMA_ERR_IRQ_CAUSE); |
00b81235 ML |
1065 | |
1066 | /* clear pending irq events */ | |
1067 | hc_irq_cause = ~((DEV_IRQ | DMA_IRQ) << hardport); | |
cae5a29d | 1068 | writelfl(hc_irq_cause, hc_mmio + HC_IRQ_CAUSE); |
00b81235 ML |
1069 | |
1070 | /* clear FIS IRQ Cause */ | |
1071 | if (IS_GEN_IIE(hpriv)) | |
cae5a29d | 1072 | writelfl(0, port_mmio + FIS_IRQ_CAUSE); |
00b81235 ML |
1073 | |
1074 | mv_enable_port_irqs(ap, port_irqs); | |
1075 | } | |
1076 | ||
2b748a0a ML |
1077 | static void mv_set_irq_coalescing(struct ata_host *host, |
1078 | unsigned int count, unsigned int usecs) | |
1079 | { | |
1080 | struct mv_host_priv *hpriv = host->private_data; | |
1081 | void __iomem *mmio = hpriv->base, *hc_mmio; | |
1082 | u32 coal_enable = 0; | |
1083 | unsigned long flags; | |
6abf4678 | 1084 | unsigned int clks, is_dual_hc = hpriv->n_ports > MV_PORTS_PER_HC; |
2b748a0a ML |
1085 | const u32 coal_disable = PORTS_0_3_COAL_DONE | PORTS_4_7_COAL_DONE | |
1086 | ALL_PORTS_COAL_DONE; | |
1087 | ||
1088 | /* Disable IRQ coalescing if either threshold is zero */ | |
1089 | if (!usecs || !count) { | |
1090 | clks = count = 0; | |
1091 | } else { | |
1092 | /* Respect maximum limits of the hardware */ | |
1093 | clks = usecs * COAL_CLOCKS_PER_USEC; | |
1094 | if (clks > MAX_COAL_TIME_THRESHOLD) | |
1095 | clks = MAX_COAL_TIME_THRESHOLD; | |
1096 | if (count > MAX_COAL_IO_COUNT) | |
1097 | count = MAX_COAL_IO_COUNT; | |
1098 | } | |
1099 | ||
1100 | spin_lock_irqsave(&host->lock, flags); | |
6abf4678 | 1101 | mv_set_main_irq_mask(host, coal_disable, 0); |
2b748a0a | 1102 | |
6abf4678 | 1103 | if (is_dual_hc && !IS_GEN_I(hpriv)) { |
2b748a0a | 1104 | /* |
6abf4678 ML |
1105 | * GEN_II/GEN_IIE with dual host controllers: |
1106 | * one set of global thresholds for the entire chip. | |
2b748a0a | 1107 | */ |
cae5a29d ML |
1108 | writel(clks, mmio + IRQ_COAL_TIME_THRESHOLD); |
1109 | writel(count, mmio + IRQ_COAL_IO_THRESHOLD); | |
2b748a0a | 1110 | /* clear leftover coal IRQ bit */ |
cae5a29d | 1111 | writel(~ALL_PORTS_COAL_IRQ, mmio + IRQ_COAL_CAUSE); |
6abf4678 ML |
1112 | if (count) |
1113 | coal_enable = ALL_PORTS_COAL_DONE; | |
1114 | clks = count = 0; /* force clearing of regular regs below */ | |
2b748a0a | 1115 | } |
6abf4678 | 1116 | |
2b748a0a ML |
1117 | /* |
1118 | * All chips: independent thresholds for each HC on the chip. | |
1119 | */ | |
1120 | hc_mmio = mv_hc_base_from_port(mmio, 0); | |
cae5a29d ML |
1121 | writel(clks, hc_mmio + HC_IRQ_COAL_TIME_THRESHOLD); |
1122 | writel(count, hc_mmio + HC_IRQ_COAL_IO_THRESHOLD); | |
1123 | writel(~HC_COAL_IRQ, hc_mmio + HC_IRQ_CAUSE); | |
6abf4678 ML |
1124 | if (count) |
1125 | coal_enable |= PORTS_0_3_COAL_DONE; | |
1126 | if (is_dual_hc) { | |
2b748a0a | 1127 | hc_mmio = mv_hc_base_from_port(mmio, MV_PORTS_PER_HC); |
cae5a29d ML |
1128 | writel(clks, hc_mmio + HC_IRQ_COAL_TIME_THRESHOLD); |
1129 | writel(count, hc_mmio + HC_IRQ_COAL_IO_THRESHOLD); | |
1130 | writel(~HC_COAL_IRQ, hc_mmio + HC_IRQ_CAUSE); | |
6abf4678 ML |
1131 | if (count) |
1132 | coal_enable |= PORTS_4_7_COAL_DONE; | |
2b748a0a | 1133 | } |
2b748a0a | 1134 | |
6abf4678 | 1135 | mv_set_main_irq_mask(host, 0, coal_enable); |
2b748a0a ML |
1136 | spin_unlock_irqrestore(&host->lock, flags); |
1137 | } | |
1138 | ||
05b308e1 | 1139 | /** |
00b81235 | 1140 | * mv_start_edma - Enable eDMA engine |
05b308e1 BR |
1141 | * @base: port base address |
1142 | * @pp: port private data | |
1143 | * | |
beec7dbc TH |
1144 | * Verify the local cache of the eDMA state is accurate with a |
1145 | * WARN_ON. | |
05b308e1 BR |
1146 | * |
1147 | * LOCKING: | |
1148 | * Inherited from caller. | |
1149 | */ | |
00b81235 | 1150 | static void mv_start_edma(struct ata_port *ap, void __iomem *port_mmio, |
72109168 | 1151 | struct mv_port_priv *pp, u8 protocol) |
20f733e7 | 1152 | { |
72109168 ML |
1153 | int want_ncq = (protocol == ATA_PROT_NCQ); |
1154 | ||
1155 | if (pp->pp_flags & MV_PP_FLAG_EDMA_EN) { | |
1156 | int using_ncq = ((pp->pp_flags & MV_PP_FLAG_NCQ_EN) != 0); | |
1157 | if (want_ncq != using_ncq) | |
b562468c | 1158 | mv_stop_edma(ap); |
72109168 | 1159 | } |
c5d3e45a | 1160 | if (!(pp->pp_flags & MV_PP_FLAG_EDMA_EN)) { |
0c58912e | 1161 | struct mv_host_priv *hpriv = ap->host->private_data; |
0c58912e | 1162 | |
00b81235 | 1163 | mv_edma_cfg(ap, want_ncq, 1); |
0c58912e | 1164 | |
f630d562 | 1165 | mv_set_edma_ptrs(port_mmio, hpriv, pp); |
00b81235 | 1166 | mv_clear_and_enable_port_irqs(ap, port_mmio, DONE_IRQ|ERR_IRQ); |
bdd4ddde | 1167 | |
cae5a29d | 1168 | writelfl(EDMA_EN, port_mmio + EDMA_CMD); |
afb0edd9 BR |
1169 | pp->pp_flags |= MV_PP_FLAG_EDMA_EN; |
1170 | } | |
20f733e7 BR |
1171 | } |
1172 | ||
9b2c4e0b ML |
1173 | static void mv_wait_for_edma_empty_idle(struct ata_port *ap) |
1174 | { | |
1175 | void __iomem *port_mmio = mv_ap_base(ap); | |
1176 | const u32 empty_idle = (EDMA_STATUS_CACHE_EMPTY | EDMA_STATUS_IDLE); | |
1177 | const int per_loop = 5, timeout = (15 * 1000 / per_loop); | |
1178 | int i; | |
1179 | ||
1180 | /* | |
1181 | * Wait for the EDMA engine to finish transactions in progress. | |
c46938cc ML |
1182 | * No idea what a good "timeout" value might be, but measurements |
1183 | * indicate that it often requires hundreds of microseconds | |
1184 | * with two drives in-use. So we use the 15msec value above | |
1185 | * as a rough guess at what even more drives might require. | |
9b2c4e0b ML |
1186 | */ |
1187 | for (i = 0; i < timeout; ++i) { | |
cae5a29d | 1188 | u32 edma_stat = readl(port_mmio + EDMA_STATUS); |
9b2c4e0b ML |
1189 | if ((edma_stat & empty_idle) == empty_idle) |
1190 | break; | |
1191 | udelay(per_loop); | |
1192 | } | |
1193 | /* ata_port_printk(ap, KERN_INFO, "%s: %u+ usecs\n", __func__, i); */ | |
1194 | } | |
1195 | ||
05b308e1 | 1196 | /** |
e12bef50 | 1197 | * mv_stop_edma_engine - Disable eDMA engine |
b562468c | 1198 | * @port_mmio: io base address |
05b308e1 BR |
1199 | * |
1200 | * LOCKING: | |
1201 | * Inherited from caller. | |
1202 | */ | |
b562468c | 1203 | static int mv_stop_edma_engine(void __iomem *port_mmio) |
20f733e7 | 1204 | { |
b562468c | 1205 | int i; |
31961943 | 1206 | |
b562468c | 1207 | /* Disable eDMA. The disable bit auto clears. */ |
cae5a29d | 1208 | writelfl(EDMA_DS, port_mmio + EDMA_CMD); |
8b260248 | 1209 | |
b562468c ML |
1210 | /* Wait for the chip to confirm eDMA is off. */ |
1211 | for (i = 10000; i > 0; i--) { | |
cae5a29d | 1212 | u32 reg = readl(port_mmio + EDMA_CMD); |
4537deb5 | 1213 | if (!(reg & EDMA_EN)) |
b562468c ML |
1214 | return 0; |
1215 | udelay(10); | |
31961943 | 1216 | } |
b562468c | 1217 | return -EIO; |
20f733e7 BR |
1218 | } |
1219 | ||
e12bef50 | 1220 | static int mv_stop_edma(struct ata_port *ap) |
0ea9e179 | 1221 | { |
b562468c ML |
1222 | void __iomem *port_mmio = mv_ap_base(ap); |
1223 | struct mv_port_priv *pp = ap->private_data; | |
66e57a2c | 1224 | int err = 0; |
0ea9e179 | 1225 | |
b562468c ML |
1226 | if (!(pp->pp_flags & MV_PP_FLAG_EDMA_EN)) |
1227 | return 0; | |
1228 | pp->pp_flags &= ~MV_PP_FLAG_EDMA_EN; | |
9b2c4e0b | 1229 | mv_wait_for_edma_empty_idle(ap); |
b562468c ML |
1230 | if (mv_stop_edma_engine(port_mmio)) { |
1231 | ata_port_printk(ap, KERN_ERR, "Unable to stop eDMA\n"); | |
66e57a2c | 1232 | err = -EIO; |
b562468c | 1233 | } |
66e57a2c ML |
1234 | mv_edma_cfg(ap, 0, 0); |
1235 | return err; | |
0ea9e179 JG |
1236 | } |
1237 | ||
8a70f8dc | 1238 | #ifdef ATA_DEBUG |
31961943 | 1239 | static void mv_dump_mem(void __iomem *start, unsigned bytes) |
20f733e7 | 1240 | { |
31961943 BR |
1241 | int b, w; |
1242 | for (b = 0; b < bytes; ) { | |
1243 | DPRINTK("%p: ", start + b); | |
1244 | for (w = 0; b < bytes && w < 4; w++) { | |
2dcb407e | 1245 | printk("%08x ", readl(start + b)); |
31961943 BR |
1246 | b += sizeof(u32); |
1247 | } | |
1248 | printk("\n"); | |
1249 | } | |
31961943 | 1250 | } |
8a70f8dc JG |
1251 | #endif |
1252 | ||
31961943 BR |
1253 | static void mv_dump_pci_cfg(struct pci_dev *pdev, unsigned bytes) |
1254 | { | |
1255 | #ifdef ATA_DEBUG | |
1256 | int b, w; | |
1257 | u32 dw; | |
1258 | for (b = 0; b < bytes; ) { | |
1259 | DPRINTK("%02x: ", b); | |
1260 | for (w = 0; b < bytes && w < 4; w++) { | |
2dcb407e JG |
1261 | (void) pci_read_config_dword(pdev, b, &dw); |
1262 | printk("%08x ", dw); | |
31961943 BR |
1263 | b += sizeof(u32); |
1264 | } | |
1265 | printk("\n"); | |
1266 | } | |
1267 | #endif | |
1268 | } | |
1269 | static void mv_dump_all_regs(void __iomem *mmio_base, int port, | |
1270 | struct pci_dev *pdev) | |
1271 | { | |
1272 | #ifdef ATA_DEBUG | |
8b260248 | 1273 | void __iomem *hc_base = mv_hc_base(mmio_base, |
31961943 BR |
1274 | port >> MV_PORT_HC_SHIFT); |
1275 | void __iomem *port_base; | |
1276 | int start_port, num_ports, p, start_hc, num_hcs, hc; | |
1277 | ||
1278 | if (0 > port) { | |
1279 | start_hc = start_port = 0; | |
1280 | num_ports = 8; /* shld be benign for 4 port devs */ | |
1281 | num_hcs = 2; | |
1282 | } else { | |
1283 | start_hc = port >> MV_PORT_HC_SHIFT; | |
1284 | start_port = port; | |
1285 | num_ports = num_hcs = 1; | |
1286 | } | |
8b260248 | 1287 | DPRINTK("All registers for port(s) %u-%u:\n", start_port, |
31961943 BR |
1288 | num_ports > 1 ? num_ports - 1 : start_port); |
1289 | ||
1290 | if (NULL != pdev) { | |
1291 | DPRINTK("PCI config space regs:\n"); | |
1292 | mv_dump_pci_cfg(pdev, 0x68); | |
1293 | } | |
1294 | DPRINTK("PCI regs:\n"); | |
1295 | mv_dump_mem(mmio_base+0xc00, 0x3c); | |
1296 | mv_dump_mem(mmio_base+0xd00, 0x34); | |
1297 | mv_dump_mem(mmio_base+0xf00, 0x4); | |
1298 | mv_dump_mem(mmio_base+0x1d00, 0x6c); | |
1299 | for (hc = start_hc; hc < start_hc + num_hcs; hc++) { | |
d220c37e | 1300 | hc_base = mv_hc_base(mmio_base, hc); |
31961943 BR |
1301 | DPRINTK("HC regs (HC %i):\n", hc); |
1302 | mv_dump_mem(hc_base, 0x1c); | |
1303 | } | |
1304 | for (p = start_port; p < start_port + num_ports; p++) { | |
1305 | port_base = mv_port_base(mmio_base, p); | |
2dcb407e | 1306 | DPRINTK("EDMA regs (port %i):\n", p); |
31961943 | 1307 | mv_dump_mem(port_base, 0x54); |
2dcb407e | 1308 | DPRINTK("SATA regs (port %i):\n", p); |
31961943 BR |
1309 | mv_dump_mem(port_base+0x300, 0x60); |
1310 | } | |
1311 | #endif | |
20f733e7 BR |
1312 | } |
1313 | ||
1314 | static unsigned int mv_scr_offset(unsigned int sc_reg_in) | |
1315 | { | |
1316 | unsigned int ofs; | |
1317 | ||
1318 | switch (sc_reg_in) { | |
1319 | case SCR_STATUS: | |
1320 | case SCR_CONTROL: | |
1321 | case SCR_ERROR: | |
cae5a29d | 1322 | ofs = SATA_STATUS + (sc_reg_in * sizeof(u32)); |
20f733e7 BR |
1323 | break; |
1324 | case SCR_ACTIVE: | |
cae5a29d | 1325 | ofs = SATA_ACTIVE; /* active is not with the others */ |
20f733e7 BR |
1326 | break; |
1327 | default: | |
1328 | ofs = 0xffffffffU; | |
1329 | break; | |
1330 | } | |
1331 | return ofs; | |
1332 | } | |
1333 | ||
82ef04fb | 1334 | static int mv_scr_read(struct ata_link *link, unsigned int sc_reg_in, u32 *val) |
20f733e7 BR |
1335 | { |
1336 | unsigned int ofs = mv_scr_offset(sc_reg_in); | |
1337 | ||
da3dbb17 | 1338 | if (ofs != 0xffffffffU) { |
82ef04fb | 1339 | *val = readl(mv_ap_base(link->ap) + ofs); |
da3dbb17 TH |
1340 | return 0; |
1341 | } else | |
1342 | return -EINVAL; | |
20f733e7 BR |
1343 | } |
1344 | ||
82ef04fb | 1345 | static int mv_scr_write(struct ata_link *link, unsigned int sc_reg_in, u32 val) |
20f733e7 BR |
1346 | { |
1347 | unsigned int ofs = mv_scr_offset(sc_reg_in); | |
1348 | ||
da3dbb17 | 1349 | if (ofs != 0xffffffffU) { |
20091773 ML |
1350 | void __iomem *addr = mv_ap_base(link->ap) + ofs; |
1351 | if (sc_reg_in == SCR_CONTROL) { | |
1352 | /* | |
1353 | * Workaround for 88SX60x1 FEr SATA#26: | |
1354 | * | |
25985edc | 1355 | * COMRESETs have to take care not to accidentally |
20091773 ML |
1356 | * put the drive to sleep when writing SCR_CONTROL. |
1357 | * Setting bits 12..15 prevents this problem. | |
1358 | * | |
1359 | * So if we see an outbound COMMRESET, set those bits. | |
1360 | * Ditto for the followup write that clears the reset. | |
1361 | * | |
1362 | * The proprietary driver does this for | |
1363 | * all chip versions, and so do we. | |
1364 | */ | |
1365 | if ((val & 0xf) == 1 || (readl(addr) & 0xf) == 1) | |
1366 | val |= 0xf000; | |
1367 | } | |
1368 | writelfl(val, addr); | |
da3dbb17 TH |
1369 | return 0; |
1370 | } else | |
1371 | return -EINVAL; | |
20f733e7 BR |
1372 | } |
1373 | ||
f273827e ML |
1374 | static void mv6_dev_config(struct ata_device *adev) |
1375 | { | |
1376 | /* | |
e49856d8 ML |
1377 | * Deal with Gen-II ("mv6") hardware quirks/restrictions: |
1378 | * | |
1379 | * Gen-II does not support NCQ over a port multiplier | |
1380 | * (no FIS-based switching). | |
f273827e | 1381 | */ |
e49856d8 | 1382 | if (adev->flags & ATA_DFLAG_NCQ) { |
352fab70 | 1383 | if (sata_pmp_attached(adev->link->ap)) { |
e49856d8 | 1384 | adev->flags &= ~ATA_DFLAG_NCQ; |
352fab70 ML |
1385 | ata_dev_printk(adev, KERN_INFO, |
1386 | "NCQ disabled for command-based switching\n"); | |
352fab70 | 1387 | } |
e49856d8 | 1388 | } |
f273827e ML |
1389 | } |
1390 | ||
3e4a1391 ML |
1391 | static int mv_qc_defer(struct ata_queued_cmd *qc) |
1392 | { | |
1393 | struct ata_link *link = qc->dev->link; | |
1394 | struct ata_port *ap = link->ap; | |
1395 | struct mv_port_priv *pp = ap->private_data; | |
1396 | ||
29d187bb ML |
1397 | /* |
1398 | * Don't allow new commands if we're in a delayed EH state | |
1399 | * for NCQ and/or FIS-based switching. | |
1400 | */ | |
1401 | if (pp->pp_flags & MV_PP_FLAG_DELAYED_EH) | |
1402 | return ATA_DEFER_PORT; | |
159a7ff7 GG |
1403 | |
1404 | /* PIO commands need exclusive link: no other commands [DMA or PIO] | |
1405 | * can run concurrently. | |
1406 | * set excl_link when we want to send a PIO command in DMA mode | |
1407 | * or a non-NCQ command in NCQ mode. | |
1408 | * When we receive a command from that link, and there are no | |
1409 | * outstanding commands, mark a flag to clear excl_link and let | |
1410 | * the command go through. | |
1411 | */ | |
1412 | if (unlikely(ap->excl_link)) { | |
1413 | if (link == ap->excl_link) { | |
1414 | if (ap->nr_active_links) | |
1415 | return ATA_DEFER_PORT; | |
1416 | qc->flags |= ATA_QCFLAG_CLEAR_EXCL; | |
1417 | return 0; | |
1418 | } else | |
1419 | return ATA_DEFER_PORT; | |
1420 | } | |
1421 | ||
3e4a1391 ML |
1422 | /* |
1423 | * If the port is completely idle, then allow the new qc. | |
1424 | */ | |
1425 | if (ap->nr_active_links == 0) | |
1426 | return 0; | |
1427 | ||
4bdee6c5 TH |
1428 | /* |
1429 | * The port is operating in host queuing mode (EDMA) with NCQ | |
1430 | * enabled, allow multiple NCQ commands. EDMA also allows | |
1431 | * queueing multiple DMA commands but libata core currently | |
1432 | * doesn't allow it. | |
1433 | */ | |
1434 | if ((pp->pp_flags & MV_PP_FLAG_EDMA_EN) && | |
159a7ff7 GG |
1435 | (pp->pp_flags & MV_PP_FLAG_NCQ_EN)) { |
1436 | if (ata_is_ncq(qc->tf.protocol)) | |
1437 | return 0; | |
1438 | else { | |
1439 | ap->excl_link = link; | |
1440 | return ATA_DEFER_PORT; | |
1441 | } | |
1442 | } | |
4bdee6c5 | 1443 | |
3e4a1391 ML |
1444 | return ATA_DEFER_PORT; |
1445 | } | |
1446 | ||
08da1759 | 1447 | static void mv_config_fbs(struct ata_port *ap, int want_ncq, int want_fbs) |
e49856d8 | 1448 | { |
08da1759 ML |
1449 | struct mv_port_priv *pp = ap->private_data; |
1450 | void __iomem *port_mmio; | |
00f42eab | 1451 | |
08da1759 ML |
1452 | u32 fiscfg, *old_fiscfg = &pp->cached.fiscfg; |
1453 | u32 ltmode, *old_ltmode = &pp->cached.ltmode; | |
1454 | u32 haltcond, *old_haltcond = &pp->cached.haltcond; | |
00f42eab | 1455 | |
08da1759 ML |
1456 | ltmode = *old_ltmode & ~LTMODE_BIT8; |
1457 | haltcond = *old_haltcond | EDMA_ERR_DEV; | |
00f42eab ML |
1458 | |
1459 | if (want_fbs) { | |
08da1759 ML |
1460 | fiscfg = *old_fiscfg | FISCFG_SINGLE_SYNC; |
1461 | ltmode = *old_ltmode | LTMODE_BIT8; | |
4c299ca3 | 1462 | if (want_ncq) |
08da1759 | 1463 | haltcond &= ~EDMA_ERR_DEV; |
4c299ca3 | 1464 | else |
08da1759 ML |
1465 | fiscfg |= FISCFG_WAIT_DEV_ERR; |
1466 | } else { | |
1467 | fiscfg = *old_fiscfg & ~(FISCFG_SINGLE_SYNC | FISCFG_WAIT_DEV_ERR); | |
e49856d8 | 1468 | } |
00f42eab | 1469 | |
08da1759 | 1470 | port_mmio = mv_ap_base(ap); |
cae5a29d ML |
1471 | mv_write_cached_reg(port_mmio + FISCFG, old_fiscfg, fiscfg); |
1472 | mv_write_cached_reg(port_mmio + LTMODE, old_ltmode, ltmode); | |
1473 | mv_write_cached_reg(port_mmio + EDMA_HALTCOND, old_haltcond, haltcond); | |
f273827e ML |
1474 | } |
1475 | ||
dd2890f6 ML |
1476 | static void mv_60x1_errata_sata25(struct ata_port *ap, int want_ncq) |
1477 | { | |
1478 | struct mv_host_priv *hpriv = ap->host->private_data; | |
1479 | u32 old, new; | |
1480 | ||
1481 | /* workaround for 88SX60x1 FEr SATA#25 (part 1) */ | |
cae5a29d | 1482 | old = readl(hpriv->base + GPIO_PORT_CTL); |
dd2890f6 ML |
1483 | if (want_ncq) |
1484 | new = old | (1 << 22); | |
1485 | else | |
1486 | new = old & ~(1 << 22); | |
1487 | if (new != old) | |
cae5a29d | 1488 | writel(new, hpriv->base + GPIO_PORT_CTL); |
dd2890f6 ML |
1489 | } |
1490 | ||
c01e8a23 | 1491 | /** |
40f21b11 ML |
1492 | * mv_bmdma_enable - set a magic bit on GEN_IIE to allow bmdma |
1493 | * @ap: Port being initialized | |
c01e8a23 ML |
1494 | * |
1495 | * There are two DMA modes on these chips: basic DMA, and EDMA. | |
1496 | * | |
1497 | * Bit-0 of the "EDMA RESERVED" register enables/disables use | |
1498 | * of basic DMA on the GEN_IIE versions of the chips. | |
1499 | * | |
1500 | * This bit survives EDMA resets, and must be set for basic DMA | |
1501 | * to function, and should be cleared when EDMA is active. | |
1502 | */ | |
1503 | static void mv_bmdma_enable_iie(struct ata_port *ap, int enable_bmdma) | |
1504 | { | |
1505 | struct mv_port_priv *pp = ap->private_data; | |
1506 | u32 new, *old = &pp->cached.unknown_rsvd; | |
1507 | ||
1508 | if (enable_bmdma) | |
1509 | new = *old | 1; | |
1510 | else | |
1511 | new = *old & ~1; | |
cae5a29d | 1512 | mv_write_cached_reg(mv_ap_base(ap) + EDMA_UNKNOWN_RSVD, old, new); |
c01e8a23 ML |
1513 | } |
1514 | ||
000b344f ML |
1515 | /* |
1516 | * SOC chips have an issue whereby the HDD LEDs don't always blink | |
1517 | * during I/O when NCQ is enabled. Enabling a special "LED blink" mode | |
1518 | * of the SOC takes care of it, generating a steady blink rate when | |
1519 | * any drive on the chip is active. | |
1520 | * | |
1521 | * Unfortunately, the blink mode is a global hardware setting for the SOC, | |
1522 | * so we must use it whenever at least one port on the SOC has NCQ enabled. | |
1523 | * | |
1524 | * We turn "LED blink" off when NCQ is not in use anywhere, because the normal | |
1525 | * LED operation works then, and provides better (more accurate) feedback. | |
1526 | * | |
1527 | * Note that this code assumes that an SOC never has more than one HC onboard. | |
1528 | */ | |
1529 | static void mv_soc_led_blink_enable(struct ata_port *ap) | |
1530 | { | |
1531 | struct ata_host *host = ap->host; | |
1532 | struct mv_host_priv *hpriv = host->private_data; | |
1533 | void __iomem *hc_mmio; | |
1534 | u32 led_ctrl; | |
1535 | ||
1536 | if (hpriv->hp_flags & MV_HP_QUIRK_LED_BLINK_EN) | |
1537 | return; | |
1538 | hpriv->hp_flags |= MV_HP_QUIRK_LED_BLINK_EN; | |
1539 | hc_mmio = mv_hc_base_from_port(mv_host_base(host), ap->port_no); | |
cae5a29d ML |
1540 | led_ctrl = readl(hc_mmio + SOC_LED_CTRL); |
1541 | writel(led_ctrl | SOC_LED_CTRL_BLINK, hc_mmio + SOC_LED_CTRL); | |
000b344f ML |
1542 | } |
1543 | ||
1544 | static void mv_soc_led_blink_disable(struct ata_port *ap) | |
1545 | { | |
1546 | struct ata_host *host = ap->host; | |
1547 | struct mv_host_priv *hpriv = host->private_data; | |
1548 | void __iomem *hc_mmio; | |
1549 | u32 led_ctrl; | |
1550 | unsigned int port; | |
1551 | ||
1552 | if (!(hpriv->hp_flags & MV_HP_QUIRK_LED_BLINK_EN)) | |
1553 | return; | |
1554 | ||
1555 | /* disable led-blink only if no ports are using NCQ */ | |
1556 | for (port = 0; port < hpriv->n_ports; port++) { | |
1557 | struct ata_port *this_ap = host->ports[port]; | |
1558 | struct mv_port_priv *pp = this_ap->private_data; | |
1559 | ||
1560 | if (pp->pp_flags & MV_PP_FLAG_NCQ_EN) | |
1561 | return; | |
1562 | } | |
1563 | ||
1564 | hpriv->hp_flags &= ~MV_HP_QUIRK_LED_BLINK_EN; | |
1565 | hc_mmio = mv_hc_base_from_port(mv_host_base(host), ap->port_no); | |
cae5a29d ML |
1566 | led_ctrl = readl(hc_mmio + SOC_LED_CTRL); |
1567 | writel(led_ctrl & ~SOC_LED_CTRL_BLINK, hc_mmio + SOC_LED_CTRL); | |
000b344f ML |
1568 | } |
1569 | ||
00b81235 | 1570 | static void mv_edma_cfg(struct ata_port *ap, int want_ncq, int want_edma) |
e4e7b892 | 1571 | { |
0c58912e | 1572 | u32 cfg; |
e12bef50 ML |
1573 | struct mv_port_priv *pp = ap->private_data; |
1574 | struct mv_host_priv *hpriv = ap->host->private_data; | |
1575 | void __iomem *port_mmio = mv_ap_base(ap); | |
e4e7b892 JG |
1576 | |
1577 | /* set up non-NCQ EDMA configuration */ | |
0c58912e | 1578 | cfg = EDMA_CFG_Q_DEPTH; /* always 0x1f for *all* chips */ |
d16ab3f6 ML |
1579 | pp->pp_flags &= |
1580 | ~(MV_PP_FLAG_FBS_EN | MV_PP_FLAG_NCQ_EN | MV_PP_FLAG_FAKE_ATA_BUSY); | |
e4e7b892 | 1581 | |
0c58912e | 1582 | if (IS_GEN_I(hpriv)) |
e4e7b892 JG |
1583 | cfg |= (1 << 8); /* enab config burst size mask */ |
1584 | ||
dd2890f6 | 1585 | else if (IS_GEN_II(hpriv)) { |
e4e7b892 | 1586 | cfg |= EDMA_CFG_RD_BRST_EXT | EDMA_CFG_WR_BUFF_LEN; |
dd2890f6 | 1587 | mv_60x1_errata_sata25(ap, want_ncq); |
e4e7b892 | 1588 | |
dd2890f6 | 1589 | } else if (IS_GEN_IIE(hpriv)) { |
00f42eab ML |
1590 | int want_fbs = sata_pmp_attached(ap); |
1591 | /* | |
1592 | * Possible future enhancement: | |
1593 | * | |
1594 | * The chip can use FBS with non-NCQ, if we allow it, | |
1595 | * But first we need to have the error handling in place | |
1596 | * for this mode (datasheet section 7.3.15.4.2.3). | |
1597 | * So disallow non-NCQ FBS for now. | |
1598 | */ | |
1599 | want_fbs &= want_ncq; | |
1600 | ||
08da1759 | 1601 | mv_config_fbs(ap, want_ncq, want_fbs); |
00f42eab ML |
1602 | |
1603 | if (want_fbs) { | |
1604 | pp->pp_flags |= MV_PP_FLAG_FBS_EN; | |
1605 | cfg |= EDMA_CFG_EDMA_FBS; /* FIS-based switching */ | |
1606 | } | |
1607 | ||
e728eabe | 1608 | cfg |= (1 << 23); /* do not mask PM field in rx'd FIS */ |
00b81235 ML |
1609 | if (want_edma) { |
1610 | cfg |= (1 << 22); /* enab 4-entry host queue cache */ | |
1611 | if (!IS_SOC(hpriv)) | |
1612 | cfg |= (1 << 18); /* enab early completion */ | |
1613 | } | |
616d4a98 ML |
1614 | if (hpriv->hp_flags & MV_HP_CUT_THROUGH) |
1615 | cfg |= (1 << 17); /* enab cut-thru (dis stor&forwrd) */ | |
c01e8a23 | 1616 | mv_bmdma_enable_iie(ap, !want_edma); |
000b344f ML |
1617 | |
1618 | if (IS_SOC(hpriv)) { | |
1619 | if (want_ncq) | |
1620 | mv_soc_led_blink_enable(ap); | |
1621 | else | |
1622 | mv_soc_led_blink_disable(ap); | |
1623 | } | |
e4e7b892 JG |
1624 | } |
1625 | ||
72109168 ML |
1626 | if (want_ncq) { |
1627 | cfg |= EDMA_CFG_NCQ; | |
1628 | pp->pp_flags |= MV_PP_FLAG_NCQ_EN; | |
00b81235 | 1629 | } |
72109168 | 1630 | |
cae5a29d | 1631 | writelfl(cfg, port_mmio + EDMA_CFG); |
e4e7b892 JG |
1632 | } |
1633 | ||
da2fa9ba ML |
1634 | static void mv_port_free_dma_mem(struct ata_port *ap) |
1635 | { | |
1636 | struct mv_host_priv *hpriv = ap->host->private_data; | |
1637 | struct mv_port_priv *pp = ap->private_data; | |
eb73d558 | 1638 | int tag; |
da2fa9ba ML |
1639 | |
1640 | if (pp->crqb) { | |
1641 | dma_pool_free(hpriv->crqb_pool, pp->crqb, pp->crqb_dma); | |
1642 | pp->crqb = NULL; | |
1643 | } | |
1644 | if (pp->crpb) { | |
1645 | dma_pool_free(hpriv->crpb_pool, pp->crpb, pp->crpb_dma); | |
1646 | pp->crpb = NULL; | |
1647 | } | |
eb73d558 ML |
1648 | /* |
1649 | * For GEN_I, there's no NCQ, so we have only a single sg_tbl. | |
1650 | * For later hardware, we have one unique sg_tbl per NCQ tag. | |
1651 | */ | |
1652 | for (tag = 0; tag < MV_MAX_Q_DEPTH; ++tag) { | |
1653 | if (pp->sg_tbl[tag]) { | |
1654 | if (tag == 0 || !IS_GEN_I(hpriv)) | |
1655 | dma_pool_free(hpriv->sg_tbl_pool, | |
1656 | pp->sg_tbl[tag], | |
1657 | pp->sg_tbl_dma[tag]); | |
1658 | pp->sg_tbl[tag] = NULL; | |
1659 | } | |
da2fa9ba ML |
1660 | } |
1661 | } | |
1662 | ||
05b308e1 BR |
1663 | /** |
1664 | * mv_port_start - Port specific init/start routine. | |
1665 | * @ap: ATA channel to manipulate | |
1666 | * | |
1667 | * Allocate and point to DMA memory, init port private memory, | |
1668 | * zero indices. | |
1669 | * | |
1670 | * LOCKING: | |
1671 | * Inherited from caller. | |
1672 | */ | |
31961943 BR |
1673 | static int mv_port_start(struct ata_port *ap) |
1674 | { | |
cca3974e JG |
1675 | struct device *dev = ap->host->dev; |
1676 | struct mv_host_priv *hpriv = ap->host->private_data; | |
31961943 | 1677 | struct mv_port_priv *pp; |
933cb8e5 | 1678 | unsigned long flags; |
dde20207 | 1679 | int tag; |
31961943 | 1680 | |
24dc5f33 | 1681 | pp = devm_kzalloc(dev, sizeof(*pp), GFP_KERNEL); |
6037d6bb | 1682 | if (!pp) |
24dc5f33 | 1683 | return -ENOMEM; |
da2fa9ba | 1684 | ap->private_data = pp; |
31961943 | 1685 | |
da2fa9ba ML |
1686 | pp->crqb = dma_pool_alloc(hpriv->crqb_pool, GFP_KERNEL, &pp->crqb_dma); |
1687 | if (!pp->crqb) | |
1688 | return -ENOMEM; | |
1689 | memset(pp->crqb, 0, MV_CRQB_Q_SZ); | |
31961943 | 1690 | |
da2fa9ba ML |
1691 | pp->crpb = dma_pool_alloc(hpriv->crpb_pool, GFP_KERNEL, &pp->crpb_dma); |
1692 | if (!pp->crpb) | |
1693 | goto out_port_free_dma_mem; | |
1694 | memset(pp->crpb, 0, MV_CRPB_Q_SZ); | |
31961943 | 1695 | |
3bd0a70e ML |
1696 | /* 6041/6081 Rev. "C0" (and newer) are okay with async notify */ |
1697 | if (hpriv->hp_flags & MV_HP_ERRATA_60X1C0) | |
1698 | ap->flags |= ATA_FLAG_AN; | |
eb73d558 ML |
1699 | /* |
1700 | * For GEN_I, there's no NCQ, so we only allocate a single sg_tbl. | |
1701 | * For later hardware, we need one unique sg_tbl per NCQ tag. | |
1702 | */ | |
1703 | for (tag = 0; tag < MV_MAX_Q_DEPTH; ++tag) { | |
1704 | if (tag == 0 || !IS_GEN_I(hpriv)) { | |
1705 | pp->sg_tbl[tag] = dma_pool_alloc(hpriv->sg_tbl_pool, | |
1706 | GFP_KERNEL, &pp->sg_tbl_dma[tag]); | |
1707 | if (!pp->sg_tbl[tag]) | |
1708 | goto out_port_free_dma_mem; | |
1709 | } else { | |
1710 | pp->sg_tbl[tag] = pp->sg_tbl[0]; | |
1711 | pp->sg_tbl_dma[tag] = pp->sg_tbl_dma[0]; | |
1712 | } | |
1713 | } | |
933cb8e5 ML |
1714 | |
1715 | spin_lock_irqsave(ap->lock, flags); | |
08da1759 | 1716 | mv_save_cached_regs(ap); |
66e57a2c | 1717 | mv_edma_cfg(ap, 0, 0); |
933cb8e5 ML |
1718 | spin_unlock_irqrestore(ap->lock, flags); |
1719 | ||
31961943 | 1720 | return 0; |
da2fa9ba ML |
1721 | |
1722 | out_port_free_dma_mem: | |
1723 | mv_port_free_dma_mem(ap); | |
1724 | return -ENOMEM; | |
31961943 BR |
1725 | } |
1726 | ||
05b308e1 BR |
1727 | /** |
1728 | * mv_port_stop - Port specific cleanup/stop routine. | |
1729 | * @ap: ATA channel to manipulate | |
1730 | * | |
1731 | * Stop DMA, cleanup port memory. | |
1732 | * | |
1733 | * LOCKING: | |
cca3974e | 1734 | * This routine uses the host lock to protect the DMA stop. |
05b308e1 | 1735 | */ |
31961943 BR |
1736 | static void mv_port_stop(struct ata_port *ap) |
1737 | { | |
933cb8e5 ML |
1738 | unsigned long flags; |
1739 | ||
1740 | spin_lock_irqsave(ap->lock, flags); | |
e12bef50 | 1741 | mv_stop_edma(ap); |
88e675e1 | 1742 | mv_enable_port_irqs(ap, 0); |
933cb8e5 | 1743 | spin_unlock_irqrestore(ap->lock, flags); |
da2fa9ba | 1744 | mv_port_free_dma_mem(ap); |
31961943 BR |
1745 | } |
1746 | ||
05b308e1 BR |
1747 | /** |
1748 | * mv_fill_sg - Fill out the Marvell ePRD (scatter gather) entries | |
1749 | * @qc: queued command whose SG list to source from | |
1750 | * | |
1751 | * Populate the SG list and mark the last entry. | |
1752 | * | |
1753 | * LOCKING: | |
1754 | * Inherited from caller. | |
1755 | */ | |
6c08772e | 1756 | static void mv_fill_sg(struct ata_queued_cmd *qc) |
31961943 BR |
1757 | { |
1758 | struct mv_port_priv *pp = qc->ap->private_data; | |
972c26bd | 1759 | struct scatterlist *sg; |
3be6cbd7 | 1760 | struct mv_sg *mv_sg, *last_sg = NULL; |
ff2aeb1e | 1761 | unsigned int si; |
31961943 | 1762 | |
eb73d558 | 1763 | mv_sg = pp->sg_tbl[qc->tag]; |
ff2aeb1e | 1764 | for_each_sg(qc->sg, sg, qc->n_elem, si) { |
d88184fb JG |
1765 | dma_addr_t addr = sg_dma_address(sg); |
1766 | u32 sg_len = sg_dma_len(sg); | |
22374677 | 1767 | |
4007b493 OJ |
1768 | while (sg_len) { |
1769 | u32 offset = addr & 0xffff; | |
1770 | u32 len = sg_len; | |
22374677 | 1771 | |
32cd11a6 | 1772 | if (offset + len > 0x10000) |
4007b493 OJ |
1773 | len = 0x10000 - offset; |
1774 | ||
1775 | mv_sg->addr = cpu_to_le32(addr & 0xffffffff); | |
1776 | mv_sg->addr_hi = cpu_to_le32((addr >> 16) >> 16); | |
6c08772e | 1777 | mv_sg->flags_size = cpu_to_le32(len & 0xffff); |
32cd11a6 | 1778 | mv_sg->reserved = 0; |
4007b493 OJ |
1779 | |
1780 | sg_len -= len; | |
1781 | addr += len; | |
1782 | ||
3be6cbd7 | 1783 | last_sg = mv_sg; |
4007b493 | 1784 | mv_sg++; |
4007b493 | 1785 | } |
31961943 | 1786 | } |
3be6cbd7 JG |
1787 | |
1788 | if (likely(last_sg)) | |
1789 | last_sg->flags_size |= cpu_to_le32(EPRD_FLAG_END_OF_TBL); | |
32cd11a6 | 1790 | mb(); /* ensure data structure is visible to the chipset */ |
31961943 BR |
1791 | } |
1792 | ||
5796d1c4 | 1793 | static void mv_crqb_pack_cmd(__le16 *cmdw, u8 data, u8 addr, unsigned last) |
31961943 | 1794 | { |
559eedad | 1795 | u16 tmp = data | (addr << CRQB_CMD_ADDR_SHIFT) | CRQB_CMD_CS | |
31961943 | 1796 | (last ? CRQB_CMD_LAST : 0); |
559eedad | 1797 | *cmdw = cpu_to_le16(tmp); |
31961943 BR |
1798 | } |
1799 | ||
da14265e ML |
1800 | /** |
1801 | * mv_sff_irq_clear - Clear hardware interrupt after DMA. | |
1802 | * @ap: Port associated with this ATA transaction. | |
1803 | * | |
1804 | * We need this only for ATAPI bmdma transactions, | |
1805 | * as otherwise we experience spurious interrupts | |
1806 | * after libata-sff handles the bmdma interrupts. | |
1807 | */ | |
1808 | static void mv_sff_irq_clear(struct ata_port *ap) | |
1809 | { | |
1810 | mv_clear_and_enable_port_irqs(ap, mv_ap_base(ap), ERR_IRQ); | |
1811 | } | |
1812 | ||
1813 | /** | |
1814 | * mv_check_atapi_dma - Filter ATAPI cmds which are unsuitable for DMA. | |
1815 | * @qc: queued command to check for chipset/DMA compatibility. | |
1816 | * | |
1817 | * The bmdma engines cannot handle speculative data sizes | |
1818 | * (bytecount under/over flow). So only allow DMA for | |
1819 | * data transfer commands with known data sizes. | |
1820 | * | |
1821 | * LOCKING: | |
1822 | * Inherited from caller. | |
1823 | */ | |
1824 | static int mv_check_atapi_dma(struct ata_queued_cmd *qc) | |
1825 | { | |
1826 | struct scsi_cmnd *scmd = qc->scsicmd; | |
1827 | ||
1828 | if (scmd) { | |
1829 | switch (scmd->cmnd[0]) { | |
1830 | case READ_6: | |
1831 | case READ_10: | |
1832 | case READ_12: | |
1833 | case WRITE_6: | |
1834 | case WRITE_10: | |
1835 | case WRITE_12: | |
1836 | case GPCMD_READ_CD: | |
1837 | case GPCMD_SEND_DVD_STRUCTURE: | |
1838 | case GPCMD_SEND_CUE_SHEET: | |
1839 | return 0; /* DMA is safe */ | |
1840 | } | |
1841 | } | |
1842 | return -EOPNOTSUPP; /* use PIO instead */ | |
1843 | } | |
1844 | ||
1845 | /** | |
1846 | * mv_bmdma_setup - Set up BMDMA transaction | |
1847 | * @qc: queued command to prepare DMA for. | |
1848 | * | |
1849 | * LOCKING: | |
1850 | * Inherited from caller. | |
1851 | */ | |
1852 | static void mv_bmdma_setup(struct ata_queued_cmd *qc) | |
1853 | { | |
1854 | struct ata_port *ap = qc->ap; | |
1855 | void __iomem *port_mmio = mv_ap_base(ap); | |
1856 | struct mv_port_priv *pp = ap->private_data; | |
1857 | ||
1858 | mv_fill_sg(qc); | |
1859 | ||
1860 | /* clear all DMA cmd bits */ | |
cae5a29d | 1861 | writel(0, port_mmio + BMDMA_CMD); |
da14265e ML |
1862 | |
1863 | /* load PRD table addr. */ | |
1864 | writel((pp->sg_tbl_dma[qc->tag] >> 16) >> 16, | |
cae5a29d | 1865 | port_mmio + BMDMA_PRD_HIGH); |
da14265e | 1866 | writelfl(pp->sg_tbl_dma[qc->tag], |
cae5a29d | 1867 | port_mmio + BMDMA_PRD_LOW); |
da14265e ML |
1868 | |
1869 | /* issue r/w command */ | |
1870 | ap->ops->sff_exec_command(ap, &qc->tf); | |
1871 | } | |
1872 | ||
1873 | /** | |
1874 | * mv_bmdma_start - Start a BMDMA transaction | |
1875 | * @qc: queued command to start DMA on. | |
1876 | * | |
1877 | * LOCKING: | |
1878 | * Inherited from caller. | |
1879 | */ | |
1880 | static void mv_bmdma_start(struct ata_queued_cmd *qc) | |
1881 | { | |
1882 | struct ata_port *ap = qc->ap; | |
1883 | void __iomem *port_mmio = mv_ap_base(ap); | |
1884 | unsigned int rw = (qc->tf.flags & ATA_TFLAG_WRITE); | |
1885 | u32 cmd = (rw ? 0 : ATA_DMA_WR) | ATA_DMA_START; | |
1886 | ||
1887 | /* start host DMA transaction */ | |
cae5a29d | 1888 | writelfl(cmd, port_mmio + BMDMA_CMD); |
da14265e ML |
1889 | } |
1890 | ||
1891 | /** | |
1892 | * mv_bmdma_stop - Stop BMDMA transfer | |
1893 | * @qc: queued command to stop DMA on. | |
1894 | * | |
1895 | * Clears the ATA_DMA_START flag in the bmdma control register | |
1896 | * | |
1897 | * LOCKING: | |
1898 | * Inherited from caller. | |
1899 | */ | |
44b73380 | 1900 | static void mv_bmdma_stop_ap(struct ata_port *ap) |
da14265e | 1901 | { |
da14265e ML |
1902 | void __iomem *port_mmio = mv_ap_base(ap); |
1903 | u32 cmd; | |
1904 | ||
1905 | /* clear start/stop bit */ | |
cae5a29d | 1906 | cmd = readl(port_mmio + BMDMA_CMD); |
44b73380 ML |
1907 | if (cmd & ATA_DMA_START) { |
1908 | cmd &= ~ATA_DMA_START; | |
1909 | writelfl(cmd, port_mmio + BMDMA_CMD); | |
1910 | ||
1911 | /* one-PIO-cycle guaranteed wait, per spec, for HDMA1:0 transition */ | |
1912 | ata_sff_dma_pause(ap); | |
1913 | } | |
1914 | } | |
da14265e | 1915 | |
44b73380 ML |
1916 | static void mv_bmdma_stop(struct ata_queued_cmd *qc) |
1917 | { | |
1918 | mv_bmdma_stop_ap(qc->ap); | |
da14265e ML |
1919 | } |
1920 | ||
1921 | /** | |
1922 | * mv_bmdma_status - Read BMDMA status | |
1923 | * @ap: port for which to retrieve DMA status. | |
1924 | * | |
1925 | * Read and return equivalent of the sff BMDMA status register. | |
1926 | * | |
1927 | * LOCKING: | |
1928 | * Inherited from caller. | |
1929 | */ | |
1930 | static u8 mv_bmdma_status(struct ata_port *ap) | |
1931 | { | |
1932 | void __iomem *port_mmio = mv_ap_base(ap); | |
1933 | u32 reg, status; | |
1934 | ||
1935 | /* | |
1936 | * Other bits are valid only if ATA_DMA_ACTIVE==0, | |
1937 | * and the ATA_DMA_INTR bit doesn't exist. | |
1938 | */ | |
cae5a29d | 1939 | reg = readl(port_mmio + BMDMA_STATUS); |
da14265e ML |
1940 | if (reg & ATA_DMA_ACTIVE) |
1941 | status = ATA_DMA_ACTIVE; | |
44b73380 | 1942 | else if (reg & ATA_DMA_ERR) |
da14265e | 1943 | status = (reg & ATA_DMA_ERR) | ATA_DMA_INTR; |
44b73380 ML |
1944 | else { |
1945 | /* | |
1946 | * Just because DMA_ACTIVE is 0 (DMA completed), | |
1947 | * this does _not_ mean the device is "done". | |
1948 | * So we should not yet be signalling ATA_DMA_INTR | |
1949 | * in some cases. Eg. DSM/TRIM, and perhaps others. | |
1950 | */ | |
1951 | mv_bmdma_stop_ap(ap); | |
1952 | if (ioread8(ap->ioaddr.altstatus_addr) & ATA_BUSY) | |
1953 | status = 0; | |
1954 | else | |
1955 | status = ATA_DMA_INTR; | |
1956 | } | |
da14265e ML |
1957 | return status; |
1958 | } | |
1959 | ||
299b3f8d ML |
1960 | static void mv_rw_multi_errata_sata24(struct ata_queued_cmd *qc) |
1961 | { | |
1962 | struct ata_taskfile *tf = &qc->tf; | |
1963 | /* | |
1964 | * Workaround for 88SX60x1 FEr SATA#24. | |
1965 | * | |
1966 | * Chip may corrupt WRITEs if multi_count >= 4kB. | |
1967 | * Note that READs are unaffected. | |
1968 | * | |
1969 | * It's not clear if this errata really means "4K bytes", | |
1970 | * or if it always happens for multi_count > 7 | |
1971 | * regardless of device sector_size. | |
1972 | * | |
1973 | * So, for safety, any write with multi_count > 7 | |
1974 | * gets converted here into a regular PIO write instead: | |
1975 | */ | |
1976 | if ((tf->flags & ATA_TFLAG_WRITE) && is_multi_taskfile(tf)) { | |
1977 | if (qc->dev->multi_count > 7) { | |
1978 | switch (tf->command) { | |
1979 | case ATA_CMD_WRITE_MULTI: | |
1980 | tf->command = ATA_CMD_PIO_WRITE; | |
1981 | break; | |
1982 | case ATA_CMD_WRITE_MULTI_FUA_EXT: | |
1983 | tf->flags &= ~ATA_TFLAG_FUA; /* ugh */ | |
1984 | /* fall through */ | |
1985 | case ATA_CMD_WRITE_MULTI_EXT: | |
1986 | tf->command = ATA_CMD_PIO_WRITE_EXT; | |
1987 | break; | |
1988 | } | |
1989 | } | |
1990 | } | |
1991 | } | |
1992 | ||
05b308e1 BR |
1993 | /** |
1994 | * mv_qc_prep - Host specific command preparation. | |
1995 | * @qc: queued command to prepare | |
1996 | * | |
1997 | * This routine simply redirects to the general purpose routine | |
1998 | * if command is not DMA. Else, it handles prep of the CRQB | |
1999 | * (command request block), does some sanity checking, and calls | |
2000 | * the SG load routine. | |
2001 | * | |
2002 | * LOCKING: | |
2003 | * Inherited from caller. | |
2004 | */ | |
31961943 BR |
2005 | static void mv_qc_prep(struct ata_queued_cmd *qc) |
2006 | { | |
2007 | struct ata_port *ap = qc->ap; | |
2008 | struct mv_port_priv *pp = ap->private_data; | |
e1469874 | 2009 | __le16 *cw; |
8d2b450d | 2010 | struct ata_taskfile *tf = &qc->tf; |
31961943 | 2011 | u16 flags = 0; |
a6432436 | 2012 | unsigned in_index; |
31961943 | 2013 | |
299b3f8d ML |
2014 | switch (tf->protocol) { |
2015 | case ATA_PROT_DMA: | |
44b73380 ML |
2016 | if (tf->command == ATA_CMD_DSM) |
2017 | return; | |
2018 | /* fall-thru */ | |
299b3f8d ML |
2019 | case ATA_PROT_NCQ: |
2020 | break; /* continue below */ | |
2021 | case ATA_PROT_PIO: | |
2022 | mv_rw_multi_errata_sata24(qc); | |
31961943 | 2023 | return; |
299b3f8d ML |
2024 | default: |
2025 | return; | |
2026 | } | |
20f733e7 | 2027 | |
31961943 BR |
2028 | /* Fill in command request block |
2029 | */ | |
8d2b450d | 2030 | if (!(tf->flags & ATA_TFLAG_WRITE)) |
31961943 | 2031 | flags |= CRQB_FLAG_READ; |
beec7dbc | 2032 | WARN_ON(MV_MAX_Q_DEPTH <= qc->tag); |
31961943 | 2033 | flags |= qc->tag << CRQB_TAG_SHIFT; |
e49856d8 | 2034 | flags |= (qc->dev->link->pmp & 0xf) << CRQB_PMP_SHIFT; |
31961943 | 2035 | |
bdd4ddde | 2036 | /* get current queue index from software */ |
fcfb1f77 | 2037 | in_index = pp->req_idx; |
a6432436 ML |
2038 | |
2039 | pp->crqb[in_index].sg_addr = | |
eb73d558 | 2040 | cpu_to_le32(pp->sg_tbl_dma[qc->tag] & 0xffffffff); |
a6432436 | 2041 | pp->crqb[in_index].sg_addr_hi = |
eb73d558 | 2042 | cpu_to_le32((pp->sg_tbl_dma[qc->tag] >> 16) >> 16); |
a6432436 | 2043 | pp->crqb[in_index].ctrl_flags = cpu_to_le16(flags); |
31961943 | 2044 | |
a6432436 | 2045 | cw = &pp->crqb[in_index].ata_cmd[0]; |
31961943 | 2046 | |
25985edc | 2047 | /* Sadly, the CRQB cannot accommodate all registers--there are |
31961943 BR |
2048 | * only 11 bytes...so we must pick and choose required |
2049 | * registers based on the command. So, we drop feature and | |
2050 | * hob_feature for [RW] DMA commands, but they are needed for | |
cd12e1f7 ML |
2051 | * NCQ. NCQ will drop hob_nsect, which is not needed there |
2052 | * (nsect is used only for the tag; feat/hob_feat hold true nsect). | |
20f733e7 | 2053 | */ |
31961943 BR |
2054 | switch (tf->command) { |
2055 | case ATA_CMD_READ: | |
2056 | case ATA_CMD_READ_EXT: | |
2057 | case ATA_CMD_WRITE: | |
2058 | case ATA_CMD_WRITE_EXT: | |
c15d85c8 | 2059 | case ATA_CMD_WRITE_FUA_EXT: |
31961943 BR |
2060 | mv_crqb_pack_cmd(cw++, tf->hob_nsect, ATA_REG_NSECT, 0); |
2061 | break; | |
31961943 BR |
2062 | case ATA_CMD_FPDMA_READ: |
2063 | case ATA_CMD_FPDMA_WRITE: | |
8b260248 | 2064 | mv_crqb_pack_cmd(cw++, tf->hob_feature, ATA_REG_FEATURE, 0); |
31961943 BR |
2065 | mv_crqb_pack_cmd(cw++, tf->feature, ATA_REG_FEATURE, 0); |
2066 | break; | |
31961943 BR |
2067 | default: |
2068 | /* The only other commands EDMA supports in non-queued and | |
2069 | * non-NCQ mode are: [RW] STREAM DMA and W DMA FUA EXT, none | |
2070 | * of which are defined/used by Linux. If we get here, this | |
2071 | * driver needs work. | |
2072 | * | |
2073 | * FIXME: modify libata to give qc_prep a return value and | |
2074 | * return error here. | |
2075 | */ | |
2076 | BUG_ON(tf->command); | |
2077 | break; | |
2078 | } | |
2079 | mv_crqb_pack_cmd(cw++, tf->nsect, ATA_REG_NSECT, 0); | |
2080 | mv_crqb_pack_cmd(cw++, tf->hob_lbal, ATA_REG_LBAL, 0); | |
2081 | mv_crqb_pack_cmd(cw++, tf->lbal, ATA_REG_LBAL, 0); | |
2082 | mv_crqb_pack_cmd(cw++, tf->hob_lbam, ATA_REG_LBAM, 0); | |
2083 | mv_crqb_pack_cmd(cw++, tf->lbam, ATA_REG_LBAM, 0); | |
2084 | mv_crqb_pack_cmd(cw++, tf->hob_lbah, ATA_REG_LBAH, 0); | |
2085 | mv_crqb_pack_cmd(cw++, tf->lbah, ATA_REG_LBAH, 0); | |
2086 | mv_crqb_pack_cmd(cw++, tf->device, ATA_REG_DEVICE, 0); | |
2087 | mv_crqb_pack_cmd(cw++, tf->command, ATA_REG_CMD, 1); /* last */ | |
2088 | ||
e4e7b892 JG |
2089 | if (!(qc->flags & ATA_QCFLAG_DMAMAP)) |
2090 | return; | |
2091 | mv_fill_sg(qc); | |
2092 | } | |
2093 | ||
2094 | /** | |
2095 | * mv_qc_prep_iie - Host specific command preparation. | |
2096 | * @qc: queued command to prepare | |
2097 | * | |
2098 | * This routine simply redirects to the general purpose routine | |
2099 | * if command is not DMA. Else, it handles prep of the CRQB | |
2100 | * (command request block), does some sanity checking, and calls | |
2101 | * the SG load routine. | |
2102 | * | |
2103 | * LOCKING: | |
2104 | * Inherited from caller. | |
2105 | */ | |
2106 | static void mv_qc_prep_iie(struct ata_queued_cmd *qc) | |
2107 | { | |
2108 | struct ata_port *ap = qc->ap; | |
2109 | struct mv_port_priv *pp = ap->private_data; | |
2110 | struct mv_crqb_iie *crqb; | |
8d2b450d | 2111 | struct ata_taskfile *tf = &qc->tf; |
a6432436 | 2112 | unsigned in_index; |
e4e7b892 JG |
2113 | u32 flags = 0; |
2114 | ||
8d2b450d ML |
2115 | if ((tf->protocol != ATA_PROT_DMA) && |
2116 | (tf->protocol != ATA_PROT_NCQ)) | |
e4e7b892 | 2117 | return; |
44b73380 ML |
2118 | if (tf->command == ATA_CMD_DSM) |
2119 | return; /* use bmdma for this */ | |
e4e7b892 | 2120 | |
e12bef50 | 2121 | /* Fill in Gen IIE command request block */ |
8d2b450d | 2122 | if (!(tf->flags & ATA_TFLAG_WRITE)) |
e4e7b892 JG |
2123 | flags |= CRQB_FLAG_READ; |
2124 | ||
beec7dbc | 2125 | WARN_ON(MV_MAX_Q_DEPTH <= qc->tag); |
e4e7b892 | 2126 | flags |= qc->tag << CRQB_TAG_SHIFT; |
8c0aeb4a | 2127 | flags |= qc->tag << CRQB_HOSTQ_SHIFT; |
e49856d8 | 2128 | flags |= (qc->dev->link->pmp & 0xf) << CRQB_PMP_SHIFT; |
e4e7b892 | 2129 | |
bdd4ddde | 2130 | /* get current queue index from software */ |
fcfb1f77 | 2131 | in_index = pp->req_idx; |
a6432436 ML |
2132 | |
2133 | crqb = (struct mv_crqb_iie *) &pp->crqb[in_index]; | |
eb73d558 ML |
2134 | crqb->addr = cpu_to_le32(pp->sg_tbl_dma[qc->tag] & 0xffffffff); |
2135 | crqb->addr_hi = cpu_to_le32((pp->sg_tbl_dma[qc->tag] >> 16) >> 16); | |
e4e7b892 JG |
2136 | crqb->flags = cpu_to_le32(flags); |
2137 | ||
e4e7b892 JG |
2138 | crqb->ata_cmd[0] = cpu_to_le32( |
2139 | (tf->command << 16) | | |
2140 | (tf->feature << 24) | |
2141 | ); | |
2142 | crqb->ata_cmd[1] = cpu_to_le32( | |
2143 | (tf->lbal << 0) | | |
2144 | (tf->lbam << 8) | | |
2145 | (tf->lbah << 16) | | |
2146 | (tf->device << 24) | |
2147 | ); | |
2148 | crqb->ata_cmd[2] = cpu_to_le32( | |
2149 | (tf->hob_lbal << 0) | | |
2150 | (tf->hob_lbam << 8) | | |
2151 | (tf->hob_lbah << 16) | | |
2152 | (tf->hob_feature << 24) | |
2153 | ); | |
2154 | crqb->ata_cmd[3] = cpu_to_le32( | |
2155 | (tf->nsect << 0) | | |
2156 | (tf->hob_nsect << 8) | |
2157 | ); | |
2158 | ||
2159 | if (!(qc->flags & ATA_QCFLAG_DMAMAP)) | |
31961943 | 2160 | return; |
31961943 BR |
2161 | mv_fill_sg(qc); |
2162 | } | |
2163 | ||
d16ab3f6 ML |
2164 | /** |
2165 | * mv_sff_check_status - fetch device status, if valid | |
2166 | * @ap: ATA port to fetch status from | |
2167 | * | |
2168 | * When using command issue via mv_qc_issue_fis(), | |
2169 | * the initial ATA_BUSY state does not show up in the | |
2170 | * ATA status (shadow) register. This can confuse libata! | |
2171 | * | |
2172 | * So we have a hook here to fake ATA_BUSY for that situation, | |
2173 | * until the first time a BUSY, DRQ, or ERR bit is seen. | |
2174 | * | |
2175 | * The rest of the time, it simply returns the ATA status register. | |
2176 | */ | |
2177 | static u8 mv_sff_check_status(struct ata_port *ap) | |
2178 | { | |
2179 | u8 stat = ioread8(ap->ioaddr.status_addr); | |
2180 | struct mv_port_priv *pp = ap->private_data; | |
2181 | ||
2182 | if (pp->pp_flags & MV_PP_FLAG_FAKE_ATA_BUSY) { | |
2183 | if (stat & (ATA_BUSY | ATA_DRQ | ATA_ERR)) | |
2184 | pp->pp_flags &= ~MV_PP_FLAG_FAKE_ATA_BUSY; | |
2185 | else | |
2186 | stat = ATA_BUSY; | |
2187 | } | |
2188 | return stat; | |
2189 | } | |
2190 | ||
70f8b79c ML |
2191 | /** |
2192 | * mv_send_fis - Send a FIS, using the "Vendor-Unique FIS" register | |
2193 | * @fis: fis to be sent | |
2194 | * @nwords: number of 32-bit words in the fis | |
2195 | */ | |
2196 | static unsigned int mv_send_fis(struct ata_port *ap, u32 *fis, int nwords) | |
2197 | { | |
2198 | void __iomem *port_mmio = mv_ap_base(ap); | |
2199 | u32 ifctl, old_ifctl, ifstat; | |
2200 | int i, timeout = 200, final_word = nwords - 1; | |
2201 | ||
2202 | /* Initiate FIS transmission mode */ | |
cae5a29d | 2203 | old_ifctl = readl(port_mmio + SATA_IFCTL); |
70f8b79c | 2204 | ifctl = 0x100 | (old_ifctl & 0xf); |
cae5a29d | 2205 | writelfl(ifctl, port_mmio + SATA_IFCTL); |
70f8b79c ML |
2206 | |
2207 | /* Send all words of the FIS except for the final word */ | |
2208 | for (i = 0; i < final_word; ++i) | |
cae5a29d | 2209 | writel(fis[i], port_mmio + VENDOR_UNIQUE_FIS); |
70f8b79c ML |
2210 | |
2211 | /* Flag end-of-transmission, and then send the final word */ | |
cae5a29d ML |
2212 | writelfl(ifctl | 0x200, port_mmio + SATA_IFCTL); |
2213 | writelfl(fis[final_word], port_mmio + VENDOR_UNIQUE_FIS); | |
70f8b79c ML |
2214 | |
2215 | /* | |
2216 | * Wait for FIS transmission to complete. | |
2217 | * This typically takes just a single iteration. | |
2218 | */ | |
2219 | do { | |
cae5a29d | 2220 | ifstat = readl(port_mmio + SATA_IFSTAT); |
70f8b79c ML |
2221 | } while (!(ifstat & 0x1000) && --timeout); |
2222 | ||
2223 | /* Restore original port configuration */ | |
cae5a29d | 2224 | writelfl(old_ifctl, port_mmio + SATA_IFCTL); |
70f8b79c ML |
2225 | |
2226 | /* See if it worked */ | |
2227 | if ((ifstat & 0x3000) != 0x1000) { | |
2228 | ata_port_printk(ap, KERN_WARNING, | |
2229 | "%s transmission error, ifstat=%08x\n", | |
2230 | __func__, ifstat); | |
2231 | return AC_ERR_OTHER; | |
2232 | } | |
2233 | return 0; | |
2234 | } | |
2235 | ||
2236 | /** | |
2237 | * mv_qc_issue_fis - Issue a command directly as a FIS | |
2238 | * @qc: queued command to start | |
2239 | * | |
2240 | * Note that the ATA shadow registers are not updated | |
2241 | * after command issue, so the device will appear "READY" | |
2242 | * if polled, even while it is BUSY processing the command. | |
2243 | * | |
2244 | * So we use a status hook to fake ATA_BUSY until the drive changes state. | |
2245 | * | |
2246 | * Note: we don't get updated shadow regs on *completion* | |
2247 | * of non-data commands. So avoid sending them via this function, | |
2248 | * as they will appear to have completed immediately. | |
2249 | * | |
2250 | * GEN_IIE has special registers that we could get the result tf from, | |
2251 | * but earlier chipsets do not. For now, we ignore those registers. | |
2252 | */ | |
2253 | static unsigned int mv_qc_issue_fis(struct ata_queued_cmd *qc) | |
2254 | { | |
2255 | struct ata_port *ap = qc->ap; | |
2256 | struct mv_port_priv *pp = ap->private_data; | |
2257 | struct ata_link *link = qc->dev->link; | |
2258 | u32 fis[5]; | |
2259 | int err = 0; | |
2260 | ||
2261 | ata_tf_to_fis(&qc->tf, link->pmp, 1, (void *)fis); | |
4c4a90fd | 2262 | err = mv_send_fis(ap, fis, ARRAY_SIZE(fis)); |
70f8b79c ML |
2263 | if (err) |
2264 | return err; | |
2265 | ||
2266 | switch (qc->tf.protocol) { | |
2267 | case ATAPI_PROT_PIO: | |
2268 | pp->pp_flags |= MV_PP_FLAG_FAKE_ATA_BUSY; | |
2269 | /* fall through */ | |
2270 | case ATAPI_PROT_NODATA: | |
2271 | ap->hsm_task_state = HSM_ST_FIRST; | |
2272 | break; | |
2273 | case ATA_PROT_PIO: | |
2274 | pp->pp_flags |= MV_PP_FLAG_FAKE_ATA_BUSY; | |
2275 | if (qc->tf.flags & ATA_TFLAG_WRITE) | |
2276 | ap->hsm_task_state = HSM_ST_FIRST; | |
2277 | else | |
2278 | ap->hsm_task_state = HSM_ST; | |
2279 | break; | |
2280 | default: | |
2281 | ap->hsm_task_state = HSM_ST_LAST; | |
2282 | break; | |
2283 | } | |
2284 | ||
2285 | if (qc->tf.flags & ATA_TFLAG_POLLING) | |
ea3c6450 | 2286 | ata_sff_queue_pio_task(link, 0); |
70f8b79c ML |
2287 | return 0; |
2288 | } | |
2289 | ||
05b308e1 BR |
2290 | /** |
2291 | * mv_qc_issue - Initiate a command to the host | |
2292 | * @qc: queued command to start | |
2293 | * | |
2294 | * This routine simply redirects to the general purpose routine | |
2295 | * if command is not DMA. Else, it sanity checks our local | |
2296 | * caches of the request producer/consumer indices then enables | |
2297 | * DMA and bumps the request producer index. | |
2298 | * | |
2299 | * LOCKING: | |
2300 | * Inherited from caller. | |
2301 | */ | |
9a3d9eb0 | 2302 | static unsigned int mv_qc_issue(struct ata_queued_cmd *qc) |
31961943 | 2303 | { |
f48765cc | 2304 | static int limit_warnings = 10; |
c5d3e45a JG |
2305 | struct ata_port *ap = qc->ap; |
2306 | void __iomem *port_mmio = mv_ap_base(ap); | |
2307 | struct mv_port_priv *pp = ap->private_data; | |
bdd4ddde | 2308 | u32 in_index; |
42ed893d | 2309 | unsigned int port_irqs; |
f48765cc | 2310 | |
d16ab3f6 ML |
2311 | pp->pp_flags &= ~MV_PP_FLAG_FAKE_ATA_BUSY; /* paranoia */ |
2312 | ||
f48765cc ML |
2313 | switch (qc->tf.protocol) { |
2314 | case ATA_PROT_DMA: | |
44b73380 ML |
2315 | if (qc->tf.command == ATA_CMD_DSM) { |
2316 | if (!ap->ops->bmdma_setup) /* no bmdma on GEN_I */ | |
2317 | return AC_ERR_OTHER; | |
2318 | break; /* use bmdma for this */ | |
2319 | } | |
2320 | /* fall thru */ | |
f48765cc ML |
2321 | case ATA_PROT_NCQ: |
2322 | mv_start_edma(ap, port_mmio, pp, qc->tf.protocol); | |
2323 | pp->req_idx = (pp->req_idx + 1) & MV_MAX_Q_DEPTH_MASK; | |
2324 | in_index = pp->req_idx << EDMA_REQ_Q_PTR_SHIFT; | |
2325 | ||
2326 | /* Write the request in pointer to kick the EDMA to life */ | |
2327 | writelfl((pp->crqb_dma & EDMA_REQ_Q_BASE_LO_MASK) | in_index, | |
cae5a29d | 2328 | port_mmio + EDMA_REQ_Q_IN_PTR); |
f48765cc | 2329 | return 0; |
31961943 | 2330 | |
f48765cc | 2331 | case ATA_PROT_PIO: |
c6112bd8 ML |
2332 | /* |
2333 | * Errata SATA#16, SATA#24: warn if multiple DRQs expected. | |
2334 | * | |
2335 | * Someday, we might implement special polling workarounds | |
2336 | * for these, but it all seems rather unnecessary since we | |
2337 | * normally use only DMA for commands which transfer more | |
2338 | * than a single block of data. | |
2339 | * | |
2340 | * Much of the time, this could just work regardless. | |
2341 | * So for now, just log the incident, and allow the attempt. | |
2342 | */ | |
c7843e8f | 2343 | if (limit_warnings > 0 && (qc->nbytes / qc->sect_size) > 1) { |
c6112bd8 ML |
2344 | --limit_warnings; |
2345 | ata_link_printk(qc->dev->link, KERN_WARNING, DRV_NAME | |
2346 | ": attempting PIO w/multiple DRQ: " | |
2347 | "this may fail due to h/w errata\n"); | |
2348 | } | |
f48765cc | 2349 | /* drop through */ |
42ed893d | 2350 | case ATA_PROT_NODATA: |
f48765cc | 2351 | case ATAPI_PROT_PIO: |
42ed893d ML |
2352 | case ATAPI_PROT_NODATA: |
2353 | if (ap->flags & ATA_FLAG_PIO_POLLING) | |
2354 | qc->tf.flags |= ATA_TFLAG_POLLING; | |
2355 | break; | |
31961943 | 2356 | } |
42ed893d ML |
2357 | |
2358 | if (qc->tf.flags & ATA_TFLAG_POLLING) | |
2359 | port_irqs = ERR_IRQ; /* mask device interrupt when polling */ | |
2360 | else | |
2361 | port_irqs = ERR_IRQ | DONE_IRQ; /* unmask all interrupts */ | |
2362 | ||
2363 | /* | |
2364 | * We're about to send a non-EDMA capable command to the | |
2365 | * port. Turn off EDMA so there won't be problems accessing | |
2366 | * shadow block, etc registers. | |
2367 | */ | |
2368 | mv_stop_edma(ap); | |
2369 | mv_clear_and_enable_port_irqs(ap, mv_ap_base(ap), port_irqs); | |
2370 | mv_pmp_select(ap, qc->dev->link->pmp); | |
70f8b79c ML |
2371 | |
2372 | if (qc->tf.command == ATA_CMD_READ_LOG_EXT) { | |
2373 | struct mv_host_priv *hpriv = ap->host->private_data; | |
2374 | /* | |
2375 | * Workaround for 88SX60x1 FEr SATA#25 (part 2). | |
40f21b11 | 2376 | * |
70f8b79c ML |
2377 | * After any NCQ error, the READ_LOG_EXT command |
2378 | * from libata-eh *must* use mv_qc_issue_fis(). | |
2379 | * Otherwise it might fail, due to chip errata. | |
2380 | * | |
2381 | * Rather than special-case it, we'll just *always* | |
2382 | * use this method here for READ_LOG_EXT, making for | |
2383 | * easier testing. | |
2384 | */ | |
2385 | if (IS_GEN_II(hpriv)) | |
2386 | return mv_qc_issue_fis(qc); | |
2387 | } | |
360ff783 | 2388 | return ata_bmdma_qc_issue(qc); |
31961943 BR |
2389 | } |
2390 | ||
8f767f8a ML |
2391 | static struct ata_queued_cmd *mv_get_active_qc(struct ata_port *ap) |
2392 | { | |
2393 | struct mv_port_priv *pp = ap->private_data; | |
2394 | struct ata_queued_cmd *qc; | |
2395 | ||
2396 | if (pp->pp_flags & MV_PP_FLAG_NCQ_EN) | |
2397 | return NULL; | |
2398 | qc = ata_qc_from_tag(ap, ap->link.active_tag); | |
3e4ec344 TH |
2399 | if (qc && !(qc->tf.flags & ATA_TFLAG_POLLING)) |
2400 | return qc; | |
2401 | return NULL; | |
8f767f8a ML |
2402 | } |
2403 | ||
29d187bb ML |
2404 | static void mv_pmp_error_handler(struct ata_port *ap) |
2405 | { | |
2406 | unsigned int pmp, pmp_map; | |
2407 | struct mv_port_priv *pp = ap->private_data; | |
2408 | ||
2409 | if (pp->pp_flags & MV_PP_FLAG_DELAYED_EH) { | |
2410 | /* | |
2411 | * Perform NCQ error analysis on failed PMPs | |
2412 | * before we freeze the port entirely. | |
2413 | * | |
2414 | * The failed PMPs are marked earlier by mv_pmp_eh_prep(). | |
2415 | */ | |
2416 | pmp_map = pp->delayed_eh_pmp_map; | |
2417 | pp->pp_flags &= ~MV_PP_FLAG_DELAYED_EH; | |
2418 | for (pmp = 0; pmp_map != 0; pmp++) { | |
2419 | unsigned int this_pmp = (1 << pmp); | |
2420 | if (pmp_map & this_pmp) { | |
2421 | struct ata_link *link = &ap->pmp_link[pmp]; | |
2422 | pmp_map &= ~this_pmp; | |
2423 | ata_eh_analyze_ncq_error(link); | |
2424 | } | |
2425 | } | |
2426 | ata_port_freeze(ap); | |
2427 | } | |
2428 | sata_pmp_error_handler(ap); | |
2429 | } | |
2430 | ||
4c299ca3 ML |
2431 | static unsigned int mv_get_err_pmp_map(struct ata_port *ap) |
2432 | { | |
2433 | void __iomem *port_mmio = mv_ap_base(ap); | |
2434 | ||
cae5a29d | 2435 | return readl(port_mmio + SATA_TESTCTL) >> 16; |
4c299ca3 ML |
2436 | } |
2437 | ||
4c299ca3 ML |
2438 | static void mv_pmp_eh_prep(struct ata_port *ap, unsigned int pmp_map) |
2439 | { | |
2440 | struct ata_eh_info *ehi; | |
2441 | unsigned int pmp; | |
2442 | ||
2443 | /* | |
2444 | * Initialize EH info for PMPs which saw device errors | |
2445 | */ | |
2446 | ehi = &ap->link.eh_info; | |
2447 | for (pmp = 0; pmp_map != 0; pmp++) { | |
2448 | unsigned int this_pmp = (1 << pmp); | |
2449 | if (pmp_map & this_pmp) { | |
2450 | struct ata_link *link = &ap->pmp_link[pmp]; | |
2451 | ||
2452 | pmp_map &= ~this_pmp; | |
2453 | ehi = &link->eh_info; | |
2454 | ata_ehi_clear_desc(ehi); | |
2455 | ata_ehi_push_desc(ehi, "dev err"); | |
2456 | ehi->err_mask |= AC_ERR_DEV; | |
2457 | ehi->action |= ATA_EH_RESET; | |
2458 | ata_link_abort(link); | |
2459 | } | |
2460 | } | |
2461 | } | |
2462 | ||
06aaca3f ML |
2463 | static int mv_req_q_empty(struct ata_port *ap) |
2464 | { | |
2465 | void __iomem *port_mmio = mv_ap_base(ap); | |
2466 | u32 in_ptr, out_ptr; | |
2467 | ||
cae5a29d | 2468 | in_ptr = (readl(port_mmio + EDMA_REQ_Q_IN_PTR) |
06aaca3f | 2469 | >> EDMA_REQ_Q_PTR_SHIFT) & MV_MAX_Q_DEPTH_MASK; |
cae5a29d | 2470 | out_ptr = (readl(port_mmio + EDMA_REQ_Q_OUT_PTR) |
06aaca3f ML |
2471 | >> EDMA_REQ_Q_PTR_SHIFT) & MV_MAX_Q_DEPTH_MASK; |
2472 | return (in_ptr == out_ptr); /* 1 == queue_is_empty */ | |
2473 | } | |
2474 | ||
4c299ca3 ML |
2475 | static int mv_handle_fbs_ncq_dev_err(struct ata_port *ap) |
2476 | { | |
2477 | struct mv_port_priv *pp = ap->private_data; | |
2478 | int failed_links; | |
2479 | unsigned int old_map, new_map; | |
2480 | ||
2481 | /* | |
2482 | * Device error during FBS+NCQ operation: | |
2483 | * | |
2484 | * Set a port flag to prevent further I/O being enqueued. | |
2485 | * Leave the EDMA running to drain outstanding commands from this port. | |
2486 | * Perform the post-mortem/EH only when all responses are complete. | |
2487 | * Follow recovery sequence from 6042/7042 datasheet (7.3.15.4.2.2). | |
2488 | */ | |
2489 | if (!(pp->pp_flags & MV_PP_FLAG_DELAYED_EH)) { | |
2490 | pp->pp_flags |= MV_PP_FLAG_DELAYED_EH; | |
2491 | pp->delayed_eh_pmp_map = 0; | |
2492 | } | |
2493 | old_map = pp->delayed_eh_pmp_map; | |
2494 | new_map = old_map | mv_get_err_pmp_map(ap); | |
2495 | ||
2496 | if (old_map != new_map) { | |
2497 | pp->delayed_eh_pmp_map = new_map; | |
2498 | mv_pmp_eh_prep(ap, new_map & ~old_map); | |
2499 | } | |
c46938cc | 2500 | failed_links = hweight16(new_map); |
4c299ca3 ML |
2501 | |
2502 | ata_port_printk(ap, KERN_INFO, "%s: pmp_map=%04x qc_map=%04x " | |
2503 | "failed_links=%d nr_active_links=%d\n", | |
2504 | __func__, pp->delayed_eh_pmp_map, | |
2505 | ap->qc_active, failed_links, | |
2506 | ap->nr_active_links); | |
2507 | ||
06aaca3f | 2508 | if (ap->nr_active_links <= failed_links && mv_req_q_empty(ap)) { |
4c299ca3 ML |
2509 | mv_process_crpb_entries(ap, pp); |
2510 | mv_stop_edma(ap); | |
2511 | mv_eh_freeze(ap); | |
2512 | ata_port_printk(ap, KERN_INFO, "%s: done\n", __func__); | |
2513 | return 1; /* handled */ | |
2514 | } | |
2515 | ata_port_printk(ap, KERN_INFO, "%s: waiting\n", __func__); | |
2516 | return 1; /* handled */ | |
2517 | } | |
2518 | ||
2519 | static int mv_handle_fbs_non_ncq_dev_err(struct ata_port *ap) | |
2520 | { | |
2521 | /* | |
2522 | * Possible future enhancement: | |
2523 | * | |
2524 | * FBS+non-NCQ operation is not yet implemented. | |
2525 | * See related notes in mv_edma_cfg(). | |
2526 | * | |
2527 | * Device error during FBS+non-NCQ operation: | |
2528 | * | |
2529 | * We need to snapshot the shadow registers for each failed command. | |
2530 | * Follow recovery sequence from 6042/7042 datasheet (7.3.15.4.2.3). | |
2531 | */ | |
2532 | return 0; /* not handled */ | |
2533 | } | |
2534 | ||
2535 | static int mv_handle_dev_err(struct ata_port *ap, u32 edma_err_cause) | |
2536 | { | |
2537 | struct mv_port_priv *pp = ap->private_data; | |
2538 | ||
2539 | if (!(pp->pp_flags & MV_PP_FLAG_EDMA_EN)) | |
2540 | return 0; /* EDMA was not active: not handled */ | |
2541 | if (!(pp->pp_flags & MV_PP_FLAG_FBS_EN)) | |
2542 | return 0; /* FBS was not active: not handled */ | |
2543 | ||
2544 | if (!(edma_err_cause & EDMA_ERR_DEV)) | |
2545 | return 0; /* non DEV error: not handled */ | |
2546 | edma_err_cause &= ~EDMA_ERR_IRQ_TRANSIENT; | |
2547 | if (edma_err_cause & ~(EDMA_ERR_DEV | EDMA_ERR_SELF_DIS)) | |
2548 | return 0; /* other problems: not handled */ | |
2549 | ||
2550 | if (pp->pp_flags & MV_PP_FLAG_NCQ_EN) { | |
2551 | /* | |
2552 | * EDMA should NOT have self-disabled for this case. | |
2553 | * If it did, then something is wrong elsewhere, | |
2554 | * and we cannot handle it here. | |
2555 | */ | |
2556 | if (edma_err_cause & EDMA_ERR_SELF_DIS) { | |
2557 | ata_port_printk(ap, KERN_WARNING, | |
2558 | "%s: err_cause=0x%x pp_flags=0x%x\n", | |
2559 | __func__, edma_err_cause, pp->pp_flags); | |
2560 | return 0; /* not handled */ | |
2561 | } | |
2562 | return mv_handle_fbs_ncq_dev_err(ap); | |
2563 | } else { | |
2564 | /* | |
2565 | * EDMA should have self-disabled for this case. | |
2566 | * If it did not, then something is wrong elsewhere, | |
2567 | * and we cannot handle it here. | |
2568 | */ | |
2569 | if (!(edma_err_cause & EDMA_ERR_SELF_DIS)) { | |
2570 | ata_port_printk(ap, KERN_WARNING, | |
2571 | "%s: err_cause=0x%x pp_flags=0x%x\n", | |
2572 | __func__, edma_err_cause, pp->pp_flags); | |
2573 | return 0; /* not handled */ | |
2574 | } | |
2575 | return mv_handle_fbs_non_ncq_dev_err(ap); | |
2576 | } | |
2577 | return 0; /* not handled */ | |
2578 | } | |
2579 | ||
a9010329 | 2580 | static void mv_unexpected_intr(struct ata_port *ap, int edma_was_enabled) |
8f767f8a | 2581 | { |
8f767f8a | 2582 | struct ata_eh_info *ehi = &ap->link.eh_info; |
a9010329 | 2583 | char *when = "idle"; |
8f767f8a | 2584 | |
8f767f8a | 2585 | ata_ehi_clear_desc(ehi); |
3e4ec344 | 2586 | if (edma_was_enabled) { |
a9010329 | 2587 | when = "EDMA enabled"; |
8f767f8a ML |
2588 | } else { |
2589 | struct ata_queued_cmd *qc = ata_qc_from_tag(ap, ap->link.active_tag); | |
2590 | if (qc && (qc->tf.flags & ATA_TFLAG_POLLING)) | |
a9010329 | 2591 | when = "polling"; |
8f767f8a | 2592 | } |
a9010329 | 2593 | ata_ehi_push_desc(ehi, "unexpected device interrupt while %s", when); |
8f767f8a ML |
2594 | ehi->err_mask |= AC_ERR_OTHER; |
2595 | ehi->action |= ATA_EH_RESET; | |
2596 | ata_port_freeze(ap); | |
2597 | } | |
2598 | ||
05b308e1 BR |
2599 | /** |
2600 | * mv_err_intr - Handle error interrupts on the port | |
2601 | * @ap: ATA channel to manipulate | |
2602 | * | |
8d07379d ML |
2603 | * Most cases require a full reset of the chip's state machine, |
2604 | * which also performs a COMRESET. | |
2605 | * Also, if the port disabled DMA, update our cached copy to match. | |
05b308e1 BR |
2606 | * |
2607 | * LOCKING: | |
2608 | * Inherited from caller. | |
2609 | */ | |
37b9046a | 2610 | static void mv_err_intr(struct ata_port *ap) |
31961943 BR |
2611 | { |
2612 | void __iomem *port_mmio = mv_ap_base(ap); | |
bdd4ddde | 2613 | u32 edma_err_cause, eh_freeze_mask, serr = 0; |
e4006077 | 2614 | u32 fis_cause = 0; |
bdd4ddde JG |
2615 | struct mv_port_priv *pp = ap->private_data; |
2616 | struct mv_host_priv *hpriv = ap->host->private_data; | |
bdd4ddde | 2617 | unsigned int action = 0, err_mask = 0; |
9af5c9c9 | 2618 | struct ata_eh_info *ehi = &ap->link.eh_info; |
37b9046a ML |
2619 | struct ata_queued_cmd *qc; |
2620 | int abort = 0; | |
20f733e7 | 2621 | |
8d07379d | 2622 | /* |
37b9046a | 2623 | * Read and clear the SError and err_cause bits. |
e4006077 ML |
2624 | * For GenIIe, if EDMA_ERR_TRANS_IRQ_7 is set, we also must read/clear |
2625 | * the FIS_IRQ_CAUSE register before clearing edma_err_cause. | |
8d07379d | 2626 | */ |
37b9046a ML |
2627 | sata_scr_read(&ap->link, SCR_ERROR, &serr); |
2628 | sata_scr_write_flush(&ap->link, SCR_ERROR, serr); | |
2629 | ||
cae5a29d | 2630 | edma_err_cause = readl(port_mmio + EDMA_ERR_IRQ_CAUSE); |
e4006077 | 2631 | if (IS_GEN_IIE(hpriv) && (edma_err_cause & EDMA_ERR_TRANS_IRQ_7)) { |
cae5a29d ML |
2632 | fis_cause = readl(port_mmio + FIS_IRQ_CAUSE); |
2633 | writelfl(~fis_cause, port_mmio + FIS_IRQ_CAUSE); | |
e4006077 | 2634 | } |
cae5a29d | 2635 | writelfl(~edma_err_cause, port_mmio + EDMA_ERR_IRQ_CAUSE); |
bdd4ddde | 2636 | |
4c299ca3 ML |
2637 | if (edma_err_cause & EDMA_ERR_DEV) { |
2638 | /* | |
2639 | * Device errors during FIS-based switching operation | |
2640 | * require special handling. | |
2641 | */ | |
2642 | if (mv_handle_dev_err(ap, edma_err_cause)) | |
2643 | return; | |
2644 | } | |
2645 | ||
37b9046a ML |
2646 | qc = mv_get_active_qc(ap); |
2647 | ata_ehi_clear_desc(ehi); | |
2648 | ata_ehi_push_desc(ehi, "edma_err_cause=%08x pp_flags=%08x", | |
2649 | edma_err_cause, pp->pp_flags); | |
e4006077 | 2650 | |
c443c500 | 2651 | if (IS_GEN_IIE(hpriv) && (edma_err_cause & EDMA_ERR_TRANS_IRQ_7)) { |
e4006077 | 2652 | ata_ehi_push_desc(ehi, "fis_cause=%08x", fis_cause); |
cae5a29d | 2653 | if (fis_cause & FIS_IRQ_CAUSE_AN) { |
c443c500 ML |
2654 | u32 ec = edma_err_cause & |
2655 | ~(EDMA_ERR_TRANS_IRQ_7 | EDMA_ERR_IRQ_TRANSIENT); | |
2656 | sata_async_notification(ap); | |
2657 | if (!ec) | |
2658 | return; /* Just an AN; no need for the nukes */ | |
2659 | ata_ehi_push_desc(ehi, "SDB notify"); | |
2660 | } | |
2661 | } | |
bdd4ddde | 2662 | /* |
352fab70 | 2663 | * All generations share these EDMA error cause bits: |
bdd4ddde | 2664 | */ |
37b9046a | 2665 | if (edma_err_cause & EDMA_ERR_DEV) { |
bdd4ddde | 2666 | err_mask |= AC_ERR_DEV; |
37b9046a ML |
2667 | action |= ATA_EH_RESET; |
2668 | ata_ehi_push_desc(ehi, "dev error"); | |
2669 | } | |
bdd4ddde | 2670 | if (edma_err_cause & (EDMA_ERR_D_PAR | EDMA_ERR_PRD_PAR | |
6c1153e0 | 2671 | EDMA_ERR_CRQB_PAR | EDMA_ERR_CRPB_PAR | |
bdd4ddde JG |
2672 | EDMA_ERR_INTRL_PAR)) { |
2673 | err_mask |= AC_ERR_ATA_BUS; | |
cf480626 | 2674 | action |= ATA_EH_RESET; |
b64bbc39 | 2675 | ata_ehi_push_desc(ehi, "parity error"); |
bdd4ddde JG |
2676 | } |
2677 | if (edma_err_cause & (EDMA_ERR_DEV_DCON | EDMA_ERR_DEV_CON)) { | |
2678 | ata_ehi_hotplugged(ehi); | |
2679 | ata_ehi_push_desc(ehi, edma_err_cause & EDMA_ERR_DEV_DCON ? | |
b64bbc39 | 2680 | "dev disconnect" : "dev connect"); |
cf480626 | 2681 | action |= ATA_EH_RESET; |
bdd4ddde JG |
2682 | } |
2683 | ||
352fab70 ML |
2684 | /* |
2685 | * Gen-I has a different SELF_DIS bit, | |
2686 | * different FREEZE bits, and no SERR bit: | |
2687 | */ | |
ee9ccdf7 | 2688 | if (IS_GEN_I(hpriv)) { |
bdd4ddde | 2689 | eh_freeze_mask = EDMA_EH_FREEZE_5; |
bdd4ddde | 2690 | if (edma_err_cause & EDMA_ERR_SELF_DIS_5) { |
bdd4ddde | 2691 | pp->pp_flags &= ~MV_PP_FLAG_EDMA_EN; |
b64bbc39 | 2692 | ata_ehi_push_desc(ehi, "EDMA self-disable"); |
bdd4ddde JG |
2693 | } |
2694 | } else { | |
2695 | eh_freeze_mask = EDMA_EH_FREEZE; | |
bdd4ddde | 2696 | if (edma_err_cause & EDMA_ERR_SELF_DIS) { |
bdd4ddde | 2697 | pp->pp_flags &= ~MV_PP_FLAG_EDMA_EN; |
b64bbc39 | 2698 | ata_ehi_push_desc(ehi, "EDMA self-disable"); |
bdd4ddde | 2699 | } |
bdd4ddde | 2700 | if (edma_err_cause & EDMA_ERR_SERR) { |
8d07379d ML |
2701 | ata_ehi_push_desc(ehi, "SError=%08x", serr); |
2702 | err_mask |= AC_ERR_ATA_BUS; | |
cf480626 | 2703 | action |= ATA_EH_RESET; |
bdd4ddde | 2704 | } |
afb0edd9 | 2705 | } |
20f733e7 | 2706 | |
bdd4ddde JG |
2707 | if (!err_mask) { |
2708 | err_mask = AC_ERR_OTHER; | |
cf480626 | 2709 | action |= ATA_EH_RESET; |
bdd4ddde JG |
2710 | } |
2711 | ||
2712 | ehi->serror |= serr; | |
2713 | ehi->action |= action; | |
2714 | ||
2715 | if (qc) | |
2716 | qc->err_mask |= err_mask; | |
2717 | else | |
2718 | ehi->err_mask |= err_mask; | |
2719 | ||
37b9046a ML |
2720 | if (err_mask == AC_ERR_DEV) { |
2721 | /* | |
2722 | * Cannot do ata_port_freeze() here, | |
2723 | * because it would kill PIO access, | |
2724 | * which is needed for further diagnosis. | |
2725 | */ | |
2726 | mv_eh_freeze(ap); | |
2727 | abort = 1; | |
2728 | } else if (edma_err_cause & eh_freeze_mask) { | |
2729 | /* | |
2730 | * Note to self: ata_port_freeze() calls ata_port_abort() | |
2731 | */ | |
bdd4ddde | 2732 | ata_port_freeze(ap); |
37b9046a ML |
2733 | } else { |
2734 | abort = 1; | |
2735 | } | |
2736 | ||
2737 | if (abort) { | |
2738 | if (qc) | |
2739 | ata_link_abort(qc->dev->link); | |
2740 | else | |
2741 | ata_port_abort(ap); | |
2742 | } | |
bdd4ddde JG |
2743 | } |
2744 | ||
1aadf5c3 | 2745 | static bool mv_process_crpb_response(struct ata_port *ap, |
fcfb1f77 ML |
2746 | struct mv_crpb *response, unsigned int tag, int ncq_enabled) |
2747 | { | |
752e386c TH |
2748 | u8 ata_status; |
2749 | u16 edma_status = le16_to_cpu(response->flags); | |
752e386c TH |
2750 | |
2751 | /* | |
2752 | * edma_status from a response queue entry: | |
2753 | * LSB is from EDMA_ERR_IRQ_CAUSE (non-NCQ only). | |
2754 | * MSB is saved ATA status from command completion. | |
2755 | */ | |
2756 | if (!ncq_enabled) { | |
2757 | u8 err_cause = edma_status & 0xff & ~EDMA_ERR_DEV; | |
2758 | if (err_cause) { | |
2759 | /* | |
2760 | * Error will be seen/handled by | |
2761 | * mv_err_intr(). So do nothing at all here. | |
2762 | */ | |
1aadf5c3 | 2763 | return false; |
752e386c | 2764 | } |
fcfb1f77 | 2765 | } |
752e386c TH |
2766 | ata_status = edma_status >> CRPB_FLAG_STATUS_SHIFT; |
2767 | if (!ac_err_mask(ata_status)) | |
1aadf5c3 | 2768 | return true; |
752e386c | 2769 | /* else: leave it for mv_err_intr() */ |
1aadf5c3 | 2770 | return false; |
fcfb1f77 ML |
2771 | } |
2772 | ||
2773 | static void mv_process_crpb_entries(struct ata_port *ap, struct mv_port_priv *pp) | |
bdd4ddde JG |
2774 | { |
2775 | void __iomem *port_mmio = mv_ap_base(ap); | |
2776 | struct mv_host_priv *hpriv = ap->host->private_data; | |
fcfb1f77 | 2777 | u32 in_index; |
bdd4ddde | 2778 | bool work_done = false; |
1aadf5c3 | 2779 | u32 done_mask = 0; |
fcfb1f77 | 2780 | int ncq_enabled = (pp->pp_flags & MV_PP_FLAG_NCQ_EN); |
bdd4ddde | 2781 | |
fcfb1f77 | 2782 | /* Get the hardware queue position index */ |
cae5a29d | 2783 | in_index = (readl(port_mmio + EDMA_RSP_Q_IN_PTR) |
bdd4ddde JG |
2784 | >> EDMA_RSP_Q_PTR_SHIFT) & MV_MAX_Q_DEPTH_MASK; |
2785 | ||
fcfb1f77 ML |
2786 | /* Process new responses from since the last time we looked */ |
2787 | while (in_index != pp->resp_idx) { | |
6c1153e0 | 2788 | unsigned int tag; |
fcfb1f77 | 2789 | struct mv_crpb *response = &pp->crpb[pp->resp_idx]; |
bdd4ddde | 2790 | |
fcfb1f77 | 2791 | pp->resp_idx = (pp->resp_idx + 1) & MV_MAX_Q_DEPTH_MASK; |
bdd4ddde | 2792 | |
fcfb1f77 ML |
2793 | if (IS_GEN_I(hpriv)) { |
2794 | /* 50xx: no NCQ, only one command active at a time */ | |
9af5c9c9 | 2795 | tag = ap->link.active_tag; |
fcfb1f77 ML |
2796 | } else { |
2797 | /* Gen II/IIE: get command tag from CRPB entry */ | |
2798 | tag = le16_to_cpu(response->id) & 0x1f; | |
bdd4ddde | 2799 | } |
1aadf5c3 TH |
2800 | if (mv_process_crpb_response(ap, response, tag, ncq_enabled)) |
2801 | done_mask |= 1 << tag; | |
bdd4ddde | 2802 | work_done = true; |
bdd4ddde JG |
2803 | } |
2804 | ||
1aadf5c3 TH |
2805 | if (work_done) { |
2806 | ata_qc_complete_multiple(ap, ap->qc_active ^ done_mask); | |
2807 | ||
2808 | /* Update the software queue position index in hardware */ | |
bdd4ddde | 2809 | writelfl((pp->crpb_dma & EDMA_RSP_Q_BASE_LO_MASK) | |
fcfb1f77 | 2810 | (pp->resp_idx << EDMA_RSP_Q_PTR_SHIFT), |
cae5a29d | 2811 | port_mmio + EDMA_RSP_Q_OUT_PTR); |
1aadf5c3 | 2812 | } |
20f733e7 BR |
2813 | } |
2814 | ||
a9010329 ML |
2815 | static void mv_port_intr(struct ata_port *ap, u32 port_cause) |
2816 | { | |
2817 | struct mv_port_priv *pp; | |
2818 | int edma_was_enabled; | |
2819 | ||
a9010329 ML |
2820 | /* |
2821 | * Grab a snapshot of the EDMA_EN flag setting, | |
2822 | * so that we have a consistent view for this port, | |
2823 | * even if something we call of our routines changes it. | |
2824 | */ | |
2825 | pp = ap->private_data; | |
2826 | edma_was_enabled = (pp->pp_flags & MV_PP_FLAG_EDMA_EN); | |
2827 | /* | |
2828 | * Process completed CRPB response(s) before other events. | |
2829 | */ | |
2830 | if (edma_was_enabled && (port_cause & DONE_IRQ)) { | |
2831 | mv_process_crpb_entries(ap, pp); | |
4c299ca3 ML |
2832 | if (pp->pp_flags & MV_PP_FLAG_DELAYED_EH) |
2833 | mv_handle_fbs_ncq_dev_err(ap); | |
a9010329 ML |
2834 | } |
2835 | /* | |
2836 | * Handle chip-reported errors, or continue on to handle PIO. | |
2837 | */ | |
2838 | if (unlikely(port_cause & ERR_IRQ)) { | |
2839 | mv_err_intr(ap); | |
2840 | } else if (!edma_was_enabled) { | |
2841 | struct ata_queued_cmd *qc = mv_get_active_qc(ap); | |
2842 | if (qc) | |
c3b28894 | 2843 | ata_bmdma_port_intr(ap, qc); |
a9010329 ML |
2844 | else |
2845 | mv_unexpected_intr(ap, edma_was_enabled); | |
2846 | } | |
2847 | } | |
2848 | ||
05b308e1 BR |
2849 | /** |
2850 | * mv_host_intr - Handle all interrupts on the given host controller | |
cca3974e | 2851 | * @host: host specific structure |
7368f919 | 2852 | * @main_irq_cause: Main interrupt cause register for the chip. |
05b308e1 BR |
2853 | * |
2854 | * LOCKING: | |
2855 | * Inherited from caller. | |
2856 | */ | |
7368f919 | 2857 | static int mv_host_intr(struct ata_host *host, u32 main_irq_cause) |
20f733e7 | 2858 | { |
f351b2d6 | 2859 | struct mv_host_priv *hpriv = host->private_data; |
eabd5eb1 | 2860 | void __iomem *mmio = hpriv->base, *hc_mmio; |
a3718c1f | 2861 | unsigned int handled = 0, port; |
20f733e7 | 2862 | |
2b748a0a ML |
2863 | /* If asserted, clear the "all ports" IRQ coalescing bit */ |
2864 | if (main_irq_cause & ALL_PORTS_COAL_DONE) | |
cae5a29d | 2865 | writel(~ALL_PORTS_COAL_IRQ, mmio + IRQ_COAL_CAUSE); |
2b748a0a | 2866 | |
a3718c1f | 2867 | for (port = 0; port < hpriv->n_ports; port++) { |
cca3974e | 2868 | struct ata_port *ap = host->ports[port]; |
eabd5eb1 ML |
2869 | unsigned int p, shift, hardport, port_cause; |
2870 | ||
a3718c1f | 2871 | MV_PORT_TO_SHIFT_AND_HARDPORT(port, shift, hardport); |
a3718c1f | 2872 | /* |
eabd5eb1 ML |
2873 | * Each hc within the host has its own hc_irq_cause register, |
2874 | * where the interrupting ports bits get ack'd. | |
a3718c1f | 2875 | */ |
eabd5eb1 ML |
2876 | if (hardport == 0) { /* first port on this hc ? */ |
2877 | u32 hc_cause = (main_irq_cause >> shift) & HC0_IRQ_PEND; | |
2878 | u32 port_mask, ack_irqs; | |
2879 | /* | |
2880 | * Skip this entire hc if nothing pending for any ports | |
2881 | */ | |
2882 | if (!hc_cause) { | |
2883 | port += MV_PORTS_PER_HC - 1; | |
2884 | continue; | |
2885 | } | |
2886 | /* | |
2887 | * We don't need/want to read the hc_irq_cause register, | |
2888 | * because doing so hurts performance, and | |
2889 | * main_irq_cause already gives us everything we need. | |
2890 | * | |
2891 | * But we do have to *write* to the hc_irq_cause to ack | |
2892 | * the ports that we are handling this time through. | |
2893 | * | |
2894 | * This requires that we create a bitmap for those | |
2895 | * ports which interrupted us, and use that bitmap | |
2896 | * to ack (only) those ports via hc_irq_cause. | |
2897 | */ | |
2898 | ack_irqs = 0; | |
2b748a0a ML |
2899 | if (hc_cause & PORTS_0_3_COAL_DONE) |
2900 | ack_irqs = HC_COAL_IRQ; | |
eabd5eb1 ML |
2901 | for (p = 0; p < MV_PORTS_PER_HC; ++p) { |
2902 | if ((port + p) >= hpriv->n_ports) | |
2903 | break; | |
2904 | port_mask = (DONE_IRQ | ERR_IRQ) << (p * 2); | |
2905 | if (hc_cause & port_mask) | |
2906 | ack_irqs |= (DMA_IRQ | DEV_IRQ) << p; | |
2907 | } | |
a3718c1f | 2908 | hc_mmio = mv_hc_base_from_port(mmio, port); |
cae5a29d | 2909 | writelfl(~ack_irqs, hc_mmio + HC_IRQ_CAUSE); |
a3718c1f ML |
2910 | handled = 1; |
2911 | } | |
8f767f8a | 2912 | /* |
a9010329 | 2913 | * Handle interrupts signalled for this port: |
8f767f8a | 2914 | */ |
a9010329 ML |
2915 | port_cause = (main_irq_cause >> shift) & (DONE_IRQ | ERR_IRQ); |
2916 | if (port_cause) | |
2917 | mv_port_intr(ap, port_cause); | |
20f733e7 | 2918 | } |
a3718c1f | 2919 | return handled; |
20f733e7 BR |
2920 | } |
2921 | ||
a3718c1f | 2922 | static int mv_pci_error(struct ata_host *host, void __iomem *mmio) |
bdd4ddde | 2923 | { |
02a121da | 2924 | struct mv_host_priv *hpriv = host->private_data; |
bdd4ddde JG |
2925 | struct ata_port *ap; |
2926 | struct ata_queued_cmd *qc; | |
2927 | struct ata_eh_info *ehi; | |
2928 | unsigned int i, err_mask, printed = 0; | |
2929 | u32 err_cause; | |
2930 | ||
cae5a29d | 2931 | err_cause = readl(mmio + hpriv->irq_cause_offset); |
bdd4ddde | 2932 | |
a44fec1f | 2933 | dev_err(host->dev, "PCI ERROR; PCI IRQ cause=0x%08x\n", err_cause); |
bdd4ddde JG |
2934 | |
2935 | DPRINTK("All regs @ PCI error\n"); | |
2936 | mv_dump_all_regs(mmio, -1, to_pci_dev(host->dev)); | |
2937 | ||
cae5a29d | 2938 | writelfl(0, mmio + hpriv->irq_cause_offset); |
bdd4ddde JG |
2939 | |
2940 | for (i = 0; i < host->n_ports; i++) { | |
2941 | ap = host->ports[i]; | |
936fd732 | 2942 | if (!ata_link_offline(&ap->link)) { |
9af5c9c9 | 2943 | ehi = &ap->link.eh_info; |
bdd4ddde JG |
2944 | ata_ehi_clear_desc(ehi); |
2945 | if (!printed++) | |
2946 | ata_ehi_push_desc(ehi, | |
2947 | "PCI err cause 0x%08x", err_cause); | |
2948 | err_mask = AC_ERR_HOST_BUS; | |
cf480626 | 2949 | ehi->action = ATA_EH_RESET; |
9af5c9c9 | 2950 | qc = ata_qc_from_tag(ap, ap->link.active_tag); |
bdd4ddde JG |
2951 | if (qc) |
2952 | qc->err_mask |= err_mask; | |
2953 | else | |
2954 | ehi->err_mask |= err_mask; | |
2955 | ||
2956 | ata_port_freeze(ap); | |
2957 | } | |
2958 | } | |
a3718c1f | 2959 | return 1; /* handled */ |
bdd4ddde JG |
2960 | } |
2961 | ||
05b308e1 | 2962 | /** |
c5d3e45a | 2963 | * mv_interrupt - Main interrupt event handler |
05b308e1 BR |
2964 | * @irq: unused |
2965 | * @dev_instance: private data; in this case the host structure | |
05b308e1 BR |
2966 | * |
2967 | * Read the read only register to determine if any host | |
2968 | * controllers have pending interrupts. If so, call lower level | |
2969 | * routine to handle. Also check for PCI errors which are only | |
2970 | * reported here. | |
2971 | * | |
8b260248 | 2972 | * LOCKING: |
cca3974e | 2973 | * This routine holds the host lock while processing pending |
05b308e1 BR |
2974 | * interrupts. |
2975 | */ | |
7d12e780 | 2976 | static irqreturn_t mv_interrupt(int irq, void *dev_instance) |
20f733e7 | 2977 | { |
cca3974e | 2978 | struct ata_host *host = dev_instance; |
f351b2d6 | 2979 | struct mv_host_priv *hpriv = host->private_data; |
a3718c1f | 2980 | unsigned int handled = 0; |
6d3c30ef | 2981 | int using_msi = hpriv->hp_flags & MV_HP_FLAG_MSI; |
96e2c487 | 2982 | u32 main_irq_cause, pending_irqs; |
20f733e7 | 2983 | |
646a4da5 | 2984 | spin_lock(&host->lock); |
6d3c30ef ML |
2985 | |
2986 | /* for MSI: block new interrupts while in here */ | |
2987 | if (using_msi) | |
2b748a0a | 2988 | mv_write_main_irq_mask(0, hpriv); |
6d3c30ef | 2989 | |
7368f919 | 2990 | main_irq_cause = readl(hpriv->main_irq_cause_addr); |
96e2c487 | 2991 | pending_irqs = main_irq_cause & hpriv->main_irq_mask; |
352fab70 ML |
2992 | /* |
2993 | * Deal with cases where we either have nothing pending, or have read | |
2994 | * a bogus register value which can indicate HW removal or PCI fault. | |
20f733e7 | 2995 | */ |
a44253d2 | 2996 | if (pending_irqs && main_irq_cause != 0xffffffffU) { |
1f398472 | 2997 | if (unlikely((pending_irqs & PCI_ERR) && !IS_SOC(hpriv))) |
a3718c1f ML |
2998 | handled = mv_pci_error(host, hpriv->base); |
2999 | else | |
a44253d2 | 3000 | handled = mv_host_intr(host, pending_irqs); |
bdd4ddde | 3001 | } |
6d3c30ef ML |
3002 | |
3003 | /* for MSI: unmask; interrupt cause bits will retrigger now */ | |
3004 | if (using_msi) | |
2b748a0a | 3005 | mv_write_main_irq_mask(hpriv->main_irq_mask, hpriv); |
6d3c30ef | 3006 | |
9d51af7b ML |
3007 | spin_unlock(&host->lock); |
3008 | ||
20f733e7 BR |
3009 | return IRQ_RETVAL(handled); |
3010 | } | |
3011 | ||
c9d39130 JG |
3012 | static unsigned int mv5_scr_offset(unsigned int sc_reg_in) |
3013 | { | |
3014 | unsigned int ofs; | |
3015 | ||
3016 | switch (sc_reg_in) { | |
3017 | case SCR_STATUS: | |
3018 | case SCR_ERROR: | |
3019 | case SCR_CONTROL: | |
3020 | ofs = sc_reg_in * sizeof(u32); | |
3021 | break; | |
3022 | default: | |
3023 | ofs = 0xffffffffU; | |
3024 | break; | |
3025 | } | |
3026 | return ofs; | |
3027 | } | |
3028 | ||
82ef04fb | 3029 | static int mv5_scr_read(struct ata_link *link, unsigned int sc_reg_in, u32 *val) |
c9d39130 | 3030 | { |
82ef04fb | 3031 | struct mv_host_priv *hpriv = link->ap->host->private_data; |
f351b2d6 | 3032 | void __iomem *mmio = hpriv->base; |
82ef04fb | 3033 | void __iomem *addr = mv5_phy_base(mmio, link->ap->port_no); |
c9d39130 JG |
3034 | unsigned int ofs = mv5_scr_offset(sc_reg_in); |
3035 | ||
da3dbb17 TH |
3036 | if (ofs != 0xffffffffU) { |
3037 | *val = readl(addr + ofs); | |
3038 | return 0; | |
3039 | } else | |
3040 | return -EINVAL; | |
c9d39130 JG |
3041 | } |
3042 | ||
82ef04fb | 3043 | static int mv5_scr_write(struct ata_link *link, unsigned int sc_reg_in, u32 val) |
c9d39130 | 3044 | { |
82ef04fb | 3045 | struct mv_host_priv *hpriv = link->ap->host->private_data; |
f351b2d6 | 3046 | void __iomem *mmio = hpriv->base; |
82ef04fb | 3047 | void __iomem *addr = mv5_phy_base(mmio, link->ap->port_no); |
c9d39130 JG |
3048 | unsigned int ofs = mv5_scr_offset(sc_reg_in); |
3049 | ||
da3dbb17 | 3050 | if (ofs != 0xffffffffU) { |
0d5ff566 | 3051 | writelfl(val, addr + ofs); |
da3dbb17 TH |
3052 | return 0; |
3053 | } else | |
3054 | return -EINVAL; | |
c9d39130 JG |
3055 | } |
3056 | ||
7bb3c529 | 3057 | static void mv5_reset_bus(struct ata_host *host, void __iomem *mmio) |
522479fb | 3058 | { |
7bb3c529 | 3059 | struct pci_dev *pdev = to_pci_dev(host->dev); |
522479fb JG |
3060 | int early_5080; |
3061 | ||
44c10138 | 3062 | early_5080 = (pdev->device == 0x5080) && (pdev->revision == 0); |
522479fb JG |
3063 | |
3064 | if (!early_5080) { | |
3065 | u32 tmp = readl(mmio + MV_PCI_EXP_ROM_BAR_CTL); | |
3066 | tmp |= (1 << 0); | |
3067 | writel(tmp, mmio + MV_PCI_EXP_ROM_BAR_CTL); | |
3068 | } | |
3069 | ||
7bb3c529 | 3070 | mv_reset_pci_bus(host, mmio); |
522479fb JG |
3071 | } |
3072 | ||
3073 | static void mv5_reset_flash(struct mv_host_priv *hpriv, void __iomem *mmio) | |
3074 | { | |
cae5a29d | 3075 | writel(0x0fcfffff, mmio + FLASH_CTL); |
522479fb JG |
3076 | } |
3077 | ||
47c2b677 | 3078 | static void mv5_read_preamp(struct mv_host_priv *hpriv, int idx, |
ba3fe8fb JG |
3079 | void __iomem *mmio) |
3080 | { | |
c9d39130 JG |
3081 | void __iomem *phy_mmio = mv5_phy_base(mmio, idx); |
3082 | u32 tmp; | |
3083 | ||
3084 | tmp = readl(phy_mmio + MV5_PHY_MODE); | |
3085 | ||
3086 | hpriv->signal[idx].pre = tmp & 0x1800; /* bits 12:11 */ | |
3087 | hpriv->signal[idx].amps = tmp & 0xe0; /* bits 7:5 */ | |
ba3fe8fb JG |
3088 | } |
3089 | ||
47c2b677 | 3090 | static void mv5_enable_leds(struct mv_host_priv *hpriv, void __iomem *mmio) |
ba3fe8fb | 3091 | { |
522479fb JG |
3092 | u32 tmp; |
3093 | ||
cae5a29d | 3094 | writel(0, mmio + GPIO_PORT_CTL); |
522479fb JG |
3095 | |
3096 | /* FIXME: handle MV_HP_ERRATA_50XXB2 errata */ | |
3097 | ||
3098 | tmp = readl(mmio + MV_PCI_EXP_ROM_BAR_CTL); | |
3099 | tmp |= ~(1 << 0); | |
3100 | writel(tmp, mmio + MV_PCI_EXP_ROM_BAR_CTL); | |
ba3fe8fb JG |
3101 | } |
3102 | ||
2a47ce06 JG |
3103 | static void mv5_phy_errata(struct mv_host_priv *hpriv, void __iomem *mmio, |
3104 | unsigned int port) | |
bca1c4eb | 3105 | { |
c9d39130 JG |
3106 | void __iomem *phy_mmio = mv5_phy_base(mmio, port); |
3107 | const u32 mask = (1<<12) | (1<<11) | (1<<7) | (1<<6) | (1<<5); | |
3108 | u32 tmp; | |
3109 | int fix_apm_sq = (hpriv->hp_flags & MV_HP_ERRATA_50XXB0); | |
3110 | ||
3111 | if (fix_apm_sq) { | |
cae5a29d | 3112 | tmp = readl(phy_mmio + MV5_LTMODE); |
c9d39130 | 3113 | tmp |= (1 << 19); |
cae5a29d | 3114 | writel(tmp, phy_mmio + MV5_LTMODE); |
c9d39130 | 3115 | |
cae5a29d | 3116 | tmp = readl(phy_mmio + MV5_PHY_CTL); |
c9d39130 JG |
3117 | tmp &= ~0x3; |
3118 | tmp |= 0x1; | |
cae5a29d | 3119 | writel(tmp, phy_mmio + MV5_PHY_CTL); |
c9d39130 JG |
3120 | } |
3121 | ||
3122 | tmp = readl(phy_mmio + MV5_PHY_MODE); | |
3123 | tmp &= ~mask; | |
3124 | tmp |= hpriv->signal[port].pre; | |
3125 | tmp |= hpriv->signal[port].amps; | |
3126 | writel(tmp, phy_mmio + MV5_PHY_MODE); | |
bca1c4eb JG |
3127 | } |
3128 | ||
c9d39130 JG |
3129 | |
3130 | #undef ZERO | |
3131 | #define ZERO(reg) writel(0, port_mmio + (reg)) | |
3132 | static void mv5_reset_hc_port(struct mv_host_priv *hpriv, void __iomem *mmio, | |
3133 | unsigned int port) | |
3134 | { | |
3135 | void __iomem *port_mmio = mv_port_base(mmio, port); | |
3136 | ||
e12bef50 | 3137 | mv_reset_channel(hpriv, mmio, port); |
c9d39130 JG |
3138 | |
3139 | ZERO(0x028); /* command */ | |
cae5a29d | 3140 | writel(0x11f, port_mmio + EDMA_CFG); |
c9d39130 JG |
3141 | ZERO(0x004); /* timer */ |
3142 | ZERO(0x008); /* irq err cause */ | |
3143 | ZERO(0x00c); /* irq err mask */ | |
3144 | ZERO(0x010); /* rq bah */ | |
3145 | ZERO(0x014); /* rq inp */ | |
3146 | ZERO(0x018); /* rq outp */ | |
3147 | ZERO(0x01c); /* respq bah */ | |
3148 | ZERO(0x024); /* respq outp */ | |
3149 | ZERO(0x020); /* respq inp */ | |
3150 | ZERO(0x02c); /* test control */ | |
cae5a29d | 3151 | writel(0xbc, port_mmio + EDMA_IORDY_TMOUT); |
c9d39130 JG |
3152 | } |
3153 | #undef ZERO | |
3154 | ||
3155 | #define ZERO(reg) writel(0, hc_mmio + (reg)) | |
3156 | static void mv5_reset_one_hc(struct mv_host_priv *hpriv, void __iomem *mmio, | |
3157 | unsigned int hc) | |
47c2b677 | 3158 | { |
c9d39130 JG |
3159 | void __iomem *hc_mmio = mv_hc_base(mmio, hc); |
3160 | u32 tmp; | |
3161 | ||
3162 | ZERO(0x00c); | |
3163 | ZERO(0x010); | |
3164 | ZERO(0x014); | |
3165 | ZERO(0x018); | |
3166 | ||
3167 | tmp = readl(hc_mmio + 0x20); | |
3168 | tmp &= 0x1c1c1c1c; | |
3169 | tmp |= 0x03030303; | |
3170 | writel(tmp, hc_mmio + 0x20); | |
3171 | } | |
3172 | #undef ZERO | |
3173 | ||
3174 | static int mv5_reset_hc(struct mv_host_priv *hpriv, void __iomem *mmio, | |
3175 | unsigned int n_hc) | |
3176 | { | |
3177 | unsigned int hc, port; | |
3178 | ||
3179 | for (hc = 0; hc < n_hc; hc++) { | |
3180 | for (port = 0; port < MV_PORTS_PER_HC; port++) | |
3181 | mv5_reset_hc_port(hpriv, mmio, | |
3182 | (hc * MV_PORTS_PER_HC) + port); | |
3183 | ||
3184 | mv5_reset_one_hc(hpriv, mmio, hc); | |
3185 | } | |
3186 | ||
3187 | return 0; | |
47c2b677 JG |
3188 | } |
3189 | ||
101ffae2 JG |
3190 | #undef ZERO |
3191 | #define ZERO(reg) writel(0, mmio + (reg)) | |
7bb3c529 | 3192 | static void mv_reset_pci_bus(struct ata_host *host, void __iomem *mmio) |
101ffae2 | 3193 | { |
02a121da | 3194 | struct mv_host_priv *hpriv = host->private_data; |
101ffae2 JG |
3195 | u32 tmp; |
3196 | ||
cae5a29d | 3197 | tmp = readl(mmio + MV_PCI_MODE); |
101ffae2 | 3198 | tmp &= 0xff00ffff; |
cae5a29d | 3199 | writel(tmp, mmio + MV_PCI_MODE); |
101ffae2 JG |
3200 | |
3201 | ZERO(MV_PCI_DISC_TIMER); | |
3202 | ZERO(MV_PCI_MSI_TRIGGER); | |
cae5a29d | 3203 | writel(0x000100ff, mmio + MV_PCI_XBAR_TMOUT); |
101ffae2 | 3204 | ZERO(MV_PCI_SERR_MASK); |
cae5a29d ML |
3205 | ZERO(hpriv->irq_cause_offset); |
3206 | ZERO(hpriv->irq_mask_offset); | |
101ffae2 JG |
3207 | ZERO(MV_PCI_ERR_LOW_ADDRESS); |
3208 | ZERO(MV_PCI_ERR_HIGH_ADDRESS); | |
3209 | ZERO(MV_PCI_ERR_ATTRIBUTE); | |
3210 | ZERO(MV_PCI_ERR_COMMAND); | |
3211 | } | |
3212 | #undef ZERO | |
3213 | ||
3214 | static void mv6_reset_flash(struct mv_host_priv *hpriv, void __iomem *mmio) | |
3215 | { | |
3216 | u32 tmp; | |
3217 | ||
3218 | mv5_reset_flash(hpriv, mmio); | |
3219 | ||
cae5a29d | 3220 | tmp = readl(mmio + GPIO_PORT_CTL); |
101ffae2 JG |
3221 | tmp &= 0x3; |
3222 | tmp |= (1 << 5) | (1 << 6); | |
cae5a29d | 3223 | writel(tmp, mmio + GPIO_PORT_CTL); |
101ffae2 JG |
3224 | } |
3225 | ||
3226 | /** | |
3227 | * mv6_reset_hc - Perform the 6xxx global soft reset | |
3228 | * @mmio: base address of the HBA | |
3229 | * | |
3230 | * This routine only applies to 6xxx parts. | |
3231 | * | |
3232 | * LOCKING: | |
3233 | * Inherited from caller. | |
3234 | */ | |
c9d39130 JG |
3235 | static int mv6_reset_hc(struct mv_host_priv *hpriv, void __iomem *mmio, |
3236 | unsigned int n_hc) | |
101ffae2 | 3237 | { |
cae5a29d | 3238 | void __iomem *reg = mmio + PCI_MAIN_CMD_STS; |
101ffae2 JG |
3239 | int i, rc = 0; |
3240 | u32 t; | |
3241 | ||
3242 | /* Following procedure defined in PCI "main command and status | |
3243 | * register" table. | |
3244 | */ | |
3245 | t = readl(reg); | |
3246 | writel(t | STOP_PCI_MASTER, reg); | |
3247 | ||
3248 | for (i = 0; i < 1000; i++) { | |
3249 | udelay(1); | |
3250 | t = readl(reg); | |
2dcb407e | 3251 | if (PCI_MASTER_EMPTY & t) |
101ffae2 | 3252 | break; |
101ffae2 JG |
3253 | } |
3254 | if (!(PCI_MASTER_EMPTY & t)) { | |
3255 | printk(KERN_ERR DRV_NAME ": PCI master won't flush\n"); | |
3256 | rc = 1; | |
3257 | goto done; | |
3258 | } | |
3259 | ||
3260 | /* set reset */ | |
3261 | i = 5; | |
3262 | do { | |
3263 | writel(t | GLOB_SFT_RST, reg); | |
3264 | t = readl(reg); | |
3265 | udelay(1); | |
3266 | } while (!(GLOB_SFT_RST & t) && (i-- > 0)); | |
3267 | ||
3268 | if (!(GLOB_SFT_RST & t)) { | |
3269 | printk(KERN_ERR DRV_NAME ": can't set global reset\n"); | |
3270 | rc = 1; | |
3271 | goto done; | |
3272 | } | |
3273 | ||
3274 | /* clear reset and *reenable the PCI master* (not mentioned in spec) */ | |
3275 | i = 5; | |
3276 | do { | |
3277 | writel(t & ~(GLOB_SFT_RST | STOP_PCI_MASTER), reg); | |
3278 | t = readl(reg); | |
3279 | udelay(1); | |
3280 | } while ((GLOB_SFT_RST & t) && (i-- > 0)); | |
3281 | ||
3282 | if (GLOB_SFT_RST & t) { | |
3283 | printk(KERN_ERR DRV_NAME ": can't clear global reset\n"); | |
3284 | rc = 1; | |
3285 | } | |
3286 | done: | |
3287 | return rc; | |
3288 | } | |
3289 | ||
47c2b677 | 3290 | static void mv6_read_preamp(struct mv_host_priv *hpriv, int idx, |
ba3fe8fb JG |
3291 | void __iomem *mmio) |
3292 | { | |
3293 | void __iomem *port_mmio; | |
3294 | u32 tmp; | |
3295 | ||
cae5a29d | 3296 | tmp = readl(mmio + RESET_CFG); |
ba3fe8fb | 3297 | if ((tmp & (1 << 0)) == 0) { |
47c2b677 | 3298 | hpriv->signal[idx].amps = 0x7 << 8; |
ba3fe8fb JG |
3299 | hpriv->signal[idx].pre = 0x1 << 5; |
3300 | return; | |
3301 | } | |
3302 | ||
3303 | port_mmio = mv_port_base(mmio, idx); | |
3304 | tmp = readl(port_mmio + PHY_MODE2); | |
3305 | ||
3306 | hpriv->signal[idx].amps = tmp & 0x700; /* bits 10:8 */ | |
3307 | hpriv->signal[idx].pre = tmp & 0xe0; /* bits 7:5 */ | |
3308 | } | |
3309 | ||
47c2b677 | 3310 | static void mv6_enable_leds(struct mv_host_priv *hpriv, void __iomem *mmio) |
ba3fe8fb | 3311 | { |
cae5a29d | 3312 | writel(0x00000060, mmio + GPIO_PORT_CTL); |
ba3fe8fb JG |
3313 | } |
3314 | ||
c9d39130 | 3315 | static void mv6_phy_errata(struct mv_host_priv *hpriv, void __iomem *mmio, |
2a47ce06 | 3316 | unsigned int port) |
bca1c4eb | 3317 | { |
c9d39130 JG |
3318 | void __iomem *port_mmio = mv_port_base(mmio, port); |
3319 | ||
bca1c4eb | 3320 | u32 hp_flags = hpriv->hp_flags; |
47c2b677 JG |
3321 | int fix_phy_mode2 = |
3322 | hp_flags & (MV_HP_ERRATA_60X1B2 | MV_HP_ERRATA_60X1C0); | |
bca1c4eb | 3323 | int fix_phy_mode4 = |
47c2b677 | 3324 | hp_flags & (MV_HP_ERRATA_60X1B2 | MV_HP_ERRATA_60X1C0); |
8c30a8b9 | 3325 | u32 m2, m3; |
47c2b677 JG |
3326 | |
3327 | if (fix_phy_mode2) { | |
3328 | m2 = readl(port_mmio + PHY_MODE2); | |
3329 | m2 &= ~(1 << 16); | |
3330 | m2 |= (1 << 31); | |
3331 | writel(m2, port_mmio + PHY_MODE2); | |
3332 | ||
3333 | udelay(200); | |
3334 | ||
3335 | m2 = readl(port_mmio + PHY_MODE2); | |
3336 | m2 &= ~((1 << 16) | (1 << 31)); | |
3337 | writel(m2, port_mmio + PHY_MODE2); | |
3338 | ||
3339 | udelay(200); | |
3340 | } | |
3341 | ||
8c30a8b9 ML |
3342 | /* |
3343 | * Gen-II/IIe PHY_MODE3 errata RM#2: | |
3344 | * Achieves better receiver noise performance than the h/w default: | |
3345 | */ | |
3346 | m3 = readl(port_mmio + PHY_MODE3); | |
3347 | m3 = (m3 & 0x1f) | (0x5555601 << 5); | |
bca1c4eb | 3348 | |
0388a8c0 ML |
3349 | /* Guideline 88F5182 (GL# SATA-S11) */ |
3350 | if (IS_SOC(hpriv)) | |
3351 | m3 &= ~0x1c; | |
3352 | ||
bca1c4eb | 3353 | if (fix_phy_mode4) { |
ba069e37 ML |
3354 | u32 m4 = readl(port_mmio + PHY_MODE4); |
3355 | /* | |
3356 | * Enforce reserved-bit restrictions on GenIIe devices only. | |
3357 | * For earlier chipsets, force only the internal config field | |
3358 | * (workaround for errata FEr SATA#10 part 1). | |
3359 | */ | |
8c30a8b9 | 3360 | if (IS_GEN_IIE(hpriv)) |
ba069e37 ML |
3361 | m4 = (m4 & ~PHY_MODE4_RSVD_ZEROS) | PHY_MODE4_RSVD_ONES; |
3362 | else | |
3363 | m4 = (m4 & ~PHY_MODE4_CFG_MASK) | PHY_MODE4_CFG_VALUE; | |
8c30a8b9 | 3364 | writel(m4, port_mmio + PHY_MODE4); |
bca1c4eb | 3365 | } |
b406c7a6 ML |
3366 | /* |
3367 | * Workaround for 60x1-B2 errata SATA#13: | |
3368 | * Any write to PHY_MODE4 (above) may corrupt PHY_MODE3, | |
3369 | * so we must always rewrite PHY_MODE3 after PHY_MODE4. | |
ba68460b | 3370 | * Or ensure we use writelfl() when writing PHY_MODE4. |
b406c7a6 ML |
3371 | */ |
3372 | writel(m3, port_mmio + PHY_MODE3); | |
bca1c4eb JG |
3373 | |
3374 | /* Revert values of pre-emphasis and signal amps to the saved ones */ | |
3375 | m2 = readl(port_mmio + PHY_MODE2); | |
3376 | ||
3377 | m2 &= ~MV_M2_PREAMP_MASK; | |
2a47ce06 JG |
3378 | m2 |= hpriv->signal[port].amps; |
3379 | m2 |= hpriv->signal[port].pre; | |
47c2b677 | 3380 | m2 &= ~(1 << 16); |
bca1c4eb | 3381 | |
e4e7b892 JG |
3382 | /* according to mvSata 3.6.1, some IIE values are fixed */ |
3383 | if (IS_GEN_IIE(hpriv)) { | |
3384 | m2 &= ~0xC30FF01F; | |
3385 | m2 |= 0x0000900F; | |
3386 | } | |
3387 | ||
bca1c4eb JG |
3388 | writel(m2, port_mmio + PHY_MODE2); |
3389 | } | |
3390 | ||
f351b2d6 SB |
3391 | /* TODO: use the generic LED interface to configure the SATA Presence */ |
3392 | /* & Acitivy LEDs on the board */ | |
3393 | static void mv_soc_enable_leds(struct mv_host_priv *hpriv, | |
3394 | void __iomem *mmio) | |
3395 | { | |
3396 | return; | |
3397 | } | |
3398 | ||
3399 | static void mv_soc_read_preamp(struct mv_host_priv *hpriv, int idx, | |
3400 | void __iomem *mmio) | |
3401 | { | |
3402 | void __iomem *port_mmio; | |
3403 | u32 tmp; | |
3404 | ||
3405 | port_mmio = mv_port_base(mmio, idx); | |
3406 | tmp = readl(port_mmio + PHY_MODE2); | |
3407 | ||
3408 | hpriv->signal[idx].amps = tmp & 0x700; /* bits 10:8 */ | |
3409 | hpriv->signal[idx].pre = tmp & 0xe0; /* bits 7:5 */ | |
3410 | } | |
3411 | ||
3412 | #undef ZERO | |
3413 | #define ZERO(reg) writel(0, port_mmio + (reg)) | |
3414 | static void mv_soc_reset_hc_port(struct mv_host_priv *hpriv, | |
3415 | void __iomem *mmio, unsigned int port) | |
3416 | { | |
3417 | void __iomem *port_mmio = mv_port_base(mmio, port); | |
3418 | ||
e12bef50 | 3419 | mv_reset_channel(hpriv, mmio, port); |
f351b2d6 SB |
3420 | |
3421 | ZERO(0x028); /* command */ | |
cae5a29d | 3422 | writel(0x101f, port_mmio + EDMA_CFG); |
f351b2d6 SB |
3423 | ZERO(0x004); /* timer */ |
3424 | ZERO(0x008); /* irq err cause */ | |
3425 | ZERO(0x00c); /* irq err mask */ | |
3426 | ZERO(0x010); /* rq bah */ | |
3427 | ZERO(0x014); /* rq inp */ | |
3428 | ZERO(0x018); /* rq outp */ | |
3429 | ZERO(0x01c); /* respq bah */ | |
3430 | ZERO(0x024); /* respq outp */ | |
3431 | ZERO(0x020); /* respq inp */ | |
3432 | ZERO(0x02c); /* test control */ | |
d7b0c143 | 3433 | writel(0x800, port_mmio + EDMA_IORDY_TMOUT); |
f351b2d6 SB |
3434 | } |
3435 | ||
3436 | #undef ZERO | |
3437 | ||
3438 | #define ZERO(reg) writel(0, hc_mmio + (reg)) | |
3439 | static void mv_soc_reset_one_hc(struct mv_host_priv *hpriv, | |
3440 | void __iomem *mmio) | |
3441 | { | |
3442 | void __iomem *hc_mmio = mv_hc_base(mmio, 0); | |
3443 | ||
3444 | ZERO(0x00c); | |
3445 | ZERO(0x010); | |
3446 | ZERO(0x014); | |
3447 | ||
3448 | } | |
3449 | ||
3450 | #undef ZERO | |
3451 | ||
3452 | static int mv_soc_reset_hc(struct mv_host_priv *hpriv, | |
3453 | void __iomem *mmio, unsigned int n_hc) | |
3454 | { | |
3455 | unsigned int port; | |
3456 | ||
3457 | for (port = 0; port < hpriv->n_ports; port++) | |
3458 | mv_soc_reset_hc_port(hpriv, mmio, port); | |
3459 | ||
3460 | mv_soc_reset_one_hc(hpriv, mmio); | |
3461 | ||
3462 | return 0; | |
3463 | } | |
3464 | ||
3465 | static void mv_soc_reset_flash(struct mv_host_priv *hpriv, | |
3466 | void __iomem *mmio) | |
3467 | { | |
3468 | return; | |
3469 | } | |
3470 | ||
3471 | static void mv_soc_reset_bus(struct ata_host *host, void __iomem *mmio) | |
3472 | { | |
3473 | return; | |
3474 | } | |
3475 | ||
29b7e43c MM |
3476 | static void mv_soc_65n_phy_errata(struct mv_host_priv *hpriv, |
3477 | void __iomem *mmio, unsigned int port) | |
3478 | { | |
3479 | void __iomem *port_mmio = mv_port_base(mmio, port); | |
3480 | u32 reg; | |
3481 | ||
3482 | reg = readl(port_mmio + PHY_MODE3); | |
3483 | reg &= ~(0x3 << 27); /* SELMUPF (bits 28:27) to 1 */ | |
3484 | reg |= (0x1 << 27); | |
3485 | reg &= ~(0x3 << 29); /* SELMUPI (bits 30:29) to 1 */ | |
3486 | reg |= (0x1 << 29); | |
3487 | writel(reg, port_mmio + PHY_MODE3); | |
3488 | ||
3489 | reg = readl(port_mmio + PHY_MODE4); | |
3490 | reg &= ~0x1; /* SATU_OD8 (bit 0) to 0, reserved bit 16 must be set */ | |
3491 | reg |= (0x1 << 16); | |
3492 | writel(reg, port_mmio + PHY_MODE4); | |
3493 | ||
3494 | reg = readl(port_mmio + PHY_MODE9_GEN2); | |
3495 | reg &= ~0xf; /* TXAMP[3:0] (bits 3:0) to 8 */ | |
3496 | reg |= 0x8; | |
3497 | reg &= ~(0x1 << 14); /* TXAMP[4] (bit 14) to 0 */ | |
3498 | writel(reg, port_mmio + PHY_MODE9_GEN2); | |
3499 | ||
3500 | reg = readl(port_mmio + PHY_MODE9_GEN1); | |
3501 | reg &= ~0xf; /* TXAMP[3:0] (bits 3:0) to 8 */ | |
3502 | reg |= 0x8; | |
3503 | reg &= ~(0x1 << 14); /* TXAMP[4] (bit 14) to 0 */ | |
3504 | writel(reg, port_mmio + PHY_MODE9_GEN1); | |
3505 | } | |
3506 | ||
3507 | /** | |
3508 | * soc_is_65 - check if the soc is 65 nano device | |
3509 | * | |
3510 | * Detect the type of the SoC, this is done by reading the PHYCFG_OFS | |
3511 | * register, this register should contain non-zero value and it exists only | |
3512 | * in the 65 nano devices, when reading it from older devices we get 0. | |
3513 | */ | |
3514 | static bool soc_is_65n(struct mv_host_priv *hpriv) | |
3515 | { | |
3516 | void __iomem *port0_mmio = mv_port_base(hpriv->base, 0); | |
3517 | ||
3518 | if (readl(port0_mmio + PHYCFG_OFS)) | |
3519 | return true; | |
3520 | return false; | |
3521 | } | |
3522 | ||
8e7decdb | 3523 | static void mv_setup_ifcfg(void __iomem *port_mmio, int want_gen2i) |
b67a1064 | 3524 | { |
cae5a29d | 3525 | u32 ifcfg = readl(port_mmio + SATA_IFCFG); |
b67a1064 | 3526 | |
8e7decdb | 3527 | ifcfg = (ifcfg & 0xf7f) | 0x9b1000; /* from chip spec */ |
b67a1064 | 3528 | if (want_gen2i) |
8e7decdb | 3529 | ifcfg |= (1 << 7); /* enable gen2i speed */ |
cae5a29d | 3530 | writelfl(ifcfg, port_mmio + SATA_IFCFG); |
b67a1064 ML |
3531 | } |
3532 | ||
e12bef50 | 3533 | static void mv_reset_channel(struct mv_host_priv *hpriv, void __iomem *mmio, |
c9d39130 JG |
3534 | unsigned int port_no) |
3535 | { | |
3536 | void __iomem *port_mmio = mv_port_base(mmio, port_no); | |
3537 | ||
8e7decdb ML |
3538 | /* |
3539 | * The datasheet warns against setting EDMA_RESET when EDMA is active | |
3540 | * (but doesn't say what the problem might be). So we first try | |
3541 | * to disable the EDMA engine before doing the EDMA_RESET operation. | |
3542 | */ | |
0d8be5cb | 3543 | mv_stop_edma_engine(port_mmio); |
cae5a29d | 3544 | writelfl(EDMA_RESET, port_mmio + EDMA_CMD); |
c9d39130 | 3545 | |
b67a1064 | 3546 | if (!IS_GEN_I(hpriv)) { |
8e7decdb ML |
3547 | /* Enable 3.0gb/s link speed: this survives EDMA_RESET */ |
3548 | mv_setup_ifcfg(port_mmio, 1); | |
c9d39130 | 3549 | } |
b67a1064 | 3550 | /* |
8e7decdb | 3551 | * Strobing EDMA_RESET here causes a hard reset of the SATA transport, |
b67a1064 | 3552 | * link, and physical layers. It resets all SATA interface registers |
cae5a29d | 3553 | * (except for SATA_IFCFG), and issues a COMRESET to the dev. |
c9d39130 | 3554 | */ |
cae5a29d | 3555 | writelfl(EDMA_RESET, port_mmio + EDMA_CMD); |
b67a1064 | 3556 | udelay(25); /* allow reset propagation */ |
cae5a29d | 3557 | writelfl(0, port_mmio + EDMA_CMD); |
c9d39130 JG |
3558 | |
3559 | hpriv->ops->phy_errata(hpriv, mmio, port_no); | |
3560 | ||
ee9ccdf7 | 3561 | if (IS_GEN_I(hpriv)) |
c9d39130 JG |
3562 | mdelay(1); |
3563 | } | |
3564 | ||
e49856d8 | 3565 | static void mv_pmp_select(struct ata_port *ap, int pmp) |
20f733e7 | 3566 | { |
e49856d8 ML |
3567 | if (sata_pmp_supported(ap)) { |
3568 | void __iomem *port_mmio = mv_ap_base(ap); | |
cae5a29d | 3569 | u32 reg = readl(port_mmio + SATA_IFCTL); |
e49856d8 | 3570 | int old = reg & 0xf; |
22374677 | 3571 | |
e49856d8 ML |
3572 | if (old != pmp) { |
3573 | reg = (reg & ~0xf) | pmp; | |
cae5a29d | 3574 | writelfl(reg, port_mmio + SATA_IFCTL); |
e49856d8 | 3575 | } |
22374677 | 3576 | } |
20f733e7 BR |
3577 | } |
3578 | ||
e49856d8 ML |
3579 | static int mv_pmp_hardreset(struct ata_link *link, unsigned int *class, |
3580 | unsigned long deadline) | |
22374677 | 3581 | { |
e49856d8 ML |
3582 | mv_pmp_select(link->ap, sata_srst_pmp(link)); |
3583 | return sata_std_hardreset(link, class, deadline); | |
3584 | } | |
bdd4ddde | 3585 | |
e49856d8 ML |
3586 | static int mv_softreset(struct ata_link *link, unsigned int *class, |
3587 | unsigned long deadline) | |
3588 | { | |
3589 | mv_pmp_select(link->ap, sata_srst_pmp(link)); | |
3590 | return ata_sff_softreset(link, class, deadline); | |
22374677 JG |
3591 | } |
3592 | ||
cc0680a5 | 3593 | static int mv_hardreset(struct ata_link *link, unsigned int *class, |
bdd4ddde | 3594 | unsigned long deadline) |
31961943 | 3595 | { |
cc0680a5 | 3596 | struct ata_port *ap = link->ap; |
bdd4ddde | 3597 | struct mv_host_priv *hpriv = ap->host->private_data; |
b562468c | 3598 | struct mv_port_priv *pp = ap->private_data; |
f351b2d6 | 3599 | void __iomem *mmio = hpriv->base; |
0d8be5cb ML |
3600 | int rc, attempts = 0, extra = 0; |
3601 | u32 sstatus; | |
3602 | bool online; | |
31961943 | 3603 | |
e12bef50 | 3604 | mv_reset_channel(hpriv, mmio, ap->port_no); |
b562468c | 3605 | pp->pp_flags &= ~MV_PP_FLAG_EDMA_EN; |
d16ab3f6 ML |
3606 | pp->pp_flags &= |
3607 | ~(MV_PP_FLAG_FBS_EN | MV_PP_FLAG_NCQ_EN | MV_PP_FLAG_FAKE_ATA_BUSY); | |
bdd4ddde | 3608 | |
0d8be5cb ML |
3609 | /* Workaround for errata FEr SATA#10 (part 2) */ |
3610 | do { | |
17c5aab5 ML |
3611 | const unsigned long *timing = |
3612 | sata_ehc_deb_timing(&link->eh_context); | |
bdd4ddde | 3613 | |
17c5aab5 ML |
3614 | rc = sata_link_hardreset(link, timing, deadline + extra, |
3615 | &online, NULL); | |
9dcffd99 | 3616 | rc = online ? -EAGAIN : rc; |
17c5aab5 | 3617 | if (rc) |
0d8be5cb | 3618 | return rc; |
0d8be5cb ML |
3619 | sata_scr_read(link, SCR_STATUS, &sstatus); |
3620 | if (!IS_GEN_I(hpriv) && ++attempts >= 5 && sstatus == 0x121) { | |
3621 | /* Force 1.5gb/s link speed and try again */ | |
8e7decdb | 3622 | mv_setup_ifcfg(mv_ap_base(ap), 0); |
0d8be5cb ML |
3623 | if (time_after(jiffies + HZ, deadline)) |
3624 | extra = HZ; /* only extend it once, max */ | |
3625 | } | |
3626 | } while (sstatus != 0x0 && sstatus != 0x113 && sstatus != 0x123); | |
08da1759 | 3627 | mv_save_cached_regs(ap); |
66e57a2c | 3628 | mv_edma_cfg(ap, 0, 0); |
bdd4ddde | 3629 | |
17c5aab5 | 3630 | return rc; |
bdd4ddde JG |
3631 | } |
3632 | ||
bdd4ddde JG |
3633 | static void mv_eh_freeze(struct ata_port *ap) |
3634 | { | |
1cfd19ae | 3635 | mv_stop_edma(ap); |
c4de573b | 3636 | mv_enable_port_irqs(ap, 0); |
bdd4ddde JG |
3637 | } |
3638 | ||
3639 | static void mv_eh_thaw(struct ata_port *ap) | |
3640 | { | |
f351b2d6 | 3641 | struct mv_host_priv *hpriv = ap->host->private_data; |
c4de573b ML |
3642 | unsigned int port = ap->port_no; |
3643 | unsigned int hardport = mv_hardport_from_port(port); | |
1cfd19ae | 3644 | void __iomem *hc_mmio = mv_hc_base_from_port(hpriv->base, port); |
bdd4ddde | 3645 | void __iomem *port_mmio = mv_ap_base(ap); |
c4de573b | 3646 | u32 hc_irq_cause; |
bdd4ddde | 3647 | |
bdd4ddde | 3648 | /* clear EDMA errors on this port */ |
cae5a29d | 3649 | writel(0, port_mmio + EDMA_ERR_IRQ_CAUSE); |
bdd4ddde JG |
3650 | |
3651 | /* clear pending irq events */ | |
cae6edc3 | 3652 | hc_irq_cause = ~((DEV_IRQ | DMA_IRQ) << hardport); |
cae5a29d | 3653 | writelfl(hc_irq_cause, hc_mmio + HC_IRQ_CAUSE); |
bdd4ddde | 3654 | |
88e675e1 | 3655 | mv_enable_port_irqs(ap, ERR_IRQ); |
31961943 BR |
3656 | } |
3657 | ||
05b308e1 BR |
3658 | /** |
3659 | * mv_port_init - Perform some early initialization on a single port. | |
3660 | * @port: libata data structure storing shadow register addresses | |
3661 | * @port_mmio: base address of the port | |
3662 | * | |
3663 | * Initialize shadow register mmio addresses, clear outstanding | |
3664 | * interrupts on the port, and unmask interrupts for the future | |
3665 | * start of the port. | |
3666 | * | |
3667 | * LOCKING: | |
3668 | * Inherited from caller. | |
3669 | */ | |
31961943 | 3670 | static void mv_port_init(struct ata_ioports *port, void __iomem *port_mmio) |
20f733e7 | 3671 | { |
cae5a29d | 3672 | void __iomem *serr, *shd_base = port_mmio + SHD_BLK; |
31961943 | 3673 | |
8b260248 | 3674 | /* PIO related setup |
31961943 BR |
3675 | */ |
3676 | port->data_addr = shd_base + (sizeof(u32) * ATA_REG_DATA); | |
8b260248 | 3677 | port->error_addr = |
31961943 BR |
3678 | port->feature_addr = shd_base + (sizeof(u32) * ATA_REG_ERR); |
3679 | port->nsect_addr = shd_base + (sizeof(u32) * ATA_REG_NSECT); | |
3680 | port->lbal_addr = shd_base + (sizeof(u32) * ATA_REG_LBAL); | |
3681 | port->lbam_addr = shd_base + (sizeof(u32) * ATA_REG_LBAM); | |
3682 | port->lbah_addr = shd_base + (sizeof(u32) * ATA_REG_LBAH); | |
3683 | port->device_addr = shd_base + (sizeof(u32) * ATA_REG_DEVICE); | |
8b260248 | 3684 | port->status_addr = |
31961943 BR |
3685 | port->command_addr = shd_base + (sizeof(u32) * ATA_REG_STATUS); |
3686 | /* special case: control/altstatus doesn't have ATA_REG_ address */ | |
cae5a29d | 3687 | port->altstatus_addr = port->ctl_addr = shd_base + SHD_CTL_AST; |
31961943 | 3688 | |
31961943 | 3689 | /* Clear any currently outstanding port interrupt conditions */ |
cae5a29d ML |
3690 | serr = port_mmio + mv_scr_offset(SCR_ERROR); |
3691 | writelfl(readl(serr), serr); | |
3692 | writelfl(0, port_mmio + EDMA_ERR_IRQ_CAUSE); | |
31961943 | 3693 | |
646a4da5 | 3694 | /* unmask all non-transient EDMA error interrupts */ |
cae5a29d | 3695 | writelfl(~EDMA_ERR_IRQ_TRANSIENT, port_mmio + EDMA_ERR_IRQ_MASK); |
20f733e7 | 3696 | |
8b260248 | 3697 | VPRINTK("EDMA cfg=0x%08x EDMA IRQ err cause/mask=0x%08x/0x%08x\n", |
cae5a29d ML |
3698 | readl(port_mmio + EDMA_CFG), |
3699 | readl(port_mmio + EDMA_ERR_IRQ_CAUSE), | |
3700 | readl(port_mmio + EDMA_ERR_IRQ_MASK)); | |
20f733e7 BR |
3701 | } |
3702 | ||
616d4a98 ML |
3703 | static unsigned int mv_in_pcix_mode(struct ata_host *host) |
3704 | { | |
3705 | struct mv_host_priv *hpriv = host->private_data; | |
3706 | void __iomem *mmio = hpriv->base; | |
3707 | u32 reg; | |
3708 | ||
1f398472 | 3709 | if (IS_SOC(hpriv) || !IS_PCIE(hpriv)) |
616d4a98 | 3710 | return 0; /* not PCI-X capable */ |
cae5a29d | 3711 | reg = readl(mmio + MV_PCI_MODE); |
616d4a98 ML |
3712 | if ((reg & MV_PCI_MODE_MASK) == 0) |
3713 | return 0; /* conventional PCI mode */ | |
3714 | return 1; /* chip is in PCI-X mode */ | |
3715 | } | |
3716 | ||
3717 | static int mv_pci_cut_through_okay(struct ata_host *host) | |
3718 | { | |
3719 | struct mv_host_priv *hpriv = host->private_data; | |
3720 | void __iomem *mmio = hpriv->base; | |
3721 | u32 reg; | |
3722 | ||
3723 | if (!mv_in_pcix_mode(host)) { | |
cae5a29d ML |
3724 | reg = readl(mmio + MV_PCI_COMMAND); |
3725 | if (reg & MV_PCI_COMMAND_MRDTRIG) | |
616d4a98 ML |
3726 | return 0; /* not okay */ |
3727 | } | |
3728 | return 1; /* okay */ | |
3729 | } | |
3730 | ||
65ad7fef ML |
3731 | static void mv_60x1b2_errata_pci7(struct ata_host *host) |
3732 | { | |
3733 | struct mv_host_priv *hpriv = host->private_data; | |
3734 | void __iomem *mmio = hpriv->base; | |
3735 | ||
3736 | /* workaround for 60x1-B2 errata PCI#7 */ | |
3737 | if (mv_in_pcix_mode(host)) { | |
cae5a29d ML |
3738 | u32 reg = readl(mmio + MV_PCI_COMMAND); |
3739 | writelfl(reg & ~MV_PCI_COMMAND_MWRCOM, mmio + MV_PCI_COMMAND); | |
65ad7fef ML |
3740 | } |
3741 | } | |
3742 | ||
4447d351 | 3743 | static int mv_chip_id(struct ata_host *host, unsigned int board_idx) |
bca1c4eb | 3744 | { |
4447d351 TH |
3745 | struct pci_dev *pdev = to_pci_dev(host->dev); |
3746 | struct mv_host_priv *hpriv = host->private_data; | |
bca1c4eb JG |
3747 | u32 hp_flags = hpriv->hp_flags; |
3748 | ||
5796d1c4 | 3749 | switch (board_idx) { |
47c2b677 JG |
3750 | case chip_5080: |
3751 | hpriv->ops = &mv5xxx_ops; | |
ee9ccdf7 | 3752 | hp_flags |= MV_HP_GEN_I; |
47c2b677 | 3753 | |
44c10138 | 3754 | switch (pdev->revision) { |
47c2b677 JG |
3755 | case 0x1: |
3756 | hp_flags |= MV_HP_ERRATA_50XXB0; | |
3757 | break; | |
3758 | case 0x3: | |
3759 | hp_flags |= MV_HP_ERRATA_50XXB2; | |
3760 | break; | |
3761 | default: | |
a44fec1f JP |
3762 | dev_warn(&pdev->dev, |
3763 | "Applying 50XXB2 workarounds to unknown rev\n"); | |
47c2b677 JG |
3764 | hp_flags |= MV_HP_ERRATA_50XXB2; |
3765 | break; | |
3766 | } | |
3767 | break; | |
3768 | ||
bca1c4eb JG |
3769 | case chip_504x: |
3770 | case chip_508x: | |
47c2b677 | 3771 | hpriv->ops = &mv5xxx_ops; |
ee9ccdf7 | 3772 | hp_flags |= MV_HP_GEN_I; |
bca1c4eb | 3773 | |
44c10138 | 3774 | switch (pdev->revision) { |
47c2b677 JG |
3775 | case 0x0: |
3776 | hp_flags |= MV_HP_ERRATA_50XXB0; | |
3777 | break; | |
3778 | case 0x3: | |
3779 | hp_flags |= MV_HP_ERRATA_50XXB2; | |
3780 | break; | |
3781 | default: | |
a44fec1f JP |
3782 | dev_warn(&pdev->dev, |
3783 | "Applying B2 workarounds to unknown rev\n"); | |
47c2b677 JG |
3784 | hp_flags |= MV_HP_ERRATA_50XXB2; |
3785 | break; | |
bca1c4eb JG |
3786 | } |
3787 | break; | |
3788 | ||
3789 | case chip_604x: | |
3790 | case chip_608x: | |
47c2b677 | 3791 | hpriv->ops = &mv6xxx_ops; |
ee9ccdf7 | 3792 | hp_flags |= MV_HP_GEN_II; |
47c2b677 | 3793 | |
44c10138 | 3794 | switch (pdev->revision) { |
47c2b677 | 3795 | case 0x7: |
65ad7fef | 3796 | mv_60x1b2_errata_pci7(host); |
47c2b677 JG |
3797 | hp_flags |= MV_HP_ERRATA_60X1B2; |
3798 | break; | |
3799 | case 0x9: | |
3800 | hp_flags |= MV_HP_ERRATA_60X1C0; | |
bca1c4eb JG |
3801 | break; |
3802 | default: | |
a44fec1f JP |
3803 | dev_warn(&pdev->dev, |
3804 | "Applying B2 workarounds to unknown rev\n"); | |
47c2b677 | 3805 | hp_flags |= MV_HP_ERRATA_60X1B2; |
bca1c4eb JG |
3806 | break; |
3807 | } | |
3808 | break; | |
3809 | ||
e4e7b892 | 3810 | case chip_7042: |
616d4a98 | 3811 | hp_flags |= MV_HP_PCIE | MV_HP_CUT_THROUGH; |
306b30f7 ML |
3812 | if (pdev->vendor == PCI_VENDOR_ID_TTI && |
3813 | (pdev->device == 0x2300 || pdev->device == 0x2310)) | |
3814 | { | |
4e520033 ML |
3815 | /* |
3816 | * Highpoint RocketRAID PCIe 23xx series cards: | |
3817 | * | |
3818 | * Unconfigured drives are treated as "Legacy" | |
3819 | * by the BIOS, and it overwrites sector 8 with | |
3820 | * a "Lgcy" metadata block prior to Linux boot. | |
3821 | * | |
3822 | * Configured drives (RAID or JBOD) leave sector 8 | |
3823 | * alone, but instead overwrite a high numbered | |
3824 | * sector for the RAID metadata. This sector can | |
3825 | * be determined exactly, by truncating the physical | |
3826 | * drive capacity to a nice even GB value. | |
3827 | * | |
3828 | * RAID metadata is at: (dev->n_sectors & ~0xfffff) | |
3829 | * | |
3830 | * Warn the user, lest they think we're just buggy. | |
3831 | */ | |
3832 | printk(KERN_WARNING DRV_NAME ": Highpoint RocketRAID" | |
3833 | " BIOS CORRUPTS DATA on all attached drives," | |
3834 | " regardless of if/how they are configured." | |
3835 | " BEWARE!\n"); | |
3836 | printk(KERN_WARNING DRV_NAME ": For data safety, do not" | |
3837 | " use sectors 8-9 on \"Legacy\" drives," | |
3838 | " and avoid the final two gigabytes on" | |
3839 | " all RocketRAID BIOS initialized drives.\n"); | |
306b30f7 | 3840 | } |
8e7decdb | 3841 | /* drop through */ |
e4e7b892 JG |
3842 | case chip_6042: |
3843 | hpriv->ops = &mv6xxx_ops; | |
e4e7b892 | 3844 | hp_flags |= MV_HP_GEN_IIE; |
616d4a98 ML |
3845 | if (board_idx == chip_6042 && mv_pci_cut_through_okay(host)) |
3846 | hp_flags |= MV_HP_CUT_THROUGH; | |
e4e7b892 | 3847 | |
44c10138 | 3848 | switch (pdev->revision) { |
5cf73bfb | 3849 | case 0x2: /* Rev.B0: the first/only public release */ |
e4e7b892 JG |
3850 | hp_flags |= MV_HP_ERRATA_60X1C0; |
3851 | break; | |
3852 | default: | |
a44fec1f JP |
3853 | dev_warn(&pdev->dev, |
3854 | "Applying 60X1C0 workarounds to unknown rev\n"); | |
e4e7b892 JG |
3855 | hp_flags |= MV_HP_ERRATA_60X1C0; |
3856 | break; | |
3857 | } | |
3858 | break; | |
f351b2d6 | 3859 | case chip_soc: |
29b7e43c MM |
3860 | if (soc_is_65n(hpriv)) |
3861 | hpriv->ops = &mv_soc_65n_ops; | |
3862 | else | |
3863 | hpriv->ops = &mv_soc_ops; | |
eb3a55a9 SB |
3864 | hp_flags |= MV_HP_FLAG_SOC | MV_HP_GEN_IIE | |
3865 | MV_HP_ERRATA_60X1C0; | |
f351b2d6 | 3866 | break; |
e4e7b892 | 3867 | |
bca1c4eb | 3868 | default: |
a44fec1f | 3869 | dev_err(host->dev, "BUG: invalid board index %u\n", board_idx); |
bca1c4eb JG |
3870 | return 1; |
3871 | } | |
3872 | ||
3873 | hpriv->hp_flags = hp_flags; | |
02a121da | 3874 | if (hp_flags & MV_HP_PCIE) { |
cae5a29d ML |
3875 | hpriv->irq_cause_offset = PCIE_IRQ_CAUSE; |
3876 | hpriv->irq_mask_offset = PCIE_IRQ_MASK; | |
02a121da ML |
3877 | hpriv->unmask_all_irqs = PCIE_UNMASK_ALL_IRQS; |
3878 | } else { | |
cae5a29d ML |
3879 | hpriv->irq_cause_offset = PCI_IRQ_CAUSE; |
3880 | hpriv->irq_mask_offset = PCI_IRQ_MASK; | |
02a121da ML |
3881 | hpriv->unmask_all_irqs = PCI_UNMASK_ALL_IRQS; |
3882 | } | |
bca1c4eb JG |
3883 | |
3884 | return 0; | |
3885 | } | |
3886 | ||
05b308e1 | 3887 | /** |
47c2b677 | 3888 | * mv_init_host - Perform some early initialization of the host. |
4447d351 | 3889 | * @host: ATA host to initialize |
05b308e1 BR |
3890 | * |
3891 | * If possible, do an early global reset of the host. Then do | |
3892 | * our port init and clear/unmask all/relevant host interrupts. | |
3893 | * | |
3894 | * LOCKING: | |
3895 | * Inherited from caller. | |
3896 | */ | |
1bfeff03 | 3897 | static int mv_init_host(struct ata_host *host) |
20f733e7 BR |
3898 | { |
3899 | int rc = 0, n_hc, port, hc; | |
4447d351 | 3900 | struct mv_host_priv *hpriv = host->private_data; |
f351b2d6 | 3901 | void __iomem *mmio = hpriv->base; |
47c2b677 | 3902 | |
1bfeff03 | 3903 | rc = mv_chip_id(host, hpriv->board_idx); |
bca1c4eb | 3904 | if (rc) |
352fab70 | 3905 | goto done; |
f351b2d6 | 3906 | |
1f398472 | 3907 | if (IS_SOC(hpriv)) { |
cae5a29d ML |
3908 | hpriv->main_irq_cause_addr = mmio + SOC_HC_MAIN_IRQ_CAUSE; |
3909 | hpriv->main_irq_mask_addr = mmio + SOC_HC_MAIN_IRQ_MASK; | |
1f398472 | 3910 | } else { |
cae5a29d ML |
3911 | hpriv->main_irq_cause_addr = mmio + PCI_HC_MAIN_IRQ_CAUSE; |
3912 | hpriv->main_irq_mask_addr = mmio + PCI_HC_MAIN_IRQ_MASK; | |
f351b2d6 | 3913 | } |
352fab70 | 3914 | |
5d0fb2e7 TR |
3915 | /* initialize shadow irq mask with register's value */ |
3916 | hpriv->main_irq_mask = readl(hpriv->main_irq_mask_addr); | |
3917 | ||
352fab70 | 3918 | /* global interrupt mask: 0 == mask everything */ |
c4de573b | 3919 | mv_set_main_irq_mask(host, ~0, 0); |
bca1c4eb | 3920 | |
4447d351 | 3921 | n_hc = mv_get_hc_count(host->ports[0]->flags); |
bca1c4eb | 3922 | |
4447d351 | 3923 | for (port = 0; port < host->n_ports; port++) |
29b7e43c MM |
3924 | if (hpriv->ops->read_preamp) |
3925 | hpriv->ops->read_preamp(hpriv, port, mmio); | |
20f733e7 | 3926 | |
c9d39130 | 3927 | rc = hpriv->ops->reset_hc(hpriv, mmio, n_hc); |
47c2b677 | 3928 | if (rc) |
20f733e7 | 3929 | goto done; |
20f733e7 | 3930 | |
522479fb | 3931 | hpriv->ops->reset_flash(hpriv, mmio); |
7bb3c529 | 3932 | hpriv->ops->reset_bus(host, mmio); |
47c2b677 | 3933 | hpriv->ops->enable_leds(hpriv, mmio); |
20f733e7 | 3934 | |
4447d351 | 3935 | for (port = 0; port < host->n_ports; port++) { |
cbcdd875 | 3936 | struct ata_port *ap = host->ports[port]; |
2a47ce06 | 3937 | void __iomem *port_mmio = mv_port_base(mmio, port); |
cbcdd875 TH |
3938 | |
3939 | mv_port_init(&ap->ioaddr, port_mmio); | |
20f733e7 BR |
3940 | } |
3941 | ||
3942 | for (hc = 0; hc < n_hc; hc++) { | |
31961943 BR |
3943 | void __iomem *hc_mmio = mv_hc_base(mmio, hc); |
3944 | ||
3945 | VPRINTK("HC%i: HC config=0x%08x HC IRQ cause " | |
3946 | "(before clear)=0x%08x\n", hc, | |
cae5a29d ML |
3947 | readl(hc_mmio + HC_CFG), |
3948 | readl(hc_mmio + HC_IRQ_CAUSE)); | |
31961943 BR |
3949 | |
3950 | /* Clear any currently outstanding hc interrupt conditions */ | |
cae5a29d | 3951 | writelfl(0, hc_mmio + HC_IRQ_CAUSE); |
20f733e7 BR |
3952 | } |
3953 | ||
44c65d16 ML |
3954 | if (!IS_SOC(hpriv)) { |
3955 | /* Clear any currently outstanding host interrupt conditions */ | |
cae5a29d | 3956 | writelfl(0, mmio + hpriv->irq_cause_offset); |
31961943 | 3957 | |
44c65d16 | 3958 | /* and unmask interrupt generation for host regs */ |
cae5a29d | 3959 | writelfl(hpriv->unmask_all_irqs, mmio + hpriv->irq_mask_offset); |
44c65d16 | 3960 | } |
51de32d2 | 3961 | |
6be96ac1 ML |
3962 | /* |
3963 | * enable only global host interrupts for now. | |
3964 | * The per-port interrupts get done later as ports are set up. | |
3965 | */ | |
3966 | mv_set_main_irq_mask(host, 0, PCI_ERR); | |
2b748a0a ML |
3967 | mv_set_irq_coalescing(host, irq_coalescing_io_count, |
3968 | irq_coalescing_usecs); | |
f351b2d6 SB |
3969 | done: |
3970 | return rc; | |
3971 | } | |
fb621e2f | 3972 | |
fbf14e2f BB |
3973 | static int mv_create_dma_pools(struct mv_host_priv *hpriv, struct device *dev) |
3974 | { | |
3975 | hpriv->crqb_pool = dmam_pool_create("crqb_q", dev, MV_CRQB_Q_SZ, | |
3976 | MV_CRQB_Q_SZ, 0); | |
3977 | if (!hpriv->crqb_pool) | |
3978 | return -ENOMEM; | |
3979 | ||
3980 | hpriv->crpb_pool = dmam_pool_create("crpb_q", dev, MV_CRPB_Q_SZ, | |
3981 | MV_CRPB_Q_SZ, 0); | |
3982 | if (!hpriv->crpb_pool) | |
3983 | return -ENOMEM; | |
3984 | ||
3985 | hpriv->sg_tbl_pool = dmam_pool_create("sg_tbl", dev, MV_SG_TBL_SZ, | |
3986 | MV_SG_TBL_SZ, 0); | |
3987 | if (!hpriv->sg_tbl_pool) | |
3988 | return -ENOMEM; | |
3989 | ||
3990 | return 0; | |
3991 | } | |
3992 | ||
15a32632 LB |
3993 | static void mv_conf_mbus_windows(struct mv_host_priv *hpriv, |
3994 | struct mbus_dram_target_info *dram) | |
3995 | { | |
3996 | int i; | |
3997 | ||
3998 | for (i = 0; i < 4; i++) { | |
3999 | writel(0, hpriv->base + WINDOW_CTRL(i)); | |
4000 | writel(0, hpriv->base + WINDOW_BASE(i)); | |
4001 | } | |
4002 | ||
4003 | for (i = 0; i < dram->num_cs; i++) { | |
4004 | struct mbus_dram_window *cs = dram->cs + i; | |
4005 | ||
4006 | writel(((cs->size - 1) & 0xffff0000) | | |
4007 | (cs->mbus_attr << 8) | | |
4008 | (dram->mbus_dram_target_id << 4) | 1, | |
4009 | hpriv->base + WINDOW_CTRL(i)); | |
4010 | writel(cs->base, hpriv->base + WINDOW_BASE(i)); | |
4011 | } | |
4012 | } | |
4013 | ||
f351b2d6 SB |
4014 | /** |
4015 | * mv_platform_probe - handle a positive probe of an soc Marvell | |
4016 | * host | |
4017 | * @pdev: platform device found | |
4018 | * | |
4019 | * LOCKING: | |
4020 | * Inherited from caller. | |
4021 | */ | |
4022 | static int mv_platform_probe(struct platform_device *pdev) | |
4023 | { | |
4024 | static int printed_version; | |
4025 | const struct mv_sata_platform_data *mv_platform_data; | |
4026 | const struct ata_port_info *ppi[] = | |
4027 | { &mv_port_info[chip_soc], NULL }; | |
4028 | struct ata_host *host; | |
4029 | struct mv_host_priv *hpriv; | |
4030 | struct resource *res; | |
4031 | int n_ports, rc; | |
20f733e7 | 4032 | |
f351b2d6 | 4033 | if (!printed_version++) |
a44fec1f | 4034 | dev_info(&pdev->dev, "version " DRV_VERSION "\n"); |
bca1c4eb | 4035 | |
f351b2d6 SB |
4036 | /* |
4037 | * Simple resource validation .. | |
4038 | */ | |
4039 | if (unlikely(pdev->num_resources != 2)) { | |
4040 | dev_err(&pdev->dev, "invalid number of resources\n"); | |
4041 | return -EINVAL; | |
4042 | } | |
4043 | ||
4044 | /* | |
4045 | * Get the register base first | |
4046 | */ | |
4047 | res = platform_get_resource(pdev, IORESOURCE_MEM, 0); | |
4048 | if (res == NULL) | |
4049 | return -EINVAL; | |
4050 | ||
4051 | /* allocate host */ | |
4052 | mv_platform_data = pdev->dev.platform_data; | |
4053 | n_ports = mv_platform_data->n_ports; | |
4054 | ||
4055 | host = ata_host_alloc_pinfo(&pdev->dev, ppi, n_ports); | |
4056 | hpriv = devm_kzalloc(&pdev->dev, sizeof(*hpriv), GFP_KERNEL); | |
4057 | ||
4058 | if (!host || !hpriv) | |
4059 | return -ENOMEM; | |
4060 | host->private_data = hpriv; | |
4061 | hpriv->n_ports = n_ports; | |
1bfeff03 | 4062 | hpriv->board_idx = chip_soc; |
f351b2d6 SB |
4063 | |
4064 | host->iomap = NULL; | |
f1cb0ea1 | 4065 | hpriv->base = devm_ioremap(&pdev->dev, res->start, |
041b5eac | 4066 | resource_size(res)); |
cae5a29d | 4067 | hpriv->base -= SATAHC0_REG_BASE; |
f351b2d6 | 4068 | |
c77a2f4e SB |
4069 | #if defined(CONFIG_HAVE_CLK) |
4070 | hpriv->clk = clk_get(&pdev->dev, NULL); | |
4071 | if (IS_ERR(hpriv->clk)) | |
4072 | dev_notice(&pdev->dev, "cannot get clkdev\n"); | |
4073 | else | |
4074 | clk_enable(hpriv->clk); | |
4075 | #endif | |
4076 | ||
15a32632 LB |
4077 | /* |
4078 | * (Re-)program MBUS remapping windows if we are asked to. | |
4079 | */ | |
4080 | if (mv_platform_data->dram != NULL) | |
4081 | mv_conf_mbus_windows(hpriv, mv_platform_data->dram); | |
4082 | ||
fbf14e2f BB |
4083 | rc = mv_create_dma_pools(hpriv, &pdev->dev); |
4084 | if (rc) | |
c77a2f4e | 4085 | goto err; |
fbf14e2f | 4086 | |
f351b2d6 | 4087 | /* initialize adapter */ |
1bfeff03 | 4088 | rc = mv_init_host(host); |
f351b2d6 | 4089 | if (rc) |
c77a2f4e | 4090 | goto err; |
f351b2d6 | 4091 | |
a44fec1f JP |
4092 | dev_info(&pdev->dev, "slots %u ports %d\n", |
4093 | (unsigned)MV_MAX_Q_DEPTH, host->n_ports); | |
f351b2d6 SB |
4094 | |
4095 | return ata_host_activate(host, platform_get_irq(pdev, 0), mv_interrupt, | |
4096 | IRQF_SHARED, &mv6_sht); | |
c77a2f4e SB |
4097 | err: |
4098 | #if defined(CONFIG_HAVE_CLK) | |
4099 | if (!IS_ERR(hpriv->clk)) { | |
4100 | clk_disable(hpriv->clk); | |
4101 | clk_put(hpriv->clk); | |
4102 | } | |
4103 | #endif | |
4104 | ||
4105 | return rc; | |
f351b2d6 SB |
4106 | } |
4107 | ||
4108 | /* | |
4109 | * | |
4110 | * mv_platform_remove - unplug a platform interface | |
4111 | * @pdev: platform device | |
4112 | * | |
4113 | * A platform bus SATA device has been unplugged. Perform the needed | |
4114 | * cleanup. Also called on module unload for any active devices. | |
4115 | */ | |
4116 | static int __devexit mv_platform_remove(struct platform_device *pdev) | |
4117 | { | |
4118 | struct device *dev = &pdev->dev; | |
4119 | struct ata_host *host = dev_get_drvdata(dev); | |
c77a2f4e SB |
4120 | #if defined(CONFIG_HAVE_CLK) |
4121 | struct mv_host_priv *hpriv = host->private_data; | |
4122 | #endif | |
f351b2d6 | 4123 | ata_host_detach(host); |
c77a2f4e SB |
4124 | |
4125 | #if defined(CONFIG_HAVE_CLK) | |
4126 | if (!IS_ERR(hpriv->clk)) { | |
4127 | clk_disable(hpriv->clk); | |
4128 | clk_put(hpriv->clk); | |
4129 | } | |
4130 | #endif | |
f351b2d6 | 4131 | return 0; |
20f733e7 BR |
4132 | } |
4133 | ||
6481f2b5 SB |
4134 | #ifdef CONFIG_PM |
4135 | static int mv_platform_suspend(struct platform_device *pdev, pm_message_t state) | |
4136 | { | |
4137 | struct ata_host *host = dev_get_drvdata(&pdev->dev); | |
4138 | if (host) | |
4139 | return ata_host_suspend(host, state); | |
4140 | else | |
4141 | return 0; | |
4142 | } | |
4143 | ||
4144 | static int mv_platform_resume(struct platform_device *pdev) | |
4145 | { | |
4146 | struct ata_host *host = dev_get_drvdata(&pdev->dev); | |
4147 | int ret; | |
4148 | ||
4149 | if (host) { | |
4150 | struct mv_host_priv *hpriv = host->private_data; | |
4151 | const struct mv_sata_platform_data *mv_platform_data = \ | |
4152 | pdev->dev.platform_data; | |
4153 | /* | |
4154 | * (Re-)program MBUS remapping windows if we are asked to. | |
4155 | */ | |
4156 | if (mv_platform_data->dram != NULL) | |
4157 | mv_conf_mbus_windows(hpriv, mv_platform_data->dram); | |
4158 | ||
4159 | /* initialize adapter */ | |
1bfeff03 | 4160 | ret = mv_init_host(host); |
6481f2b5 SB |
4161 | if (ret) { |
4162 | printk(KERN_ERR DRV_NAME ": Error during HW init\n"); | |
4163 | return ret; | |
4164 | } | |
4165 | ata_host_resume(host); | |
4166 | } | |
4167 | ||
4168 | return 0; | |
4169 | } | |
4170 | #else | |
4171 | #define mv_platform_suspend NULL | |
4172 | #define mv_platform_resume NULL | |
4173 | #endif | |
4174 | ||
f351b2d6 SB |
4175 | static struct platform_driver mv_platform_driver = { |
4176 | .probe = mv_platform_probe, | |
4177 | .remove = __devexit_p(mv_platform_remove), | |
6481f2b5 SB |
4178 | .suspend = mv_platform_suspend, |
4179 | .resume = mv_platform_resume, | |
f351b2d6 SB |
4180 | .driver = { |
4181 | .name = DRV_NAME, | |
4182 | .owner = THIS_MODULE, | |
4183 | }, | |
4184 | }; | |
4185 | ||
4186 | ||
7bb3c529 | 4187 | #ifdef CONFIG_PCI |
f351b2d6 SB |
4188 | static int mv_pci_init_one(struct pci_dev *pdev, |
4189 | const struct pci_device_id *ent); | |
b2dec48c SB |
4190 | #ifdef CONFIG_PM |
4191 | static int mv_pci_device_resume(struct pci_dev *pdev); | |
4192 | #endif | |
f351b2d6 | 4193 | |
7bb3c529 SB |
4194 | |
4195 | static struct pci_driver mv_pci_driver = { | |
4196 | .name = DRV_NAME, | |
4197 | .id_table = mv_pci_tbl, | |
f351b2d6 | 4198 | .probe = mv_pci_init_one, |
7bb3c529 | 4199 | .remove = ata_pci_remove_one, |
b2dec48c SB |
4200 | #ifdef CONFIG_PM |
4201 | .suspend = ata_pci_device_suspend, | |
4202 | .resume = mv_pci_device_resume, | |
4203 | #endif | |
4204 | ||
7bb3c529 SB |
4205 | }; |
4206 | ||
7bb3c529 SB |
4207 | /* move to PCI layer or libata core? */ |
4208 | static int pci_go_64(struct pci_dev *pdev) | |
4209 | { | |
4210 | int rc; | |
4211 | ||
6a35528a YH |
4212 | if (!pci_set_dma_mask(pdev, DMA_BIT_MASK(64))) { |
4213 | rc = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64)); | |
7bb3c529 | 4214 | if (rc) { |
284901a9 | 4215 | rc = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32)); |
7bb3c529 | 4216 | if (rc) { |
a44fec1f JP |
4217 | dev_err(&pdev->dev, |
4218 | "64-bit DMA enable failed\n"); | |
7bb3c529 SB |
4219 | return rc; |
4220 | } | |
4221 | } | |
4222 | } else { | |
284901a9 | 4223 | rc = pci_set_dma_mask(pdev, DMA_BIT_MASK(32)); |
7bb3c529 | 4224 | if (rc) { |
a44fec1f | 4225 | dev_err(&pdev->dev, "32-bit DMA enable failed\n"); |
7bb3c529 SB |
4226 | return rc; |
4227 | } | |
284901a9 | 4228 | rc = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32)); |
7bb3c529 | 4229 | if (rc) { |
a44fec1f JP |
4230 | dev_err(&pdev->dev, |
4231 | "32-bit consistent DMA enable failed\n"); | |
7bb3c529 SB |
4232 | return rc; |
4233 | } | |
4234 | } | |
4235 | ||
4236 | return rc; | |
4237 | } | |
4238 | ||
05b308e1 BR |
4239 | /** |
4240 | * mv_print_info - Dump key info to kernel log for perusal. | |
4447d351 | 4241 | * @host: ATA host to print info about |
05b308e1 BR |
4242 | * |
4243 | * FIXME: complete this. | |
4244 | * | |
4245 | * LOCKING: | |
4246 | * Inherited from caller. | |
4247 | */ | |
4447d351 | 4248 | static void mv_print_info(struct ata_host *host) |
31961943 | 4249 | { |
4447d351 TH |
4250 | struct pci_dev *pdev = to_pci_dev(host->dev); |
4251 | struct mv_host_priv *hpriv = host->private_data; | |
44c10138 | 4252 | u8 scc; |
c1e4fe71 | 4253 | const char *scc_s, *gen; |
31961943 BR |
4254 | |
4255 | /* Use this to determine the HW stepping of the chip so we know | |
4256 | * what errata to workaround | |
4257 | */ | |
31961943 BR |
4258 | pci_read_config_byte(pdev, PCI_CLASS_DEVICE, &scc); |
4259 | if (scc == 0) | |
4260 | scc_s = "SCSI"; | |
4261 | else if (scc == 0x01) | |
4262 | scc_s = "RAID"; | |
4263 | else | |
c1e4fe71 JG |
4264 | scc_s = "?"; |
4265 | ||
4266 | if (IS_GEN_I(hpriv)) | |
4267 | gen = "I"; | |
4268 | else if (IS_GEN_II(hpriv)) | |
4269 | gen = "II"; | |
4270 | else if (IS_GEN_IIE(hpriv)) | |
4271 | gen = "IIE"; | |
4272 | else | |
4273 | gen = "?"; | |
31961943 | 4274 | |
a44fec1f JP |
4275 | dev_info(&pdev->dev, "Gen-%s %u slots %u ports %s mode IRQ via %s\n", |
4276 | gen, (unsigned)MV_MAX_Q_DEPTH, host->n_ports, | |
4277 | scc_s, (MV_HP_FLAG_MSI & hpriv->hp_flags) ? "MSI" : "INTx"); | |
31961943 BR |
4278 | } |
4279 | ||
05b308e1 | 4280 | /** |
f351b2d6 | 4281 | * mv_pci_init_one - handle a positive probe of a PCI Marvell host |
05b308e1 BR |
4282 | * @pdev: PCI device found |
4283 | * @ent: PCI device ID entry for the matched host | |
4284 | * | |
4285 | * LOCKING: | |
4286 | * Inherited from caller. | |
4287 | */ | |
f351b2d6 SB |
4288 | static int mv_pci_init_one(struct pci_dev *pdev, |
4289 | const struct pci_device_id *ent) | |
20f733e7 | 4290 | { |
2dcb407e | 4291 | static int printed_version; |
20f733e7 | 4292 | unsigned int board_idx = (unsigned int)ent->driver_data; |
4447d351 TH |
4293 | const struct ata_port_info *ppi[] = { &mv_port_info[board_idx], NULL }; |
4294 | struct ata_host *host; | |
4295 | struct mv_host_priv *hpriv; | |
c4bc7d73 | 4296 | int n_ports, port, rc; |
20f733e7 | 4297 | |
a9524a76 | 4298 | if (!printed_version++) |
a44fec1f | 4299 | dev_info(&pdev->dev, "version " DRV_VERSION "\n"); |
20f733e7 | 4300 | |
4447d351 TH |
4301 | /* allocate host */ |
4302 | n_ports = mv_get_hc_count(ppi[0]->flags) * MV_PORTS_PER_HC; | |
4303 | ||
4304 | host = ata_host_alloc_pinfo(&pdev->dev, ppi, n_ports); | |
4305 | hpriv = devm_kzalloc(&pdev->dev, sizeof(*hpriv), GFP_KERNEL); | |
4306 | if (!host || !hpriv) | |
4307 | return -ENOMEM; | |
4308 | host->private_data = hpriv; | |
f351b2d6 | 4309 | hpriv->n_ports = n_ports; |
1bfeff03 | 4310 | hpriv->board_idx = board_idx; |
4447d351 TH |
4311 | |
4312 | /* acquire resources */ | |
24dc5f33 TH |
4313 | rc = pcim_enable_device(pdev); |
4314 | if (rc) | |
20f733e7 | 4315 | return rc; |
20f733e7 | 4316 | |
0d5ff566 TH |
4317 | rc = pcim_iomap_regions(pdev, 1 << MV_PRIMARY_BAR, DRV_NAME); |
4318 | if (rc == -EBUSY) | |
24dc5f33 | 4319 | pcim_pin_device(pdev); |
0d5ff566 | 4320 | if (rc) |
24dc5f33 | 4321 | return rc; |
4447d351 | 4322 | host->iomap = pcim_iomap_table(pdev); |
f351b2d6 | 4323 | hpriv->base = host->iomap[MV_PRIMARY_BAR]; |
20f733e7 | 4324 | |
d88184fb JG |
4325 | rc = pci_go_64(pdev); |
4326 | if (rc) | |
4327 | return rc; | |
4328 | ||
da2fa9ba ML |
4329 | rc = mv_create_dma_pools(hpriv, &pdev->dev); |
4330 | if (rc) | |
4331 | return rc; | |
4332 | ||
c4bc7d73 SB |
4333 | for (port = 0; port < host->n_ports; port++) { |
4334 | struct ata_port *ap = host->ports[port]; | |
4335 | void __iomem *port_mmio = mv_port_base(hpriv->base, port); | |
4336 | unsigned int offset = port_mmio - hpriv->base; | |
4337 | ||
4338 | ata_port_pbar_desc(ap, MV_PRIMARY_BAR, -1, "mmio"); | |
4339 | ata_port_pbar_desc(ap, MV_PRIMARY_BAR, offset, "port"); | |
4340 | } | |
4341 | ||
20f733e7 | 4342 | /* initialize adapter */ |
1bfeff03 | 4343 | rc = mv_init_host(host); |
24dc5f33 TH |
4344 | if (rc) |
4345 | return rc; | |
20f733e7 | 4346 | |
6d3c30ef ML |
4347 | /* Enable message-switched interrupts, if requested */ |
4348 | if (msi && pci_enable_msi(pdev) == 0) | |
4349 | hpriv->hp_flags |= MV_HP_FLAG_MSI; | |
20f733e7 | 4350 | |
31961943 | 4351 | mv_dump_pci_cfg(pdev, 0x68); |
4447d351 | 4352 | mv_print_info(host); |
20f733e7 | 4353 | |
4447d351 | 4354 | pci_set_master(pdev); |
ea8b4db9 | 4355 | pci_try_set_mwi(pdev); |
4447d351 | 4356 | return ata_host_activate(host, pdev->irq, mv_interrupt, IRQF_SHARED, |
c5d3e45a | 4357 | IS_GEN_I(hpriv) ? &mv5_sht : &mv6_sht); |
20f733e7 | 4358 | } |
b2dec48c SB |
4359 | |
4360 | #ifdef CONFIG_PM | |
4361 | static int mv_pci_device_resume(struct pci_dev *pdev) | |
4362 | { | |
4363 | struct ata_host *host = dev_get_drvdata(&pdev->dev); | |
4364 | int rc; | |
4365 | ||
4366 | rc = ata_pci_device_do_resume(pdev); | |
4367 | if (rc) | |
4368 | return rc; | |
4369 | ||
4370 | /* initialize adapter */ | |
4371 | rc = mv_init_host(host); | |
4372 | if (rc) | |
4373 | return rc; | |
4374 | ||
4375 | ata_host_resume(host); | |
4376 | ||
4377 | return 0; | |
4378 | } | |
4379 | #endif | |
7bb3c529 | 4380 | #endif |
20f733e7 | 4381 | |
f351b2d6 SB |
4382 | static int mv_platform_probe(struct platform_device *pdev); |
4383 | static int __devexit mv_platform_remove(struct platform_device *pdev); | |
4384 | ||
20f733e7 BR |
4385 | static int __init mv_init(void) |
4386 | { | |
7bb3c529 SB |
4387 | int rc = -ENODEV; |
4388 | #ifdef CONFIG_PCI | |
4389 | rc = pci_register_driver(&mv_pci_driver); | |
f351b2d6 SB |
4390 | if (rc < 0) |
4391 | return rc; | |
4392 | #endif | |
4393 | rc = platform_driver_register(&mv_platform_driver); | |
4394 | ||
4395 | #ifdef CONFIG_PCI | |
4396 | if (rc < 0) | |
4397 | pci_unregister_driver(&mv_pci_driver); | |
7bb3c529 SB |
4398 | #endif |
4399 | return rc; | |
20f733e7 BR |
4400 | } |
4401 | ||
4402 | static void __exit mv_exit(void) | |
4403 | { | |
7bb3c529 | 4404 | #ifdef CONFIG_PCI |
20f733e7 | 4405 | pci_unregister_driver(&mv_pci_driver); |
7bb3c529 | 4406 | #endif |
f351b2d6 | 4407 | platform_driver_unregister(&mv_platform_driver); |
20f733e7 BR |
4408 | } |
4409 | ||
4410 | MODULE_AUTHOR("Brett Russ"); | |
4411 | MODULE_DESCRIPTION("SCSI low-level driver for Marvell SATA controllers"); | |
4412 | MODULE_LICENSE("GPL"); | |
4413 | MODULE_DEVICE_TABLE(pci, mv_pci_tbl); | |
4414 | MODULE_VERSION(DRV_VERSION); | |
17c5aab5 | 4415 | MODULE_ALIAS("platform:" DRV_NAME); |
20f733e7 BR |
4416 | |
4417 | module_init(mv_init); | |
4418 | module_exit(mv_exit); |