]>
Commit | Line | Data |
---|---|---|
b481de9c ZY |
1 | /****************************************************************************** |
2 | * | |
1f447808 | 3 | * Copyright(c) 2003 - 2010 Intel Corporation. All rights reserved. |
b481de9c ZY |
4 | * |
5 | * This program is free software; you can redistribute it and/or modify it | |
6 | * under the terms of version 2 of the GNU General Public License as | |
7 | * published by the Free Software Foundation. | |
8 | * | |
9 | * This program is distributed in the hope that it will be useful, but WITHOUT | |
10 | * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or | |
11 | * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for | |
12 | * more details. | |
13 | * | |
14 | * You should have received a copy of the GNU General Public License along with | |
15 | * this program; if not, write to the Free Software Foundation, Inc., | |
16 | * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA | |
17 | * | |
18 | * The full GNU General Public License is included in this distribution in the | |
19 | * file called LICENSE. | |
20 | * | |
21 | * Contact Information: | |
759ef89f | 22 | * Intel Linux Wireless <[email protected]> |
b481de9c ZY |
23 | * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497 |
24 | * | |
25 | *****************************************************************************/ | |
fcd427bb | 26 | /* |
3e0d4cb1 | 27 | * Please use this file (iwl-dev.h) for driver implementation definitions. |
5a36ba0e | 28 | * Please use iwl-commands.h for uCode API definitions. |
fcd427bb BC |
29 | * Please use iwl-4965-hw.h for hardware-related definitions. |
30 | */ | |
31 | ||
be1f3ab6 EG |
32 | #ifndef __iwl_dev_h__ |
33 | #define __iwl_dev_h__ | |
b481de9c | 34 | |
5d08cd1d CH |
35 | #include <linux/pci.h> /* for struct pci_device_id */ |
36 | #include <linux/kernel.h> | |
37 | #include <net/ieee80211_radiotap.h> | |
38 | ||
6bc913bd | 39 | #include "iwl-eeprom.h" |
6f83eaa1 | 40 | #include "iwl-csr.h" |
5d08cd1d | 41 | #include "iwl-prph.h" |
dbb6654c | 42 | #include "iwl-fh.h" |
0a6857e7 | 43 | #include "iwl-debug.h" |
dbb6654c WT |
44 | #include "iwl-4965-hw.h" |
45 | #include "iwl-3945-hw.h" | |
b744cb79 | 46 | #include "iwl-agn-hw.h" |
ab53d8af | 47 | #include "iwl-led.h" |
5da4b55f | 48 | #include "iwl-power.h" |
e227ceac | 49 | #include "iwl-agn-rs.h" |
0975cc8f | 50 | #include "iwl-agn-tt.h" |
5d08cd1d | 51 | |
672639de WYG |
52 | struct iwl_tx_queue; |
53 | ||
099b40b7 | 54 | /* CT-KILL constants */ |
672639de WYG |
55 | #define CT_KILL_THRESHOLD_LEGACY 110 /* in Celsius */ |
56 | #define CT_KILL_THRESHOLD 114 /* in Celsius */ | |
57 | #define CT_KILL_EXIT_THRESHOLD 95 /* in Celsius */ | |
4bf775cd | 58 | |
5d08cd1d CH |
59 | /* Default noise level to report when noise measurement is not available. |
60 | * This may be because we're: | |
61 | * 1) Not associated (4965, no beacon statistics being sent to driver) | |
62 | * 2) Scanning (noise measurement does not apply to associated channel) | |
63 | * 3) Receiving CCK (3945 delivers noise info only for OFDM frames) | |
64 | * Use default noise value of -127 ... this is below the range of measurable | |
65 | * Rx dBm for either 3945 or 4965, so it can indicate "unmeasurable" to user. | |
66 | * Also, -127 works better than 0 when averaging frames with/without | |
67 | * noise info (e.g. averaging might be done in app); measured dBm values are | |
68 | * always negative ... using a negative value as the default keeps all | |
69 | * averages within an s8's (used in some apps) range of negative values. */ | |
70 | #define IWL_NOISE_MEAS_NOT_AVAILABLE (-127) | |
71 | ||
5d08cd1d CH |
72 | /* |
73 | * RTS threshold here is total size [2347] minus 4 FCS bytes | |
74 | * Per spec: | |
75 | * a value of 0 means RTS on all data/management packets | |
76 | * a value > max MSDU size means no RTS | |
77 | * else RTS for data/management frames where MPDU is larger | |
78 | * than RTS value. | |
79 | */ | |
80 | #define DEFAULT_RTS_THRESHOLD 2347U | |
81 | #define MIN_RTS_THRESHOLD 0U | |
82 | #define MAX_RTS_THRESHOLD 2347U | |
83 | #define MAX_MSDU_SIZE 2304U | |
84 | #define MAX_MPDU_SIZE 2346U | |
85 | #define DEFAULT_BEACON_INTERVAL 100U | |
86 | #define DEFAULT_SHORT_RETRY_LIMIT 7U | |
87 | #define DEFAULT_LONG_RETRY_LIMIT 4U | |
88 | ||
a55360e4 | 89 | struct iwl_rx_mem_buffer { |
2f301227 ZY |
90 | dma_addr_t page_dma; |
91 | struct page *page; | |
5d08cd1d CH |
92 | struct list_head list; |
93 | }; | |
94 | ||
2f301227 ZY |
95 | #define rxb_addr(r) page_address(r->page) |
96 | ||
c2acea8e JB |
97 | /* defined below */ |
98 | struct iwl_device_cmd; | |
99 | ||
100 | struct iwl_cmd_meta { | |
101 | /* only for SYNC commands, iff the reply skb is wanted */ | |
102 | struct iwl_host_cmd *source; | |
103 | /* | |
104 | * only for ASYNC commands | |
105 | * (which is somewhat stupid -- look at iwl-sta.c for instance | |
106 | * which duplicates a bunch of code because the callback isn't | |
107 | * invoked for SYNC commands, if it were and its result passed | |
108 | * through it would be simpler...) | |
109 | */ | |
5696aea6 JB |
110 | void (*callback)(struct iwl_priv *priv, |
111 | struct iwl_device_cmd *cmd, | |
2f301227 | 112 | struct iwl_rx_packet *pkt); |
c2acea8e JB |
113 | |
114 | /* The CMD_SIZE_HUGE flag bit indicates that the command | |
115 | * structure is stored at the end of the shared queue memory. */ | |
116 | u32 flags; | |
117 | ||
2e724443 FT |
118 | DEFINE_DMA_UNMAP_ADDR(mapping); |
119 | DEFINE_DMA_UNMAP_LEN(len); | |
c2acea8e JB |
120 | }; |
121 | ||
5d08cd1d CH |
122 | /* |
123 | * Generic queue structure | |
124 | * | |
125 | * Contains common data for Rx and Tx queues | |
126 | */ | |
443cfd45 | 127 | struct iwl_queue { |
5d08cd1d CH |
128 | int n_bd; /* number of BDs in this queue */ |
129 | int write_ptr; /* 1-st empty entry (index) host_w*/ | |
130 | int read_ptr; /* last used entry (index) host_r*/ | |
b74e31a9 WYG |
131 | /* use for monitoring and recovering the stuck queue */ |
132 | int last_read_ptr; /* storing the last read_ptr */ | |
133 | /* number of time read_ptr and last_read_ptr are the same */ | |
134 | u8 repeat_same_read_ptr; | |
5d08cd1d CH |
135 | dma_addr_t dma_addr; /* physical addr for BD's */ |
136 | int n_window; /* safe queue window */ | |
137 | u32 id; | |
138 | int low_mark; /* low watermark, resume queue if free | |
139 | * space more than this */ | |
140 | int high_mark; /* high watermark, stop queue if free | |
141 | * space less than this */ | |
ba2d3587 | 142 | } __packed; |
5d08cd1d | 143 | |
bc47279f | 144 | /* One for each TFD */ |
8567c63e | 145 | struct iwl_tx_info { |
ff0d91c3 | 146 | struct sk_buff *skb; |
5d08cd1d CH |
147 | }; |
148 | ||
149 | /** | |
16466903 | 150 | * struct iwl_tx_queue - Tx Queue for DMA |
bc47279f BC |
151 | * @q: generic Rx/Tx queue descriptor |
152 | * @bd: base of circular buffer of TFDs | |
c2acea8e JB |
153 | * @cmd: array of command/TX buffer pointers |
154 | * @meta: array of meta data for each command/tx buffer | |
bc47279f BC |
155 | * @dma_addr_cmd: physical address of cmd/tx buffer array |
156 | * @txb: array of per-TFD driver data | |
157 | * @need_update: indicates need to update read/write index | |
158 | * @sched_retry: indicates queue is high-throughput aggregation (HT AGG) enabled | |
5d08cd1d | 159 | * |
bc47279f BC |
160 | * A Tx queue consists of circular buffer of BDs (a.k.a. TFDs, transmit frame |
161 | * descriptors) and required locking structures. | |
5d08cd1d | 162 | */ |
188cf6c7 SO |
163 | #define TFD_TX_CMD_SLOTS 256 |
164 | #define TFD_CMD_SLOTS 32 | |
165 | ||
16466903 | 166 | struct iwl_tx_queue { |
443cfd45 | 167 | struct iwl_queue q; |
59606ffa | 168 | void *tfds; |
c2acea8e JB |
169 | struct iwl_device_cmd **cmd; |
170 | struct iwl_cmd_meta *meta; | |
8567c63e | 171 | struct iwl_tx_info *txb; |
3fd07a1e TW |
172 | u8 need_update; |
173 | u8 sched_retry; | |
174 | u8 active; | |
175 | u8 swq_id; | |
5d08cd1d CH |
176 | }; |
177 | ||
178 | #define IWL_NUM_SCAN_RATES (2) | |
179 | ||
bb8c093b | 180 | struct iwl4965_channel_tgd_info { |
5d08cd1d CH |
181 | u8 type; |
182 | s8 max_power; | |
183 | }; | |
184 | ||
bb8c093b | 185 | struct iwl4965_channel_tgh_info { |
5d08cd1d CH |
186 | s64 last_radar_time; |
187 | }; | |
188 | ||
d20b3c65 SO |
189 | #define IWL4965_MAX_RATE (33) |
190 | ||
85d41495 KA |
191 | struct iwl3945_clip_group { |
192 | /* maximum power level to prevent clipping for each rate, derived by | |
193 | * us from this band's saturation power in EEPROM */ | |
194 | const s8 clip_powers[IWL_MAX_RATES]; | |
195 | }; | |
196 | ||
d20b3c65 SO |
197 | /* current Tx power values to use, one for each rate for each channel. |
198 | * requested power is limited by: | |
199 | * -- regulatory EEPROM limits for this channel | |
200 | * -- hardware capabilities (clip-powers) | |
201 | * -- spectrum management | |
202 | * -- user preference (e.g. iwconfig) | |
203 | * when requested power is set, base power index must also be set. */ | |
204 | struct iwl3945_channel_power_info { | |
205 | struct iwl3945_tx_power tpc; /* actual radio and DSP gain settings */ | |
206 | s8 power_table_index; /* actual (compenst'd) index into gain table */ | |
207 | s8 base_power_index; /* gain index for power at factory temp. */ | |
208 | s8 requested_power; /* power (dBm) requested for this chnl/rate */ | |
209 | }; | |
210 | ||
211 | /* current scan Tx power values to use, one for each scan rate for each | |
212 | * channel. */ | |
213 | struct iwl3945_scan_power_info { | |
214 | struct iwl3945_tx_power tpc; /* actual radio and DSP gain settings */ | |
215 | s8 power_table_index; /* actual (compenst'd) index into gain table */ | |
216 | s8 requested_power; /* scan pwr (dBm) requested for chnl/rate */ | |
217 | }; | |
218 | ||
5d08cd1d CH |
219 | /* |
220 | * One for each channel, holds all channel setup data | |
221 | * Some of the fields (e.g. eeprom and flags/max_power_avg) are redundant | |
222 | * with one another! | |
223 | */ | |
bf85ea4f | 224 | struct iwl_channel_info { |
bb8c093b CH |
225 | struct iwl4965_channel_tgd_info tgd; |
226 | struct iwl4965_channel_tgh_info tgh; | |
073d3f5f | 227 | struct iwl_eeprom_channel eeprom; /* EEPROM regulatory limit */ |
7aafef1c WYG |
228 | struct iwl_eeprom_channel ht40_eeprom; /* EEPROM regulatory limit for |
229 | * HT40 channel */ | |
5d08cd1d CH |
230 | |
231 | u8 channel; /* channel number */ | |
232 | u8 flags; /* flags copied from EEPROM */ | |
233 | s8 max_power_avg; /* (dBm) regul. eeprom, normal Tx, any rate */ | |
fcd427bb | 234 | s8 curr_txpow; /* (dBm) regulatory/spectrum/user (not h/w) limit */ |
5d08cd1d CH |
235 | s8 min_power; /* always 0 */ |
236 | s8 scan_power; /* (dBm) regul. eeprom, direct scans, any rate */ | |
237 | ||
238 | u8 group_index; /* 0-4, maps channel to group1/2/3/4/5 */ | |
239 | u8 band_index; /* 0-4, maps channel to band1/2/3/4/5 */ | |
8318d78a | 240 | enum ieee80211_band band; |
5d08cd1d | 241 | |
7aafef1c WYG |
242 | /* HT40 channel info */ |
243 | s8 ht40_max_power_avg; /* (dBm) regul. eeprom, normal Tx, any rate */ | |
7aafef1c WYG |
244 | u8 ht40_flags; /* flags copied from EEPROM */ |
245 | u8 ht40_extension_channel; /* HT_IE_EXT_CHANNEL_* */ | |
d20b3c65 SO |
246 | |
247 | /* Radio/DSP gain settings for each "normal" data Tx rate. | |
248 | * These include, in addition to RF and DSP gain, a few fields for | |
249 | * remembering/modifying gain settings (indexes). */ | |
250 | struct iwl3945_channel_power_info power_info[IWL4965_MAX_RATE]; | |
251 | ||
252 | /* Radio/DSP gain settings for each scan rate, for directed scans. */ | |
253 | struct iwl3945_scan_power_info scan_pwr_info[IWL_NUM_SCAN_RATES]; | |
5d08cd1d CH |
254 | }; |
255 | ||
751ca305 | 256 | #define IWL_TX_FIFO_BK 0 /* shared */ |
edc1a3a0 | 257 | #define IWL_TX_FIFO_BE 1 |
751ca305 | 258 | #define IWL_TX_FIFO_VI 2 /* shared */ |
edc1a3a0 | 259 | #define IWL_TX_FIFO_VO 3 |
751ca305 JB |
260 | #define IWL_TX_FIFO_BK_IPAN IWL_TX_FIFO_BK |
261 | #define IWL_TX_FIFO_BE_IPAN 4 | |
262 | #define IWL_TX_FIFO_VI_IPAN IWL_TX_FIFO_VI | |
263 | #define IWL_TX_FIFO_VO_IPAN 5 | |
edc1a3a0 | 264 | #define IWL_TX_FIFO_UNUSED -1 |
5d08cd1d | 265 | |
01a7e084 RC |
266 | /* Minimum number of queues. MAX_NUM is defined in hw specific files. |
267 | * Set the minimum to accommodate the 4 standard TX queues, 1 command | |
268 | * queue, 2 (unused) HCCA queues, and 4 HT queues (one for each AC) */ | |
269 | #define IWL_MIN_NUM_QUEUES 10 | |
5d08cd1d | 270 | |
bd35f150 | 271 | /* |
13bb9483 | 272 | * Command queue depends on iPAN support. |
bd35f150 | 273 | */ |
13bb9483 JB |
274 | #define IWL_DEFAULT_CMD_QUEUE_NUM 4 |
275 | #define IWL_IPAN_CMD_QUEUE_NUM 9 | |
bd35f150 | 276 | |
751ca305 JB |
277 | /* |
278 | * This queue number is required for proper operation | |
279 | * because the ucode will stop/start the scheduler as | |
280 | * required. | |
281 | */ | |
282 | #define IWL_IPAN_MCAST_QUEUE 8 | |
283 | ||
5d08cd1d CH |
284 | /* Power management (not Tx power) structures */ |
285 | ||
6f4083aa TW |
286 | enum iwl_pwr_src { |
287 | IWL_PWR_SRC_VMAIN, | |
288 | IWL_PWR_SRC_VAUX, | |
289 | }; | |
290 | ||
5d08cd1d CH |
291 | #define IEEE80211_DATA_LEN 2304 |
292 | #define IEEE80211_4ADDR_LEN 30 | |
293 | #define IEEE80211_HLEN (IEEE80211_4ADDR_LEN) | |
294 | #define IEEE80211_FRAME_LEN (IEEE80211_DATA_LEN + IEEE80211_HLEN) | |
295 | ||
fcab423d | 296 | struct iwl_frame { |
5d08cd1d CH |
297 | union { |
298 | struct ieee80211_hdr frame; | |
4bf64efd | 299 | struct iwl_tx_beacon_cmd beacon; |
5d08cd1d CH |
300 | u8 raw[IEEE80211_FRAME_LEN]; |
301 | u8 cmd[360]; | |
302 | } u; | |
303 | struct list_head list; | |
304 | }; | |
305 | ||
5d08cd1d CH |
306 | #define SEQ_TO_SN(seq) (((seq) & IEEE80211_SCTL_SEQ) >> 4) |
307 | #define SN_TO_SEQ(ssn) (((ssn) << 4) & IEEE80211_SCTL_SEQ) | |
308 | #define MAX_SN ((IEEE80211_SCTL_SEQ) >> 4) | |
309 | ||
310 | enum { | |
c587de0b TW |
311 | CMD_SYNC = 0, |
312 | CMD_SIZE_NORMAL = 0, | |
313 | CMD_NO_SKB = 0, | |
5d08cd1d | 314 | CMD_SIZE_HUGE = (1 << 0), |
5d08cd1d | 315 | CMD_ASYNC = (1 << 1), |
5d08cd1d CH |
316 | CMD_WANT_SKB = (1 << 2), |
317 | }; | |
318 | ||
c8c24872 | 319 | #define DEF_CMD_PAYLOAD_SIZE 320 |
bd68fb6f | 320 | |
bc47279f | 321 | /** |
c2acea8e | 322 | * struct iwl_device_cmd |
bc47279f BC |
323 | * |
324 | * For allocation of the command and tx queues, this establishes the overall | |
325 | * size of the largest command we send to uCode, except for a scan command | |
326 | * (which is relatively huge; space is allocated separately). | |
327 | */ | |
c2acea8e | 328 | struct iwl_device_cmd { |
857485c0 | 329 | struct iwl_cmd_header hdr; /* uCode API */ |
5d08cd1d | 330 | union { |
5d08cd1d CH |
331 | u32 flags; |
332 | u8 val8; | |
333 | u16 val16; | |
334 | u32 val32; | |
83d527d9 | 335 | struct iwl_tx_cmd tx; |
c8c24872 WYG |
336 | struct iwl6000_channel_switch_cmd chswitch; |
337 | u8 payload[DEF_CMD_PAYLOAD_SIZE]; | |
ba2d3587 ED |
338 | } __packed cmd; |
339 | } __packed; | |
5d08cd1d | 340 | |
c2acea8e JB |
341 | #define TFD_MAX_PAYLOAD_SIZE (sizeof(struct iwl_device_cmd)) |
342 | ||
3257e5d4 | 343 | |
857485c0 | 344 | struct iwl_host_cmd { |
5d08cd1d | 345 | const void *data; |
2f301227 | 346 | unsigned long reply_page; |
5696aea6 JB |
347 | void (*callback)(struct iwl_priv *priv, |
348 | struct iwl_device_cmd *cmd, | |
2f301227 | 349 | struct iwl_rx_packet *pkt); |
c2acea8e JB |
350 | u32 flags; |
351 | u16 len; | |
352 | u8 id; | |
5d08cd1d CH |
353 | }; |
354 | ||
5d08cd1d CH |
355 | #define SUP_RATE_11A_MAX_NUM_CHANNELS 8 |
356 | #define SUP_RATE_11B_MAX_NUM_CHANNELS 4 | |
357 | #define SUP_RATE_11G_MAX_NUM_CHANNELS 12 | |
358 | ||
359 | /** | |
a55360e4 | 360 | * struct iwl_rx_queue - Rx queue |
df833b1d | 361 | * @bd: driver's pointer to buffer of receive buffer descriptors (rbd) |
d5b25c90 | 362 | * @bd_dma: bus address of buffer of receive buffer descriptors (rbd) |
5d08cd1d CH |
363 | * @read: Shared index to newest available Rx buffer |
364 | * @write: Shared index to oldest written Rx packet | |
365 | * @free_count: Number of pre-allocated buffers in rx_free | |
366 | * @rx_free: list of free SKBs for use | |
367 | * @rx_used: List of Rx buffers with no SKB | |
368 | * @need_update: flag to indicate we need to update read/write index | |
df833b1d RC |
369 | * @rb_stts: driver's pointer to receive buffer status |
370 | * @rb_stts_dma: bus address of receive buffer status | |
5d08cd1d | 371 | * |
a55360e4 | 372 | * NOTE: rx_free and rx_used are used as a FIFO for iwl_rx_mem_buffers |
5d08cd1d | 373 | */ |
a55360e4 | 374 | struct iwl_rx_queue { |
5d08cd1d | 375 | __le32 *bd; |
d5b25c90 | 376 | dma_addr_t bd_dma; |
a55360e4 TW |
377 | struct iwl_rx_mem_buffer pool[RX_QUEUE_SIZE + RX_FREE_BUFFERS]; |
378 | struct iwl_rx_mem_buffer *queue[RX_QUEUE_SIZE]; | |
5d08cd1d CH |
379 | u32 read; |
380 | u32 write; | |
381 | u32 free_count; | |
4752c93c | 382 | u32 write_actual; |
5d08cd1d CH |
383 | struct list_head rx_free; |
384 | struct list_head rx_used; | |
385 | int need_update; | |
8d86422a WT |
386 | struct iwl_rb_status *rb_stts; |
387 | dma_addr_t rb_stts_dma; | |
5d08cd1d CH |
388 | spinlock_t lock; |
389 | }; | |
390 | ||
391 | #define IWL_SUPPORTED_RATES_IE_LEN 8 | |
392 | ||
5d08cd1d CH |
393 | #define MAX_TID_COUNT 9 |
394 | ||
395 | #define IWL_INVALID_RATE 0xFF | |
396 | #define IWL_INVALID_VALUE -1 | |
397 | ||
bc47279f | 398 | /** |
6def9761 | 399 | * struct iwl_ht_agg -- aggregation status while waiting for block-ack |
bc47279f BC |
400 | * @txq_id: Tx queue used for Tx attempt |
401 | * @frame_count: # frames attempted by Tx command | |
402 | * @wait_for_ba: Expect block-ack before next Tx reply | |
403 | * @start_idx: Index of 1st Transmit Frame Descriptor (TFD) in Tx window | |
404 | * @bitmap0: Low order bitmap, one bit for each frame pending ACK in Tx window | |
405 | * @bitmap1: High order, one bit for each frame pending ACK in Tx window | |
406 | * @rate_n_flags: Rate at which Tx was attempted | |
407 | * | |
408 | * If REPLY_TX indicates that aggregation was attempted, driver must wait | |
409 | * for block ack (REPLY_COMPRESSED_BA). This struct stores tx reply info | |
410 | * until block ack arrives. | |
411 | */ | |
6def9761 | 412 | struct iwl_ht_agg { |
5d08cd1d CH |
413 | u16 txq_id; |
414 | u16 frame_count; | |
415 | u16 wait_for_ba; | |
416 | u16 start_idx; | |
fe01b477 | 417 | u64 bitmap; |
5d08cd1d | 418 | u32 rate_n_flags; |
fe01b477 RR |
419 | #define IWL_AGG_OFF 0 |
420 | #define IWL_AGG_ON 1 | |
421 | #define IWL_EMPTYING_HW_QUEUE_ADDBA 2 | |
422 | #define IWL_EMPTYING_HW_QUEUE_DELBA 3 | |
423 | u8 state; | |
5d08cd1d | 424 | }; |
fe01b477 | 425 | |
5d08cd1d | 426 | |
6def9761 | 427 | struct iwl_tid_data { |
f862a236 | 428 | u16 seq_number; /* agn only */ |
fe01b477 | 429 | u16 tfds_in_queue; |
6def9761 | 430 | struct iwl_ht_agg agg; |
5d08cd1d CH |
431 | }; |
432 | ||
6def9761 | 433 | struct iwl_hw_key { |
97359d12 | 434 | u32 cipher; |
5d08cd1d | 435 | int keylen; |
0211ddda | 436 | u8 keyidx; |
5d08cd1d CH |
437 | u8 key[32]; |
438 | }; | |
439 | ||
a78fe754 | 440 | union iwl_ht_rate_supp { |
5d08cd1d CH |
441 | u16 rates; |
442 | struct { | |
443 | u8 siso_rate; | |
444 | u8 mimo_rate; | |
445 | }; | |
446 | }; | |
447 | ||
172c1d11 WYG |
448 | #define CFG_HT_RX_AMPDU_FACTOR_8K (0x0) |
449 | #define CFG_HT_RX_AMPDU_FACTOR_16K (0x1) | |
450 | #define CFG_HT_RX_AMPDU_FACTOR_32K (0x2) | |
451 | #define CFG_HT_RX_AMPDU_FACTOR_64K (0x3) | |
452 | #define CFG_HT_RX_AMPDU_FACTOR_DEF CFG_HT_RX_AMPDU_FACTOR_64K | |
453 | #define CFG_HT_RX_AMPDU_FACTOR_MAX CFG_HT_RX_AMPDU_FACTOR_64K | |
454 | #define CFG_HT_RX_AMPDU_FACTOR_MIN CFG_HT_RX_AMPDU_FACTOR_8K | |
bcc693a1 WYG |
455 | |
456 | /* | |
457 | * Maximal MPDU density for TX aggregation | |
458 | * 4 - 2us density | |
459 | * 5 - 4us density | |
460 | * 6 - 8us density | |
461 | * 7 - 16us density | |
462 | */ | |
172c1d11 | 463 | #define CFG_HT_MPDU_DENSITY_2USEC (0x4) |
bcc693a1 | 464 | #define CFG_HT_MPDU_DENSITY_4USEC (0x5) |
172c1d11 WYG |
465 | #define CFG_HT_MPDU_DENSITY_8USEC (0x6) |
466 | #define CFG_HT_MPDU_DENSITY_16USEC (0x7) | |
bcc693a1 | 467 | #define CFG_HT_MPDU_DENSITY_DEF CFG_HT_MPDU_DENSITY_4USEC |
172c1d11 WYG |
468 | #define CFG_HT_MPDU_DENSITY_MAX CFG_HT_MPDU_DENSITY_16USEC |
469 | #define CFG_HT_MPDU_DENSITY_MIN (0x1) | |
5d08cd1d | 470 | |
fad95bf5 | 471 | struct iwl_ht_config { |
9e0cc6de | 472 | /* self configuration data */ |
c812ee24 JB |
473 | bool is_ht; |
474 | bool is_40mhz; | |
02bb1bea | 475 | bool single_chain_sufficient; |
ba37a3d0 | 476 | enum ieee80211_smps_mode smps; /* current smps mode */ |
9e0cc6de | 477 | /* BSS related data */ |
5d08cd1d | 478 | u8 extension_chan_offset; |
9e0cc6de RR |
479 | u8 ht_protection; |
480 | u8 non_GF_STA_present; | |
5d08cd1d | 481 | }; |
5d08cd1d | 482 | |
5d08cd1d | 483 | /* QoS structures */ |
1ff50bda | 484 | struct iwl_qos_info { |
5d08cd1d | 485 | int qos_active; |
1ff50bda | 486 | struct iwl_qosparam_cmd def_qos_parm; |
5d08cd1d | 487 | }; |
5d08cd1d | 488 | |
fe6b23dd RC |
489 | /* |
490 | * Structure should be accessed with sta_lock held. When station addition | |
491 | * is in progress (IWL_STA_UCODE_INPROGRESS) it is possible to access only | |
492 | * the commands (iwl_addsta_cmd and iwl_link_quality_cmd) without sta_lock | |
493 | * held. | |
494 | */ | |
6def9761 | 495 | struct iwl_station_entry { |
133636de | 496 | struct iwl_addsta_cmd sta; |
6def9761 | 497 | struct iwl_tid_data tid[MAX_TID_COUNT]; |
5d08cd1d | 498 | u8 used; |
6def9761 | 499 | struct iwl_hw_key keyinfo; |
fe6b23dd | 500 | struct iwl_link_quality_cmd *lq; |
5d08cd1d CH |
501 | }; |
502 | ||
fd1af15d JB |
503 | struct iwl_station_priv_common { |
504 | u8 sta_id; | |
505 | }; | |
506 | ||
8d9698b3 RC |
507 | /* |
508 | * iwl_station_priv: Driver's private station information | |
509 | * | |
510 | * When mac80211 creates a station it reserves some space (hw->sta_data_size) | |
511 | * in the structure for use by driver. This structure is places in that | |
512 | * space. | |
fd1af15d JB |
513 | * |
514 | * The common struct MUST be first because it is shared between | |
515 | * 3945 and agn! | |
8d9698b3 RC |
516 | */ |
517 | struct iwl_station_priv { | |
fd1af15d | 518 | struct iwl_station_priv_common common; |
8d9698b3 | 519 | struct iwl_lq_sta lq_sta; |
6ab10ff8 JB |
520 | atomic_t pending_frames; |
521 | bool client; | |
522 | bool asleep; | |
8d9698b3 RC |
523 | }; |
524 | ||
fd1af15d JB |
525 | /** |
526 | * struct iwl_vif_priv - driver's private per-interface information | |
527 | * | |
528 | * When mac80211 allocates a virtual interface, it can allocate | |
529 | * space for us to put data into. | |
530 | */ | |
531 | struct iwl_vif_priv { | |
246ed355 | 532 | struct iwl_rxon_context *ctx; |
fd1af15d JB |
533 | u8 ibss_bssid_sta_id; |
534 | }; | |
535 | ||
5d08cd1d CH |
536 | /* one for each uCode image (inst/data, boot/init/runtime) */ |
537 | struct fw_desc { | |
538 | void *v_addr; /* access by driver */ | |
539 | dma_addr_t p_addr; /* access by card's busmaster DMA */ | |
540 | u32 len; /* bytes */ | |
541 | }; | |
542 | ||
dd7a2509 | 543 | /* v1/v2 uCode file layout */ |
cc0f555d JS |
544 | struct iwl_ucode_header { |
545 | __le32 ver; /* major/minor/API/serial */ | |
546 | union { | |
547 | struct { | |
548 | __le32 inst_size; /* bytes of runtime code */ | |
549 | __le32 data_size; /* bytes of runtime data */ | |
550 | __le32 init_size; /* bytes of init code */ | |
551 | __le32 init_data_size; /* bytes of init data */ | |
552 | __le32 boot_size; /* bytes of bootstrap code */ | |
553 | u8 data[0]; /* in same order as sizes */ | |
554 | } v1; | |
555 | struct { | |
556 | __le32 build; /* build number */ | |
557 | __le32 inst_size; /* bytes of runtime code */ | |
558 | __le32 data_size; /* bytes of runtime data */ | |
559 | __le32 init_size; /* bytes of init code */ | |
560 | __le32 init_data_size; /* bytes of init data */ | |
561 | __le32 boot_size; /* bytes of bootstrap code */ | |
562 | u8 data[0]; /* in same order as sizes */ | |
563 | } v2; | |
564 | } u; | |
5d08cd1d CH |
565 | }; |
566 | ||
dd7a2509 JB |
567 | /* |
568 | * new TLV uCode file layout | |
569 | * | |
570 | * The new TLV file format contains TLVs, that each specify | |
571 | * some piece of data. To facilitate "groups", for example | |
572 | * different instruction image with different capabilities, | |
573 | * bundled with the same init image, an alternative mechanism | |
574 | * is provided: | |
575 | * When the alternative field is 0, that means that the item | |
576 | * is always valid. When it is non-zero, then it is only | |
577 | * valid in conjunction with items of the same alternative, | |
578 | * in which case the driver (user) selects one alternative | |
579 | * to use. | |
580 | */ | |
581 | ||
582 | enum iwl_ucode_tlv_type { | |
583 | IWL_UCODE_TLV_INVALID = 0, /* unused */ | |
584 | IWL_UCODE_TLV_INST = 1, | |
585 | IWL_UCODE_TLV_DATA = 2, | |
586 | IWL_UCODE_TLV_INIT = 3, | |
587 | IWL_UCODE_TLV_INIT_DATA = 4, | |
588 | IWL_UCODE_TLV_BOOT = 5, | |
589 | IWL_UCODE_TLV_PROBE_MAX_LEN = 6, /* a u32 value */ | |
b2e640d4 JB |
590 | IWL_UCODE_TLV_RUNT_EVTLOG_PTR = 8, |
591 | IWL_UCODE_TLV_RUNT_EVTLOG_SIZE = 9, | |
592 | IWL_UCODE_TLV_RUNT_ERRLOG_PTR = 10, | |
593 | IWL_UCODE_TLV_INIT_EVTLOG_PTR = 11, | |
594 | IWL_UCODE_TLV_INIT_EVTLOG_SIZE = 12, | |
595 | IWL_UCODE_TLV_INIT_ERRLOG_PTR = 13, | |
c8312fac | 596 | IWL_UCODE_TLV_ENHANCE_SENS_TBL = 14, |
6a822d06 | 597 | IWL_UCODE_TLV_PHY_CALIBRATION_SIZE = 15, |
dd7a2509 JB |
598 | }; |
599 | ||
600 | struct iwl_ucode_tlv { | |
601 | __le16 type; /* see above */ | |
602 | __le16 alternative; /* see comment */ | |
603 | __le32 length; /* not including type/length fields */ | |
604 | u8 data[0]; | |
ba2d3587 | 605 | } __packed; |
dd7a2509 JB |
606 | |
607 | #define IWL_TLV_UCODE_MAGIC 0x0a4c5749 | |
608 | ||
609 | struct iwl_tlv_ucode_header { | |
610 | /* | |
611 | * The TLV style ucode header is distinguished from | |
612 | * the v1/v2 style header by first four bytes being | |
613 | * zero, as such is an invalid combination of | |
614 | * major/minor/API/serial versions. | |
615 | */ | |
616 | __le32 zero; | |
617 | __le32 magic; | |
618 | u8 human_readable[64]; | |
619 | __le32 ver; /* major/minor/API/serial */ | |
620 | __le32 build; | |
621 | __le64 alternatives; /* bitmask of valid alternatives */ | |
622 | /* | |
623 | * The data contained herein has a TLV layout, | |
624 | * see above for the TLV header and types. | |
625 | * Note that each TLV is padded to a length | |
626 | * that is a multiple of 4 for alignment. | |
627 | */ | |
628 | u8 data[0]; | |
629 | }; | |
630 | ||
bb8c093b | 631 | struct iwl4965_ibss_seq { |
5d08cd1d CH |
632 | u8 mac[ETH_ALEN]; |
633 | u16 seq_num; | |
634 | u16 frag_num; | |
635 | unsigned long packet_time; | |
636 | struct list_head list; | |
637 | }; | |
638 | ||
f0832f13 EG |
639 | struct iwl_sensitivity_ranges { |
640 | u16 min_nrg_cck; | |
641 | u16 max_nrg_cck; | |
642 | ||
643 | u16 nrg_th_cck; | |
644 | u16 nrg_th_ofdm; | |
645 | ||
646 | u16 auto_corr_min_ofdm; | |
647 | u16 auto_corr_min_ofdm_mrc; | |
648 | u16 auto_corr_min_ofdm_x1; | |
649 | u16 auto_corr_min_ofdm_mrc_x1; | |
650 | ||
651 | u16 auto_corr_max_ofdm; | |
652 | u16 auto_corr_max_ofdm_mrc; | |
653 | u16 auto_corr_max_ofdm_x1; | |
654 | u16 auto_corr_max_ofdm_mrc_x1; | |
655 | ||
656 | u16 auto_corr_max_cck; | |
657 | u16 auto_corr_max_cck_mrc; | |
658 | u16 auto_corr_min_cck; | |
659 | u16 auto_corr_min_cck_mrc; | |
55036d66 WYG |
660 | |
661 | u16 barker_corr_th_min; | |
662 | u16 barker_corr_th_min_mrc; | |
663 | u16 nrg_th_cca; | |
f0832f13 EG |
664 | }; |
665 | ||
099b40b7 | 666 | |
b5047f78 TW |
667 | #define KELVIN_TO_CELSIUS(x) ((x)-273) |
668 | #define CELSIUS_TO_KELVIN(x) ((x)+273) | |
669 | ||
670 | ||
bc47279f | 671 | /** |
5425e490 | 672 | * struct iwl_hw_params |
bc47279f | 673 | * @max_txq_num: Max # Tx queues supported |
f3f911d1 | 674 | * @dma_chnl_num: Number of Tx DMA/FIFO channels |
4ddbb7d0 | 675 | * @scd_bc_tbls_size: size of scheduler byte count tables |
a8e74e27 | 676 | * @tfd_size: TFD size |
099b40b7 RR |
677 | * @tx/rx_chains_num: Number of TX/RX chains |
678 | * @valid_tx/rx_ant: usable antennas | |
bc47279f | 679 | * @max_rxq_size: Max # Rx frames in Rx queue (must be power-of-2) |
bc47279f | 680 | * @max_rxq_log: Log-base-2 of max_rxq_size |
2f301227 | 681 | * @rx_page_order: Rx buffer page order |
141c43a3 | 682 | * @rx_wrt_ptr_reg: FH{39}_RSCSR_CHNL0_WPTR |
bc47279f | 683 | * @max_stations: |
7aafef1c | 684 | * @ht40_channel: is 40MHz width possible in band 2.4 |
099b40b7 RR |
685 | * BIT(IEEE80211_BAND_5GHZ) BIT(IEEE80211_BAND_5GHZ) |
686 | * @sw_crypto: 0 for hw, 1 for sw | |
687 | * @max_xxx_size: for ucode uses | |
688 | * @ct_kill_threshold: temperature threshold | |
a0ee74cf | 689 | * @beacon_time_tsf_bits: number of valid tsf bits for beacon time |
a96a27f9 | 690 | * @calib_init_cfg: setup initial calibrations for the hw |
f0832f13 | 691 | * @struct iwl_sensitivity_ranges: range of sensitivity values |
bc47279f | 692 | */ |
5425e490 | 693 | struct iwl_hw_params { |
f3f911d1 ZY |
694 | u8 max_txq_num; |
695 | u8 dma_chnl_num; | |
4ddbb7d0 | 696 | u16 scd_bc_tbls_size; |
a8e74e27 | 697 | u32 tfd_size; |
ec35cf2a TW |
698 | u8 tx_chains_num; |
699 | u8 rx_chains_num; | |
700 | u8 valid_tx_ant; | |
701 | u8 valid_rx_ant; | |
5d08cd1d | 702 | u16 max_rxq_size; |
ec35cf2a | 703 | u16 max_rxq_log; |
2f301227 | 704 | u32 rx_page_order; |
141c43a3 | 705 | u32 rx_wrt_ptr_reg; |
5d08cd1d | 706 | u8 max_stations; |
7aafef1c | 707 | u8 ht40_channel; |
2c2f3b33 | 708 | u8 max_beacon_itrvl; /* in 1024 ms */ |
099b40b7 RR |
709 | u32 max_inst_size; |
710 | u32 max_data_size; | |
711 | u32 max_bsm_size; | |
712 | u32 ct_kill_threshold; /* value in hw-dependent units */ | |
672639de WYG |
713 | u32 ct_kill_exit_threshold; /* value in hw-dependent units */ |
714 | /* for 1000, 6000 series and up */ | |
a0ee74cf | 715 | u16 beacon_time_tsf_bits; |
be5d56ed | 716 | u32 calib_init_cfg; |
f0832f13 | 717 | const struct iwl_sensitivity_ranges *sens; |
5d08cd1d CH |
718 | }; |
719 | ||
5d08cd1d | 720 | |
5d08cd1d CH |
721 | /****************************************************************************** |
722 | * | |
a33c2f47 EG |
723 | * Functions implemented in core module which are forward declared here |
724 | * for use by iwl-[4-5].c | |
5d08cd1d | 725 | * |
a33c2f47 EG |
726 | * NOTE: The implementation of these functions are not hardware specific |
727 | * which is why they are in the core module files. | |
5d08cd1d CH |
728 | * |
729 | * Naming convention -- | |
a33c2f47 | 730 | * iwl_ <-- Is part of iwlwifi |
5d08cd1d | 731 | * iwlXXXX_ <-- Hardware specific (implemented in iwl-XXXX.c for XXXX) |
bb8c093b CH |
732 | * iwl4965_bg_ <-- Called from work queue context |
733 | * iwl4965_mac_ <-- mac80211 callback | |
5d08cd1d CH |
734 | * |
735 | ****************************************************************************/ | |
5b9f8cd3 EG |
736 | extern void iwl_update_chain_flags(struct iwl_priv *priv); |
737 | extern int iwl_set_pwr_src(struct iwl_priv *priv, enum iwl_pwr_src src); | |
a33c2f47 | 738 | extern const u8 iwl_bcast_addr[ETH_ALEN]; |
b3bbacb7 | 739 | extern int iwl_rxq_stop(struct iwl_priv *priv); |
da1bc453 | 740 | extern void iwl_txq_ctx_stop(struct iwl_priv *priv); |
443cfd45 | 741 | extern int iwl_queue_space(const struct iwl_queue *q); |
fd4abac5 TW |
742 | static inline int iwl_queue_used(const struct iwl_queue *q, int i) |
743 | { | |
c8106d76 | 744 | return q->write_ptr >= q->read_ptr ? |
fd4abac5 TW |
745 | (i >= q->read_ptr && i < q->write_ptr) : |
746 | !(i < q->read_ptr && i >= q->write_ptr); | |
747 | } | |
748 | ||
749 | ||
750 | static inline u8 get_cmd_index(struct iwl_queue *q, u32 index, int is_huge) | |
751 | { | |
c8c24872 WYG |
752 | /* |
753 | * This is for init calibration result and scan command which | |
754 | * required buffer > TFD_MAX_PAYLOAD_SIZE, | |
755 | * the big buffer at end of command array | |
756 | */ | |
fd4abac5 TW |
757 | if (is_huge) |
758 | return q->n_window; /* must be power of 2 */ | |
759 | ||
760 | /* Otherwise, use normal size buffers */ | |
761 | return index & (q->n_window - 1); | |
762 | } | |
763 | ||
764 | ||
4ddbb7d0 TW |
765 | struct iwl_dma_ptr { |
766 | dma_addr_t dma; | |
767 | void *addr; | |
b481de9c ZY |
768 | size_t size; |
769 | }; | |
770 | ||
b481de9c ZY |
771 | #define IWL_OPERATION_MODE_AUTO 0 |
772 | #define IWL_OPERATION_MODE_HT_ONLY 1 | |
773 | #define IWL_OPERATION_MODE_MIXED 2 | |
774 | #define IWL_OPERATION_MODE_20MHZ 3 | |
775 | ||
3195cdb7 TW |
776 | #define IWL_TX_CRC_SIZE 4 |
777 | #define IWL_TX_DELIMITER_SIZE 4 | |
b481de9c | 778 | |
b481de9c | 779 | #define TX_POWER_IWL_ILLEGAL_VOLTAGE -10000 |
b481de9c | 780 | |
b481de9c | 781 | /* Sensitivity and chain noise calibration */ |
b481de9c | 782 | #define INITIALIZATION_VALUE 0xFFFF |
d8c07e7a WYG |
783 | #define IWL4965_CAL_NUM_BEACONS 20 |
784 | #define IWL_CAL_NUM_BEACONS 16 | |
b481de9c ZY |
785 | #define MAXIMUM_ALLOWED_PATHLOSS 15 |
786 | ||
b481de9c ZY |
787 | #define CHAIN_NOISE_MAX_DELTA_GAIN_CODE 3 |
788 | ||
789 | #define MAX_FA_OFDM 50 | |
790 | #define MIN_FA_OFDM 5 | |
791 | #define MAX_FA_CCK 50 | |
792 | #define MIN_FA_CCK 5 | |
793 | ||
b481de9c ZY |
794 | #define AUTO_CORR_STEP_OFDM 1 |
795 | ||
b481de9c ZY |
796 | #define AUTO_CORR_STEP_CCK 3 |
797 | #define AUTO_CORR_MAX_TH_CCK 160 | |
798 | ||
b481de9c ZY |
799 | #define NRG_DIFF 2 |
800 | #define NRG_STEP_CCK 2 | |
801 | #define NRG_MARGIN 8 | |
802 | #define MAX_NUMBER_CCK_NO_FA 100 | |
803 | ||
804 | #define AUTO_CORR_CCK_MIN_VAL_DEF (125) | |
805 | ||
806 | #define CHAIN_A 0 | |
807 | #define CHAIN_B 1 | |
808 | #define CHAIN_C 2 | |
809 | #define CHAIN_NOISE_DELTA_GAIN_INIT_VAL 4 | |
810 | #define ALL_BAND_FILTER 0xFF00 | |
811 | #define IN_BAND_FILTER 0xFF | |
812 | #define MIN_AVERAGE_NOISE_MAX_VALUE 0xFFFFFFFF | |
813 | ||
3195cdb7 TW |
814 | #define NRG_NUM_PREV_STAT_L 20 |
815 | #define NUM_RX_CHAINS 3 | |
816 | ||
bb8c093b | 817 | enum iwl4965_false_alarm_state { |
b481de9c ZY |
818 | IWL_FA_TOO_MANY = 0, |
819 | IWL_FA_TOO_FEW = 1, | |
820 | IWL_FA_GOOD_RANGE = 2, | |
821 | }; | |
822 | ||
bb8c093b | 823 | enum iwl4965_chain_noise_state { |
b481de9c | 824 | IWL_CHAIN_NOISE_ALIVE = 0, /* must be 0 */ |
04816448 GE |
825 | IWL_CHAIN_NOISE_ACCUMULATE, |
826 | IWL_CHAIN_NOISE_CALIBRATED, | |
827 | IWL_CHAIN_NOISE_DONE, | |
b481de9c ZY |
828 | }; |
829 | ||
bb8c093b | 830 | enum iwl4965_calib_enabled_state { |
b481de9c ZY |
831 | IWL_CALIB_DISABLED = 0, /* must be 0 */ |
832 | IWL_CALIB_ENABLED = 1, | |
833 | }; | |
834 | ||
f69f42a6 TW |
835 | |
836 | /* | |
837 | * enum iwl_calib | |
838 | * defines the order in which results of initial calibrations | |
839 | * should be sent to the runtime uCode | |
840 | */ | |
841 | enum iwl_calib { | |
842 | IWL_CALIB_XTAL, | |
819500c5 | 843 | IWL_CALIB_DC, |
f69f42a6 TW |
844 | IWL_CALIB_LO, |
845 | IWL_CALIB_TX_IQ, | |
846 | IWL_CALIB_TX_IQ_PERD, | |
201706ac | 847 | IWL_CALIB_BASE_BAND, |
f69f42a6 TW |
848 | IWL_CALIB_MAX |
849 | }; | |
850 | ||
6e21f2c1 TW |
851 | /* Opaque calibration results */ |
852 | struct iwl_calib_result { | |
853 | void *buf; | |
854 | size_t buf_len; | |
7c616cba TW |
855 | }; |
856 | ||
dbb983b7 RR |
857 | enum ucode_type { |
858 | UCODE_NONE = 0, | |
859 | UCODE_INIT, | |
860 | UCODE_RT | |
861 | }; | |
862 | ||
b481de9c | 863 | /* Sensitivity calib data */ |
f0832f13 | 864 | struct iwl_sensitivity_data { |
b481de9c ZY |
865 | u32 auto_corr_ofdm; |
866 | u32 auto_corr_ofdm_mrc; | |
867 | u32 auto_corr_ofdm_x1; | |
868 | u32 auto_corr_ofdm_mrc_x1; | |
869 | u32 auto_corr_cck; | |
870 | u32 auto_corr_cck_mrc; | |
871 | ||
872 | u32 last_bad_plcp_cnt_ofdm; | |
873 | u32 last_fa_cnt_ofdm; | |
874 | u32 last_bad_plcp_cnt_cck; | |
875 | u32 last_fa_cnt_cck; | |
876 | ||
877 | u32 nrg_curr_state; | |
878 | u32 nrg_prev_state; | |
879 | u32 nrg_value[10]; | |
880 | u8 nrg_silence_rssi[NRG_NUM_PREV_STAT_L]; | |
881 | u32 nrg_silence_ref; | |
882 | u32 nrg_energy_idx; | |
883 | u32 nrg_silence_idx; | |
884 | u32 nrg_th_cck; | |
885 | s32 nrg_auto_corr_silence_diff; | |
886 | u32 num_in_cck_no_fa; | |
887 | u32 nrg_th_ofdm; | |
55036d66 WYG |
888 | |
889 | u16 barker_corr_th_min; | |
890 | u16 barker_corr_th_min_mrc; | |
891 | u16 nrg_th_cca; | |
b481de9c ZY |
892 | }; |
893 | ||
894 | /* Chain noise (differential Rx gain) calib data */ | |
f0832f13 | 895 | struct iwl_chain_noise_data { |
04816448 | 896 | u32 active_chains; |
b481de9c ZY |
897 | u32 chain_noise_a; |
898 | u32 chain_noise_b; | |
899 | u32 chain_noise_c; | |
900 | u32 chain_signal_a; | |
901 | u32 chain_signal_b; | |
902 | u32 chain_signal_c; | |
04816448 | 903 | u16 beacon_count; |
b481de9c ZY |
904 | u8 disconn_array[NUM_RX_CHAINS]; |
905 | u8 delta_gain_code[NUM_RX_CHAINS]; | |
906 | u8 radio_write; | |
04816448 | 907 | u8 state; |
b481de9c ZY |
908 | }; |
909 | ||
abceddb4 BC |
910 | #define EEPROM_SEM_TIMEOUT 10 /* milliseconds */ |
911 | #define EEPROM_SEM_RETRY_LIMIT 1000 /* number of attempts (not time) */ | |
b481de9c | 912 | |
20594eb0 WYG |
913 | #define IWL_TRAFFIC_ENTRIES (256) |
914 | #define IWL_TRAFFIC_ENTRY_SIZE (64) | |
5d08cd1d | 915 | |
5d08cd1d CH |
916 | enum { |
917 | MEASUREMENT_READY = (1 << 0), | |
918 | MEASUREMENT_ACTIVE = (1 << 1), | |
919 | }; | |
920 | ||
0848e297 WYG |
921 | enum iwl_nvm_type { |
922 | NVM_DEVICE_TYPE_EEPROM = 0, | |
923 | NVM_DEVICE_TYPE_OTP, | |
924 | }; | |
925 | ||
415e4993 WYG |
926 | /* |
927 | * Two types of OTP memory access modes | |
928 | * IWL_OTP_ACCESS_ABSOLUTE - absolute address mode, | |
929 | * based on physical memory addressing | |
930 | * IWL_OTP_ACCESS_RELATIVE - relative address mode, | |
931 | * based on logical memory addressing | |
932 | */ | |
933 | enum iwl_access_mode { | |
934 | IWL_OTP_ACCESS_ABSOLUTE, | |
935 | IWL_OTP_ACCESS_RELATIVE, | |
936 | }; | |
65b7998a WYG |
937 | |
938 | /** | |
939 | * enum iwl_pa_type - Power Amplifier type | |
940 | * @IWL_PA_SYSTEM: based on uCode configuration | |
65b7998a WYG |
941 | * @IWL_PA_INTERNAL: use Internal only |
942 | */ | |
943 | enum iwl_pa_type { | |
944 | IWL_PA_SYSTEM = 0, | |
740e7f51 | 945 | IWL_PA_INTERNAL = 1, |
65b7998a WYG |
946 | }; |
947 | ||
a83b9141 WYG |
948 | /* interrupt statistics */ |
949 | struct isr_statistics { | |
950 | u32 hw; | |
951 | u32 sw; | |
952 | u32 sw_err; | |
953 | u32 sch; | |
954 | u32 alive; | |
955 | u32 rfkill; | |
956 | u32 ctkill; | |
957 | u32 wakeup; | |
958 | u32 rx; | |
959 | u32 rx_handlers[REPLY_MAX]; | |
960 | u32 tx; | |
961 | u32 unhandled; | |
962 | }; | |
5d08cd1d | 963 | |
22fdf3c9 WYG |
964 | #ifdef CONFIG_IWLWIFI_DEBUGFS |
965 | /* management statistics */ | |
966 | enum iwl_mgmt_stats { | |
967 | MANAGEMENT_ASSOC_REQ = 0, | |
968 | MANAGEMENT_ASSOC_RESP, | |
969 | MANAGEMENT_REASSOC_REQ, | |
970 | MANAGEMENT_REASSOC_RESP, | |
971 | MANAGEMENT_PROBE_REQ, | |
972 | MANAGEMENT_PROBE_RESP, | |
973 | MANAGEMENT_BEACON, | |
974 | MANAGEMENT_ATIM, | |
975 | MANAGEMENT_DISASSOC, | |
976 | MANAGEMENT_AUTH, | |
977 | MANAGEMENT_DEAUTH, | |
978 | MANAGEMENT_ACTION, | |
979 | MANAGEMENT_MAX, | |
980 | }; | |
981 | /* control statistics */ | |
982 | enum iwl_ctrl_stats { | |
983 | CONTROL_BACK_REQ = 0, | |
984 | CONTROL_BACK, | |
985 | CONTROL_PSPOLL, | |
986 | CONTROL_RTS, | |
987 | CONTROL_CTS, | |
988 | CONTROL_ACK, | |
989 | CONTROL_CFEND, | |
990 | CONTROL_CFENDACK, | |
991 | CONTROL_MAX, | |
992 | }; | |
993 | ||
994 | struct traffic_stats { | |
995 | u32 mgmt[MANAGEMENT_MAX]; | |
996 | u32 ctrl[CONTROL_MAX]; | |
997 | u32 data_cnt; | |
998 | u64 data_bytes; | |
999 | }; | |
1000 | #else | |
1001 | struct traffic_stats { | |
1002 | u64 data_bytes; | |
1003 | }; | |
1004 | #endif | |
1005 | ||
0924e519 WYG |
1006 | /* |
1007 | * iwl_switch_rxon: "channel switch" structure | |
1008 | * | |
1009 | * @ switch_in_progress: channel switch in progress | |
1010 | * @ channel: new channel | |
1011 | */ | |
1012 | struct iwl_switch_rxon { | |
1013 | bool switch_in_progress; | |
1014 | __le16 channel; | |
1015 | }; | |
1016 | ||
a9e1cb6a WYG |
1017 | /* |
1018 | * schedule the timer to wake up every UCODE_TRACE_PERIOD milliseconds | |
1019 | * to perform continuous uCode event logging operation if enabled | |
1020 | */ | |
1021 | #define UCODE_TRACE_PERIOD (100) | |
1022 | ||
1023 | /* | |
1024 | * iwl_event_log: current uCode event log position | |
1025 | * | |
1026 | * @ucode_trace: enable/disable ucode continuous trace timer | |
1027 | * @num_wraps: how many times the event buffer wraps | |
1028 | * @next_entry: the entry just before the next one that uCode would fill | |
1029 | * @non_wraps_count: counter for no wrap detected when dump ucode events | |
1030 | * @wraps_once_count: counter for wrap once detected when dump ucode events | |
1031 | * @wraps_more_count: counter for wrap more than once detected | |
1032 | * when dump ucode events | |
1033 | */ | |
1034 | struct iwl_event_log { | |
1035 | bool ucode_trace; | |
1036 | u32 num_wraps; | |
1037 | u32 next_entry; | |
1038 | int non_wraps_count; | |
1039 | int wraps_once_count; | |
1040 | int wraps_more_count; | |
1041 | }; | |
1042 | ||
2be76703 WYG |
1043 | /* |
1044 | * host interrupt timeout value | |
1045 | * used with setting interrupt coalescing timer | |
1046 | * the CSR_INT_COALESCING is an 8 bit register in 32-usec unit | |
1047 | * | |
1048 | * default interrupt coalescing timer is 64 x 32 = 2048 usecs | |
1049 | * default interrupt coalescing calibration timer is 16 x 32 = 512 usecs | |
1050 | */ | |
1051 | #define IWL_HOST_INT_TIMEOUT_MAX (0xFF) | |
1052 | #define IWL_HOST_INT_TIMEOUT_DEF (0x40) | |
1053 | #define IWL_HOST_INT_TIMEOUT_MIN (0x0) | |
1054 | #define IWL_HOST_INT_CALIB_TIMEOUT_MAX (0xFF) | |
1055 | #define IWL_HOST_INT_CALIB_TIMEOUT_DEF (0x10) | |
1056 | #define IWL_HOST_INT_CALIB_TIMEOUT_MIN (0x0) | |
1057 | ||
3e4fb5fa TAN |
1058 | /* |
1059 | * This is the threshold value of plcp error rate per 100mSecs. It is | |
1060 | * used to set and check for the validity of plcp_delta. | |
1061 | */ | |
680788ac | 1062 | #define IWL_MAX_PLCP_ERR_THRESHOLD_MIN (1) |
3e4fb5fa TAN |
1063 | #define IWL_MAX_PLCP_ERR_THRESHOLD_DEF (50) |
1064 | #define IWL_MAX_PLCP_ERR_LONG_THRESHOLD_DEF (100) | |
6c3872e1 | 1065 | #define IWL_MAX_PLCP_ERR_EXT_LONG_THRESHOLD_DEF (200) |
3e4fb5fa | 1066 | #define IWL_MAX_PLCP_ERR_THRESHOLD_MAX (255) |
680788ac | 1067 | #define IWL_MAX_PLCP_ERR_THRESHOLD_DISABLE (0) |
3e4fb5fa | 1068 | |
8a472da4 WYG |
1069 | #define IWL_DELAY_NEXT_FORCE_RF_RESET (HZ*3) |
1070 | #define IWL_DELAY_NEXT_FORCE_FW_RELOAD (HZ*5) | |
1071 | ||
b74e31a9 | 1072 | /* timer constants use to monitor and recover stuck tx queues in mSecs */ |
ce60659a WYG |
1073 | #define IWL_DEF_MONITORING_PERIOD (1000) |
1074 | #define IWL_LONG_MONITORING_PERIOD (5000) | |
b74e31a9 | 1075 | #define IWL_ONE_HUNDRED_MSECS (100) |
7bdc473c | 1076 | #define IWL_MAX_MONITORING_PERIOD (60000) |
b74e31a9 | 1077 | |
bee008b7 WYG |
1078 | /* BT Antenna Coupling Threshold (dB) */ |
1079 | #define IWL_BT_ANTENNA_COUPLING_THRESHOLD (35) | |
1080 | ||
a93e7973 WYG |
1081 | enum iwl_reset { |
1082 | IWL_RF_RESET = 0, | |
1083 | IWL_FW_RESET, | |
8a472da4 WYG |
1084 | IWL_MAX_FORCE_RESET, |
1085 | }; | |
1086 | ||
1087 | struct iwl_force_reset { | |
1088 | int reset_request_count; | |
1089 | int reset_success_count; | |
1090 | int reset_reject_count; | |
1091 | unsigned long reset_duration; | |
1092 | unsigned long last_force_reset_jiffies; | |
a93e7973 WYG |
1093 | }; |
1094 | ||
a0ee74cf WYG |
1095 | /* extend beacon time format bit shifting */ |
1096 | /* | |
1097 | * for _3945 devices | |
1098 | * bits 31:24 - extended | |
1099 | * bits 23:0 - interval | |
1100 | */ | |
1101 | #define IWL3945_EXT_BEACON_TIME_POS 24 | |
1102 | /* | |
1103 | * for _agn devices | |
1104 | * bits 31:22 - extended | |
1105 | * bits 21:0 - interval | |
1106 | */ | |
1107 | #define IWLAGN_EXT_BEACON_TIME_POS 22 | |
1108 | ||
246ed355 JB |
1109 | enum iwl_rxon_context_id { |
1110 | IWL_RXON_CTX_BSS, | |
1111 | ||
1112 | NUM_IWL_RXON_CTX | |
1113 | }; | |
1114 | ||
1115 | struct iwl_rxon_context { | |
1116 | enum iwl_rxon_context_id ctxid; | |
1117 | /* | |
1118 | * We declare this const so it can only be | |
1119 | * changed via explicit cast within the | |
1120 | * routines that actually update the physical | |
1121 | * hardware. | |
1122 | */ | |
1123 | const struct iwl_rxon_cmd active; | |
1124 | struct iwl_rxon_cmd staging; | |
1125 | ||
1126 | struct iwl_rxon_time_cmd timing; | |
a194e324 JB |
1127 | |
1128 | u8 bcast_sta_id; | |
246ed355 JB |
1129 | }; |
1130 | ||
c79dd5b5 | 1131 | struct iwl_priv { |
5d08cd1d CH |
1132 | |
1133 | /* ieee device used by generic ieee processing code */ | |
1134 | struct ieee80211_hw *hw; | |
1135 | struct ieee80211_channel *ieee_channels; | |
1136 | struct ieee80211_rate *ieee_rates; | |
82b9a121 | 1137 | struct iwl_cfg *cfg; |
5d08cd1d CH |
1138 | |
1139 | /* temporary frame storage list */ | |
1140 | struct list_head free_frames; | |
1141 | int frames_count; | |
1142 | ||
8318d78a | 1143 | enum ieee80211_band band; |
2f301227 | 1144 | int alloc_rxb_page; |
5d08cd1d | 1145 | |
c79dd5b5 | 1146 | void (*rx_handlers[REPLY_MAX])(struct iwl_priv *priv, |
a55360e4 | 1147 | struct iwl_rx_mem_buffer *rxb); |
5d08cd1d | 1148 | |
8318d78a | 1149 | struct ieee80211_supported_band bands[IEEE80211_NUM_BANDS]; |
5d08cd1d | 1150 | |
5d08cd1d | 1151 | /* spectrum measurement report caching */ |
2aa6ab86 | 1152 | struct iwl_spectrum_notification measure_report; |
5d08cd1d | 1153 | u8 measurement_status; |
81963d68 | 1154 | |
5d08cd1d CH |
1155 | /* ucode beacon time */ |
1156 | u32 ucode_beacon_time; | |
a13d276f | 1157 | int missed_beacon_threshold; |
5d08cd1d | 1158 | |
a85d7cca JB |
1159 | /* track IBSS manager (last beacon) status */ |
1160 | u32 ibss_manager; | |
1161 | ||
3e4fb5fa TAN |
1162 | /* storing the jiffies when the plcp error rate is received */ |
1163 | unsigned long plcp_jiffies; | |
1164 | ||
a93e7973 | 1165 | /* force reset */ |
8a472da4 | 1166 | struct iwl_force_reset force_reset[IWL_MAX_FORCE_RESET]; |
a93e7973 | 1167 | |
5a2a780c | 1168 | /* we allocate array of iwl_channel_info for NIC's valid channels. |
5d08cd1d | 1169 | * Access via channel # using indirect index array */ |
bf85ea4f | 1170 | struct iwl_channel_info *channel_info; /* channel info array */ |
5d08cd1d CH |
1171 | u8 channel_count; /* # of channels */ |
1172 | ||
5d08cd1d CH |
1173 | /* thermal calibration */ |
1174 | s32 temperature; /* degrees Kelvin */ | |
1175 | s32 last_temperature; | |
1176 | ||
7c616cba | 1177 | /* init calibration results */ |
6e21f2c1 | 1178 | struct iwl_calib_result calib_results[IWL_CALIB_MAX]; |
7c616cba | 1179 | |
5d08cd1d | 1180 | /* Scan related variables */ |
5d08cd1d | 1181 | unsigned long scan_start; |
5d08cd1d | 1182 | unsigned long scan_start_tsf; |
811ecc99 | 1183 | void *scan_cmd; |
00700ee0 | 1184 | enum ieee80211_band scan_band; |
1ecf9fc1 | 1185 | struct cfg80211_scan_request *scan_request; |
f84b29ec | 1186 | struct ieee80211_vif *scan_vif; |
afbdd69a | 1187 | bool is_internal_short_scan; |
76eff18b TW |
1188 | u8 scan_tx_ant[IEEE80211_NUM_BANDS]; |
1189 | u8 mgmt_tx_ant; | |
5d08cd1d CH |
1190 | |
1191 | /* spinlock */ | |
1192 | spinlock_t lock; /* protect general shared data */ | |
1193 | spinlock_t hcmd_lock; /* protect hcmd */ | |
a8b50a0a | 1194 | spinlock_t reg_lock; /* protect hw register access */ |
5d08cd1d | 1195 | struct mutex mutex; |
d2dfe6df | 1196 | struct mutex sync_cmd_mutex; /* enable serialization of sync commands */ |
5d08cd1d CH |
1197 | |
1198 | /* basic pci-network driver stuff */ | |
1199 | struct pci_dev *pci_dev; | |
1200 | ||
1201 | /* pci hardware address support */ | |
1202 | void __iomem *hw_base; | |
b661c819 TW |
1203 | u32 hw_rev; |
1204 | u32 hw_wa_rev; | |
1205 | u8 rev_id; | |
5d08cd1d | 1206 | |
246ed355 JB |
1207 | /* microcode/device supports multiple contexts */ |
1208 | u8 valid_contexts; | |
1209 | ||
13bb9483 JB |
1210 | /* command queue number */ |
1211 | u8 cmd_queue; | |
1212 | ||
c6fa17ed WYG |
1213 | /* EEPROM MAC addresses */ |
1214 | struct mac_address addresses[2]; | |
1215 | ||
5d08cd1d | 1216 | /* uCode images, save to reload in case of failure */ |
b08dfd04 | 1217 | int fw_index; /* firmware we're trying to load */ |
c02b3acd CR |
1218 | u32 ucode_ver; /* version of ucode, copy of |
1219 | iwl_ucode.ver */ | |
5d08cd1d CH |
1220 | struct fw_desc ucode_code; /* runtime inst */ |
1221 | struct fw_desc ucode_data; /* runtime data original */ | |
1222 | struct fw_desc ucode_data_backup; /* runtime data save/restore */ | |
1223 | struct fw_desc ucode_init; /* initialization inst */ | |
1224 | struct fw_desc ucode_init_data; /* initialization data */ | |
1225 | struct fw_desc ucode_boot; /* bootstrap inst */ | |
dbb983b7 RR |
1226 | enum ucode_type ucode_type; |
1227 | u8 ucode_write_complete; /* the image write is complete */ | |
b08dfd04 | 1228 | char firmware_name[25]; |
5d08cd1d | 1229 | |
246ed355 | 1230 | struct iwl_rxon_context contexts[NUM_IWL_RXON_CTX]; |
5d08cd1d | 1231 | |
0924e519 WYG |
1232 | struct iwl_switch_rxon switch_rxon; |
1233 | ||
5d08cd1d | 1234 | /* 1st responses from initialize and runtime uCode images. |
5a2a780c | 1235 | * _agn's initialize alive response contains some calibration data. */ |
885ba202 TW |
1236 | struct iwl_init_alive_resp card_alive_init; |
1237 | struct iwl_alive_resp card_alive; | |
5d08cd1d | 1238 | |
ab53d8af MA |
1239 | unsigned long last_blink_time; |
1240 | u8 last_blink_rate; | |
1241 | u8 allow_blinking; | |
1242 | u64 led_tpt; | |
e932a609 | 1243 | |
5d08cd1d | 1244 | u16 active_rate; |
5d08cd1d | 1245 | |
5d08cd1d | 1246 | u8 start_calib; |
f0832f13 EG |
1247 | struct iwl_sensitivity_data sensitivity_data; |
1248 | struct iwl_chain_noise_data chain_noise_data; | |
c8312fac | 1249 | bool enhance_sensitivity_table; |
5d08cd1d | 1250 | __le16 sensitivity_tbl[HD_TABLE_SIZE]; |
c8312fac | 1251 | __le16 enhance_sensitivity_tbl[ENHANCE_HD_TABLE_ENTRIES]; |
5d08cd1d | 1252 | |
fad95bf5 | 1253 | struct iwl_ht_config current_ht_config; |
5d08cd1d | 1254 | |
5d08cd1d | 1255 | /* Rate scaling data */ |
5d08cd1d CH |
1256 | u8 retry_rate; |
1257 | ||
1258 | wait_queue_head_t wait_command_queue; | |
1259 | ||
1260 | int activity_timer_active; | |
1261 | ||
1262 | /* Rx and Tx DMA processing queues */ | |
a55360e4 | 1263 | struct iwl_rx_queue rxq; |
88804e2b | 1264 | struct iwl_tx_queue *txq; |
5d08cd1d | 1265 | unsigned long txq_ctx_active_msk; |
4ddbb7d0 TW |
1266 | struct iwl_dma_ptr kw; /* keep warm address */ |
1267 | struct iwl_dma_ptr scd_bc_tbls; | |
1268 | ||
5d08cd1d CH |
1269 | u32 scd_base_addr; /* scheduler sram base address */ |
1270 | ||
1271 | unsigned long status; | |
5d08cd1d | 1272 | |
19758bef | 1273 | /* counts mgmt, ctl, and data packets */ |
22fdf3c9 WYG |
1274 | struct traffic_stats tx_stats; |
1275 | struct traffic_stats rx_stats; | |
19758bef | 1276 | |
a83b9141 WYG |
1277 | /* counts interrupts */ |
1278 | struct isr_statistics isr_stats; | |
1279 | ||
5da4b55f | 1280 | struct iwl_power_mgr power_data; |
3ad3b92a | 1281 | struct iwl_tt_mgmt thermal_throttle; |
5d08cd1d | 1282 | |
5d08cd1d | 1283 | /* context information */ |
59c02b41 | 1284 | u8 bssid[ETH_ALEN]; /* used only on 3945 but filled by core */ |
5d08cd1d | 1285 | |
9c5ac091 RC |
1286 | /* station table variables */ |
1287 | ||
1288 | /* Note: if lock and sta_lock are needed, lock must be acquired first */ | |
5d08cd1d CH |
1289 | spinlock_t sta_lock; |
1290 | int num_stations; | |
6def9761 | 1291 | struct iwl_station_entry stations[IWL_STATION_COUNT]; |
72e15d71 | 1292 | struct iwl_wep_key wep_keys[WEP_KEYS_MAX]; /* protected by mutex */ |
6974e363 | 1293 | u8 key_mapping_key; |
80fb47a1 | 1294 | unsigned long ucode_key_table; |
5d08cd1d | 1295 | |
e4e72fb4 JB |
1296 | /* queue refcounts */ |
1297 | #define IWL_MAX_HW_QUEUES 32 | |
1298 | unsigned long queue_stopped[BITS_TO_LONGS(IWL_MAX_HW_QUEUES)]; | |
1299 | /* for each AC */ | |
1300 | atomic_t queue_stop_count[4]; | |
1301 | ||
5d08cd1d | 1302 | /* Indication if ieee80211_ops->open has been called */ |
69dc5d9d | 1303 | u8 is_open; |
5d08cd1d CH |
1304 | |
1305 | u8 mac80211_registered; | |
5d08cd1d | 1306 | |
af6b8ee3 | 1307 | /* eeprom -- this is in the card's little endian byte order */ |
073d3f5f | 1308 | u8 *eeprom; |
0848e297 | 1309 | int nvm_device_type; |
073d3f5f | 1310 | struct iwl_eeprom_calib_info *calib_info; |
5d08cd1d | 1311 | |
05c914fe | 1312 | enum nl80211_iftype iw_mode; |
5d08cd1d CH |
1313 | |
1314 | struct sk_buff *ibss_beacon; | |
1315 | ||
1316 | /* Last Rx'd beacon timestamp */ | |
3109ece1 | 1317 | u64 timestamp; |
32bfd35d | 1318 | struct ieee80211_vif *vif; |
5d08cd1d | 1319 | |
ee525d13 JB |
1320 | union { |
1321 | #if defined(CONFIG_IWL3945) || defined(CONFIG_IWL3945_MODULE) | |
1322 | struct { | |
1323 | void *shared_virt; | |
1324 | dma_addr_t shared_phys; | |
1325 | ||
1326 | struct delayed_work thermal_periodic; | |
1327 | struct delayed_work rfkill_poll; | |
1328 | ||
1329 | struct iwl3945_notif_statistics statistics; | |
d73e4923 | 1330 | #ifdef CONFIG_IWLWIFI_DEBUGFS |
17f36fc6 AK |
1331 | struct iwl3945_notif_statistics accum_statistics; |
1332 | struct iwl3945_notif_statistics delta_statistics; | |
1333 | struct iwl3945_notif_statistics max_delta; | |
1334 | #endif | |
ee525d13 JB |
1335 | |
1336 | u32 sta_supp_rates; | |
e99f168c JB |
1337 | int last_rx_rssi; /* From Rx packet statistics */ |
1338 | ||
1339 | /* Rx'd packet timing information */ | |
1340 | u32 last_beacon_time; | |
1341 | u64 last_tsf; | |
67d613ae JB |
1342 | |
1343 | /* | |
1344 | * each calibration channel group in the | |
1345 | * EEPROM has a derived clip setting for | |
1346 | * each rate. | |
1347 | */ | |
1348 | const struct iwl3945_clip_group clip_groups[5]; | |
1349 | ||
ee525d13 | 1350 | } _3945; |
a4c8b2a6 JB |
1351 | #endif |
1352 | #if defined(CONFIG_IWLAGN) || defined(CONFIG_IWLAGN_MODULE) | |
1353 | struct { | |
1354 | /* INT ICT Table */ | |
1355 | __le32 *ict_tbl; | |
1356 | void *ict_tbl_vir; | |
1357 | dma_addr_t ict_tbl_dma; | |
1358 | dma_addr_t aligned_ict_tbl_dma; | |
1359 | int ict_index; | |
1360 | u32 inta; | |
1361 | bool use_ict; | |
d5a0ffa3 WYG |
1362 | /* |
1363 | * reporting the number of tids has AGG on. 0 means | |
1364 | * no AGGREGATION | |
1365 | */ | |
1366 | u8 agg_tids_count; | |
05d57520 JB |
1367 | |
1368 | struct iwl_rx_phy_res last_phy_res; | |
1369 | bool last_phy_res_valid; | |
a15707d8 RC |
1370 | |
1371 | struct completion firmware_loading_complete; | |
a2064b7a | 1372 | |
b2e640d4 JB |
1373 | u32 init_evtlog_ptr, init_evtlog_size, init_errlog_ptr; |
1374 | u32 inst_evtlog_ptr, inst_evtlog_size, inst_errlog_ptr; | |
f3aebeee | 1375 | |
6a822d06 WYG |
1376 | /* |
1377 | * chain noise reset and gain commands are the | |
1378 | * two extra calibration commands follows the standard | |
1379 | * phy calibration commands | |
1380 | */ | |
1381 | u8 phy_calib_chain_noise_reset_cmd; | |
1382 | u8 phy_calib_chain_noise_gain_cmd; | |
1383 | ||
f3aebeee | 1384 | struct iwl_notif_statistics statistics; |
7980fba5 | 1385 | struct iwl_bt_notif_statistics statistics_bt; |
f3aebeee WYG |
1386 | #ifdef CONFIG_IWLWIFI_DEBUGFS |
1387 | struct iwl_notif_statistics accum_statistics; | |
1388 | struct iwl_notif_statistics delta_statistics; | |
1389 | struct iwl_notif_statistics max_delta; | |
7980fba5 WYG |
1390 | struct iwl_bt_notif_statistics accum_statistics_bt; |
1391 | struct iwl_bt_notif_statistics delta_statistics_bt; | |
1392 | struct iwl_bt_notif_statistics max_delta_bt; | |
f3aebeee | 1393 | #endif |
a4c8b2a6 | 1394 | } _agn; |
ee525d13 JB |
1395 | #endif |
1396 | }; | |
1397 | ||
22bf59a0 | 1398 | /* bt coex */ |
da5dbb97 | 1399 | u8 bt_status; |
59079949 | 1400 | u8 bt_traffic_load, notif_bt_traffic_load; |
f37837c9 | 1401 | bool bt_ch_announce; |
9e4afc21 | 1402 | bool bt_sco_active; |
bee008b7 WYG |
1403 | bool bt_full_concurrent; |
1404 | bool bt_ant_couple_ok; | |
fbba9410 WYG |
1405 | __le32 kill_ack_mask; |
1406 | __le32 kill_cts_mask; | |
1407 | __le16 bt_valid; | |
22bf59a0 WYG |
1408 | u16 bt_on_thresh; |
1409 | u16 bt_duration; | |
1410 | u16 dynamic_frag_thresh; | |
1411 | u16 dynamic_agg_thresh; | |
bee008b7 | 1412 | u8 bt_ci_compliance; |
9e4afc21 JB |
1413 | struct work_struct bt_traffic_change_work; |
1414 | ||
5425e490 | 1415 | struct iwl_hw_params hw_params; |
4ddbb7d0 | 1416 | |
40cefda9 | 1417 | u32 inta_mask; |
5d08cd1d | 1418 | |
1ff50bda | 1419 | struct iwl_qos_info qos_data; |
5d08cd1d CH |
1420 | |
1421 | struct workqueue_struct *workqueue; | |
1422 | ||
5d08cd1d | 1423 | struct work_struct restart; |
5d08cd1d CH |
1424 | struct work_struct scan_completed; |
1425 | struct work_struct rx_replenish; | |
5d08cd1d | 1426 | struct work_struct abort_scan; |
5d08cd1d | 1427 | struct work_struct beacon_update; |
a28027cd WYG |
1428 | struct work_struct tt_work; |
1429 | struct work_struct ct_enter; | |
1430 | struct work_struct ct_exit; | |
88be0264 | 1431 | struct work_struct start_internal_scan; |
65550636 | 1432 | struct work_struct tx_flush; |
bee008b7 | 1433 | struct work_struct bt_full_concurrency; |
fbba9410 | 1434 | struct work_struct bt_runtime_config; |
5d08cd1d CH |
1435 | |
1436 | struct tasklet_struct irq_tasklet; | |
1437 | ||
1438 | struct delayed_work init_alive_start; | |
1439 | struct delayed_work alive_start; | |
5d08cd1d | 1440 | struct delayed_work scan_check; |
4a8a4322 | 1441 | |
630fe9b6 TW |
1442 | /* TX Power */ |
1443 | s8 tx_power_user_lmt; | |
dc1b0973 | 1444 | s8 tx_power_device_lmt; |
ae16fc3c | 1445 | s8 tx_power_lmt_in_half_dbm; /* max tx power in half-dBm format */ |
5d08cd1d | 1446 | |
5d08cd1d | 1447 | |
d08853a3 | 1448 | #ifdef CONFIG_IWLWIFI_DEBUG |
5d08cd1d | 1449 | /* debugging info */ |
3d816c77 RC |
1450 | u32 debug_level; /* per device debugging will override global |
1451 | iwl_debug_level if set */ | |
d73e4923 | 1452 | #endif /* CONFIG_IWLWIFI_DEBUG */ |
712b6cf5 TW |
1453 | #ifdef CONFIG_IWLWIFI_DEBUGFS |
1454 | /* debugfs */ | |
20594eb0 WYG |
1455 | u16 tx_traffic_idx; |
1456 | u16 rx_traffic_idx; | |
1457 | u8 *tx_traffic; | |
1458 | u8 *rx_traffic; | |
4c84a8f1 JB |
1459 | struct dentry *debugfs_dir; |
1460 | u32 dbgfs_sram_offset, dbgfs_sram_len; | |
d73e4923 | 1461 | bool disable_ht40; |
712b6cf5 | 1462 | #endif /* CONFIG_IWLWIFI_DEBUGFS */ |
5d08cd1d CH |
1463 | |
1464 | struct work_struct txpower_work; | |
445c2dff TW |
1465 | u32 disable_sens_cal; |
1466 | u32 disable_chain_noise_cal; | |
203566f3 | 1467 | u32 disable_tx_power_cal; |
16e727e8 | 1468 | struct work_struct run_time_calib_work; |
5d08cd1d | 1469 | struct timer_list statistics_periodic; |
a9e1cb6a | 1470 | struct timer_list ucode_trace; |
b74e31a9 | 1471 | struct timer_list monitor_recover; |
086ed117 | 1472 | bool hw_ready; |
a9e1cb6a WYG |
1473 | |
1474 | struct iwl_event_log event_log; | |
c79dd5b5 | 1475 | }; /*iwl_priv */ |
5d08cd1d | 1476 | |
36470749 RR |
1477 | static inline void iwl_txq_ctx_activate(struct iwl_priv *priv, int txq_id) |
1478 | { | |
1479 | set_bit(txq_id, &priv->txq_ctx_active_msk); | |
1480 | } | |
1481 | ||
1482 | static inline void iwl_txq_ctx_deactivate(struct iwl_priv *priv, int txq_id) | |
1483 | { | |
1484 | clear_bit(txq_id, &priv->txq_ctx_active_msk); | |
1485 | } | |
1486 | ||
994d31f7 | 1487 | #ifdef CONFIG_IWLWIFI_DEBUG |
a332f8d6 | 1488 | const char *iwl_get_tx_fail_reason(u32 status); |
3d816c77 RC |
1489 | /* |
1490 | * iwl_get_debug_level: Return active debug level for device | |
1491 | * | |
1492 | * Using sysfs it is possible to set per device debug level. This debug | |
1493 | * level will be used if set, otherwise the global debug level which can be | |
1494 | * set via module parameter is used. | |
1495 | */ | |
1496 | static inline u32 iwl_get_debug_level(struct iwl_priv *priv) | |
1497 | { | |
1498 | if (priv->debug_level) | |
1499 | return priv->debug_level; | |
1500 | else | |
1501 | return iwl_debug_level; | |
1502 | } | |
a332f8d6 TW |
1503 | #else |
1504 | static inline const char *iwl_get_tx_fail_reason(u32 status) { return ""; } | |
3d816c77 RC |
1505 | |
1506 | static inline u32 iwl_get_debug_level(struct iwl_priv *priv) | |
1507 | { | |
1508 | return iwl_debug_level; | |
1509 | } | |
a332f8d6 TW |
1510 | #endif |
1511 | ||
1512 | ||
a332f8d6 TW |
1513 | static inline struct ieee80211_hdr *iwl_tx_queue_get_hdr(struct iwl_priv *priv, |
1514 | int txq_id, int idx) | |
1515 | { | |
ff0d91c3 | 1516 | if (priv->txq[txq_id].txb[idx].skb) |
a332f8d6 | 1517 | return (struct ieee80211_hdr *)priv->txq[txq_id]. |
ff0d91c3 | 1518 | txb[idx].skb->data; |
a332f8d6 TW |
1519 | return NULL; |
1520 | } | |
a332f8d6 | 1521 | |
246ed355 JB |
1522 | static inline struct iwl_rxon_context * |
1523 | iwl_rxon_ctx_from_vif(struct ieee80211_vif *vif) | |
1524 | { | |
1525 | struct iwl_vif_priv *vif_priv = (void *)vif->drv_priv; | |
1526 | ||
1527 | return vif_priv->ctx; | |
1528 | } | |
1529 | ||
1530 | #define for_each_context(priv, ctx) \ | |
1531 | for (ctx = &priv->contexts[IWL_RXON_CTX_BSS]; \ | |
1532 | ctx < &priv->contexts[NUM_IWL_RXON_CTX]; ctx++) \ | |
1533 | if (priv->valid_contexts & BIT(ctx->ctxid)) | |
1534 | ||
1535 | static inline int iwl_is_associated(struct iwl_priv *priv, | |
1536 | enum iwl_rxon_context_id ctxid) | |
1537 | { | |
1538 | return (priv->contexts[ctxid].active.filter_flags & | |
1539 | RXON_FILTER_ASSOC_MSK) ? 1 : 0; | |
1540 | } | |
1541 | ||
1542 | static inline int iwl_is_any_associated(struct iwl_priv *priv) | |
1543 | { | |
1544 | return iwl_is_associated(priv, IWL_RXON_CTX_BSS); | |
1545 | } | |
a332f8d6 | 1546 | |
246ed355 | 1547 | static inline int iwl_is_associated_ctx(struct iwl_rxon_context *ctx) |
5d08cd1d | 1548 | { |
246ed355 | 1549 | return (ctx->active.filter_flags & RXON_FILTER_ASSOC_MSK) ? 1 : 0; |
5d08cd1d CH |
1550 | } |
1551 | ||
bf85ea4f | 1552 | static inline int is_channel_valid(const struct iwl_channel_info *ch_info) |
5d08cd1d CH |
1553 | { |
1554 | if (ch_info == NULL) | |
1555 | return 0; | |
1556 | return (ch_info->flags & EEPROM_CHANNEL_VALID) ? 1 : 0; | |
1557 | } | |
1558 | ||
bf85ea4f | 1559 | static inline int is_channel_radar(const struct iwl_channel_info *ch_info) |
5d08cd1d CH |
1560 | { |
1561 | return (ch_info->flags & EEPROM_CHANNEL_RADAR) ? 1 : 0; | |
1562 | } | |
1563 | ||
bf85ea4f | 1564 | static inline u8 is_channel_a_band(const struct iwl_channel_info *ch_info) |
5d08cd1d | 1565 | { |
8318d78a | 1566 | return ch_info->band == IEEE80211_BAND_5GHZ; |
5d08cd1d CH |
1567 | } |
1568 | ||
bf85ea4f | 1569 | static inline u8 is_channel_bg_band(const struct iwl_channel_info *ch_info) |
5d08cd1d | 1570 | { |
8318d78a | 1571 | return ch_info->band == IEEE80211_BAND_2GHZ; |
5d08cd1d CH |
1572 | } |
1573 | ||
bf85ea4f | 1574 | static inline int is_channel_passive(const struct iwl_channel_info *ch) |
5d08cd1d CH |
1575 | { |
1576 | return (!(ch->flags & EEPROM_CHANNEL_ACTIVE)) ? 1 : 0; | |
1577 | } | |
1578 | ||
bf85ea4f | 1579 | static inline int is_channel_ibss(const struct iwl_channel_info *ch) |
5d08cd1d CH |
1580 | { |
1581 | return ((ch->flags & EEPROM_CHANNEL_IBSS)) ? 1 : 0; | |
1582 | } | |
1583 | ||
64a76b50 ZY |
1584 | static inline void __iwl_free_pages(struct iwl_priv *priv, struct page *page) |
1585 | { | |
1586 | __free_pages(page, priv->hw_params.rx_page_order); | |
1587 | priv->alloc_rxb_page--; | |
1588 | } | |
1589 | ||
1590 | static inline void iwl_free_pages(struct iwl_priv *priv, unsigned long page) | |
1591 | { | |
1592 | free_pages(page, priv->hw_params.rx_page_order); | |
1593 | priv->alloc_rxb_page--; | |
1594 | } | |
be1f3ab6 | 1595 | #endif /* __iwl_dev_h__ */ |