]>
Commit | Line | Data |
---|---|---|
a2fbb9ea ET |
1 | /* bnx2x.h: Broadcom Everest network driver. |
2 | * | |
3359fced | 3 | * Copyright (c) 2007-2010 Broadcom Corporation |
a2fbb9ea ET |
4 | * |
5 | * This program is free software; you can redistribute it and/or modify | |
6 | * it under the terms of the GNU General Public License as published by | |
7 | * the Free Software Foundation. | |
8 | * | |
24e3fcef EG |
9 | * Maintained by: Eilon Greenstein <[email protected]> |
10 | * Written by: Eliezer Tamir | |
a2fbb9ea ET |
11 | * Based on code from Michael Chan's bnx2 driver |
12 | */ | |
13 | ||
14 | #ifndef BNX2X_H | |
15 | #define BNX2X_H | |
16 | ||
34f80b04 EG |
17 | /* compilation time flags */ |
18 | ||
19 | /* define this to make the driver freeze on error to allow getting debug info | |
20 | * (you will need to reboot afterwards) */ | |
21 | /* #define BNX2X_STOP_ON_ERROR */ | |
22 | ||
0c6671b0 EG |
23 | #if defined(CONFIG_VLAN_8021Q) || defined(CONFIG_VLAN_8021Q_MODULE) |
24 | #define BCM_VLAN 1 | |
25 | #endif | |
26 | ||
1ac218c8 VZ |
27 | #define BNX2X_MULTI_QUEUE |
28 | ||
29 | #define BNX2X_NEW_NAPI | |
30 | ||
31 | ||
32 | ||
993ac7b5 MC |
33 | #if defined(CONFIG_CNIC) || defined(CONFIG_CNIC_MODULE) |
34 | #define BCM_CNIC 1 | |
5d1e859c | 35 | #include "../cnic_if.h" |
993ac7b5 | 36 | #endif |
0c6671b0 | 37 | |
359d8b15 | 38 | |
1ac218c8 VZ |
39 | #ifdef BCM_CNIC |
40 | #define BNX2X_MIN_MSIX_VEC_CNT 3 | |
41 | #define BNX2X_MSIX_VEC_FP_START 2 | |
42 | #else | |
43 | #define BNX2X_MIN_MSIX_VEC_CNT 2 | |
44 | #define BNX2X_MSIX_VEC_FP_START 1 | |
45 | #endif | |
01cd4528 EG |
46 | |
47 | #include <linux/mdio.h> | |
9f6c9258 | 48 | #include <linux/pci.h> |
359d8b15 EG |
49 | #include "bnx2x_reg.h" |
50 | #include "bnx2x_fw_defs.h" | |
51 | #include "bnx2x_hsi.h" | |
52 | #include "bnx2x_link.h" | |
53 | ||
a2fbb9ea ET |
54 | /* error/debug prints */ |
55 | ||
34f80b04 | 56 | #define DRV_MODULE_NAME "bnx2x" |
a2fbb9ea ET |
57 | |
58 | /* for messages that are currently off */ | |
34f80b04 EG |
59 | #define BNX2X_MSG_OFF 0 |
60 | #define BNX2X_MSG_MCP 0x010000 /* was: NETIF_MSG_HW */ | |
61 | #define BNX2X_MSG_STATS 0x020000 /* was: NETIF_MSG_TIMER */ | |
62 | #define BNX2X_MSG_NVM 0x040000 /* was: NETIF_MSG_HW */ | |
63 | #define BNX2X_MSG_DMAE 0x080000 /* was: NETIF_MSG_HW */ | |
f1410647 ET |
64 | #define BNX2X_MSG_SP 0x100000 /* was: NETIF_MSG_INTR */ |
65 | #define BNX2X_MSG_FP 0x200000 /* was: NETIF_MSG_INTR */ | |
a2fbb9ea | 66 | |
34f80b04 | 67 | #define DP_LEVEL KERN_NOTICE /* was: KERN_DEBUG */ |
a2fbb9ea ET |
68 | |
69 | /* regular debug print */ | |
7995c64e JP |
70 | #define DP(__mask, __fmt, __args...) \ |
71 | do { \ | |
72 | if (bp->msg_enable & (__mask)) \ | |
73 | printk(DP_LEVEL "[%s:%d(%s)]" __fmt, \ | |
74 | __func__, __LINE__, \ | |
75 | bp->dev ? (bp->dev->name) : "?", \ | |
76 | ##__args); \ | |
77 | } while (0) | |
a2fbb9ea | 78 | |
34f80b04 | 79 | /* errors debug print */ |
7995c64e JP |
80 | #define BNX2X_DBG_ERR(__fmt, __args...) \ |
81 | do { \ | |
82 | if (netif_msg_probe(bp)) \ | |
83 | pr_err("[%s:%d(%s)]" __fmt, \ | |
84 | __func__, __LINE__, \ | |
85 | bp->dev ? (bp->dev->name) : "?", \ | |
86 | ##__args); \ | |
87 | } while (0) | |
a2fbb9ea | 88 | |
34f80b04 | 89 | /* for errors (never masked) */ |
7995c64e JP |
90 | #define BNX2X_ERR(__fmt, __args...) \ |
91 | do { \ | |
92 | pr_err("[%s:%d(%s)]" __fmt, \ | |
93 | __func__, __LINE__, \ | |
94 | bp->dev ? (bp->dev->name) : "?", \ | |
95 | ##__args); \ | |
cdaa7cb8 VZ |
96 | } while (0) |
97 | ||
98 | #define BNX2X_ERROR(__fmt, __args...) do { \ | |
99 | pr_err("[%s:%d]" __fmt, __func__, __LINE__, ##__args); \ | |
100 | } while (0) | |
101 | ||
f1410647 | 102 | |
a2fbb9ea | 103 | /* before we have a dev->name use dev_info() */ |
7995c64e JP |
104 | #define BNX2X_DEV_INFO(__fmt, __args...) \ |
105 | do { \ | |
106 | if (netif_msg_probe(bp)) \ | |
107 | dev_info(&bp->pdev->dev, __fmt, ##__args); \ | |
108 | } while (0) | |
a2fbb9ea ET |
109 | |
110 | ||
111 | #ifdef BNX2X_STOP_ON_ERROR | |
112 | #define bnx2x_panic() do { \ | |
113 | bp->panic = 1; \ | |
114 | BNX2X_ERR("driver assert\n"); \ | |
34f80b04 | 115 | bnx2x_int_disable(bp); \ |
a2fbb9ea ET |
116 | bnx2x_panic_dump(bp); \ |
117 | } while (0) | |
118 | #else | |
119 | #define bnx2x_panic() do { \ | |
e3553b29 | 120 | bp->panic = 1; \ |
a2fbb9ea ET |
121 | BNX2X_ERR("driver assert\n"); \ |
122 | bnx2x_panic_dump(bp); \ | |
123 | } while (0) | |
124 | #endif | |
125 | ||
126 | ||
34f80b04 EG |
127 | #define U64_LO(x) (u32)(((u64)(x)) & 0xffffffff) |
128 | #define U64_HI(x) (u32)(((u64)(x)) >> 32) | |
129 | #define HILO_U64(hi, lo) ((((u64)(hi)) << 32) + (lo)) | |
a2fbb9ea | 130 | |
a2fbb9ea | 131 | |
34f80b04 | 132 | #define REG_ADDR(bp, offset) (bp->regview + offset) |
a2fbb9ea | 133 | |
34f80b04 EG |
134 | #define REG_RD(bp, offset) readl(REG_ADDR(bp, offset)) |
135 | #define REG_RD8(bp, offset) readb(REG_ADDR(bp, offset)) | |
34f80b04 EG |
136 | |
137 | #define REG_WR(bp, offset, val) writel((u32)val, REG_ADDR(bp, offset)) | |
a2fbb9ea | 138 | #define REG_WR8(bp, offset, val) writeb((u8)val, REG_ADDR(bp, offset)) |
34f80b04 | 139 | #define REG_WR16(bp, offset, val) writew((u16)val, REG_ADDR(bp, offset)) |
a2fbb9ea | 140 | |
34f80b04 EG |
141 | #define REG_RD_IND(bp, offset) bnx2x_reg_rd_ind(bp, offset) |
142 | #define REG_WR_IND(bp, offset, val) bnx2x_reg_wr_ind(bp, offset, val) | |
a2fbb9ea | 143 | |
c18487ee YR |
144 | #define REG_RD_DMAE(bp, offset, valp, len32) \ |
145 | do { \ | |
146 | bnx2x_read_dmae(bp, offset, len32);\ | |
573f2035 | 147 | memcpy(valp, bnx2x_sp(bp, wb_data[0]), (len32) * 4); \ |
c18487ee YR |
148 | } while (0) |
149 | ||
34f80b04 | 150 | #define REG_WR_DMAE(bp, offset, valp, len32) \ |
a2fbb9ea | 151 | do { \ |
573f2035 | 152 | memcpy(bnx2x_sp(bp, wb_data[0]), valp, (len32) * 4); \ |
a2fbb9ea ET |
153 | bnx2x_write_dmae(bp, bnx2x_sp_mapping(bp, wb_data), \ |
154 | offset, len32); \ | |
155 | } while (0) | |
156 | ||
3359fced | 157 | #define VIRT_WR_DMAE_LEN(bp, data, addr, len32, le32_swap) \ |
573f2035 EG |
158 | do { \ |
159 | memcpy(GUNZIP_BUF(bp), data, (len32) * 4); \ | |
160 | bnx2x_write_big_buf_wb(bp, addr, len32); \ | |
161 | } while (0) | |
162 | ||
34f80b04 EG |
163 | #define SHMEM_ADDR(bp, field) (bp->common.shmem_base + \ |
164 | offsetof(struct shmem_region, field)) | |
165 | #define SHMEM_RD(bp, field) REG_RD(bp, SHMEM_ADDR(bp, field)) | |
166 | #define SHMEM_WR(bp, field, val) REG_WR(bp, SHMEM_ADDR(bp, field), val) | |
a2fbb9ea | 167 | |
2691d51d EG |
168 | #define SHMEM2_ADDR(bp, field) (bp->common.shmem2_base + \ |
169 | offsetof(struct shmem2_region, field)) | |
170 | #define SHMEM2_RD(bp, field) REG_RD(bp, SHMEM2_ADDR(bp, field)) | |
171 | #define SHMEM2_WR(bp, field, val) REG_WR(bp, SHMEM2_ADDR(bp, field), val) | |
172 | ||
72fd0718 VZ |
173 | #define MF_CFG_RD(bp, field) SHMEM_RD(bp, mf_cfg.field) |
174 | #define MF_CFG_WR(bp, field, val) SHMEM_WR(bp, mf_cfg.field, val) | |
175 | ||
345b5d52 | 176 | #define EMAC_RD(bp, reg) REG_RD(bp, emac_base + reg) |
3196a88a | 177 | #define EMAC_WR(bp, reg, val) REG_WR(bp, emac_base + reg, val) |
a2fbb9ea | 178 | |
72fd0718 VZ |
179 | #define AEU_IN_ATTN_BITS_PXPPCICLOCKCLIENT_PARITY_ERROR \ |
180 | AEU_INPUTS_ATTN_BITS_PXPPCICLOCKCLIENT_PARITY_ERROR | |
181 | ||
a2fbb9ea | 182 | |
7a9b2557 | 183 | /* fast path */ |
a2fbb9ea | 184 | |
a2fbb9ea | 185 | struct sw_rx_bd { |
34f80b04 | 186 | struct sk_buff *skb; |
1a983142 | 187 | DEFINE_DMA_UNMAP_ADDR(mapping); |
a2fbb9ea ET |
188 | }; |
189 | ||
190 | struct sw_tx_bd { | |
34f80b04 EG |
191 | struct sk_buff *skb; |
192 | u16 first_bd; | |
ca00392c EG |
193 | u8 flags; |
194 | /* Set on the first BD descriptor when there is a split BD */ | |
195 | #define BNX2X_TSO_SPLIT_BD (1<<0) | |
a2fbb9ea ET |
196 | }; |
197 | ||
7a9b2557 VZ |
198 | struct sw_rx_page { |
199 | struct page *page; | |
1a983142 | 200 | DEFINE_DMA_UNMAP_ADDR(mapping); |
7a9b2557 VZ |
201 | }; |
202 | ||
ca00392c EG |
203 | union db_prod { |
204 | struct doorbell_set_prod data; | |
205 | u32 raw; | |
206 | }; | |
207 | ||
7a9b2557 VZ |
208 | |
209 | /* MC hsi */ | |
210 | #define BCM_PAGE_SHIFT 12 | |
211 | #define BCM_PAGE_SIZE (1 << BCM_PAGE_SHIFT) | |
212 | #define BCM_PAGE_MASK (~(BCM_PAGE_SIZE - 1)) | |
213 | #define BCM_PAGE_ALIGN(addr) (((addr) + BCM_PAGE_SIZE - 1) & BCM_PAGE_MASK) | |
214 | ||
215 | #define PAGES_PER_SGE_SHIFT 0 | |
216 | #define PAGES_PER_SGE (1 << PAGES_PER_SGE_SHIFT) | |
4f40f2cb EG |
217 | #define SGE_PAGE_SIZE PAGE_SIZE |
218 | #define SGE_PAGE_SHIFT PAGE_SHIFT | |
5b6402d1 | 219 | #define SGE_PAGE_ALIGN(addr) PAGE_ALIGN((typeof(PAGE_SIZE))(addr)) |
7a9b2557 VZ |
220 | |
221 | /* SGE ring related macros */ | |
222 | #define NUM_RX_SGE_PAGES 2 | |
223 | #define RX_SGE_CNT (BCM_PAGE_SIZE / sizeof(struct eth_rx_sge)) | |
224 | #define MAX_RX_SGE_CNT (RX_SGE_CNT - 2) | |
33471629 | 225 | /* RX_SGE_CNT is promised to be a power of 2 */ |
7a9b2557 VZ |
226 | #define RX_SGE_MASK (RX_SGE_CNT - 1) |
227 | #define NUM_RX_SGE (RX_SGE_CNT * NUM_RX_SGE_PAGES) | |
228 | #define MAX_RX_SGE (NUM_RX_SGE - 1) | |
229 | #define NEXT_SGE_IDX(x) ((((x) & RX_SGE_MASK) == \ | |
230 | (MAX_RX_SGE_CNT - 1)) ? (x) + 3 : (x) + 1) | |
231 | #define RX_SGE(x) ((x) & MAX_RX_SGE) | |
232 | ||
233 | /* SGE producer mask related macros */ | |
234 | /* Number of bits in one sge_mask array element */ | |
235 | #define RX_SGE_MASK_ELEM_SZ 64 | |
236 | #define RX_SGE_MASK_ELEM_SHIFT 6 | |
237 | #define RX_SGE_MASK_ELEM_MASK ((u64)RX_SGE_MASK_ELEM_SZ - 1) | |
238 | ||
239 | /* Creates a bitmask of all ones in less significant bits. | |
240 | idx - index of the most significant bit in the created mask */ | |
241 | #define RX_SGE_ONES_MASK(idx) \ | |
242 | (((u64)0x1 << (((idx) & RX_SGE_MASK_ELEM_MASK) + 1)) - 1) | |
243 | #define RX_SGE_MASK_ELEM_ONE_MASK ((u64)(~0)) | |
244 | ||
245 | /* Number of u64 elements in SGE mask array */ | |
246 | #define RX_SGE_MASK_LEN ((NUM_RX_SGE_PAGES * RX_SGE_CNT) / \ | |
247 | RX_SGE_MASK_ELEM_SZ) | |
248 | #define RX_SGE_MASK_LEN_MASK (RX_SGE_MASK_LEN - 1) | |
249 | #define NEXT_SGE_MASK_ELEM(el) (((el) + 1) & RX_SGE_MASK_LEN_MASK) | |
250 | ||
251 | ||
de832a55 EG |
252 | struct bnx2x_eth_q_stats { |
253 | u32 total_bytes_received_hi; | |
254 | u32 total_bytes_received_lo; | |
255 | u32 total_bytes_transmitted_hi; | |
256 | u32 total_bytes_transmitted_lo; | |
257 | u32 total_unicast_packets_received_hi; | |
258 | u32 total_unicast_packets_received_lo; | |
259 | u32 total_multicast_packets_received_hi; | |
260 | u32 total_multicast_packets_received_lo; | |
261 | u32 total_broadcast_packets_received_hi; | |
262 | u32 total_broadcast_packets_received_lo; | |
263 | u32 total_unicast_packets_transmitted_hi; | |
264 | u32 total_unicast_packets_transmitted_lo; | |
265 | u32 total_multicast_packets_transmitted_hi; | |
266 | u32 total_multicast_packets_transmitted_lo; | |
267 | u32 total_broadcast_packets_transmitted_hi; | |
268 | u32 total_broadcast_packets_transmitted_lo; | |
269 | u32 valid_bytes_received_hi; | |
270 | u32 valid_bytes_received_lo; | |
271 | ||
272 | u32 error_bytes_received_hi; | |
273 | u32 error_bytes_received_lo; | |
274 | u32 etherstatsoverrsizepkts_hi; | |
275 | u32 etherstatsoverrsizepkts_lo; | |
276 | u32 no_buff_discard_hi; | |
277 | u32 no_buff_discard_lo; | |
278 | ||
279 | u32 driver_xoff; | |
280 | u32 rx_err_discard_pkt; | |
281 | u32 rx_skb_alloc_failed; | |
282 | u32 hw_csum_err; | |
283 | }; | |
284 | ||
dea7aab1 | 285 | #define BNX2X_NUM_Q_STATS 13 |
de832a55 EG |
286 | #define Q_STATS_OFFSET32(stat_name) \ |
287 | (offsetof(struct bnx2x_eth_q_stats, stat_name) / 4) | |
288 | ||
a2fbb9ea ET |
289 | struct bnx2x_fastpath { |
290 | ||
34f80b04 | 291 | struct napi_struct napi; |
a2fbb9ea | 292 | struct host_status_block *status_blk; |
34f80b04 | 293 | dma_addr_t status_blk_mapping; |
a2fbb9ea | 294 | |
34f80b04 | 295 | struct sw_tx_bd *tx_buf_ring; |
a2fbb9ea | 296 | |
ca00392c | 297 | union eth_tx_bd_types *tx_desc_ring; |
34f80b04 | 298 | dma_addr_t tx_desc_mapping; |
a2fbb9ea | 299 | |
7a9b2557 VZ |
300 | struct sw_rx_bd *rx_buf_ring; /* BDs mappings ring */ |
301 | struct sw_rx_page *rx_page_ring; /* SGE pages mappings ring */ | |
a2fbb9ea ET |
302 | |
303 | struct eth_rx_bd *rx_desc_ring; | |
34f80b04 | 304 | dma_addr_t rx_desc_mapping; |
a2fbb9ea ET |
305 | |
306 | union eth_rx_cqe *rx_comp_ring; | |
34f80b04 EG |
307 | dma_addr_t rx_comp_mapping; |
308 | ||
7a9b2557 VZ |
309 | /* SGE ring */ |
310 | struct eth_rx_sge *rx_sge_ring; | |
311 | dma_addr_t rx_sge_mapping; | |
312 | ||
313 | u64 sge_mask[RX_SGE_MASK_LEN]; | |
314 | ||
34f80b04 EG |
315 | int state; |
316 | #define BNX2X_FP_STATE_CLOSED 0 | |
317 | #define BNX2X_FP_STATE_IRQ 0x80000 | |
318 | #define BNX2X_FP_STATE_OPENING 0x90000 | |
319 | #define BNX2X_FP_STATE_OPEN 0xa0000 | |
320 | #define BNX2X_FP_STATE_HALTING 0xb0000 | |
321 | #define BNX2X_FP_STATE_HALTED 0xc0000 | |
322 | ||
323 | u8 index; /* number in fp array */ | |
324 | u8 cl_id; /* eth client id */ | |
325 | u8 sb_id; /* status block number in HW */ | |
34f80b04 | 326 | |
ca00392c EG |
327 | union db_prod tx_db; |
328 | ||
34f80b04 EG |
329 | u16 tx_pkt_prod; |
330 | u16 tx_pkt_cons; | |
331 | u16 tx_bd_prod; | |
332 | u16 tx_bd_cons; | |
4781bfad | 333 | __le16 *tx_cons_sb; |
34f80b04 | 334 | |
4781bfad EG |
335 | __le16 fp_c_idx; |
336 | __le16 fp_u_idx; | |
34f80b04 EG |
337 | |
338 | u16 rx_bd_prod; | |
339 | u16 rx_bd_cons; | |
340 | u16 rx_comp_prod; | |
341 | u16 rx_comp_cons; | |
7a9b2557 VZ |
342 | u16 rx_sge_prod; |
343 | /* The last maximal completed SGE */ | |
344 | u16 last_max_sge; | |
4781bfad EG |
345 | __le16 *rx_cons_sb; |
346 | __le16 *rx_bd_cons_sb; | |
34f80b04 | 347 | |
ab6ad5a4 | 348 | |
34f80b04 | 349 | unsigned long tx_pkt, |
a2fbb9ea | 350 | rx_pkt, |
66e855f3 | 351 | rx_calls; |
ab6ad5a4 | 352 | |
7a9b2557 VZ |
353 | /* TPA related */ |
354 | struct sw_rx_bd tpa_pool[ETH_MAX_AGGREGATION_QUEUES_E1H]; | |
355 | u8 tpa_state[ETH_MAX_AGGREGATION_QUEUES_E1H]; | |
356 | #define BNX2X_TPA_START 1 | |
357 | #define BNX2X_TPA_STOP 2 | |
358 | u8 disable_tpa; | |
359 | #ifdef BNX2X_STOP_ON_ERROR | |
360 | u64 tpa_queue_used; | |
361 | #endif | |
a2fbb9ea | 362 | |
de832a55 EG |
363 | struct tstorm_per_client_stats old_tclient; |
364 | struct ustorm_per_client_stats old_uclient; | |
365 | struct xstorm_per_client_stats old_xclient; | |
366 | struct bnx2x_eth_q_stats eth_q_stats; | |
367 | ||
ca00392c EG |
368 | /* The size is calculated using the following: |
369 | sizeof name field from netdev structure + | |
370 | 4 ('-Xx-' string) + | |
371 | 4 (for the digits and to make it DWORD aligned) */ | |
372 | #define FP_NAME_SIZE (sizeof(((struct net_device *)0)->name) + 8) | |
373 | char name[FP_NAME_SIZE]; | |
34f80b04 | 374 | struct bnx2x *bp; /* parent */ |
a2fbb9ea ET |
375 | }; |
376 | ||
34f80b04 | 377 | #define bnx2x_fp(bp, nr, var) (bp->fp[nr].var) |
7a9b2557 VZ |
378 | |
379 | ||
380 | /* MC hsi */ | |
381 | #define MAX_FETCH_BD 13 /* HW max BDs per packet */ | |
382 | #define RX_COPY_THRESH 92 | |
383 | ||
384 | #define NUM_TX_RINGS 16 | |
ca00392c | 385 | #define TX_DESC_CNT (BCM_PAGE_SIZE / sizeof(union eth_tx_bd_types)) |
7a9b2557 VZ |
386 | #define MAX_TX_DESC_CNT (TX_DESC_CNT - 1) |
387 | #define NUM_TX_BD (TX_DESC_CNT * NUM_TX_RINGS) | |
388 | #define MAX_TX_BD (NUM_TX_BD - 1) | |
389 | #define MAX_TX_AVAIL (MAX_TX_DESC_CNT * NUM_TX_RINGS - 2) | |
390 | #define NEXT_TX_IDX(x) ((((x) & MAX_TX_DESC_CNT) == \ | |
391 | (MAX_TX_DESC_CNT - 1)) ? (x) + 2 : (x) + 1) | |
392 | #define TX_BD(x) ((x) & MAX_TX_BD) | |
393 | #define TX_BD_POFF(x) ((x) & MAX_TX_DESC_CNT) | |
394 | ||
395 | /* The RX BD ring is special, each bd is 8 bytes but the last one is 16 */ | |
396 | #define NUM_RX_RINGS 8 | |
397 | #define RX_DESC_CNT (BCM_PAGE_SIZE / sizeof(struct eth_rx_bd)) | |
398 | #define MAX_RX_DESC_CNT (RX_DESC_CNT - 2) | |
399 | #define RX_DESC_MASK (RX_DESC_CNT - 1) | |
400 | #define NUM_RX_BD (RX_DESC_CNT * NUM_RX_RINGS) | |
401 | #define MAX_RX_BD (NUM_RX_BD - 1) | |
402 | #define MAX_RX_AVAIL (MAX_RX_DESC_CNT * NUM_RX_RINGS - 2) | |
403 | #define NEXT_RX_IDX(x) ((((x) & RX_DESC_MASK) == \ | |
404 | (MAX_RX_DESC_CNT - 1)) ? (x) + 3 : (x) + 1) | |
405 | #define RX_BD(x) ((x) & MAX_RX_BD) | |
406 | ||
407 | /* As long as CQE is 4 times bigger than BD entry we have to allocate | |
408 | 4 times more pages for CQ ring in order to keep it balanced with | |
409 | BD ring */ | |
410 | #define NUM_RCQ_RINGS (NUM_RX_RINGS * 4) | |
411 | #define RCQ_DESC_CNT (BCM_PAGE_SIZE / sizeof(union eth_rx_cqe)) | |
412 | #define MAX_RCQ_DESC_CNT (RCQ_DESC_CNT - 1) | |
413 | #define NUM_RCQ_BD (RCQ_DESC_CNT * NUM_RCQ_RINGS) | |
414 | #define MAX_RCQ_BD (NUM_RCQ_BD - 1) | |
415 | #define MAX_RCQ_AVAIL (MAX_RCQ_DESC_CNT * NUM_RCQ_RINGS - 2) | |
416 | #define NEXT_RCQ_IDX(x) ((((x) & MAX_RCQ_DESC_CNT) == \ | |
417 | (MAX_RCQ_DESC_CNT - 1)) ? (x) + 2 : (x) + 1) | |
418 | #define RCQ_BD(x) ((x) & MAX_RCQ_BD) | |
419 | ||
420 | ||
33471629 | 421 | /* This is needed for determining of last_max */ |
34f80b04 | 422 | #define SUB_S16(a, b) (s16)((s16)(a) - (s16)(b)) |
a2fbb9ea | 423 | |
7a9b2557 VZ |
424 | #define __SGE_MASK_SET_BIT(el, bit) \ |
425 | do { \ | |
426 | el = ((el) | ((u64)0x1 << (bit))); \ | |
427 | } while (0) | |
428 | ||
429 | #define __SGE_MASK_CLEAR_BIT(el, bit) \ | |
430 | do { \ | |
431 | el = ((el) & (~((u64)0x1 << (bit)))); \ | |
432 | } while (0) | |
433 | ||
434 | #define SGE_MASK_SET_BIT(fp, idx) \ | |
435 | __SGE_MASK_SET_BIT(fp->sge_mask[(idx) >> RX_SGE_MASK_ELEM_SHIFT], \ | |
436 | ((idx) & RX_SGE_MASK_ELEM_MASK)) | |
437 | ||
438 | #define SGE_MASK_CLEAR_BIT(fp, idx) \ | |
439 | __SGE_MASK_CLEAR_BIT(fp->sge_mask[(idx) >> RX_SGE_MASK_ELEM_SHIFT], \ | |
440 | ((idx) & RX_SGE_MASK_ELEM_MASK)) | |
441 | ||
442 | ||
443 | /* used on a CID received from the HW */ | |
444 | #define SW_CID(x) (le32_to_cpu(x) & \ | |
445 | (COMMON_RAMROD_ETH_RX_CQE_CID >> 7)) | |
446 | #define CQE_CMD(x) (le32_to_cpu(x) >> \ | |
447 | COMMON_RAMROD_ETH_RX_CQE_CMD_ID_SHIFT) | |
448 | ||
bb2a0f7a YG |
449 | #define BD_UNMAP_ADDR(bd) HILO_U64(le32_to_cpu((bd)->addr_hi), \ |
450 | le32_to_cpu((bd)->addr_lo)) | |
451 | #define BD_UNMAP_LEN(bd) (le16_to_cpu((bd)->nbytes)) | |
452 | ||
7a9b2557 VZ |
453 | |
454 | #define DPM_TRIGER_TYPE 0x40 | |
455 | #define DOORBELL(bp, cid, val) \ | |
456 | do { \ | |
ca00392c | 457 | writel((u32)(val), bp->doorbells + (BCM_PAGE_SIZE * (cid)) + \ |
7a9b2557 VZ |
458 | DPM_TRIGER_TYPE); \ |
459 | } while (0) | |
460 | ||
461 | ||
462 | /* TX CSUM helpers */ | |
463 | #define SKB_CS_OFF(skb) (offsetof(struct tcphdr, check) - \ | |
464 | skb->csum_offset) | |
465 | #define SKB_CS(skb) (*(u16 *)(skb_transport_header(skb) + \ | |
466 | skb->csum_offset)) | |
467 | ||
468 | #define pbd_tcp_flags(skb) (ntohl(tcp_flag_word(tcp_hdr(skb)))>>16 & 0xff) | |
469 | ||
470 | #define XMIT_PLAIN 0 | |
471 | #define XMIT_CSUM_V4 0x1 | |
472 | #define XMIT_CSUM_V6 0x2 | |
473 | #define XMIT_CSUM_TCP 0x4 | |
474 | #define XMIT_GSO_V4 0x8 | |
475 | #define XMIT_GSO_V6 0x10 | |
476 | ||
477 | #define XMIT_CSUM (XMIT_CSUM_V4 | XMIT_CSUM_V6) | |
478 | #define XMIT_GSO (XMIT_GSO_V4 | XMIT_GSO_V6) | |
479 | ||
480 | ||
34f80b04 | 481 | /* stuff added to make the code fit 80Col */ |
a2fbb9ea | 482 | |
34f80b04 | 483 | #define CQE_TYPE(cqe_fp_flags) ((cqe_fp_flags) & ETH_FAST_PATH_RX_CQE_TYPE) |
a2fbb9ea | 484 | |
7a9b2557 VZ |
485 | #define TPA_TYPE_START ETH_FAST_PATH_RX_CQE_START_FLG |
486 | #define TPA_TYPE_END ETH_FAST_PATH_RX_CQE_END_FLG | |
487 | #define TPA_TYPE(cqe_fp_flags) ((cqe_fp_flags) & \ | |
488 | (TPA_TYPE_START | TPA_TYPE_END)) | |
489 | ||
1adcd8be EG |
490 | #define ETH_RX_ERROR_FALGS ETH_FAST_PATH_RX_CQE_PHY_DECODE_ERR_FLG |
491 | ||
492 | #define BNX2X_IP_CSUM_ERR(cqe) \ | |
493 | (!((cqe)->fast_path_cqe.status_flags & \ | |
494 | ETH_FAST_PATH_RX_CQE_IP_XSUM_NO_VALIDATION_FLG) && \ | |
495 | ((cqe)->fast_path_cqe.type_error_flags & \ | |
496 | ETH_FAST_PATH_RX_CQE_IP_BAD_XSUM_FLG)) | |
497 | ||
498 | #define BNX2X_L4_CSUM_ERR(cqe) \ | |
499 | (!((cqe)->fast_path_cqe.status_flags & \ | |
500 | ETH_FAST_PATH_RX_CQE_L4_XSUM_NO_VALIDATION_FLG) && \ | |
501 | ((cqe)->fast_path_cqe.type_error_flags & \ | |
502 | ETH_FAST_PATH_RX_CQE_L4_BAD_XSUM_FLG)) | |
503 | ||
504 | #define BNX2X_RX_CSUM_OK(cqe) \ | |
505 | (!(BNX2X_L4_CSUM_ERR(cqe) || BNX2X_IP_CSUM_ERR(cqe))) | |
7a9b2557 | 506 | |
052a38e0 EG |
507 | #define BNX2X_PRS_FLAG_OVERETH_IPV4(flags) \ |
508 | (((le16_to_cpu(flags) & \ | |
509 | PARSING_FLAGS_OVER_ETHERNET_PROTOCOL) >> \ | |
510 | PARSING_FLAGS_OVER_ETHERNET_PROTOCOL_SHIFT) \ | |
511 | == PRS_FLAG_OVERETH_IPV4) | |
7a9b2557 | 512 | #define BNX2X_RX_SUM_FIX(cqe) \ |
052a38e0 | 513 | BNX2X_PRS_FLAG_OVERETH_IPV4(cqe->fast_path_cqe.pars_flags.flags) |
7a9b2557 | 514 | |
a2fbb9ea | 515 | |
bb2a0f7a YG |
516 | #define FP_USB_FUNC_OFF (2 + 2*HC_USTORM_SB_NUM_INDICES) |
517 | #define FP_CSB_FUNC_OFF (2 + 2*HC_CSTORM_SB_NUM_INDICES) | |
518 | ||
34f80b04 EG |
519 | #define U_SB_ETH_RX_CQ_INDEX HC_INDEX_U_ETH_RX_CQ_CONS |
520 | #define U_SB_ETH_RX_BD_INDEX HC_INDEX_U_ETH_RX_BD_CONS | |
521 | #define C_SB_ETH_TX_CQ_INDEX HC_INDEX_C_ETH_TX_CQ_CONS | |
a2fbb9ea | 522 | |
34f80b04 EG |
523 | #define BNX2X_RX_SB_INDEX \ |
524 | (&fp->status_blk->u_status_block.index_values[U_SB_ETH_RX_CQ_INDEX]) | |
a2fbb9ea | 525 | |
34f80b04 EG |
526 | #define BNX2X_RX_SB_BD_INDEX \ |
527 | (&fp->status_blk->u_status_block.index_values[U_SB_ETH_RX_BD_INDEX]) | |
a2fbb9ea | 528 | |
34f80b04 EG |
529 | #define BNX2X_RX_SB_INDEX_NUM \ |
530 | (((U_SB_ETH_RX_CQ_INDEX << \ | |
531 | USTORM_ETH_ST_CONTEXT_CONFIG_CQE_SB_INDEX_NUMBER_SHIFT) & \ | |
532 | USTORM_ETH_ST_CONTEXT_CONFIG_CQE_SB_INDEX_NUMBER) | \ | |
533 | ((U_SB_ETH_RX_BD_INDEX << \ | |
534 | USTORM_ETH_ST_CONTEXT_CONFIG_BD_SB_INDEX_NUMBER_SHIFT) & \ | |
535 | USTORM_ETH_ST_CONTEXT_CONFIG_BD_SB_INDEX_NUMBER)) | |
a2fbb9ea | 536 | |
34f80b04 EG |
537 | #define BNX2X_TX_SB_INDEX \ |
538 | (&fp->status_blk->c_status_block.index_values[C_SB_ETH_TX_CQ_INDEX]) | |
a2fbb9ea | 539 | |
7a9b2557 VZ |
540 | |
541 | /* end of fast path */ | |
542 | ||
34f80b04 | 543 | /* common */ |
a2fbb9ea | 544 | |
34f80b04 | 545 | struct bnx2x_common { |
a2fbb9ea | 546 | |
ad8d3948 | 547 | u32 chip_id; |
a2fbb9ea | 548 | /* chip num:16-31, rev:12-15, metal:4-11, bond_id:0-3 */ |
34f80b04 | 549 | #define CHIP_ID(bp) (bp->common.chip_id & 0xfffffff0) |
ad8d3948 | 550 | |
34f80b04 | 551 | #define CHIP_NUM(bp) (bp->common.chip_id >> 16) |
ad8d3948 EG |
552 | #define CHIP_NUM_57710 0x164e |
553 | #define CHIP_NUM_57711 0x164f | |
554 | #define CHIP_NUM_57711E 0x1650 | |
555 | #define CHIP_IS_E1(bp) (CHIP_NUM(bp) == CHIP_NUM_57710) | |
556 | #define CHIP_IS_57711(bp) (CHIP_NUM(bp) == CHIP_NUM_57711) | |
557 | #define CHIP_IS_57711E(bp) (CHIP_NUM(bp) == CHIP_NUM_57711E) | |
558 | #define CHIP_IS_E1H(bp) (CHIP_IS_57711(bp) || \ | |
559 | CHIP_IS_57711E(bp)) | |
560 | #define IS_E1H_OFFSET CHIP_IS_E1H(bp) | |
561 | ||
34f80b04 | 562 | #define CHIP_REV(bp) (bp->common.chip_id & 0x0000f000) |
ad8d3948 EG |
563 | #define CHIP_REV_Ax 0x00000000 |
564 | /* assume maximum 5 revisions */ | |
565 | #define CHIP_REV_IS_SLOW(bp) (CHIP_REV(bp) > 0x00005000) | |
566 | /* Emul versions are A=>0xe, B=>0xc, C=>0xa, D=>8, E=>6 */ | |
567 | #define CHIP_REV_IS_EMUL(bp) ((CHIP_REV_IS_SLOW(bp)) && \ | |
568 | !(CHIP_REV(bp) & 0x00001000)) | |
569 | /* FPGA versions are A=>0xf, B=>0xd, C=>0xb, D=>9, E=>7 */ | |
570 | #define CHIP_REV_IS_FPGA(bp) ((CHIP_REV_IS_SLOW(bp)) && \ | |
571 | (CHIP_REV(bp) & 0x00001000)) | |
572 | ||
573 | #define CHIP_TIME(bp) ((CHIP_REV_IS_EMUL(bp)) ? 2000 : \ | |
574 | ((CHIP_REV_IS_FPGA(bp)) ? 200 : 1)) | |
575 | ||
34f80b04 EG |
576 | #define CHIP_METAL(bp) (bp->common.chip_id & 0x00000ff0) |
577 | #define CHIP_BOND_ID(bp) (bp->common.chip_id & 0x0000000f) | |
a2fbb9ea | 578 | |
34f80b04 EG |
579 | int flash_size; |
580 | #define NVRAM_1MB_SIZE 0x20000 /* 1M bit in bytes */ | |
581 | #define NVRAM_TIMEOUT_COUNT 30000 | |
582 | #define NVRAM_PAGE_SIZE 256 | |
a2fbb9ea | 583 | |
34f80b04 | 584 | u32 shmem_base; |
2691d51d | 585 | u32 shmem2_base; |
34f80b04 EG |
586 | |
587 | u32 hw_config; | |
c18487ee | 588 | |
34f80b04 | 589 | u32 bc_ver; |
34f80b04 | 590 | }; |
c18487ee | 591 | |
34f80b04 EG |
592 | |
593 | /* end of common */ | |
594 | ||
595 | /* port */ | |
596 | ||
bb2a0f7a YG |
597 | struct nig_stats { |
598 | u32 brb_discard; | |
599 | u32 brb_packet; | |
600 | u32 brb_truncate; | |
601 | u32 flow_ctrl_discard; | |
602 | u32 flow_ctrl_octets; | |
603 | u32 flow_ctrl_packet; | |
604 | u32 mng_discard; | |
605 | u32 mng_octet_inp; | |
606 | u32 mng_octet_out; | |
607 | u32 mng_packet_inp; | |
608 | u32 mng_packet_out; | |
609 | u32 pbf_octets; | |
610 | u32 pbf_packet; | |
611 | u32 safc_inp; | |
612 | u32 egress_mac_pkt0_lo; | |
613 | u32 egress_mac_pkt0_hi; | |
614 | u32 egress_mac_pkt1_lo; | |
615 | u32 egress_mac_pkt1_hi; | |
616 | }; | |
617 | ||
34f80b04 EG |
618 | struct bnx2x_port { |
619 | u32 pmf; | |
c18487ee YR |
620 | |
621 | u32 link_config; | |
a2fbb9ea | 622 | |
34f80b04 EG |
623 | u32 supported; |
624 | /* link settings - missing defines */ | |
625 | #define SUPPORTED_2500baseX_Full (1 << 15) | |
626 | ||
627 | u32 advertising; | |
a2fbb9ea | 628 | /* link settings - missing defines */ |
34f80b04 | 629 | #define ADVERTISED_2500baseX_Full (1 << 15) |
a2fbb9ea | 630 | |
34f80b04 | 631 | u32 phy_addr; |
c18487ee YR |
632 | |
633 | /* used to synchronize phy accesses */ | |
634 | struct mutex phy_mutex; | |
46c6a674 | 635 | int need_hw_lock; |
c18487ee | 636 | |
34f80b04 | 637 | u32 port_stx; |
a2fbb9ea | 638 | |
34f80b04 EG |
639 | struct nig_stats old_nig_stats; |
640 | }; | |
a2fbb9ea | 641 | |
34f80b04 EG |
642 | /* end of port */ |
643 | ||
bb2a0f7a YG |
644 | |
645 | enum bnx2x_stats_event { | |
646 | STATS_EVENT_PMF = 0, | |
647 | STATS_EVENT_LINK_UP, | |
648 | STATS_EVENT_UPDATE, | |
649 | STATS_EVENT_STOP, | |
650 | STATS_EVENT_MAX | |
651 | }; | |
652 | ||
653 | enum bnx2x_stats_state { | |
654 | STATS_STATE_DISABLED = 0, | |
655 | STATS_STATE_ENABLED, | |
656 | STATS_STATE_MAX | |
657 | }; | |
658 | ||
659 | struct bnx2x_eth_stats { | |
660 | u32 total_bytes_received_hi; | |
661 | u32 total_bytes_received_lo; | |
662 | u32 total_bytes_transmitted_hi; | |
663 | u32 total_bytes_transmitted_lo; | |
664 | u32 total_unicast_packets_received_hi; | |
665 | u32 total_unicast_packets_received_lo; | |
666 | u32 total_multicast_packets_received_hi; | |
667 | u32 total_multicast_packets_received_lo; | |
668 | u32 total_broadcast_packets_received_hi; | |
669 | u32 total_broadcast_packets_received_lo; | |
670 | u32 total_unicast_packets_transmitted_hi; | |
671 | u32 total_unicast_packets_transmitted_lo; | |
672 | u32 total_multicast_packets_transmitted_hi; | |
673 | u32 total_multicast_packets_transmitted_lo; | |
674 | u32 total_broadcast_packets_transmitted_hi; | |
675 | u32 total_broadcast_packets_transmitted_lo; | |
676 | u32 valid_bytes_received_hi; | |
677 | u32 valid_bytes_received_lo; | |
678 | ||
679 | u32 error_bytes_received_hi; | |
680 | u32 error_bytes_received_lo; | |
de832a55 EG |
681 | u32 etherstatsoverrsizepkts_hi; |
682 | u32 etherstatsoverrsizepkts_lo; | |
683 | u32 no_buff_discard_hi; | |
684 | u32 no_buff_discard_lo; | |
bb2a0f7a YG |
685 | |
686 | u32 rx_stat_ifhcinbadoctets_hi; | |
687 | u32 rx_stat_ifhcinbadoctets_lo; | |
688 | u32 tx_stat_ifhcoutbadoctets_hi; | |
689 | u32 tx_stat_ifhcoutbadoctets_lo; | |
690 | u32 rx_stat_dot3statsfcserrors_hi; | |
691 | u32 rx_stat_dot3statsfcserrors_lo; | |
692 | u32 rx_stat_dot3statsalignmenterrors_hi; | |
693 | u32 rx_stat_dot3statsalignmenterrors_lo; | |
694 | u32 rx_stat_dot3statscarriersenseerrors_hi; | |
695 | u32 rx_stat_dot3statscarriersenseerrors_lo; | |
696 | u32 rx_stat_falsecarriererrors_hi; | |
697 | u32 rx_stat_falsecarriererrors_lo; | |
698 | u32 rx_stat_etherstatsundersizepkts_hi; | |
699 | u32 rx_stat_etherstatsundersizepkts_lo; | |
700 | u32 rx_stat_dot3statsframestoolong_hi; | |
701 | u32 rx_stat_dot3statsframestoolong_lo; | |
702 | u32 rx_stat_etherstatsfragments_hi; | |
703 | u32 rx_stat_etherstatsfragments_lo; | |
704 | u32 rx_stat_etherstatsjabbers_hi; | |
705 | u32 rx_stat_etherstatsjabbers_lo; | |
706 | u32 rx_stat_maccontrolframesreceived_hi; | |
707 | u32 rx_stat_maccontrolframesreceived_lo; | |
708 | u32 rx_stat_bmac_xpf_hi; | |
709 | u32 rx_stat_bmac_xpf_lo; | |
710 | u32 rx_stat_bmac_xcf_hi; | |
711 | u32 rx_stat_bmac_xcf_lo; | |
712 | u32 rx_stat_xoffstateentered_hi; | |
713 | u32 rx_stat_xoffstateentered_lo; | |
714 | u32 rx_stat_xonpauseframesreceived_hi; | |
715 | u32 rx_stat_xonpauseframesreceived_lo; | |
716 | u32 rx_stat_xoffpauseframesreceived_hi; | |
717 | u32 rx_stat_xoffpauseframesreceived_lo; | |
718 | u32 tx_stat_outxonsent_hi; | |
719 | u32 tx_stat_outxonsent_lo; | |
720 | u32 tx_stat_outxoffsent_hi; | |
721 | u32 tx_stat_outxoffsent_lo; | |
722 | u32 tx_stat_flowcontroldone_hi; | |
723 | u32 tx_stat_flowcontroldone_lo; | |
724 | u32 tx_stat_etherstatscollisions_hi; | |
725 | u32 tx_stat_etherstatscollisions_lo; | |
726 | u32 tx_stat_dot3statssinglecollisionframes_hi; | |
727 | u32 tx_stat_dot3statssinglecollisionframes_lo; | |
728 | u32 tx_stat_dot3statsmultiplecollisionframes_hi; | |
729 | u32 tx_stat_dot3statsmultiplecollisionframes_lo; | |
730 | u32 tx_stat_dot3statsdeferredtransmissions_hi; | |
731 | u32 tx_stat_dot3statsdeferredtransmissions_lo; | |
732 | u32 tx_stat_dot3statsexcessivecollisions_hi; | |
733 | u32 tx_stat_dot3statsexcessivecollisions_lo; | |
734 | u32 tx_stat_dot3statslatecollisions_hi; | |
735 | u32 tx_stat_dot3statslatecollisions_lo; | |
736 | u32 tx_stat_etherstatspkts64octets_hi; | |
737 | u32 tx_stat_etherstatspkts64octets_lo; | |
738 | u32 tx_stat_etherstatspkts65octetsto127octets_hi; | |
739 | u32 tx_stat_etherstatspkts65octetsto127octets_lo; | |
740 | u32 tx_stat_etherstatspkts128octetsto255octets_hi; | |
741 | u32 tx_stat_etherstatspkts128octetsto255octets_lo; | |
742 | u32 tx_stat_etherstatspkts256octetsto511octets_hi; | |
743 | u32 tx_stat_etherstatspkts256octetsto511octets_lo; | |
744 | u32 tx_stat_etherstatspkts512octetsto1023octets_hi; | |
745 | u32 tx_stat_etherstatspkts512octetsto1023octets_lo; | |
746 | u32 tx_stat_etherstatspkts1024octetsto1522octets_hi; | |
747 | u32 tx_stat_etherstatspkts1024octetsto1522octets_lo; | |
748 | u32 tx_stat_etherstatspktsover1522octets_hi; | |
749 | u32 tx_stat_etherstatspktsover1522octets_lo; | |
750 | u32 tx_stat_bmac_2047_hi; | |
751 | u32 tx_stat_bmac_2047_lo; | |
752 | u32 tx_stat_bmac_4095_hi; | |
753 | u32 tx_stat_bmac_4095_lo; | |
754 | u32 tx_stat_bmac_9216_hi; | |
755 | u32 tx_stat_bmac_9216_lo; | |
756 | u32 tx_stat_bmac_16383_hi; | |
757 | u32 tx_stat_bmac_16383_lo; | |
758 | u32 tx_stat_dot3statsinternalmactransmiterrors_hi; | |
759 | u32 tx_stat_dot3statsinternalmactransmiterrors_lo; | |
760 | u32 tx_stat_bmac_ufl_hi; | |
761 | u32 tx_stat_bmac_ufl_lo; | |
762 | ||
de832a55 EG |
763 | u32 pause_frames_received_hi; |
764 | u32 pause_frames_received_lo; | |
765 | u32 pause_frames_sent_hi; | |
766 | u32 pause_frames_sent_lo; | |
bb2a0f7a YG |
767 | |
768 | u32 etherstatspkts1024octetsto1522octets_hi; | |
769 | u32 etherstatspkts1024octetsto1522octets_lo; | |
770 | u32 etherstatspktsover1522octets_hi; | |
771 | u32 etherstatspktsover1522octets_lo; | |
772 | ||
de832a55 EG |
773 | u32 brb_drop_hi; |
774 | u32 brb_drop_lo; | |
775 | u32 brb_truncate_hi; | |
776 | u32 brb_truncate_lo; | |
bb2a0f7a YG |
777 | |
778 | u32 mac_filter_discard; | |
779 | u32 xxoverflow_discard; | |
780 | u32 brb_truncate_discard; | |
781 | u32 mac_discard; | |
782 | ||
783 | u32 driver_xoff; | |
66e855f3 YG |
784 | u32 rx_err_discard_pkt; |
785 | u32 rx_skb_alloc_failed; | |
786 | u32 hw_csum_err; | |
de832a55 EG |
787 | |
788 | u32 nig_timer_max; | |
bb2a0f7a YG |
789 | }; |
790 | ||
dea7aab1 | 791 | #define BNX2X_NUM_STATS 43 |
bb2a0f7a YG |
792 | #define STATS_OFFSET32(stat_name) \ |
793 | (offsetof(struct bnx2x_eth_stats, stat_name) / 4) | |
794 | ||
34f80b04 | 795 | |
37b091ba MC |
796 | #ifdef BCM_CNIC |
797 | #define MAX_CONTEXT 15 | |
798 | #else | |
34f80b04 | 799 | #define MAX_CONTEXT 16 |
37b091ba | 800 | #endif |
34f80b04 EG |
801 | |
802 | union cdu_context { | |
803 | struct eth_context eth; | |
804 | char pad[1024]; | |
805 | }; | |
806 | ||
bb2a0f7a | 807 | #define MAX_DMAE_C 8 |
34f80b04 EG |
808 | |
809 | /* DMA memory not used in fastpath */ | |
810 | struct bnx2x_slowpath { | |
811 | union cdu_context context[MAX_CONTEXT]; | |
812 | struct eth_stats_query fw_stats; | |
813 | struct mac_configuration_cmd mac_config; | |
814 | struct mac_configuration_cmd mcast_config; | |
815 | ||
816 | /* used by dmae command executer */ | |
817 | struct dmae_command dmae[MAX_DMAE_C]; | |
818 | ||
bb2a0f7a YG |
819 | u32 stats_comp; |
820 | union mac_stats mac_stats; | |
821 | struct nig_stats nig_stats; | |
822 | struct host_port_stats port_stats; | |
823 | struct host_func_stats func_stats; | |
6fe49bb9 | 824 | struct host_func_stats func_stats_base; |
34f80b04 EG |
825 | |
826 | u32 wb_comp; | |
34f80b04 EG |
827 | u32 wb_data[4]; |
828 | }; | |
829 | ||
830 | #define bnx2x_sp(bp, var) (&bp->slowpath->var) | |
831 | #define bnx2x_sp_mapping(bp, var) \ | |
832 | (bp->slowpath_mapping + offsetof(struct bnx2x_slowpath, var)) | |
833 | ||
834 | ||
835 | /* attn group wiring */ | |
836 | #define MAX_DYNAMIC_ATTN_GRPS 8 | |
837 | ||
838 | struct attn_route { | |
839 | u32 sig[4]; | |
840 | }; | |
841 | ||
72fd0718 VZ |
842 | typedef enum { |
843 | BNX2X_RECOVERY_DONE, | |
844 | BNX2X_RECOVERY_INIT, | |
845 | BNX2X_RECOVERY_WAIT, | |
846 | } bnx2x_recovery_state_t; | |
847 | ||
34f80b04 EG |
848 | struct bnx2x { |
849 | /* Fields used in the tx and intr/napi performance paths | |
850 | * are grouped together in the beginning of the structure | |
851 | */ | |
852 | struct bnx2x_fastpath fp[MAX_CONTEXT]; | |
853 | void __iomem *regview; | |
854 | void __iomem *doorbells; | |
37b091ba MC |
855 | #ifdef BCM_CNIC |
856 | #define BNX2X_DB_SIZE (18*BCM_PAGE_SIZE) | |
857 | #else | |
a5f67a04 | 858 | #define BNX2X_DB_SIZE (16*BCM_PAGE_SIZE) |
37b091ba | 859 | #endif |
34f80b04 EG |
860 | |
861 | struct net_device *dev; | |
862 | struct pci_dev *pdev; | |
863 | ||
864 | atomic_t intr_sem; | |
72fd0718 VZ |
865 | |
866 | bnx2x_recovery_state_t recovery_state; | |
867 | int is_leader; | |
37b091ba MC |
868 | #ifdef BCM_CNIC |
869 | struct msix_entry msix_table[MAX_CONTEXT+2]; | |
870 | #else | |
7a9b2557 | 871 | struct msix_entry msix_table[MAX_CONTEXT+1]; |
37b091ba | 872 | #endif |
8badd27a EG |
873 | #define INT_MODE_INTx 1 |
874 | #define INT_MODE_MSI 2 | |
34f80b04 EG |
875 | |
876 | int tx_ring_size; | |
877 | ||
878 | #ifdef BCM_VLAN | |
879 | struct vlan_group *vlgrp; | |
880 | #endif | |
a2fbb9ea | 881 | |
34f80b04 | 882 | u32 rx_csum; |
437cf2f1 | 883 | u32 rx_buf_size; |
34f80b04 EG |
884 | #define ETH_OVREHEAD (ETH_HLEN + 8) /* 8 for CRC + VLAN */ |
885 | #define ETH_MIN_PACKET_SIZE 60 | |
886 | #define ETH_MAX_PACKET_SIZE 1500 | |
887 | #define ETH_MAX_JUMBO_PACKET_SIZE 9600 | |
a2fbb9ea | 888 | |
0f00846d EG |
889 | /* Max supported alignment is 256 (8 shift) */ |
890 | #define BNX2X_RX_ALIGN_SHIFT ((L1_CACHE_SHIFT < 8) ? \ | |
891 | L1_CACHE_SHIFT : 8) | |
892 | #define BNX2X_RX_ALIGN (1 << BNX2X_RX_ALIGN_SHIFT) | |
893 | ||
34f80b04 EG |
894 | struct host_def_status_block *def_status_blk; |
895 | #define DEF_SB_ID 16 | |
4781bfad EG |
896 | __le16 def_c_idx; |
897 | __le16 def_u_idx; | |
898 | __le16 def_x_idx; | |
899 | __le16 def_t_idx; | |
900 | __le16 def_att_idx; | |
34f80b04 EG |
901 | u32 attn_state; |
902 | struct attn_route attn_group[MAX_DYNAMIC_ATTN_GRPS]; | |
34f80b04 EG |
903 | |
904 | /* slow path ring */ | |
905 | struct eth_spe *spq; | |
906 | dma_addr_t spq_mapping; | |
907 | u16 spq_prod_idx; | |
908 | struct eth_spe *spq_prod_bd; | |
909 | struct eth_spe *spq_last_bd; | |
4781bfad | 910 | __le16 *dsb_sp_prod; |
34f80b04 EG |
911 | u16 spq_left; /* serialize spq */ |
912 | /* used to synchronize spq accesses */ | |
913 | spinlock_t spq_lock; | |
914 | ||
bb2a0f7a YG |
915 | /* Flags for marking that there is a STAT_QUERY or |
916 | SET_MAC ramrod pending */ | |
e665bfda MC |
917 | int stats_pending; |
918 | int set_mac_pending; | |
34f80b04 | 919 | |
33471629 | 920 | /* End of fields used in the performance code paths */ |
34f80b04 EG |
921 | |
922 | int panic; | |
7995c64e | 923 | int msg_enable; |
34f80b04 EG |
924 | |
925 | u32 flags; | |
926 | #define PCIX_FLAG 1 | |
927 | #define PCI_32BIT_FLAG 2 | |
1c06328c | 928 | #define ONE_PORT_FLAG 4 |
34f80b04 EG |
929 | #define NO_WOL_FLAG 8 |
930 | #define USING_DAC_FLAG 0x10 | |
931 | #define USING_MSIX_FLAG 0x20 | |
8badd27a | 932 | #define USING_MSI_FLAG 0x40 |
7a9b2557 | 933 | #define TPA_ENABLE_FLAG 0x80 |
34f80b04 EG |
934 | #define NO_MCP_FLAG 0x100 |
935 | #define BP_NOMCP(bp) (bp->flags & NO_MCP_FLAG) | |
0c6671b0 EG |
936 | #define HW_VLAN_TX_FLAG 0x400 |
937 | #define HW_VLAN_RX_FLAG 0x800 | |
f34d28ea | 938 | #define MF_FUNC_DIS 0x1000 |
34f80b04 EG |
939 | |
940 | int func; | |
941 | #define BP_PORT(bp) (bp->func % PORT_MAX) | |
942 | #define BP_FUNC(bp) (bp->func) | |
943 | #define BP_E1HVN(bp) (bp->func >> 1) | |
944 | #define BP_L_ID(bp) (BP_E1HVN(bp) << 2) | |
34f80b04 | 945 | |
37b091ba MC |
946 | #ifdef BCM_CNIC |
947 | #define BCM_CNIC_CID_START 16 | |
948 | #define BCM_ISCSI_ETH_CL_ID 17 | |
949 | #endif | |
950 | ||
34f80b04 EG |
951 | int pm_cap; |
952 | int pcie_cap; | |
8d5726c4 | 953 | int mrrs; |
34f80b04 | 954 | |
1cf167f2 | 955 | struct delayed_work sp_task; |
72fd0718 | 956 | struct delayed_work reset_task; |
34f80b04 | 957 | struct timer_list timer; |
34f80b04 EG |
958 | int current_interval; |
959 | ||
960 | u16 fw_seq; | |
961 | u16 fw_drv_pulse_wr_seq; | |
962 | u32 func_stx; | |
963 | ||
964 | struct link_params link_params; | |
965 | struct link_vars link_vars; | |
01cd4528 | 966 | struct mdio_if_info mdio; |
a2fbb9ea | 967 | |
34f80b04 EG |
968 | struct bnx2x_common common; |
969 | struct bnx2x_port port; | |
970 | ||
8a1c38d1 EG |
971 | struct cmng_struct_per_port cmng; |
972 | u32 vn_weight_sum; | |
973 | ||
34f80b04 EG |
974 | u32 mf_config; |
975 | u16 e1hov; | |
976 | u8 e1hmf; | |
3196a88a | 977 | #define IS_E1HMF(bp) (bp->e1hmf != 0) |
a2fbb9ea | 978 | |
f1410647 ET |
979 | u8 wol; |
980 | ||
34f80b04 | 981 | int rx_ring_size; |
a2fbb9ea | 982 | |
34f80b04 EG |
983 | u16 tx_quick_cons_trip_int; |
984 | u16 tx_quick_cons_trip; | |
985 | u16 tx_ticks_int; | |
986 | u16 tx_ticks; | |
a2fbb9ea | 987 | |
34f80b04 EG |
988 | u16 rx_quick_cons_trip_int; |
989 | u16 rx_quick_cons_trip; | |
990 | u16 rx_ticks_int; | |
991 | u16 rx_ticks; | |
cdaa7cb8 VZ |
992 | /* Maximal coalescing timeout in us */ |
993 | #define BNX2X_MAX_COALESCE_TOUT (0xf0*12) | |
a2fbb9ea | 994 | |
34f80b04 | 995 | u32 lin_cnt; |
a2fbb9ea | 996 | |
34f80b04 | 997 | int state; |
356e2385 | 998 | #define BNX2X_STATE_CLOSED 0 |
34f80b04 EG |
999 | #define BNX2X_STATE_OPENING_WAIT4_LOAD 0x1000 |
1000 | #define BNX2X_STATE_OPENING_WAIT4_PORT 0x2000 | |
a2fbb9ea | 1001 | #define BNX2X_STATE_OPEN 0x3000 |
34f80b04 | 1002 | #define BNX2X_STATE_CLOSING_WAIT4_HALT 0x4000 |
a2fbb9ea ET |
1003 | #define BNX2X_STATE_CLOSING_WAIT4_DELETE 0x5000 |
1004 | #define BNX2X_STATE_CLOSING_WAIT4_UNLOAD 0x6000 | |
34f80b04 EG |
1005 | #define BNX2X_STATE_DIAG 0xe000 |
1006 | #define BNX2X_STATE_ERROR 0xf000 | |
a2fbb9ea | 1007 | |
555f6c78 | 1008 | int multi_mode; |
54b9ddaa | 1009 | int num_queues; |
5d7cd496 DK |
1010 | int disable_tpa; |
1011 | int int_mode; | |
a2fbb9ea | 1012 | |
34f80b04 EG |
1013 | u32 rx_mode; |
1014 | #define BNX2X_RX_MODE_NONE 0 | |
1015 | #define BNX2X_RX_MODE_NORMAL 1 | |
1016 | #define BNX2X_RX_MODE_ALLMULTI 2 | |
1017 | #define BNX2X_RX_MODE_PROMISC 3 | |
1018 | #define BNX2X_MAX_MULTICAST 64 | |
1019 | #define BNX2X_MAX_EMUL_MULTI 16 | |
a2fbb9ea | 1020 | |
37b091ba MC |
1021 | u32 rx_mode_cl_mask; |
1022 | ||
34f80b04 | 1023 | dma_addr_t def_status_blk_mapping; |
a2fbb9ea | 1024 | |
34f80b04 EG |
1025 | struct bnx2x_slowpath *slowpath; |
1026 | dma_addr_t slowpath_mapping; | |
a2fbb9ea | 1027 | |
a18f5128 EG |
1028 | int dropless_fc; |
1029 | ||
37b091ba MC |
1030 | #ifdef BCM_CNIC |
1031 | u32 cnic_flags; | |
1032 | #define BNX2X_CNIC_FLAG_MAC_SET 1 | |
1033 | ||
1034 | void *t1; | |
1035 | dma_addr_t t1_mapping; | |
1036 | void *t2; | |
1037 | dma_addr_t t2_mapping; | |
1038 | void *timers; | |
1039 | dma_addr_t timers_mapping; | |
1040 | void *qm; | |
1041 | dma_addr_t qm_mapping; | |
1042 | struct cnic_ops *cnic_ops; | |
1043 | void *cnic_data; | |
1044 | u32 cnic_tag; | |
1045 | struct cnic_eth_dev cnic_eth_dev; | |
1046 | struct host_status_block *cnic_sb; | |
1047 | dma_addr_t cnic_sb_mapping; | |
1048 | #define CNIC_SB_ID(bp) BP_L_ID(bp) | |
1049 | struct eth_spe *cnic_kwq; | |
1050 | struct eth_spe *cnic_kwq_prod; | |
1051 | struct eth_spe *cnic_kwq_cons; | |
1052 | struct eth_spe *cnic_kwq_last; | |
1053 | u16 cnic_kwq_pending; | |
1054 | u16 cnic_spq_pending; | |
1055 | struct mutex cnic_mutex; | |
1056 | u8 iscsi_mac[6]; | |
1057 | #endif | |
1058 | ||
ad8d3948 EG |
1059 | int dmae_ready; |
1060 | /* used to synchronize dmae accesses */ | |
1061 | struct mutex dmae_mutex; | |
ad8d3948 | 1062 | |
c4ff7cbf EG |
1063 | /* used to protect the FW mail box */ |
1064 | struct mutex fw_mb_mutex; | |
1065 | ||
bb2a0f7a YG |
1066 | /* used to synchronize stats collecting */ |
1067 | int stats_state; | |
1068 | /* used by dmae command loader */ | |
1069 | struct dmae_command stats_dmae; | |
1070 | int executer_idx; | |
ad8d3948 | 1071 | |
bb2a0f7a | 1072 | u16 stats_counter; |
bb2a0f7a YG |
1073 | struct bnx2x_eth_stats eth_stats; |
1074 | ||
1075 | struct z_stream_s *strm; | |
1076 | void *gunzip_buf; | |
1077 | dma_addr_t gunzip_mapping; | |
1078 | int gunzip_outlen; | |
ad8d3948 | 1079 | #define FW_BUF_SIZE 0x8000 |
573f2035 EG |
1080 | #define GUNZIP_BUF(bp) (bp->gunzip_buf) |
1081 | #define GUNZIP_PHYS(bp) (bp->gunzip_mapping) | |
1082 | #define GUNZIP_OUTLEN(bp) (bp->gunzip_outlen) | |
a2fbb9ea | 1083 | |
ab6ad5a4 | 1084 | struct raw_op *init_ops; |
94a78b79 | 1085 | /* Init blocks offsets inside init_ops */ |
ab6ad5a4 | 1086 | u16 *init_ops_offsets; |
94a78b79 | 1087 | /* Data blob - has 32 bit granularity */ |
ab6ad5a4 | 1088 | u32 *init_data; |
94a78b79 | 1089 | /* Zipped PRAM blobs - raw data */ |
ab6ad5a4 EG |
1090 | const u8 *tsem_int_table_data; |
1091 | const u8 *tsem_pram_data; | |
1092 | const u8 *usem_int_table_data; | |
1093 | const u8 *usem_pram_data; | |
1094 | const u8 *xsem_int_table_data; | |
1095 | const u8 *xsem_pram_data; | |
1096 | const u8 *csem_int_table_data; | |
1097 | const u8 *csem_pram_data; | |
573f2035 EG |
1098 | #define INIT_OPS(bp) (bp->init_ops) |
1099 | #define INIT_OPS_OFFSETS(bp) (bp->init_ops_offsets) | |
1100 | #define INIT_DATA(bp) (bp->init_data) | |
1101 | #define INIT_TSEM_INT_TABLE_DATA(bp) (bp->tsem_int_table_data) | |
1102 | #define INIT_TSEM_PRAM_DATA(bp) (bp->tsem_pram_data) | |
1103 | #define INIT_USEM_INT_TABLE_DATA(bp) (bp->usem_int_table_data) | |
1104 | #define INIT_USEM_PRAM_DATA(bp) (bp->usem_pram_data) | |
1105 | #define INIT_XSEM_INT_TABLE_DATA(bp) (bp->xsem_int_table_data) | |
1106 | #define INIT_XSEM_PRAM_DATA(bp) (bp->xsem_pram_data) | |
1107 | #define INIT_CSEM_INT_TABLE_DATA(bp) (bp->csem_int_table_data) | |
1108 | #define INIT_CSEM_PRAM_DATA(bp) (bp->csem_pram_data) | |
1109 | ||
34f24c7f | 1110 | char fw_ver[32]; |
ab6ad5a4 | 1111 | const struct firmware *firmware; |
a2fbb9ea ET |
1112 | }; |
1113 | ||
1114 | ||
54b9ddaa VZ |
1115 | #define BNX2X_MAX_QUEUES(bp) (IS_E1HMF(bp) ? (MAX_CONTEXT/E1HVN_MAX) \ |
1116 | : MAX_CONTEXT) | |
1117 | #define BNX2X_NUM_QUEUES(bp) (bp->num_queues) | |
1118 | #define is_multi(bp) (BNX2X_NUM_QUEUES(bp) > 1) | |
3196a88a | 1119 | |
555f6c78 EG |
1120 | #define for_each_queue(bp, var) \ |
1121 | for (var = 0; var < BNX2X_NUM_QUEUES(bp); var++) | |
3196a88a | 1122 | #define for_each_nondefault_queue(bp, var) \ |
54b9ddaa | 1123 | for (var = 1; var < BNX2X_NUM_QUEUES(bp); var++) |
3196a88a EG |
1124 | |
1125 | ||
c18487ee YR |
1126 | void bnx2x_read_dmae(struct bnx2x *bp, u32 src_addr, u32 len32); |
1127 | void bnx2x_write_dmae(struct bnx2x *bp, dma_addr_t dma_addr, u32 dst_addr, | |
1128 | u32 len32); | |
4acac6a5 | 1129 | int bnx2x_get_gpio(struct bnx2x *bp, int gpio_num, u8 port); |
17de50b7 | 1130 | int bnx2x_set_gpio(struct bnx2x *bp, int gpio_num, u32 mode, u8 port); |
4acac6a5 | 1131 | int bnx2x_set_gpio_int(struct bnx2x *bp, int gpio_num, u32 mode, u8 port); |
4d295db0 | 1132 | u32 bnx2x_fw_command(struct bnx2x *bp, u32 command); |
573f2035 EG |
1133 | void bnx2x_reg_wr_ind(struct bnx2x *bp, u32 addr, u32 val); |
1134 | void bnx2x_write_dmae_phys_len(struct bnx2x *bp, dma_addr_t phys_addr, | |
1135 | u32 addr, u32 len); | |
c18487ee | 1136 | |
34f80b04 EG |
1137 | static inline u32 reg_poll(struct bnx2x *bp, u32 reg, u32 expected, int ms, |
1138 | int wait) | |
1139 | { | |
1140 | u32 val; | |
1141 | ||
1142 | do { | |
1143 | val = REG_RD(bp, reg); | |
1144 | if (val == expected) | |
1145 | break; | |
1146 | ms -= wait; | |
1147 | msleep(wait); | |
1148 | ||
1149 | } while (ms > 0); | |
1150 | ||
1151 | return val; | |
1152 | } | |
1153 | ||
1154 | ||
1155 | /* load/unload mode */ | |
1156 | #define LOAD_NORMAL 0 | |
1157 | #define LOAD_OPEN 1 | |
1158 | #define LOAD_DIAG 2 | |
1159 | #define UNLOAD_NORMAL 0 | |
1160 | #define UNLOAD_CLOSE 1 | |
72fd0718 | 1161 | #define UNLOAD_RECOVERY 2 |
34f80b04 | 1162 | |
bb2a0f7a | 1163 | |
ad8d3948 EG |
1164 | /* DMAE command defines */ |
1165 | #define DMAE_CMD_SRC_PCI 0 | |
1166 | #define DMAE_CMD_SRC_GRC DMAE_COMMAND_SRC | |
1167 | ||
1168 | #define DMAE_CMD_DST_PCI (1 << DMAE_COMMAND_DST_SHIFT) | |
1169 | #define DMAE_CMD_DST_GRC (2 << DMAE_COMMAND_DST_SHIFT) | |
1170 | ||
1171 | #define DMAE_CMD_C_DST_PCI 0 | |
1172 | #define DMAE_CMD_C_DST_GRC (1 << DMAE_COMMAND_C_DST_SHIFT) | |
1173 | ||
1174 | #define DMAE_CMD_C_ENABLE DMAE_COMMAND_C_TYPE_ENABLE | |
1175 | ||
1176 | #define DMAE_CMD_ENDIANITY_NO_SWAP (0 << DMAE_COMMAND_ENDIANITY_SHIFT) | |
1177 | #define DMAE_CMD_ENDIANITY_B_SWAP (1 << DMAE_COMMAND_ENDIANITY_SHIFT) | |
1178 | #define DMAE_CMD_ENDIANITY_DW_SWAP (2 << DMAE_COMMAND_ENDIANITY_SHIFT) | |
1179 | #define DMAE_CMD_ENDIANITY_B_DW_SWAP (3 << DMAE_COMMAND_ENDIANITY_SHIFT) | |
1180 | ||
1181 | #define DMAE_CMD_PORT_0 0 | |
1182 | #define DMAE_CMD_PORT_1 DMAE_COMMAND_PORT | |
1183 | ||
1184 | #define DMAE_CMD_SRC_RESET DMAE_COMMAND_SRC_RESET | |
1185 | #define DMAE_CMD_DST_RESET DMAE_COMMAND_DST_RESET | |
1186 | #define DMAE_CMD_E1HVN_SHIFT DMAE_COMMAND_E1HVN_SHIFT | |
1187 | ||
1188 | #define DMAE_LEN32_RD_MAX 0x80 | |
02e3c6cb | 1189 | #define DMAE_LEN32_WR_MAX(bp) (CHIP_IS_E1(bp) ? 0x400 : 0x2000) |
ad8d3948 EG |
1190 | |
1191 | #define DMAE_COMP_VAL 0xe0d0d0ae | |
1192 | ||
1193 | #define MAX_DMAE_C_PER_PORT 8 | |
ab6ad5a4 | 1194 | #define INIT_DMAE_C(bp) (BP_PORT(bp) * MAX_DMAE_C_PER_PORT + \ |
ad8d3948 | 1195 | BP_E1HVN(bp)) |
ab6ad5a4 | 1196 | #define PMF_DMAE_C(bp) (BP_PORT(bp) * MAX_DMAE_C_PER_PORT + \ |
ad8d3948 EG |
1197 | E1HVN_MAX) |
1198 | ||
1199 | ||
25047950 ET |
1200 | /* PCIE link and speed */ |
1201 | #define PCICFG_LINK_WIDTH 0x1f00000 | |
1202 | #define PCICFG_LINK_WIDTH_SHIFT 20 | |
1203 | #define PCICFG_LINK_SPEED 0xf0000 | |
1204 | #define PCICFG_LINK_SPEED_SHIFT 16 | |
a2fbb9ea | 1205 | |
bb2a0f7a | 1206 | |
d3d4f495 | 1207 | #define BNX2X_NUM_TESTS 7 |
bb2a0f7a | 1208 | |
b5bf9068 EG |
1209 | #define BNX2X_PHY_LOOPBACK 0 |
1210 | #define BNX2X_MAC_LOOPBACK 1 | |
1211 | #define BNX2X_PHY_LOOPBACK_FAILED 1 | |
1212 | #define BNX2X_MAC_LOOPBACK_FAILED 2 | |
bb2a0f7a YG |
1213 | #define BNX2X_LOOPBACK_FAILED (BNX2X_MAC_LOOPBACK_FAILED | \ |
1214 | BNX2X_PHY_LOOPBACK_FAILED) | |
96fc1784 | 1215 | |
7a9b2557 VZ |
1216 | |
1217 | #define STROM_ASSERT_ARRAY_SIZE 50 | |
1218 | ||
96fc1784 | 1219 | |
34f80b04 | 1220 | /* must be used on a CID before placing it on a HW ring */ |
ab6ad5a4 EG |
1221 | #define HW_CID(bp, x) ((BP_PORT(bp) << 23) | \ |
1222 | (BP_E1HVN(bp) << 17) | (x)) | |
7a9b2557 VZ |
1223 | |
1224 | #define SP_DESC_CNT (BCM_PAGE_SIZE / sizeof(struct eth_spe)) | |
1225 | #define MAX_SP_DESC_CNT (SP_DESC_CNT - 1) | |
1226 | ||
1227 | ||
7d323bfd | 1228 | #define BNX2X_BTR 1 |
7a9b2557 | 1229 | #define MAX_SPQ_PENDING 8 |
a2fbb9ea | 1230 | |
a2fbb9ea | 1231 | |
34f80b04 EG |
1232 | /* CMNG constants |
1233 | derived from lab experiments, and not from system spec calculations !!! */ | |
1234 | #define DEF_MIN_RATE 100 | |
1235 | /* resolution of the rate shaping timer - 100 usec */ | |
1236 | #define RS_PERIODIC_TIMEOUT_USEC 100 | |
1237 | /* resolution of fairness algorithm in usecs - | |
33471629 | 1238 | coefficient for calculating the actual t fair */ |
34f80b04 EG |
1239 | #define T_FAIR_COEF 10000000 |
1240 | /* number of bytes in single QM arbitration cycle - | |
33471629 | 1241 | coefficient for calculating the fairness timer */ |
34f80b04 EG |
1242 | #define QM_ARB_BYTES 40000 |
1243 | #define FAIR_MEM 2 | |
1244 | ||
1245 | ||
1246 | #define ATTN_NIG_FOR_FUNC (1L << 8) | |
1247 | #define ATTN_SW_TIMER_4_FUNC (1L << 9) | |
1248 | #define GPIO_2_FUNC (1L << 10) | |
1249 | #define GPIO_3_FUNC (1L << 11) | |
1250 | #define GPIO_4_FUNC (1L << 12) | |
1251 | #define ATTN_GENERAL_ATTN_1 (1L << 13) | |
1252 | #define ATTN_GENERAL_ATTN_2 (1L << 14) | |
1253 | #define ATTN_GENERAL_ATTN_3 (1L << 15) | |
1254 | #define ATTN_GENERAL_ATTN_4 (1L << 13) | |
1255 | #define ATTN_GENERAL_ATTN_5 (1L << 14) | |
1256 | #define ATTN_GENERAL_ATTN_6 (1L << 15) | |
1257 | ||
1258 | #define ATTN_HARD_WIRED_MASK 0xff00 | |
1259 | #define ATTENTION_ID 4 | |
a2fbb9ea ET |
1260 | |
1261 | ||
34f80b04 EG |
1262 | /* stuff added to make the code fit 80Col */ |
1263 | ||
1264 | #define BNX2X_PMF_LINK_ASSERT \ | |
1265 | GENERAL_ATTEN_OFFSET(LINK_SYNC_ATTENTION_BIT_FUNC_0 + BP_FUNC(bp)) | |
1266 | ||
a2fbb9ea ET |
1267 | #define BNX2X_MC_ASSERT_BITS \ |
1268 | (GENERAL_ATTEN_OFFSET(TSTORM_FATAL_ASSERT_ATTENTION_BIT) | \ | |
1269 | GENERAL_ATTEN_OFFSET(USTORM_FATAL_ASSERT_ATTENTION_BIT) | \ | |
1270 | GENERAL_ATTEN_OFFSET(CSTORM_FATAL_ASSERT_ATTENTION_BIT) | \ | |
1271 | GENERAL_ATTEN_OFFSET(XSTORM_FATAL_ASSERT_ATTENTION_BIT)) | |
1272 | ||
1273 | #define BNX2X_MCP_ASSERT \ | |
1274 | GENERAL_ATTEN_OFFSET(MCP_FATAL_ASSERT_ATTENTION_BIT) | |
1275 | ||
34f80b04 EG |
1276 | #define BNX2X_GRC_TIMEOUT GENERAL_ATTEN_OFFSET(LATCHED_ATTN_TIMEOUT_GRC) |
1277 | #define BNX2X_GRC_RSV (GENERAL_ATTEN_OFFSET(LATCHED_ATTN_RBCR) | \ | |
1278 | GENERAL_ATTEN_OFFSET(LATCHED_ATTN_RBCT) | \ | |
1279 | GENERAL_ATTEN_OFFSET(LATCHED_ATTN_RBCN) | \ | |
1280 | GENERAL_ATTEN_OFFSET(LATCHED_ATTN_RBCU) | \ | |
1281 | GENERAL_ATTEN_OFFSET(LATCHED_ATTN_RBCP) | \ | |
1282 | GENERAL_ATTEN_OFFSET(LATCHED_ATTN_RSVD_GRC)) | |
1283 | ||
a2fbb9ea ET |
1284 | #define HW_INTERRUT_ASSERT_SET_0 \ |
1285 | (AEU_INPUTS_ATTN_BITS_TSDM_HW_INTERRUPT | \ | |
1286 | AEU_INPUTS_ATTN_BITS_TCM_HW_INTERRUPT | \ | |
1287 | AEU_INPUTS_ATTN_BITS_TSEMI_HW_INTERRUPT | \ | |
1288 | AEU_INPUTS_ATTN_BITS_PBF_HW_INTERRUPT) | |
34f80b04 | 1289 | #define HW_PRTY_ASSERT_SET_0 (AEU_INPUTS_ATTN_BITS_BRB_PARITY_ERROR | \ |
a2fbb9ea ET |
1290 | AEU_INPUTS_ATTN_BITS_PARSER_PARITY_ERROR | \ |
1291 | AEU_INPUTS_ATTN_BITS_TSDM_PARITY_ERROR | \ | |
1292 | AEU_INPUTS_ATTN_BITS_SEARCHER_PARITY_ERROR |\ | |
1293 | AEU_INPUTS_ATTN_BITS_TSEMI_PARITY_ERROR) | |
1294 | #define HW_INTERRUT_ASSERT_SET_1 \ | |
1295 | (AEU_INPUTS_ATTN_BITS_QM_HW_INTERRUPT | \ | |
1296 | AEU_INPUTS_ATTN_BITS_TIMERS_HW_INTERRUPT | \ | |
1297 | AEU_INPUTS_ATTN_BITS_XSDM_HW_INTERRUPT | \ | |
1298 | AEU_INPUTS_ATTN_BITS_XCM_HW_INTERRUPT | \ | |
1299 | AEU_INPUTS_ATTN_BITS_XSEMI_HW_INTERRUPT | \ | |
1300 | AEU_INPUTS_ATTN_BITS_USDM_HW_INTERRUPT | \ | |
1301 | AEU_INPUTS_ATTN_BITS_UCM_HW_INTERRUPT | \ | |
1302 | AEU_INPUTS_ATTN_BITS_USEMI_HW_INTERRUPT | \ | |
1303 | AEU_INPUTS_ATTN_BITS_UPB_HW_INTERRUPT | \ | |
1304 | AEU_INPUTS_ATTN_BITS_CSDM_HW_INTERRUPT | \ | |
1305 | AEU_INPUTS_ATTN_BITS_CCM_HW_INTERRUPT) | |
34f80b04 | 1306 | #define HW_PRTY_ASSERT_SET_1 (AEU_INPUTS_ATTN_BITS_PBCLIENT_PARITY_ERROR |\ |
a2fbb9ea ET |
1307 | AEU_INPUTS_ATTN_BITS_QM_PARITY_ERROR | \ |
1308 | AEU_INPUTS_ATTN_BITS_XSDM_PARITY_ERROR | \ | |
1309 | AEU_INPUTS_ATTN_BITS_XSEMI_PARITY_ERROR | \ | |
ab6ad5a4 EG |
1310 | AEU_INPUTS_ATTN_BITS_DOORBELLQ_PARITY_ERROR |\ |
1311 | AEU_INPUTS_ATTN_BITS_VAUX_PCI_CORE_PARITY_ERROR |\ | |
a2fbb9ea ET |
1312 | AEU_INPUTS_ATTN_BITS_DEBUG_PARITY_ERROR | \ |
1313 | AEU_INPUTS_ATTN_BITS_USDM_PARITY_ERROR | \ | |
1314 | AEU_INPUTS_ATTN_BITS_USEMI_PARITY_ERROR | \ | |
1315 | AEU_INPUTS_ATTN_BITS_UPB_PARITY_ERROR | \ | |
1316 | AEU_INPUTS_ATTN_BITS_CSDM_PARITY_ERROR) | |
1317 | #define HW_INTERRUT_ASSERT_SET_2 \ | |
1318 | (AEU_INPUTS_ATTN_BITS_CSEMI_HW_INTERRUPT | \ | |
1319 | AEU_INPUTS_ATTN_BITS_CDU_HW_INTERRUPT | \ | |
1320 | AEU_INPUTS_ATTN_BITS_DMAE_HW_INTERRUPT | \ | |
1321 | AEU_INPUTS_ATTN_BITS_PXPPCICLOCKCLIENT_HW_INTERRUPT |\ | |
1322 | AEU_INPUTS_ATTN_BITS_MISC_HW_INTERRUPT) | |
34f80b04 | 1323 | #define HW_PRTY_ASSERT_SET_2 (AEU_INPUTS_ATTN_BITS_CSEMI_PARITY_ERROR | \ |
a2fbb9ea ET |
1324 | AEU_INPUTS_ATTN_BITS_PXP_PARITY_ERROR | \ |
1325 | AEU_INPUTS_ATTN_BITS_PXPPCICLOCKCLIENT_PARITY_ERROR |\ | |
1326 | AEU_INPUTS_ATTN_BITS_CFC_PARITY_ERROR | \ | |
1327 | AEU_INPUTS_ATTN_BITS_CDU_PARITY_ERROR | \ | |
1328 | AEU_INPUTS_ATTN_BITS_IGU_PARITY_ERROR | \ | |
1329 | AEU_INPUTS_ATTN_BITS_MISC_PARITY_ERROR) | |
1330 | ||
72fd0718 VZ |
1331 | #define HW_PRTY_ASSERT_SET_3 (AEU_INPUTS_ATTN_BITS_MCP_LATCHED_ROM_PARITY | \ |
1332 | AEU_INPUTS_ATTN_BITS_MCP_LATCHED_UMP_RX_PARITY | \ | |
1333 | AEU_INPUTS_ATTN_BITS_MCP_LATCHED_UMP_TX_PARITY | \ | |
1334 | AEU_INPUTS_ATTN_BITS_MCP_LATCHED_SCPAD_PARITY) | |
a2fbb9ea | 1335 | |
c68ed255 | 1336 | #define RSS_FLAGS(bp) \ |
34f80b04 EG |
1337 | (TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV4_CAPABILITY | \ |
1338 | TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV4_TCP_CAPABILITY | \ | |
1339 | TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV6_CAPABILITY | \ | |
1340 | TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV6_TCP_CAPABILITY | \ | |
555f6c78 EG |
1341 | (bp->multi_mode << \ |
1342 | TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_MODE_SHIFT)) | |
34f80b04 | 1343 | #define MULTI_MASK 0x7f |
a2fbb9ea ET |
1344 | |
1345 | ||
34f80b04 EG |
1346 | #define DEF_USB_FUNC_OFF (2 + 2*HC_USTORM_DEF_SB_NUM_INDICES) |
1347 | #define DEF_CSB_FUNC_OFF (2 + 2*HC_CSTORM_DEF_SB_NUM_INDICES) | |
1348 | #define DEF_XSB_FUNC_OFF (2 + 2*HC_XSTORM_DEF_SB_NUM_INDICES) | |
1349 | #define DEF_TSB_FUNC_OFF (2 + 2*HC_TSTORM_DEF_SB_NUM_INDICES) | |
a2fbb9ea | 1350 | |
34f80b04 | 1351 | #define C_DEF_SB_SP_INDEX HC_INDEX_DEF_C_ETH_SLOW_PATH |
a2fbb9ea ET |
1352 | |
1353 | #define BNX2X_SP_DSB_INDEX \ | |
34f80b04 | 1354 | (&bp->def_status_blk->c_def_status_block.index_values[C_DEF_SB_SP_INDEX]) |
a2fbb9ea ET |
1355 | |
1356 | ||
1357 | #define CAM_IS_INVALID(x) \ | |
1358 | (x.target_table_entry.flags == TSTORM_CAM_TARGET_TABLE_ENTRY_ACTION_TYPE) | |
1359 | ||
1360 | #define CAM_INVALIDATE(x) \ | |
34f80b04 EG |
1361 | (x.target_table_entry.flags = TSTORM_CAM_TARGET_TABLE_ENTRY_ACTION_TYPE) |
1362 | ||
1363 | ||
1364 | /* Number of u32 elements in MC hash array */ | |
1365 | #define MC_HASH_SIZE 8 | |
1366 | #define MC_HASH_OFFSET(bp, i) (BAR_TSTRORM_INTMEM + \ | |
1367 | TSTORM_APPROXIMATE_MATCH_MULTICAST_FILTERING_OFFSET(BP_FUNC(bp)) + i*4) | |
a2fbb9ea ET |
1368 | |
1369 | ||
34f80b04 EG |
1370 | #ifndef PXP2_REG_PXP2_INT_STS |
1371 | #define PXP2_REG_PXP2_INT_STS PXP2_REG_PXP2_INT_STS_0 | |
1372 | #endif | |
1373 | ||
34f24c7f VZ |
1374 | #define BNX2X_VPD_LEN 128 |
1375 | #define VENDOR_ID_LEN 4 | |
1376 | ||
b0efbb99 DK |
1377 | #ifdef BNX2X_MAIN |
1378 | #define BNX2X_EXTERN | |
1379 | #else | |
1380 | #define BNX2X_EXTERN extern | |
1381 | #endif | |
1382 | ||
1383 | BNX2X_EXTERN int load_count[3]; /* 0-common, 1-port0, 2-port1 */ | |
1384 | ||
a2fbb9ea ET |
1385 | /* MISC_REG_RESET_REG - this is here for the hsi to work don't touch */ |
1386 | ||
1387 | #endif /* bnx2x.h */ |