]>
Commit | Line | Data |
---|---|---|
1da177e4 | 1 | /* |
1da177e4 LT |
2 | * Copyright (C) 1996-1998 Linus Torvalds & authors (see below) |
3 | */ | |
4 | ||
5 | /* | |
6 | * Authors: | |
7 | * Jaromir Koutek <[email protected]>, | |
8 | * Jan Harkes <[email protected]>, | |
9 | * Mark Lord <[email protected]> | |
10 | * Some parts of code are from ali14xx.c and from rz1000.c. | |
11 | * | |
12 | * OPTi is trademark of OPTi, Octek is trademark of Octek. | |
13 | * | |
14 | * I used docs from OPTi databook, from ftp.opti.com, file 9123-0002.ps | |
15 | * and disassembled/traced setupvic.exe (DOS program). | |
16 | * It increases kernel code about 2 kB. | |
17 | * I don't have this card no more, but I hope I can get some in case | |
18 | * of needed development. | |
19 | * My card is Octek PIDE 1.01 (on card) or OPTiViC (program). | |
20 | * It has a place for a secondary connector in circuit, but nothing | |
21 | * is there. Also BIOS says no address for | |
22 | * secondary controller (see bellow in ide_init_opti621). | |
23 | * I've only tested this on my system, which only has one disk. | |
24 | * It's Western Digital WDAC2850, with PIO mode 3. The PCI bus | |
25 | * is at 20 MHz (I have DX2/80, I tried PCI at 40, but I got random | |
26 | * lockups). I tried the OCTEK double speed CD-ROM and | |
27 | * it does not work! But I can't boot DOS also, so it's probably | |
28 | * hardware fault. I have connected Conner 80MB, the Seagate 850MB (no | |
29 | * problems) and Seagate 1GB (as slave, WD as master). My experiences | |
30 | * with the third, 1GB drive: I got 3MB/s (hdparm), but sometimes | |
31 | * it slows to about 100kB/s! I don't know why and I have | |
32 | * not this drive now, so I can't try it again. | |
33 | * I write this driver because I lost the paper ("manual") with | |
34 | * settings of jumpers on the card and I have to boot Linux with | |
35 | * Loadlin except LILO, cause I have to run the setupvic.exe program | |
36 | * already or I get disk errors (my test: rpm -Vf | |
37 | * /usr/X11R6/bin/XF86_SVGA - or any big file). | |
38 | * Some numbers from hdparm -t /dev/hda: | |
39 | * Timing buffer-cache reads: 32 MB in 3.02 seconds =10.60 MB/sec | |
40 | * Timing buffered disk reads: 16 MB in 5.52 seconds = 2.90 MB/sec | |
41 | * I have 4 Megs/s before, but I don't know why (maybe changes | |
42 | * in hdparm test). | |
43 | * After release of 0.1, I got some successful reports, so it might work. | |
44 | * | |
45 | * The main problem with OPTi is that some timings for master | |
46 | * and slave must be the same. For example, if you have master | |
47 | * PIO 3 and slave PIO 0, driver have to set some timings of | |
26bcb879 | 48 | * master for PIO 0. Second problem is that opti621_set_pio_mode |
1da177e4 LT |
49 | * got only one drive to set, but have to set both drives. |
50 | * This is solved in compute_pios. If you don't set | |
51 | * the second drive, compute_pios use ide_get_best_pio_mode | |
52 | * for autoselect mode (you can change it to PIO 0, if you want). | |
53 | * If you then set the second drive to another PIO, the old value | |
54 | * (automatically selected) will be overrided by yours. | |
55 | * There is a 25/33MHz switch in configuration | |
73f1ad86 | 56 | * register, but driver is written for use at any frequency. |
1da177e4 LT |
57 | * |
58 | * Version 0.1, Nov 8, 1996 | |
4eb68a25 | 59 | * by Jaromir Koutek, for 2.1.8. |
1da177e4 | 60 | * Initial version of driver. |
4eb68a25 | 61 | * |
1da177e4 LT |
62 | * Version 0.2 |
63 | * Number 0.2 skipped. | |
64 | * | |
65 | * Version 0.3, Nov 29, 1997 | |
66 | * by Mark Lord (probably), for 2.1.68 | |
67 | * Updates for use with new IDE block driver. | |
68 | * | |
69 | * Version 0.4, Dec 14, 1997 | |
70 | * by Jan Harkes | |
71 | * Fixed some errors and cleaned the code. | |
72 | * | |
73 | * Version 0.5, Jan 2, 1998 | |
74 | * by Jaromir Koutek | |
75 | * Updates for use with (again) new IDE block driver. | |
76 | * Update of documentation. | |
4eb68a25 | 77 | * |
1da177e4 LT |
78 | * Version 0.6, Jan 2, 1999 |
79 | * by Jaromir Koutek | |
80 | * Reversed to version 0.3 of the driver, because | |
81 | * 0.5 doesn't work. | |
82 | */ | |
83 | ||
1da177e4 LT |
84 | #include <linux/types.h> |
85 | #include <linux/module.h> | |
86 | #include <linux/kernel.h> | |
1da177e4 LT |
87 | #include <linux/pci.h> |
88 | #include <linux/hdreg.h> | |
89 | #include <linux/ide.h> | |
90 | ||
91 | #include <asm/io.h> | |
92 | ||
1da177e4 LT |
93 | #define READ_REG 0 /* index of Read cycle timing register */ |
94 | #define WRITE_REG 1 /* index of Write cycle timing register */ | |
95 | #define CNTRL_REG 3 /* index of Control register */ | |
96 | #define STRAP_REG 5 /* index of Strap register */ | |
97 | #define MISC_REG 6 /* index of Miscellaneous register */ | |
98 | ||
99 | static int reg_base; | |
100 | ||
e65dde71 BZ |
101 | static DEFINE_SPINLOCK(opti621_lock); |
102 | ||
1da177e4 LT |
103 | /* Write value to register reg, base of register |
104 | * is at reg_base (0x1f0 primary, 0x170 secondary, | |
105 | * if not changed by PCI configuration). | |
106 | * This is from setupvic.exe program. | |
107 | */ | |
0ecdca26 | 108 | static void write_reg(u8 value, int reg) |
1da177e4 | 109 | { |
0ecdca26 BZ |
110 | inw(reg_base + 1); |
111 | inw(reg_base + 1); | |
112 | outb(3, reg_base + 2); | |
113 | outb(value, reg_base + reg); | |
114 | outb(0x83, reg_base + 2); | |
1da177e4 LT |
115 | } |
116 | ||
1da177e4 LT |
117 | /* Read value from register reg, base of register |
118 | * is at reg_base (0x1f0 primary, 0x170 secondary, | |
119 | * if not changed by PCI configuration). | |
120 | * This is from setupvic.exe program. | |
121 | */ | |
0ecdca26 | 122 | static u8 read_reg(int reg) |
1da177e4 LT |
123 | { |
124 | u8 ret = 0; | |
125 | ||
0ecdca26 BZ |
126 | inw(reg_base + 1); |
127 | inw(reg_base + 1); | |
128 | outb(3, reg_base + 2); | |
129 | ret = inb(reg_base + reg); | |
130 | outb(0x83, reg_base + 2); | |
131 | ||
1da177e4 LT |
132 | return ret; |
133 | } | |
134 | ||
26bcb879 | 135 | static void opti621_set_pio_mode(ide_drive_t *drive, const u8 pio) |
1da177e4 | 136 | { |
6c987183 BZ |
137 | ide_hwif_t *hwif = drive->hwif; |
138 | ide_drive_t *pair = ide_get_paired_drive(drive); | |
1da177e4 | 139 | unsigned long flags; |
810253d4 BZ |
140 | u8 tim, misc, addr_pio = pio, clk; |
141 | ||
142 | /* DRDY is default 2 (by OPTi Databook) */ | |
80a65fc5 BZ |
143 | static const u8 addr_timings[2][5] = { |
144 | { 0x20, 0x10, 0x00, 0x00, 0x00 }, /* 33 MHz */ | |
145 | { 0x10, 0x10, 0x00, 0x00, 0x00 }, /* 25 MHz */ | |
810253d4 | 146 | }; |
80a65fc5 BZ |
147 | static const u8 data_rec_timings[2][5] = { |
148 | { 0x5b, 0x45, 0x32, 0x21, 0x20 }, /* 33 MHz */ | |
149 | { 0x48, 0x34, 0x21, 0x10, 0x10 } /* 25 MHz */ | |
810253d4 | 150 | }; |
1da177e4 | 151 | |
6c987183 BZ |
152 | drive->drive_data = XFER_PIO_0 + pio; |
153 | ||
154 | if (pair->present) { | |
155 | if (pair->drive_data && pair->drive_data < drive->drive_data) | |
156 | addr_pio = pair->drive_data - XFER_PIO_0; | |
157 | } | |
1da177e4 | 158 | |
21bd33a6 BZ |
159 | spin_lock_irqsave(&opti621_lock, flags); |
160 | ||
161 | reg_base = hwif->io_ports.data_addr; | |
162 | ||
163 | /* allow Register-B */ | |
164 | outb(0xc0, reg_base + CNTRL_REG); | |
165 | /* hmm, setupvic.exe does this ;-) */ | |
166 | outb(0xff, reg_base + 5); | |
167 | /* if reads 0xff, adapter not exist? */ | |
168 | (void)inb(reg_base + CNTRL_REG); | |
169 | /* if reads 0xc0, no interface exist? */ | |
170 | read_reg(CNTRL_REG); | |
171 | ||
172 | /* check CLK speed */ | |
173 | clk = read_reg(STRAP_REG) & 1; | |
174 | ||
175 | printk(KERN_INFO "%s: CLK = %d MHz\n", hwif->name, clk ? 25 : 33); | |
176 | ||
810253d4 BZ |
177 | tim = data_rec_timings[clk][pio]; |
178 | misc = addr_timings[clk][addr_pio]; | |
1da177e4 | 179 | |
6c987183 BZ |
180 | /* select Index-0/1 for Register-A/B */ |
181 | write_reg(drive->select.b.unit, MISC_REG); | |
0ecdca26 | 182 | /* set read cycle timings */ |
810253d4 | 183 | write_reg(tim, READ_REG); |
0ecdca26 | 184 | /* set write cycle timings */ |
810253d4 | 185 | write_reg(tim, WRITE_REG); |
1da177e4 | 186 | |
1da177e4 LT |
187 | /* use Register-A for drive 0 */ |
188 | /* use Register-B for drive 1 */ | |
0ecdca26 | 189 | write_reg(0x85, CNTRL_REG); |
1da177e4 LT |
190 | |
191 | /* set address setup, DRDY timings, */ | |
192 | /* and read prefetch for both drives */ | |
0ecdca26 | 193 | write_reg(misc, MISC_REG); |
1da177e4 | 194 | |
e65dde71 | 195 | spin_unlock_irqrestore(&opti621_lock, flags); |
1da177e4 LT |
196 | } |
197 | ||
ac95beed | 198 | static const struct ide_port_ops opti621_port_ops = { |
ac95beed BZ |
199 | .set_pio_mode = opti621_set_pio_mode, |
200 | }; | |
1da177e4 | 201 | |
80a65fc5 BZ |
202 | static const struct ide_port_info opti621_chipset __devinitdata = { |
203 | .name = "OPTI621/X", | |
204 | .enablebits = { {0x45, 0x80, 0x00}, {0x40, 0x08, 0x00} }, | |
205 | .port_ops = &opti621_port_ops, | |
206 | .host_flags = IDE_HFLAG_NO_DMA, | |
207 | .pio_mask = ATA_PIO4, | |
1da177e4 LT |
208 | }; |
209 | ||
210 | static int __devinit opti621_init_one(struct pci_dev *dev, const struct pci_device_id *id) | |
211 | { | |
80a65fc5 | 212 | return ide_setup_pci_device(dev, &opti621_chipset); |
1da177e4 LT |
213 | } |
214 | ||
9cbcc5e3 BZ |
215 | static const struct pci_device_id opti621_pci_tbl[] = { |
216 | { PCI_VDEVICE(OPTI, PCI_DEVICE_ID_OPTI_82C621), 0 }, | |
80a65fc5 | 217 | { PCI_VDEVICE(OPTI, PCI_DEVICE_ID_OPTI_82C825), 0 }, |
1da177e4 LT |
218 | { 0, }, |
219 | }; | |
220 | MODULE_DEVICE_TABLE(pci, opti621_pci_tbl); | |
221 | ||
222 | static struct pci_driver driver = { | |
223 | .name = "Opti621_IDE", | |
224 | .id_table = opti621_pci_tbl, | |
225 | .probe = opti621_init_one, | |
226 | }; | |
227 | ||
82ab1eec | 228 | static int __init opti621_ide_init(void) |
1da177e4 LT |
229 | { |
230 | return ide_pci_register_driver(&driver); | |
231 | } | |
232 | ||
233 | module_init(opti621_ide_init); | |
234 | ||
235 | MODULE_AUTHOR("Jaromir Koutek, Jan Harkes, Mark Lord"); | |
236 | MODULE_DESCRIPTION("PCI driver module for Opti621 IDE"); | |
237 | MODULE_LICENSE("GPL"); |