]> Git Repo - linux.git/blame - drivers/usb/dwc3/gadget.c
usb: gadget: udc: renesas_usb3: make const array max_packet_array static
[linux.git] / drivers / usb / dwc3 / gadget.c
CommitLineData
bfad65ee 1/*
72246da4
FB
2 * gadget.c - DesignWare USB3 DRD Controller Gadget Framework Link
3 *
4 * Copyright (C) 2010-2011 Texas Instruments Incorporated - http://www.ti.com
72246da4
FB
5 *
6 * Authors: Felipe Balbi <[email protected]>,
7 * Sebastian Andrzej Siewior <[email protected]>
8 *
5945f789
FB
9 * This program is free software: you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 of
11 * the License as published by the Free Software Foundation.
72246da4 12 *
5945f789
FB
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
72246da4
FB
17 */
18
19#include <linux/kernel.h>
20#include <linux/delay.h>
21#include <linux/slab.h>
22#include <linux/spinlock.h>
23#include <linux/platform_device.h>
24#include <linux/pm_runtime.h>
25#include <linux/interrupt.h>
26#include <linux/io.h>
27#include <linux/list.h>
28#include <linux/dma-mapping.h>
29
30#include <linux/usb/ch9.h>
31#include <linux/usb/gadget.h>
32
80977dc9 33#include "debug.h"
72246da4
FB
34#include "core.h"
35#include "gadget.h"
36#include "io.h"
37
04a9bfcd 38/**
bfad65ee 39 * dwc3_gadget_set_test_mode - enables usb2 test modes
04a9bfcd
FB
40 * @dwc: pointer to our context structure
41 * @mode: the mode to set (J, K SE0 NAK, Force Enable)
42 *
bfad65ee
FB
43 * Caller should take care of locking. This function will return 0 on
44 * success or -EINVAL if wrong Test Selector is passed.
04a9bfcd
FB
45 */
46int dwc3_gadget_set_test_mode(struct dwc3 *dwc, int mode)
47{
48 u32 reg;
49
50 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
51 reg &= ~DWC3_DCTL_TSTCTRL_MASK;
52
53 switch (mode) {
54 case TEST_J:
55 case TEST_K:
56 case TEST_SE0_NAK:
57 case TEST_PACKET:
58 case TEST_FORCE_EN:
59 reg |= mode << 1;
60 break;
61 default:
62 return -EINVAL;
63 }
64
65 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
66
67 return 0;
68}
69
911f1f88 70/**
bfad65ee 71 * dwc3_gadget_get_link_state - gets current state of usb link
911f1f88
PZ
72 * @dwc: pointer to our context structure
73 *
74 * Caller should take care of locking. This function will
75 * return the link state on success (>= 0) or -ETIMEDOUT.
76 */
77int dwc3_gadget_get_link_state(struct dwc3 *dwc)
78{
79 u32 reg;
80
81 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
82
83 return DWC3_DSTS_USBLNKST(reg);
84}
85
8598bde7 86/**
bfad65ee 87 * dwc3_gadget_set_link_state - sets usb link to a particular state
8598bde7
FB
88 * @dwc: pointer to our context structure
89 * @state: the state to put link into
90 *
91 * Caller should take care of locking. This function will
aee63e3c 92 * return 0 on success or -ETIMEDOUT.
8598bde7
FB
93 */
94int dwc3_gadget_set_link_state(struct dwc3 *dwc, enum dwc3_link_state state)
95{
aee63e3c 96 int retries = 10000;
8598bde7
FB
97 u32 reg;
98
802fde98
PZ
99 /*
100 * Wait until device controller is ready. Only applies to 1.94a and
101 * later RTL.
102 */
103 if (dwc->revision >= DWC3_REVISION_194A) {
104 while (--retries) {
105 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
106 if (reg & DWC3_DSTS_DCNRD)
107 udelay(5);
108 else
109 break;
110 }
111
112 if (retries <= 0)
113 return -ETIMEDOUT;
114 }
115
8598bde7
FB
116 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
117 reg &= ~DWC3_DCTL_ULSTCHNGREQ_MASK;
118
119 /* set requested state */
120 reg |= DWC3_DCTL_ULSTCHNGREQ(state);
121 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
122
802fde98
PZ
123 /*
124 * The following code is racy when called from dwc3_gadget_wakeup,
125 * and is not needed, at least on newer versions
126 */
127 if (dwc->revision >= DWC3_REVISION_194A)
128 return 0;
129
8598bde7 130 /* wait for a change in DSTS */
aed430e5 131 retries = 10000;
8598bde7
FB
132 while (--retries) {
133 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
134
8598bde7
FB
135 if (DWC3_DSTS_USBLNKST(reg) == state)
136 return 0;
137
aee63e3c 138 udelay(5);
8598bde7
FB
139 }
140
8598bde7
FB
141 return -ETIMEDOUT;
142}
143
dca0119c 144/**
bfad65ee
FB
145 * dwc3_ep_inc_trb - increment a trb index.
146 * @index: Pointer to the TRB index to increment.
dca0119c
JY
147 *
148 * The index should never point to the link TRB. After incrementing,
149 * if it is point to the link TRB, wrap around to the beginning. The
150 * link TRB is always at the last TRB entry.
151 */
152static void dwc3_ep_inc_trb(u8 *index)
457e84b6 153{
dca0119c
JY
154 (*index)++;
155 if (*index == (DWC3_TRB_NUM - 1))
156 *index = 0;
ef966b9d 157}
457e84b6 158
bfad65ee
FB
159/**
160 * dwc3_ep_inc_enq - increment endpoint's enqueue pointer
161 * @dep: The endpoint whose enqueue pointer we're incrementing
162 */
dca0119c 163static void dwc3_ep_inc_enq(struct dwc3_ep *dep)
ef966b9d 164{
dca0119c 165 dwc3_ep_inc_trb(&dep->trb_enqueue);
ef966b9d 166}
457e84b6 167
bfad65ee
FB
168/**
169 * dwc3_ep_inc_deq - increment endpoint's dequeue pointer
170 * @dep: The endpoint whose enqueue pointer we're incrementing
171 */
dca0119c 172static void dwc3_ep_inc_deq(struct dwc3_ep *dep)
ef966b9d 173{
dca0119c 174 dwc3_ep_inc_trb(&dep->trb_dequeue);
457e84b6
FB
175}
176
bfad65ee
FB
177/**
178 * dwc3_gadget_giveback - call struct usb_request's ->complete callback
179 * @dep: The endpoint to whom the request belongs to
180 * @req: The request we're giving back
181 * @status: completion code for the request
182 *
183 * Must be called with controller's lock held and interrupts disabled. This
184 * function will unmap @req and call its ->complete() callback to notify upper
185 * layers that it has completed.
186 */
72246da4
FB
187void dwc3_gadget_giveback(struct dwc3_ep *dep, struct dwc3_request *req,
188 int status)
189{
190 struct dwc3 *dwc = dep->dwc;
191
737f1ae2 192 req->started = false;
72246da4 193 list_del(&req->list);
e62c5bc5 194 req->remaining = 0;
72246da4
FB
195
196 if (req->request.status == -EINPROGRESS)
197 req->request.status = status;
198
4a71fcb8
JP
199 if (req->trb)
200 usb_gadget_unmap_request_by_dev(dwc->sysdev,
201 &req->request, req->direction);
202
203 req->trb = NULL;
72246da4 204
2c4cbe6e 205 trace_dwc3_gadget_giveback(req);
72246da4
FB
206
207 spin_unlock(&dwc->lock);
304f7e5e 208 usb_gadget_giveback_request(&dep->endpoint, &req->request);
72246da4 209 spin_lock(&dwc->lock);
fc8bb91b
FB
210
211 if (dep->number > 1)
212 pm_runtime_put(dwc->dev);
72246da4
FB
213}
214
bfad65ee
FB
215/**
216 * dwc3_send_gadget_generic_command - issue a generic command for the controller
217 * @dwc: pointer to the controller context
218 * @cmd: the command to be issued
219 * @param: command parameter
220 *
221 * Caller should take care of locking. Issue @cmd with a given @param to @dwc
222 * and wait for its completion.
223 */
3ece0ec4 224int dwc3_send_gadget_generic_command(struct dwc3 *dwc, unsigned cmd, u32 param)
b09bb642
FB
225{
226 u32 timeout = 500;
71f7e702 227 int status = 0;
0fe886cd 228 int ret = 0;
b09bb642
FB
229 u32 reg;
230
231 dwc3_writel(dwc->regs, DWC3_DGCMDPAR, param);
232 dwc3_writel(dwc->regs, DWC3_DGCMD, cmd | DWC3_DGCMD_CMDACT);
233
234 do {
235 reg = dwc3_readl(dwc->regs, DWC3_DGCMD);
236 if (!(reg & DWC3_DGCMD_CMDACT)) {
71f7e702
FB
237 status = DWC3_DGCMD_STATUS(reg);
238 if (status)
0fe886cd
FB
239 ret = -EINVAL;
240 break;
b09bb642 241 }
e3aee486 242 } while (--timeout);
0fe886cd
FB
243
244 if (!timeout) {
0fe886cd 245 ret = -ETIMEDOUT;
71f7e702 246 status = -ETIMEDOUT;
0fe886cd
FB
247 }
248
71f7e702
FB
249 trace_dwc3_gadget_generic_cmd(cmd, param, status);
250
0fe886cd 251 return ret;
b09bb642
FB
252}
253
c36d8e94
FB
254static int __dwc3_gadget_wakeup(struct dwc3 *dwc);
255
bfad65ee
FB
256/**
257 * dwc3_send_gadget_ep_cmd - issue an endpoint command
258 * @dep: the endpoint to which the command is going to be issued
259 * @cmd: the command to be issued
260 * @params: parameters to the command
261 *
262 * Caller should handle locking. This function will issue @cmd with given
263 * @params to @dep and wait for its completion.
264 */
2cd4718d
FB
265int dwc3_send_gadget_ep_cmd(struct dwc3_ep *dep, unsigned cmd,
266 struct dwc3_gadget_ep_cmd_params *params)
72246da4 267{
8897a761 268 const struct usb_endpoint_descriptor *desc = dep->endpoint.desc;
2cd4718d 269 struct dwc3 *dwc = dep->dwc;
61d58242 270 u32 timeout = 500;
72246da4
FB
271 u32 reg;
272
0933df15 273 int cmd_status = 0;
2b0f11df 274 int susphy = false;
c0ca324d 275 int ret = -EINVAL;
72246da4 276
2b0f11df
FB
277 /*
278 * Synopsys Databook 2.60a states, on section 6.3.2.5.[1-8], that if
279 * we're issuing an endpoint command, we must check if
280 * GUSB2PHYCFG.SUSPHY bit is set. If it is, then we need to clear it.
281 *
282 * We will also set SUSPHY bit to what it was before returning as stated
283 * by the same section on Synopsys databook.
284 */
ab2a92e7
FB
285 if (dwc->gadget.speed <= USB_SPEED_HIGH) {
286 reg = dwc3_readl(dwc->regs, DWC3_GUSB2PHYCFG(0));
287 if (unlikely(reg & DWC3_GUSB2PHYCFG_SUSPHY)) {
288 susphy = true;
289 reg &= ~DWC3_GUSB2PHYCFG_SUSPHY;
290 dwc3_writel(dwc->regs, DWC3_GUSB2PHYCFG(0), reg);
291 }
2b0f11df
FB
292 }
293
5999914f 294 if (DWC3_DEPCMD_CMD(cmd) == DWC3_DEPCMD_STARTTRANSFER) {
c36d8e94
FB
295 int needs_wakeup;
296
297 needs_wakeup = (dwc->link_state == DWC3_LINK_STATE_U1 ||
298 dwc->link_state == DWC3_LINK_STATE_U2 ||
299 dwc->link_state == DWC3_LINK_STATE_U3);
300
301 if (unlikely(needs_wakeup)) {
302 ret = __dwc3_gadget_wakeup(dwc);
303 dev_WARN_ONCE(dwc->dev, ret, "wakeup failed --> %d\n",
304 ret);
305 }
306 }
307
2eb88016
FB
308 dwc3_writel(dep->regs, DWC3_DEPCMDPAR0, params->param0);
309 dwc3_writel(dep->regs, DWC3_DEPCMDPAR1, params->param1);
310 dwc3_writel(dep->regs, DWC3_DEPCMDPAR2, params->param2);
72246da4 311
8897a761
FB
312 /*
313 * Synopsys Databook 2.60a states in section 6.3.2.5.6 of that if we're
314 * not relying on XferNotReady, we can make use of a special "No
315 * Response Update Transfer" command where we should clear both CmdAct
316 * and CmdIOC bits.
317 *
318 * With this, we don't need to wait for command completion and can
319 * straight away issue further commands to the endpoint.
320 *
321 * NOTICE: We're making an assumption that control endpoints will never
322 * make use of Update Transfer command. This is a safe assumption
323 * because we can never have more than one request at a time with
324 * Control Endpoints. If anybody changes that assumption, this chunk
325 * needs to be updated accordingly.
326 */
327 if (DWC3_DEPCMD_CMD(cmd) == DWC3_DEPCMD_UPDATETRANSFER &&
328 !usb_endpoint_xfer_isoc(desc))
329 cmd &= ~(DWC3_DEPCMD_CMDIOC | DWC3_DEPCMD_CMDACT);
330 else
331 cmd |= DWC3_DEPCMD_CMDACT;
332
333 dwc3_writel(dep->regs, DWC3_DEPCMD, cmd);
72246da4 334 do {
2eb88016 335 reg = dwc3_readl(dep->regs, DWC3_DEPCMD);
72246da4 336 if (!(reg & DWC3_DEPCMD_CMDACT)) {
0933df15 337 cmd_status = DWC3_DEPCMD_STATUS(reg);
7b9cc7a2 338
7b9cc7a2
KL
339 switch (cmd_status) {
340 case 0:
341 ret = 0;
342 break;
343 case DEPEVT_TRANSFER_NO_RESOURCE:
7b9cc7a2 344 ret = -EINVAL;
c0ca324d 345 break;
7b9cc7a2
KL
346 case DEPEVT_TRANSFER_BUS_EXPIRY:
347 /*
348 * SW issues START TRANSFER command to
349 * isochronous ep with future frame interval. If
350 * future interval time has already passed when
351 * core receives the command, it will respond
352 * with an error status of 'Bus Expiry'.
353 *
354 * Instead of always returning -EINVAL, let's
355 * give a hint to the gadget driver that this is
356 * the case by returning -EAGAIN.
357 */
7b9cc7a2
KL
358 ret = -EAGAIN;
359 break;
360 default:
361 dev_WARN(dwc->dev, "UNKNOWN cmd status\n");
362 }
363
c0ca324d 364 break;
72246da4 365 }
f6bb225b 366 } while (--timeout);
72246da4 367
f6bb225b 368 if (timeout == 0) {
f6bb225b 369 ret = -ETIMEDOUT;
0933df15 370 cmd_status = -ETIMEDOUT;
f6bb225b 371 }
c0ca324d 372
0933df15
FB
373 trace_dwc3_gadget_ep_cmd(dep, cmd, params, cmd_status);
374
6cb2e4e3
FB
375 if (ret == 0) {
376 switch (DWC3_DEPCMD_CMD(cmd)) {
377 case DWC3_DEPCMD_STARTTRANSFER:
378 dep->flags |= DWC3_EP_TRANSFER_STARTED;
379 break;
380 case DWC3_DEPCMD_ENDTRANSFER:
381 dep->flags &= ~DWC3_EP_TRANSFER_STARTED;
382 break;
383 default:
384 /* nothing */
385 break;
386 }
387 }
388
2b0f11df
FB
389 if (unlikely(susphy)) {
390 reg = dwc3_readl(dwc->regs, DWC3_GUSB2PHYCFG(0));
391 reg |= DWC3_GUSB2PHYCFG_SUSPHY;
392 dwc3_writel(dwc->regs, DWC3_GUSB2PHYCFG(0), reg);
393 }
394
c0ca324d 395 return ret;
72246da4
FB
396}
397
50c763f8
JY
398static int dwc3_send_clear_stall_ep_cmd(struct dwc3_ep *dep)
399{
400 struct dwc3 *dwc = dep->dwc;
401 struct dwc3_gadget_ep_cmd_params params;
402 u32 cmd = DWC3_DEPCMD_CLEARSTALL;
403
404 /*
405 * As of core revision 2.60a the recommended programming model
406 * is to set the ClearPendIN bit when issuing a Clear Stall EP
407 * command for IN endpoints. This is to prevent an issue where
408 * some (non-compliant) hosts may not send ACK TPs for pending
409 * IN transfers due to a mishandled error condition. Synopsys
410 * STAR 9000614252.
411 */
5e6c88d2
LB
412 if (dep->direction && (dwc->revision >= DWC3_REVISION_260A) &&
413 (dwc->gadget.speed >= USB_SPEED_SUPER))
50c763f8
JY
414 cmd |= DWC3_DEPCMD_CLEARPENDIN;
415
416 memset(&params, 0, sizeof(params));
417
2cd4718d 418 return dwc3_send_gadget_ep_cmd(dep, cmd, &params);
50c763f8
JY
419}
420
72246da4 421static dma_addr_t dwc3_trb_dma_offset(struct dwc3_ep *dep,
f6bafc6a 422 struct dwc3_trb *trb)
72246da4 423{
c439ef87 424 u32 offset = (char *) trb - (char *) dep->trb_pool;
72246da4
FB
425
426 return dep->trb_pool_dma + offset;
427}
428
429static int dwc3_alloc_trb_pool(struct dwc3_ep *dep)
430{
431 struct dwc3 *dwc = dep->dwc;
432
433 if (dep->trb_pool)
434 return 0;
435
d64ff406 436 dep->trb_pool = dma_alloc_coherent(dwc->sysdev,
72246da4
FB
437 sizeof(struct dwc3_trb) * DWC3_TRB_NUM,
438 &dep->trb_pool_dma, GFP_KERNEL);
439 if (!dep->trb_pool) {
440 dev_err(dep->dwc->dev, "failed to allocate trb pool for %s\n",
441 dep->name);
442 return -ENOMEM;
443 }
444
445 return 0;
446}
447
448static void dwc3_free_trb_pool(struct dwc3_ep *dep)
449{
450 struct dwc3 *dwc = dep->dwc;
451
d64ff406 452 dma_free_coherent(dwc->sysdev, sizeof(struct dwc3_trb) * DWC3_TRB_NUM,
72246da4
FB
453 dep->trb_pool, dep->trb_pool_dma);
454
455 dep->trb_pool = NULL;
456 dep->trb_pool_dma = 0;
457}
458
c4509601
JY
459static int dwc3_gadget_set_xfer_resource(struct dwc3 *dwc, struct dwc3_ep *dep);
460
461/**
bfad65ee 462 * dwc3_gadget_start_config - configure ep resources
c4509601
JY
463 * @dwc: pointer to our controller context structure
464 * @dep: endpoint that is being enabled
465 *
bfad65ee
FB
466 * Issue a %DWC3_DEPCMD_DEPSTARTCFG command to @dep. After the command's
467 * completion, it will set Transfer Resource for all available endpoints.
c4509601 468 *
bfad65ee
FB
469 * The assignment of transfer resources cannot perfectly follow the data book
470 * due to the fact that the controller driver does not have all knowledge of the
471 * configuration in advance. It is given this information piecemeal by the
472 * composite gadget framework after every SET_CONFIGURATION and
473 * SET_INTERFACE. Trying to follow the databook programming model in this
474 * scenario can cause errors. For two reasons:
c4509601 475 *
bfad65ee
FB
476 * 1) The databook says to do %DWC3_DEPCMD_DEPSTARTCFG for every
477 * %USB_REQ_SET_CONFIGURATION and %USB_REQ_SET_INTERFACE (8.1.5). This is
478 * incorrect in the scenario of multiple interfaces.
479 *
480 * 2) The databook does not mention doing more %DWC3_DEPCMD_DEPXFERCFG for new
c4509601
JY
481 * endpoint on alt setting (8.1.6).
482 *
483 * The following simplified method is used instead:
484 *
bfad65ee
FB
485 * All hardware endpoints can be assigned a transfer resource and this setting
486 * will stay persistent until either a core reset or hibernation. So whenever we
487 * do a %DWC3_DEPCMD_DEPSTARTCFG(0) we can go ahead and do
488 * %DWC3_DEPCMD_DEPXFERCFG for every hardware endpoint as well. We are
c4509601
JY
489 * guaranteed that there are as many transfer resources as endpoints.
490 *
bfad65ee
FB
491 * This function is called for each endpoint when it is being enabled but is
492 * triggered only when called for EP0-out, which always happens first, and which
493 * should only happen in one of the above conditions.
c4509601 494 */
72246da4
FB
495static int dwc3_gadget_start_config(struct dwc3 *dwc, struct dwc3_ep *dep)
496{
497 struct dwc3_gadget_ep_cmd_params params;
498 u32 cmd;
c4509601
JY
499 int i;
500 int ret;
501
502 if (dep->number)
503 return 0;
72246da4
FB
504
505 memset(&params, 0x00, sizeof(params));
c4509601 506 cmd = DWC3_DEPCMD_DEPSTARTCFG;
72246da4 507
2cd4718d 508 ret = dwc3_send_gadget_ep_cmd(dep, cmd, &params);
c4509601
JY
509 if (ret)
510 return ret;
511
512 for (i = 0; i < DWC3_ENDPOINTS_NUM; i++) {
513 struct dwc3_ep *dep = dwc->eps[i];
72246da4 514
c4509601
JY
515 if (!dep)
516 continue;
517
518 ret = dwc3_gadget_set_xfer_resource(dwc, dep);
519 if (ret)
520 return ret;
72246da4
FB
521 }
522
523 return 0;
524}
525
526static int dwc3_gadget_set_ep_config(struct dwc3 *dwc, struct dwc3_ep *dep,
21e64bf2 527 bool modify, bool restore)
72246da4 528{
39ebb05c
JY
529 const struct usb_ss_ep_comp_descriptor *comp_desc;
530 const struct usb_endpoint_descriptor *desc;
72246da4
FB
531 struct dwc3_gadget_ep_cmd_params params;
532
21e64bf2
FB
533 if (dev_WARN_ONCE(dwc->dev, modify && restore,
534 "Can't modify and restore\n"))
535 return -EINVAL;
536
39ebb05c
JY
537 comp_desc = dep->endpoint.comp_desc;
538 desc = dep->endpoint.desc;
539
72246da4
FB
540 memset(&params, 0x00, sizeof(params));
541
dc1c70a7 542 params.param0 = DWC3_DEPCFG_EP_TYPE(usb_endpoint_type(desc))
d2e9a13a
CP
543 | DWC3_DEPCFG_MAX_PACKET_SIZE(usb_endpoint_maxp(desc));
544
545 /* Burst size is only needed in SuperSpeed mode */
ee5cd41c 546 if (dwc->gadget.speed >= USB_SPEED_SUPER) {
676e3497 547 u32 burst = dep->endpoint.maxburst;
676e3497 548 params.param0 |= DWC3_DEPCFG_BURST_SIZE(burst - 1);
d2e9a13a 549 }
72246da4 550
21e64bf2
FB
551 if (modify) {
552 params.param0 |= DWC3_DEPCFG_ACTION_MODIFY;
553 } else if (restore) {
265b70a7
PZ
554 params.param0 |= DWC3_DEPCFG_ACTION_RESTORE;
555 params.param2 |= dep->saved_state;
21e64bf2
FB
556 } else {
557 params.param0 |= DWC3_DEPCFG_ACTION_INIT;
265b70a7
PZ
558 }
559
4bc48c97
FB
560 if (usb_endpoint_xfer_control(desc))
561 params.param1 = DWC3_DEPCFG_XFER_COMPLETE_EN;
13fa2e69
FB
562
563 if (dep->number <= 1 || usb_endpoint_xfer_isoc(desc))
564 params.param1 |= DWC3_DEPCFG_XFER_NOT_READY_EN;
72246da4 565
18b7ede5 566 if (usb_ss_max_streams(comp_desc) && usb_endpoint_xfer_bulk(desc)) {
dc1c70a7
FB
567 params.param1 |= DWC3_DEPCFG_STREAM_CAPABLE
568 | DWC3_DEPCFG_STREAM_EVENT_EN;
879631aa
FB
569 dep->stream_capable = true;
570 }
571
0b93a4c8 572 if (!usb_endpoint_xfer_control(desc))
dc1c70a7 573 params.param1 |= DWC3_DEPCFG_XFER_IN_PROGRESS_EN;
72246da4
FB
574
575 /*
576 * We are doing 1:1 mapping for endpoints, meaning
577 * Physical Endpoints 2 maps to Logical Endpoint 2 and
578 * so on. We consider the direction bit as part of the physical
579 * endpoint number. So USB endpoint 0x81 is 0x03.
580 */
dc1c70a7 581 params.param1 |= DWC3_DEPCFG_EP_NUMBER(dep->number);
72246da4
FB
582
583 /*
584 * We must use the lower 16 TX FIFOs even though
585 * HW might have more
586 */
587 if (dep->direction)
dc1c70a7 588 params.param0 |= DWC3_DEPCFG_FIFO_NUMBER(dep->number >> 1);
72246da4
FB
589
590 if (desc->bInterval) {
dc1c70a7 591 params.param1 |= DWC3_DEPCFG_BINTERVAL_M1(desc->bInterval - 1);
72246da4
FB
592 dep->interval = 1 << (desc->bInterval - 1);
593 }
594
2cd4718d 595 return dwc3_send_gadget_ep_cmd(dep, DWC3_DEPCMD_SETEPCONFIG, &params);
72246da4
FB
596}
597
598static int dwc3_gadget_set_xfer_resource(struct dwc3 *dwc, struct dwc3_ep *dep)
599{
600 struct dwc3_gadget_ep_cmd_params params;
601
602 memset(&params, 0x00, sizeof(params));
603
dc1c70a7 604 params.param0 = DWC3_DEPXFERCFG_NUM_XFER_RES(1);
72246da4 605
2cd4718d
FB
606 return dwc3_send_gadget_ep_cmd(dep, DWC3_DEPCMD_SETTRANSFRESOURCE,
607 &params);
72246da4
FB
608}
609
610/**
bfad65ee 611 * __dwc3_gadget_ep_enable - initializes a hw endpoint
72246da4 612 * @dep: endpoint to be initialized
bfad65ee
FB
613 * @modify: if true, modify existing endpoint configuration
614 * @restore: if true, restore endpoint configuration from scratch buffer
72246da4 615 *
bfad65ee
FB
616 * Caller should take care of locking. Execute all necessary commands to
617 * initialize a HW endpoint so it can be used by a gadget driver.
72246da4
FB
618 */
619static int __dwc3_gadget_ep_enable(struct dwc3_ep *dep,
21e64bf2 620 bool modify, bool restore)
72246da4 621{
39ebb05c 622 const struct usb_endpoint_descriptor *desc = dep->endpoint.desc;
72246da4 623 struct dwc3 *dwc = dep->dwc;
39ebb05c 624
72246da4 625 u32 reg;
b09e99ee 626 int ret;
72246da4
FB
627
628 if (!(dep->flags & DWC3_EP_ENABLED)) {
629 ret = dwc3_gadget_start_config(dwc, dep);
630 if (ret)
631 return ret;
632 }
633
39ebb05c 634 ret = dwc3_gadget_set_ep_config(dwc, dep, modify, restore);
72246da4
FB
635 if (ret)
636 return ret;
637
638 if (!(dep->flags & DWC3_EP_ENABLED)) {
f6bafc6a
FB
639 struct dwc3_trb *trb_st_hw;
640 struct dwc3_trb *trb_link;
72246da4 641
72246da4
FB
642 dep->type = usb_endpoint_type(desc);
643 dep->flags |= DWC3_EP_ENABLED;
76a638f8 644 dep->flags &= ~DWC3_EP_END_TRANSFER_PENDING;
72246da4
FB
645
646 reg = dwc3_readl(dwc->regs, DWC3_DALEPENA);
647 reg |= DWC3_DALEPENA_EP(dep->number);
648 dwc3_writel(dwc->regs, DWC3_DALEPENA, reg);
649
76a638f8
BW
650 init_waitqueue_head(&dep->wait_end_transfer);
651
36b68aae 652 if (usb_endpoint_xfer_control(desc))
2870e501 653 goto out;
72246da4 654
0d25744a
JY
655 /* Initialize the TRB ring */
656 dep->trb_dequeue = 0;
657 dep->trb_enqueue = 0;
658 memset(dep->trb_pool, 0,
659 sizeof(struct dwc3_trb) * DWC3_TRB_NUM);
660
36b68aae 661 /* Link TRB. The HWO bit is never reset */
72246da4
FB
662 trb_st_hw = &dep->trb_pool[0];
663
f6bafc6a 664 trb_link = &dep->trb_pool[DWC3_TRB_NUM - 1];
f6bafc6a
FB
665 trb_link->bpl = lower_32_bits(dwc3_trb_dma_offset(dep, trb_st_hw));
666 trb_link->bph = upper_32_bits(dwc3_trb_dma_offset(dep, trb_st_hw));
667 trb_link->ctrl |= DWC3_TRBCTL_LINK_TRB;
668 trb_link->ctrl |= DWC3_TRB_CTRL_HWO;
72246da4
FB
669 }
670
a97ea994
FB
671 /*
672 * Issue StartTransfer here with no-op TRB so we can always rely on No
673 * Response Update Transfer command.
674 */
675 if (usb_endpoint_xfer_bulk(desc)) {
676 struct dwc3_gadget_ep_cmd_params params;
677 struct dwc3_trb *trb;
678 dma_addr_t trb_dma;
679 u32 cmd;
680
681 memset(&params, 0, sizeof(params));
682 trb = &dep->trb_pool[0];
683 trb_dma = dwc3_trb_dma_offset(dep, trb);
684
685 params.param0 = upper_32_bits(trb_dma);
686 params.param1 = lower_32_bits(trb_dma);
687
688 cmd = DWC3_DEPCMD_STARTTRANSFER;
689
690 ret = dwc3_send_gadget_ep_cmd(dep, cmd, &params);
691 if (ret < 0)
692 return ret;
693
694 dep->flags |= DWC3_EP_BUSY;
695
696 dep->resource_index = dwc3_gadget_ep_get_transfer_index(dep);
697 WARN_ON_ONCE(!dep->resource_index);
698 }
699
2870e501
FB
700
701out:
702 trace_dwc3_gadget_ep_enable(dep);
703
72246da4
FB
704 return 0;
705}
706
b992e681 707static void dwc3_stop_active_transfer(struct dwc3 *dwc, u32 epnum, bool force);
624407f9 708static void dwc3_remove_requests(struct dwc3 *dwc, struct dwc3_ep *dep)
72246da4
FB
709{
710 struct dwc3_request *req;
711
0e146028 712 dwc3_stop_active_transfer(dwc, dep->number, true);
624407f9 713
0e146028
FB
714 /* - giveback all requests to gadget driver */
715 while (!list_empty(&dep->started_list)) {
716 req = next_request(&dep->started_list);
1591633e 717
0e146028 718 dwc3_gadget_giveback(dep, req, -ESHUTDOWN);
ea53b882
FB
719 }
720
aa3342c8
FB
721 while (!list_empty(&dep->pending_list)) {
722 req = next_request(&dep->pending_list);
72246da4 723
624407f9 724 dwc3_gadget_giveback(dep, req, -ESHUTDOWN);
72246da4 725 }
72246da4
FB
726}
727
728/**
bfad65ee 729 * __dwc3_gadget_ep_disable - disables a hw endpoint
72246da4
FB
730 * @dep: the endpoint to disable
731 *
bfad65ee
FB
732 * This function undoes what __dwc3_gadget_ep_enable did and also removes
733 * requests which are currently being processed by the hardware and those which
734 * are not yet scheduled.
735 *
624407f9 736 * Caller should take care of locking.
72246da4 737 */
72246da4
FB
738static int __dwc3_gadget_ep_disable(struct dwc3_ep *dep)
739{
740 struct dwc3 *dwc = dep->dwc;
741 u32 reg;
742
2870e501 743 trace_dwc3_gadget_ep_disable(dep);
7eaeac5c 744
624407f9 745 dwc3_remove_requests(dwc, dep);
72246da4 746
687ef981
FB
747 /* make sure HW endpoint isn't stalled */
748 if (dep->flags & DWC3_EP_STALL)
7a608559 749 __dwc3_gadget_ep_set_halt(dep, 0, false);
687ef981 750
72246da4
FB
751 reg = dwc3_readl(dwc->regs, DWC3_DALEPENA);
752 reg &= ~DWC3_DALEPENA_EP(dep->number);
753 dwc3_writel(dwc->regs, DWC3_DALEPENA, reg);
754
879631aa 755 dep->stream_capable = false;
72246da4 756 dep->type = 0;
76a638f8 757 dep->flags &= DWC3_EP_END_TRANSFER_PENDING;
72246da4 758
39ebb05c
JY
759 /* Clear out the ep descriptors for non-ep0 */
760 if (dep->number > 1) {
761 dep->endpoint.comp_desc = NULL;
762 dep->endpoint.desc = NULL;
763 }
764
72246da4
FB
765 return 0;
766}
767
768/* -------------------------------------------------------------------------- */
769
770static int dwc3_gadget_ep0_enable(struct usb_ep *ep,
771 const struct usb_endpoint_descriptor *desc)
772{
773 return -EINVAL;
774}
775
776static int dwc3_gadget_ep0_disable(struct usb_ep *ep)
777{
778 return -EINVAL;
779}
780
781/* -------------------------------------------------------------------------- */
782
783static int dwc3_gadget_ep_enable(struct usb_ep *ep,
784 const struct usb_endpoint_descriptor *desc)
785{
786 struct dwc3_ep *dep;
787 struct dwc3 *dwc;
788 unsigned long flags;
789 int ret;
790
791 if (!ep || !desc || desc->bDescriptorType != USB_DT_ENDPOINT) {
792 pr_debug("dwc3: invalid parameters\n");
793 return -EINVAL;
794 }
795
796 if (!desc->wMaxPacketSize) {
797 pr_debug("dwc3: missing wMaxPacketSize\n");
798 return -EINVAL;
799 }
800
801 dep = to_dwc3_ep(ep);
802 dwc = dep->dwc;
803
95ca961c
FB
804 if (dev_WARN_ONCE(dwc->dev, dep->flags & DWC3_EP_ENABLED,
805 "%s is already enabled\n",
806 dep->name))
c6f83f38 807 return 0;
c6f83f38 808
72246da4 809 spin_lock_irqsave(&dwc->lock, flags);
39ebb05c 810 ret = __dwc3_gadget_ep_enable(dep, false, false);
72246da4
FB
811 spin_unlock_irqrestore(&dwc->lock, flags);
812
813 return ret;
814}
815
816static int dwc3_gadget_ep_disable(struct usb_ep *ep)
817{
818 struct dwc3_ep *dep;
819 struct dwc3 *dwc;
820 unsigned long flags;
821 int ret;
822
823 if (!ep) {
824 pr_debug("dwc3: invalid parameters\n");
825 return -EINVAL;
826 }
827
828 dep = to_dwc3_ep(ep);
829 dwc = dep->dwc;
830
95ca961c
FB
831 if (dev_WARN_ONCE(dwc->dev, !(dep->flags & DWC3_EP_ENABLED),
832 "%s is already disabled\n",
833 dep->name))
72246da4 834 return 0;
72246da4 835
72246da4
FB
836 spin_lock_irqsave(&dwc->lock, flags);
837 ret = __dwc3_gadget_ep_disable(dep);
838 spin_unlock_irqrestore(&dwc->lock, flags);
839
840 return ret;
841}
842
843static struct usb_request *dwc3_gadget_ep_alloc_request(struct usb_ep *ep,
844 gfp_t gfp_flags)
845{
846 struct dwc3_request *req;
847 struct dwc3_ep *dep = to_dwc3_ep(ep);
72246da4
FB
848
849 req = kzalloc(sizeof(*req), gfp_flags);
734d5a53 850 if (!req)
72246da4 851 return NULL;
72246da4
FB
852
853 req->epnum = dep->number;
854 req->dep = dep;
72246da4 855
68d34c8a
FB
856 dep->allocated_requests++;
857
2c4cbe6e
FB
858 trace_dwc3_alloc_request(req);
859
72246da4
FB
860 return &req->request;
861}
862
863static void dwc3_gadget_ep_free_request(struct usb_ep *ep,
864 struct usb_request *request)
865{
866 struct dwc3_request *req = to_dwc3_request(request);
68d34c8a 867 struct dwc3_ep *dep = to_dwc3_ep(ep);
72246da4 868
68d34c8a 869 dep->allocated_requests--;
2c4cbe6e 870 trace_dwc3_free_request(req);
72246da4
FB
871 kfree(req);
872}
873
2c78c029
FB
874static u32 dwc3_calc_trbs_left(struct dwc3_ep *dep);
875
e49d3cf4
FB
876static void __dwc3_prepare_one_trb(struct dwc3_ep *dep, struct dwc3_trb *trb,
877 dma_addr_t dma, unsigned length, unsigned chain, unsigned node,
878 unsigned stream_id, unsigned short_not_ok, unsigned no_interrupt)
c71fc37c 879{
6b9018d4
FB
880 struct dwc3 *dwc = dep->dwc;
881 struct usb_gadget *gadget = &dwc->gadget;
882 enum usb_device_speed speed = gadget->speed;
c71fc37c 883
ef966b9d 884 dwc3_ep_inc_enq(dep);
e5ba5ec8 885
f6bafc6a
FB
886 trb->size = DWC3_TRB_SIZE_LENGTH(length);
887 trb->bpl = lower_32_bits(dma);
888 trb->bph = upper_32_bits(dma);
c71fc37c 889
16e78db7 890 switch (usb_endpoint_type(dep->endpoint.desc)) {
c71fc37c 891 case USB_ENDPOINT_XFER_CONTROL:
f6bafc6a 892 trb->ctrl = DWC3_TRBCTL_CONTROL_SETUP;
c71fc37c
FB
893 break;
894
895 case USB_ENDPOINT_XFER_ISOC:
6b9018d4 896 if (!node) {
e5ba5ec8 897 trb->ctrl = DWC3_TRBCTL_ISOCHRONOUS_FIRST;
6b9018d4 898
40d829fb
MG
899 /*
900 * USB Specification 2.0 Section 5.9.2 states that: "If
901 * there is only a single transaction in the microframe,
902 * only a DATA0 data packet PID is used. If there are
903 * two transactions per microframe, DATA1 is used for
904 * the first transaction data packet and DATA0 is used
905 * for the second transaction data packet. If there are
906 * three transactions per microframe, DATA2 is used for
907 * the first transaction data packet, DATA1 is used for
908 * the second, and DATA0 is used for the third."
909 *
910 * IOW, we should satisfy the following cases:
911 *
912 * 1) length <= maxpacket
913 * - DATA0
914 *
915 * 2) maxpacket < length <= (2 * maxpacket)
916 * - DATA1, DATA0
917 *
918 * 3) (2 * maxpacket) < length <= (3 * maxpacket)
919 * - DATA2, DATA1, DATA0
920 */
6b9018d4
FB
921 if (speed == USB_SPEED_HIGH) {
922 struct usb_ep *ep = &dep->endpoint;
40d829fb
MG
923 unsigned int mult = ep->mult - 1;
924 unsigned int maxp = usb_endpoint_maxp(ep->desc);
925
926 if (length <= (2 * maxp))
927 mult--;
928
929 if (length <= maxp)
930 mult--;
931
932 trb->size |= DWC3_TRB_SIZE_PCM1(mult);
6b9018d4
FB
933 }
934 } else {
e5ba5ec8 935 trb->ctrl = DWC3_TRBCTL_ISOCHRONOUS;
6b9018d4 936 }
ca4d44ea
FB
937
938 /* always enable Interrupt on Missed ISOC */
939 trb->ctrl |= DWC3_TRB_CTRL_ISP_IMI;
c71fc37c
FB
940 break;
941
942 case USB_ENDPOINT_XFER_BULK:
943 case USB_ENDPOINT_XFER_INT:
f6bafc6a 944 trb->ctrl = DWC3_TRBCTL_NORMAL;
c71fc37c
FB
945 break;
946 default:
947 /*
948 * This is only possible with faulty memory because we
949 * checked it already :)
950 */
0a695d4c
FB
951 dev_WARN(dwc->dev, "Unknown endpoint type %d\n",
952 usb_endpoint_type(dep->endpoint.desc));
c71fc37c
FB
953 }
954
ca4d44ea 955 /* always enable Continue on Short Packet */
c9508c8c 956 if (usb_endpoint_dir_out(dep->endpoint.desc)) {
58f29034 957 trb->ctrl |= DWC3_TRB_CTRL_CSP;
f3af3651 958
e49d3cf4 959 if (short_not_ok)
c9508c8c
FB
960 trb->ctrl |= DWC3_TRB_CTRL_ISP_IMI;
961 }
962
e49d3cf4 963 if ((!no_interrupt && !chain) ||
2c78c029 964 (dwc3_calc_trbs_left(dep) == 0))
c9508c8c 965 trb->ctrl |= DWC3_TRB_CTRL_IOC;
f3af3651 966
e5ba5ec8
PA
967 if (chain)
968 trb->ctrl |= DWC3_TRB_CTRL_CHN;
969
16e78db7 970 if (usb_endpoint_xfer_bulk(dep->endpoint.desc) && dep->stream_capable)
e49d3cf4 971 trb->ctrl |= DWC3_TRB_CTRL_SID_SOFN(stream_id);
c71fc37c 972
f6bafc6a 973 trb->ctrl |= DWC3_TRB_CTRL_HWO;
2c4cbe6e
FB
974
975 trace_dwc3_prepare_trb(dep, trb);
c71fc37c
FB
976}
977
e49d3cf4
FB
978/**
979 * dwc3_prepare_one_trb - setup one TRB from one request
980 * @dep: endpoint for which this request is prepared
981 * @req: dwc3_request pointer
982 * @chain: should this TRB be chained to the next?
983 * @node: only for isochronous endpoints. First TRB needs different type.
984 */
985static void dwc3_prepare_one_trb(struct dwc3_ep *dep,
986 struct dwc3_request *req, unsigned chain, unsigned node)
987{
988 struct dwc3_trb *trb;
989 unsigned length = req->request.length;
990 unsigned stream_id = req->request.stream_id;
991 unsigned short_not_ok = req->request.short_not_ok;
992 unsigned no_interrupt = req->request.no_interrupt;
993 dma_addr_t dma = req->request.dma;
994
995 trb = &dep->trb_pool[dep->trb_enqueue];
996
997 if (!req->trb) {
998 dwc3_gadget_move_started_request(req);
999 req->trb = trb;
1000 req->trb_dma = dwc3_trb_dma_offset(dep, trb);
1001 dep->queued_requests++;
1002 }
1003
1004 __dwc3_prepare_one_trb(dep, trb, dma, length, chain, node,
1005 stream_id, short_not_ok, no_interrupt);
1006}
1007
361572b5 1008/**
bfad65ee 1009 * dwc3_ep_prev_trb - returns the previous TRB in the ring
361572b5
JY
1010 * @dep: The endpoint with the TRB ring
1011 * @index: The index of the current TRB in the ring
1012 *
1013 * Returns the TRB prior to the one pointed to by the index. If the
1014 * index is 0, we will wrap backwards, skip the link TRB, and return
1015 * the one just before that.
1016 */
1017static struct dwc3_trb *dwc3_ep_prev_trb(struct dwc3_ep *dep, u8 index)
1018{
45438a0c 1019 u8 tmp = index;
361572b5 1020
45438a0c
FB
1021 if (!tmp)
1022 tmp = DWC3_TRB_NUM - 1;
361572b5 1023
45438a0c 1024 return &dep->trb_pool[tmp - 1];
361572b5
JY
1025}
1026
c4233573
FB
1027static u32 dwc3_calc_trbs_left(struct dwc3_ep *dep)
1028{
1029 struct dwc3_trb *tmp;
32db3d94 1030 u8 trbs_left;
c4233573
FB
1031
1032 /*
1033 * If enqueue & dequeue are equal than it is either full or empty.
1034 *
1035 * One way to know for sure is if the TRB right before us has HWO bit
1036 * set or not. If it has, then we're definitely full and can't fit any
1037 * more transfers in our ring.
1038 */
1039 if (dep->trb_enqueue == dep->trb_dequeue) {
361572b5 1040 tmp = dwc3_ep_prev_trb(dep, dep->trb_enqueue);
202adafe 1041 if (tmp->ctrl & DWC3_TRB_CTRL_HWO)
361572b5 1042 return 0;
c4233573
FB
1043
1044 return DWC3_TRB_NUM - 1;
1045 }
1046
9d7aba77 1047 trbs_left = dep->trb_dequeue - dep->trb_enqueue;
3de2685f 1048 trbs_left &= (DWC3_TRB_NUM - 1);
32db3d94 1049
9d7aba77
JY
1050 if (dep->trb_dequeue < dep->trb_enqueue)
1051 trbs_left--;
1052
32db3d94 1053 return trbs_left;
c4233573
FB
1054}
1055
5ee85d89 1056static void dwc3_prepare_one_trb_sg(struct dwc3_ep *dep,
7ae7df49 1057 struct dwc3_request *req)
5ee85d89 1058{
1f512119 1059 struct scatterlist *sg = req->sg;
5ee85d89 1060 struct scatterlist *s;
5ee85d89
FB
1061 int i;
1062
1f512119 1063 for_each_sg(sg, s, req->num_pending_sgs, i) {
c6267a51
FB
1064 unsigned int length = req->request.length;
1065 unsigned int maxp = usb_endpoint_maxp(dep->endpoint.desc);
1066 unsigned int rem = length % maxp;
5ee85d89
FB
1067 unsigned chain = true;
1068
4bc48c97 1069 if (sg_is_last(s))
5ee85d89
FB
1070 chain = false;
1071
c6267a51
FB
1072 if (rem && usb_endpoint_dir_out(dep->endpoint.desc) && !chain) {
1073 struct dwc3 *dwc = dep->dwc;
1074 struct dwc3_trb *trb;
1075
1076 req->unaligned = true;
1077
1078 /* prepare normal TRB */
1079 dwc3_prepare_one_trb(dep, req, true, i);
1080
1081 /* Now prepare one extra TRB to align transfer size */
1082 trb = &dep->trb_pool[dep->trb_enqueue];
1083 __dwc3_prepare_one_trb(dep, trb, dwc->bounce_addr,
1084 maxp - rem, false, 0,
1085 req->request.stream_id,
1086 req->request.short_not_ok,
1087 req->request.no_interrupt);
1088 } else {
1089 dwc3_prepare_one_trb(dep, req, chain, i);
1090 }
5ee85d89 1091
7ae7df49 1092 if (!dwc3_calc_trbs_left(dep))
5ee85d89
FB
1093 break;
1094 }
1095}
1096
1097static void dwc3_prepare_one_trb_linear(struct dwc3_ep *dep,
7ae7df49 1098 struct dwc3_request *req)
5ee85d89 1099{
c6267a51
FB
1100 unsigned int length = req->request.length;
1101 unsigned int maxp = usb_endpoint_maxp(dep->endpoint.desc);
1102 unsigned int rem = length % maxp;
1103
1104 if (rem && usb_endpoint_dir_out(dep->endpoint.desc)) {
1105 struct dwc3 *dwc = dep->dwc;
1106 struct dwc3_trb *trb;
1107
1108 req->unaligned = true;
1109
1110 /* prepare normal TRB */
1111 dwc3_prepare_one_trb(dep, req, true, 0);
1112
1113 /* Now prepare one extra TRB to align transfer size */
1114 trb = &dep->trb_pool[dep->trb_enqueue];
1115 __dwc3_prepare_one_trb(dep, trb, dwc->bounce_addr, maxp - rem,
1116 false, 0, req->request.stream_id,
1117 req->request.short_not_ok,
1118 req->request.no_interrupt);
d6e5a549
FB
1119 } else if (req->request.zero && req->request.length &&
1120 (IS_ALIGNED(req->request.length,dep->endpoint.maxpacket))) {
1121 struct dwc3 *dwc = dep->dwc;
1122 struct dwc3_trb *trb;
1123
1124 req->zero = true;
1125
1126 /* prepare normal TRB */
1127 dwc3_prepare_one_trb(dep, req, true, 0);
1128
1129 /* Now prepare one extra TRB to handle ZLP */
1130 trb = &dep->trb_pool[dep->trb_enqueue];
1131 __dwc3_prepare_one_trb(dep, trb, dwc->bounce_addr, 0,
1132 false, 0, req->request.stream_id,
1133 req->request.short_not_ok,
1134 req->request.no_interrupt);
c6267a51
FB
1135 } else {
1136 dwc3_prepare_one_trb(dep, req, false, 0);
1137 }
5ee85d89
FB
1138}
1139
72246da4
FB
1140/*
1141 * dwc3_prepare_trbs - setup TRBs from requests
1142 * @dep: endpoint for which requests are being prepared
72246da4 1143 *
1d046793
PZ
1144 * The function goes through the requests list and sets up TRBs for the
1145 * transfers. The function returns once there are no more TRBs available or
1146 * it runs out of requests.
72246da4 1147 */
c4233573 1148static void dwc3_prepare_trbs(struct dwc3_ep *dep)
72246da4 1149{
68e823e2 1150 struct dwc3_request *req, *n;
72246da4
FB
1151
1152 BUILD_BUG_ON_NOT_POWER_OF_2(DWC3_TRB_NUM);
1153
d86c5a67
FB
1154 /*
1155 * We can get in a situation where there's a request in the started list
1156 * but there weren't enough TRBs to fully kick it in the first time
1157 * around, so it has been waiting for more TRBs to be freed up.
1158 *
1159 * In that case, we should check if we have a request with pending_sgs
1160 * in the started list and prepare TRBs for that request first,
1161 * otherwise we will prepare TRBs completely out of order and that will
1162 * break things.
1163 */
1164 list_for_each_entry(req, &dep->started_list, list) {
1165 if (req->num_pending_sgs > 0)
1166 dwc3_prepare_one_trb_sg(dep, req);
1167
1168 if (!dwc3_calc_trbs_left(dep))
1169 return;
1170 }
1171
aa3342c8 1172 list_for_each_entry_safe(req, n, &dep->pending_list, list) {
cdb55b39
FB
1173 struct dwc3 *dwc = dep->dwc;
1174 int ret;
1175
1176 ret = usb_gadget_map_request_by_dev(dwc->sysdev, &req->request,
1177 dep->direction);
1178 if (ret)
1179 return;
1180
1181 req->sg = req->request.sg;
1182 req->num_pending_sgs = req->request.num_mapped_sgs;
1183
1f512119 1184 if (req->num_pending_sgs > 0)
7ae7df49 1185 dwc3_prepare_one_trb_sg(dep, req);
5ee85d89 1186 else
7ae7df49 1187 dwc3_prepare_one_trb_linear(dep, req);
72246da4 1188
7ae7df49 1189 if (!dwc3_calc_trbs_left(dep))
5ee85d89 1190 return;
72246da4 1191 }
72246da4
FB
1192}
1193
7fdca766 1194static int __dwc3_gadget_kick_transfer(struct dwc3_ep *dep)
72246da4
FB
1195{
1196 struct dwc3_gadget_ep_cmd_params params;
1197 struct dwc3_request *req;
4fae2e3e 1198 int starting;
72246da4
FB
1199 int ret;
1200 u32 cmd;
1201
ccb94ebf
FB
1202 if (!dwc3_calc_trbs_left(dep))
1203 return 0;
1204
4fae2e3e 1205 starting = !(dep->flags & DWC3_EP_BUSY);
72246da4 1206
4fae2e3e
FB
1207 dwc3_prepare_trbs(dep);
1208 req = next_request(&dep->started_list);
72246da4
FB
1209 if (!req) {
1210 dep->flags |= DWC3_EP_PENDING_REQUEST;
1211 return 0;
1212 }
1213
1214 memset(&params, 0, sizeof(params));
72246da4 1215
4fae2e3e 1216 if (starting) {
1877d6c9
PA
1217 params.param0 = upper_32_bits(req->trb_dma);
1218 params.param1 = lower_32_bits(req->trb_dma);
7fdca766
FB
1219 cmd = DWC3_DEPCMD_STARTTRANSFER;
1220
1221 if (usb_endpoint_xfer_isoc(dep->endpoint.desc))
1222 cmd |= DWC3_DEPCMD_PARAM(dep->frame_number);
1877d6c9 1223 } else {
b6b1c6db
FB
1224 cmd = DWC3_DEPCMD_UPDATETRANSFER |
1225 DWC3_DEPCMD_PARAM(dep->resource_index);
1877d6c9 1226 }
72246da4 1227
2cd4718d 1228 ret = dwc3_send_gadget_ep_cmd(dep, cmd, &params);
72246da4 1229 if (ret < 0) {
72246da4
FB
1230 /*
1231 * FIXME we need to iterate over the list of requests
1232 * here and stop, unmap, free and del each of the linked
1d046793 1233 * requests instead of what we do now.
72246da4 1234 */
ce3fc8b3
JD
1235 if (req->trb)
1236 memset(req->trb, 0, sizeof(struct dwc3_trb));
8ab89da4 1237 dep->queued_requests--;
15b8d933 1238 dwc3_gadget_giveback(dep, req, ret);
72246da4
FB
1239 return ret;
1240 }
1241
1242 dep->flags |= DWC3_EP_BUSY;
25b8ff68 1243
4fae2e3e 1244 if (starting) {
2eb88016 1245 dep->resource_index = dwc3_gadget_ep_get_transfer_index(dep);
b4996a86 1246 WARN_ON_ONCE(!dep->resource_index);
f898ae09 1247 }
25b8ff68 1248
72246da4
FB
1249 return 0;
1250}
1251
6cb2e4e3
FB
1252static int __dwc3_gadget_get_frame(struct dwc3 *dwc)
1253{
1254 u32 reg;
1255
1256 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
1257 return DWC3_DSTS_SOFFN(reg);
1258}
1259
d6d6ec7b
PA
1260static void __dwc3_gadget_start_isoc(struct dwc3 *dwc,
1261 struct dwc3_ep *dep, u32 cur_uf)
1262{
aa3342c8 1263 if (list_empty(&dep->pending_list)) {
5eb30ced 1264 dev_info(dwc->dev, "%s: ran out of requests\n",
73815280 1265 dep->name);
f4a53c55 1266 dep->flags |= DWC3_EP_PENDING_REQUEST;
d6d6ec7b
PA
1267 return;
1268 }
1269
af771d73
JY
1270 /*
1271 * Schedule the first trb for one interval in the future or at
1272 * least 4 microframes.
1273 */
502a37b9 1274 dep->frame_number = cur_uf + max_t(u32, 4, dep->interval);
7fdca766 1275 __dwc3_gadget_kick_transfer(dep);
d6d6ec7b
PA
1276}
1277
1278static void dwc3_gadget_start_isoc(struct dwc3 *dwc,
1279 struct dwc3_ep *dep, const struct dwc3_event_depevt *event)
1280{
1281 u32 cur_uf, mask;
1282
1283 mask = ~(dep->interval - 1);
1284 cur_uf = event->parameters & mask;
1285
1286 __dwc3_gadget_start_isoc(dwc, dep, cur_uf);
1287}
1288
72246da4
FB
1289static int __dwc3_gadget_ep_queue(struct dwc3_ep *dep, struct dwc3_request *req)
1290{
0fc9a1be 1291 struct dwc3 *dwc = dep->dwc;
0fc9a1be 1292
bb423984 1293 if (!dep->endpoint.desc) {
5eb30ced
FB
1294 dev_err(dwc->dev, "%s: can't queue to disabled endpoint\n",
1295 dep->name);
bb423984
FB
1296 return -ESHUTDOWN;
1297 }
1298
04fb365c
FB
1299 if (WARN(req->dep != dep, "request %pK belongs to '%s'\n",
1300 &req->request, req->dep->name))
bb423984 1301 return -EINVAL;
bb423984 1302
fc8bb91b
FB
1303 pm_runtime_get(dwc->dev);
1304
72246da4
FB
1305 req->request.actual = 0;
1306 req->request.status = -EINPROGRESS;
1307 req->direction = dep->direction;
1308 req->epnum = dep->number;
1309
fe84f522
FB
1310 trace_dwc3_ep_queue(req);
1311
aa3342c8 1312 list_add_tail(&req->list, &dep->pending_list);
72246da4 1313
d889c23c
FB
1314 /*
1315 * NOTICE: Isochronous endpoints should NEVER be prestarted. We must
1316 * wait for a XferNotReady event so we will know what's the current
1317 * (micro-)frame number.
1318 *
1319 * Without this trick, we are very, very likely gonna get Bus Expiry
1320 * errors which will force us issue EndTransfer command.
1321 */
1322 if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
6cb2e4e3
FB
1323 if ((dep->flags & DWC3_EP_PENDING_REQUEST)) {
1324 if (dep->flags & DWC3_EP_TRANSFER_STARTED) {
1325 dwc3_stop_active_transfer(dwc, dep->number, true);
1326 dep->flags = DWC3_EP_ENABLED;
1327 } else {
1328 u32 cur_uf;
1329
1330 cur_uf = __dwc3_gadget_get_frame(dwc);
1331 __dwc3_gadget_start_isoc(dwc, dep, cur_uf);
87aba106 1332 dep->flags &= ~DWC3_EP_PENDING_REQUEST;
6cb2e4e3 1333 }
f1d6826c 1334 return 0;
08a36b54 1335 }
f1d6826c
RQ
1336
1337 if ((dep->flags & DWC3_EP_BUSY) &&
64e01080
FB
1338 !(dep->flags & DWC3_EP_MISSED_ISOC))
1339 goto out;
72246da4 1340
594e121f 1341 return 0;
64e01080 1342 }
b997ada5 1343
f1d6826c 1344out:
7fdca766 1345 return __dwc3_gadget_kick_transfer(dep);
72246da4
FB
1346}
1347
1348static int dwc3_gadget_ep_queue(struct usb_ep *ep, struct usb_request *request,
1349 gfp_t gfp_flags)
1350{
1351 struct dwc3_request *req = to_dwc3_request(request);
1352 struct dwc3_ep *dep = to_dwc3_ep(ep);
1353 struct dwc3 *dwc = dep->dwc;
1354
1355 unsigned long flags;
1356
1357 int ret;
1358
fdee4eba 1359 spin_lock_irqsave(&dwc->lock, flags);
72246da4
FB
1360 ret = __dwc3_gadget_ep_queue(dep, req);
1361 spin_unlock_irqrestore(&dwc->lock, flags);
1362
1363 return ret;
1364}
1365
1366static int dwc3_gadget_ep_dequeue(struct usb_ep *ep,
1367 struct usb_request *request)
1368{
1369 struct dwc3_request *req = to_dwc3_request(request);
1370 struct dwc3_request *r = NULL;
1371
1372 struct dwc3_ep *dep = to_dwc3_ep(ep);
1373 struct dwc3 *dwc = dep->dwc;
1374
1375 unsigned long flags;
1376 int ret = 0;
1377
2c4cbe6e
FB
1378 trace_dwc3_ep_dequeue(req);
1379
72246da4
FB
1380 spin_lock_irqsave(&dwc->lock, flags);
1381
aa3342c8 1382 list_for_each_entry(r, &dep->pending_list, list) {
72246da4
FB
1383 if (r == req)
1384 break;
1385 }
1386
1387 if (r != req) {
aa3342c8 1388 list_for_each_entry(r, &dep->started_list, list) {
72246da4
FB
1389 if (r == req)
1390 break;
1391 }
1392 if (r == req) {
1393 /* wait until it is processed */
b992e681 1394 dwc3_stop_active_transfer(dwc, dep->number, true);
cf3113d8
FB
1395
1396 /*
1397 * If request was already started, this means we had to
1398 * stop the transfer. With that we also need to ignore
1399 * all TRBs used by the request, however TRBs can only
1400 * be modified after completion of END_TRANSFER
1401 * command. So what we do here is that we wait for
1402 * END_TRANSFER completion and only after that, we jump
1403 * over TRBs by clearing HWO and incrementing dequeue
1404 * pointer.
1405 *
1406 * Note that we have 2 possible types of transfers here:
1407 *
1408 * i) Linear buffer request
1409 * ii) SG-list based request
1410 *
1411 * SG-list based requests will have r->num_pending_sgs
1412 * set to a valid number (> 0). Linear requests,
1413 * normally use a single TRB.
1414 *
1415 * For each of these two cases, if r->unaligned flag is
1416 * set, one extra TRB has been used to align transfer
1417 * size to wMaxPacketSize.
1418 *
1419 * All of these cases need to be taken into
1420 * consideration so we don't mess up our TRB ring
1421 * pointers.
1422 */
1423 wait_event_lock_irq(dep->wait_end_transfer,
1424 !(dep->flags & DWC3_EP_END_TRANSFER_PENDING),
1425 dwc->lock);
1426
1427 if (!r->trb)
1428 goto out1;
1429
1430 if (r->num_pending_sgs) {
1431 struct dwc3_trb *trb;
1432 int i = 0;
1433
1434 for (i = 0; i < r->num_pending_sgs; i++) {
1435 trb = r->trb + i;
1436 trb->ctrl &= ~DWC3_TRB_CTRL_HWO;
1437 dwc3_ep_inc_deq(dep);
1438 }
1439
d6e5a549 1440 if (r->unaligned || r->zero) {
cf3113d8
FB
1441 trb = r->trb + r->num_pending_sgs + 1;
1442 trb->ctrl &= ~DWC3_TRB_CTRL_HWO;
1443 dwc3_ep_inc_deq(dep);
1444 }
1445 } else {
1446 struct dwc3_trb *trb = r->trb;
1447
1448 trb->ctrl &= ~DWC3_TRB_CTRL_HWO;
1449 dwc3_ep_inc_deq(dep);
1450
d6e5a549 1451 if (r->unaligned || r->zero) {
cf3113d8
FB
1452 trb = r->trb + 1;
1453 trb->ctrl &= ~DWC3_TRB_CTRL_HWO;
1454 dwc3_ep_inc_deq(dep);
1455 }
1456 }
e8d4e8be 1457 goto out1;
72246da4 1458 }
04fb365c 1459 dev_err(dwc->dev, "request %pK was not queued to %s\n",
72246da4
FB
1460 request, ep->name);
1461 ret = -EINVAL;
1462 goto out0;
1463 }
1464
e8d4e8be 1465out1:
72246da4 1466 /* giveback the request */
cf3113d8 1467 dep->queued_requests--;
72246da4
FB
1468 dwc3_gadget_giveback(dep, req, -ECONNRESET);
1469
1470out0:
1471 spin_unlock_irqrestore(&dwc->lock, flags);
1472
1473 return ret;
1474}
1475
7a608559 1476int __dwc3_gadget_ep_set_halt(struct dwc3_ep *dep, int value, int protocol)
72246da4
FB
1477{
1478 struct dwc3_gadget_ep_cmd_params params;
1479 struct dwc3 *dwc = dep->dwc;
1480 int ret;
1481
5ad02fb8
FB
1482 if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
1483 dev_err(dwc->dev, "%s is of Isochronous type\n", dep->name);
1484 return -EINVAL;
1485 }
1486
72246da4
FB
1487 memset(&params, 0x00, sizeof(params));
1488
1489 if (value) {
69450c4d
FB
1490 struct dwc3_trb *trb;
1491
1492 unsigned transfer_in_flight;
1493 unsigned started;
1494
ffb80fc6
FB
1495 if (dep->flags & DWC3_EP_STALL)
1496 return 0;
1497
69450c4d
FB
1498 if (dep->number > 1)
1499 trb = dwc3_ep_prev_trb(dep, dep->trb_enqueue);
1500 else
1501 trb = &dwc->ep0_trb[dep->trb_enqueue];
1502
1503 transfer_in_flight = trb->ctrl & DWC3_TRB_CTRL_HWO;
1504 started = !list_empty(&dep->started_list);
1505
1506 if (!protocol && ((dep->direction && transfer_in_flight) ||
1507 (!dep->direction && started))) {
7a608559
FB
1508 return -EAGAIN;
1509 }
1510
2cd4718d
FB
1511 ret = dwc3_send_gadget_ep_cmd(dep, DWC3_DEPCMD_SETSTALL,
1512 &params);
72246da4 1513 if (ret)
3f89204b 1514 dev_err(dwc->dev, "failed to set STALL on %s\n",
72246da4
FB
1515 dep->name);
1516 else
1517 dep->flags |= DWC3_EP_STALL;
1518 } else {
ffb80fc6
FB
1519 if (!(dep->flags & DWC3_EP_STALL))
1520 return 0;
2cd4718d 1521
50c763f8 1522 ret = dwc3_send_clear_stall_ep_cmd(dep);
72246da4 1523 if (ret)
3f89204b 1524 dev_err(dwc->dev, "failed to clear STALL on %s\n",
72246da4
FB
1525 dep->name);
1526 else
a535d81c 1527 dep->flags &= ~(DWC3_EP_STALL | DWC3_EP_WEDGE);
72246da4 1528 }
5275455a 1529
72246da4
FB
1530 return ret;
1531}
1532
1533static int dwc3_gadget_ep_set_halt(struct usb_ep *ep, int value)
1534{
1535 struct dwc3_ep *dep = to_dwc3_ep(ep);
1536 struct dwc3 *dwc = dep->dwc;
1537
1538 unsigned long flags;
1539
1540 int ret;
1541
1542 spin_lock_irqsave(&dwc->lock, flags);
7a608559 1543 ret = __dwc3_gadget_ep_set_halt(dep, value, false);
72246da4
FB
1544 spin_unlock_irqrestore(&dwc->lock, flags);
1545
1546 return ret;
1547}
1548
1549static int dwc3_gadget_ep_set_wedge(struct usb_ep *ep)
1550{
1551 struct dwc3_ep *dep = to_dwc3_ep(ep);
249a4569
PZ
1552 struct dwc3 *dwc = dep->dwc;
1553 unsigned long flags;
95aa4e8d 1554 int ret;
72246da4 1555
249a4569 1556 spin_lock_irqsave(&dwc->lock, flags);
72246da4
FB
1557 dep->flags |= DWC3_EP_WEDGE;
1558
08f0d966 1559 if (dep->number == 0 || dep->number == 1)
95aa4e8d 1560 ret = __dwc3_gadget_ep0_set_halt(ep, 1);
08f0d966 1561 else
7a608559 1562 ret = __dwc3_gadget_ep_set_halt(dep, 1, false);
95aa4e8d
FB
1563 spin_unlock_irqrestore(&dwc->lock, flags);
1564
1565 return ret;
72246da4
FB
1566}
1567
1568/* -------------------------------------------------------------------------- */
1569
1570static struct usb_endpoint_descriptor dwc3_gadget_ep0_desc = {
1571 .bLength = USB_DT_ENDPOINT_SIZE,
1572 .bDescriptorType = USB_DT_ENDPOINT,
1573 .bmAttributes = USB_ENDPOINT_XFER_CONTROL,
1574};
1575
1576static const struct usb_ep_ops dwc3_gadget_ep0_ops = {
1577 .enable = dwc3_gadget_ep0_enable,
1578 .disable = dwc3_gadget_ep0_disable,
1579 .alloc_request = dwc3_gadget_ep_alloc_request,
1580 .free_request = dwc3_gadget_ep_free_request,
1581 .queue = dwc3_gadget_ep0_queue,
1582 .dequeue = dwc3_gadget_ep_dequeue,
08f0d966 1583 .set_halt = dwc3_gadget_ep0_set_halt,
72246da4
FB
1584 .set_wedge = dwc3_gadget_ep_set_wedge,
1585};
1586
1587static const struct usb_ep_ops dwc3_gadget_ep_ops = {
1588 .enable = dwc3_gadget_ep_enable,
1589 .disable = dwc3_gadget_ep_disable,
1590 .alloc_request = dwc3_gadget_ep_alloc_request,
1591 .free_request = dwc3_gadget_ep_free_request,
1592 .queue = dwc3_gadget_ep_queue,
1593 .dequeue = dwc3_gadget_ep_dequeue,
1594 .set_halt = dwc3_gadget_ep_set_halt,
1595 .set_wedge = dwc3_gadget_ep_set_wedge,
1596};
1597
1598/* -------------------------------------------------------------------------- */
1599
1600static int dwc3_gadget_get_frame(struct usb_gadget *g)
1601{
1602 struct dwc3 *dwc = gadget_to_dwc(g);
72246da4 1603
6cb2e4e3 1604 return __dwc3_gadget_get_frame(dwc);
72246da4
FB
1605}
1606
218ef7b6 1607static int __dwc3_gadget_wakeup(struct dwc3 *dwc)
72246da4 1608{
d6011f6f 1609 int retries;
72246da4 1610
218ef7b6 1611 int ret;
72246da4
FB
1612 u32 reg;
1613
72246da4
FB
1614 u8 link_state;
1615 u8 speed;
1616
72246da4
FB
1617 /*
1618 * According to the Databook Remote wakeup request should
1619 * be issued only when the device is in early suspend state.
1620 *
1621 * We can check that via USB Link State bits in DSTS register.
1622 */
1623 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
1624
1625 speed = reg & DWC3_DSTS_CONNECTSPD;
ee5cd41c 1626 if ((speed == DWC3_DSTS_SUPERSPEED) ||
5eb30ced 1627 (speed == DWC3_DSTS_SUPERSPEED_PLUS))
6b742899 1628 return 0;
72246da4
FB
1629
1630 link_state = DWC3_DSTS_USBLNKST(reg);
1631
1632 switch (link_state) {
1633 case DWC3_LINK_STATE_RX_DET: /* in HS, means Early Suspend */
1634 case DWC3_LINK_STATE_U3: /* in HS, means SUSPEND */
1635 break;
1636 default:
218ef7b6 1637 return -EINVAL;
72246da4
FB
1638 }
1639
8598bde7
FB
1640 ret = dwc3_gadget_set_link_state(dwc, DWC3_LINK_STATE_RECOV);
1641 if (ret < 0) {
1642 dev_err(dwc->dev, "failed to put link in Recovery\n");
218ef7b6 1643 return ret;
8598bde7 1644 }
72246da4 1645
802fde98
PZ
1646 /* Recent versions do this automatically */
1647 if (dwc->revision < DWC3_REVISION_194A) {
1648 /* write zeroes to Link Change Request */
fcc023c7 1649 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
802fde98
PZ
1650 reg &= ~DWC3_DCTL_ULSTCHNGREQ_MASK;
1651 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
1652 }
72246da4 1653
1d046793 1654 /* poll until Link State changes to ON */
d6011f6f 1655 retries = 20000;
72246da4 1656
d6011f6f 1657 while (retries--) {
72246da4
FB
1658 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
1659
1660 /* in HS, means ON */
1661 if (DWC3_DSTS_USBLNKST(reg) == DWC3_LINK_STATE_U0)
1662 break;
1663 }
1664
1665 if (DWC3_DSTS_USBLNKST(reg) != DWC3_LINK_STATE_U0) {
1666 dev_err(dwc->dev, "failed to send remote wakeup\n");
218ef7b6 1667 return -EINVAL;
72246da4
FB
1668 }
1669
218ef7b6
FB
1670 return 0;
1671}
1672
1673static int dwc3_gadget_wakeup(struct usb_gadget *g)
1674{
1675 struct dwc3 *dwc = gadget_to_dwc(g);
1676 unsigned long flags;
1677 int ret;
1678
1679 spin_lock_irqsave(&dwc->lock, flags);
1680 ret = __dwc3_gadget_wakeup(dwc);
72246da4
FB
1681 spin_unlock_irqrestore(&dwc->lock, flags);
1682
1683 return ret;
1684}
1685
1686static int dwc3_gadget_set_selfpowered(struct usb_gadget *g,
1687 int is_selfpowered)
1688{
1689 struct dwc3 *dwc = gadget_to_dwc(g);
249a4569 1690 unsigned long flags;
72246da4 1691
249a4569 1692 spin_lock_irqsave(&dwc->lock, flags);
bcdea503 1693 g->is_selfpowered = !!is_selfpowered;
249a4569 1694 spin_unlock_irqrestore(&dwc->lock, flags);
72246da4
FB
1695
1696 return 0;
1697}
1698
7b2a0368 1699static int dwc3_gadget_run_stop(struct dwc3 *dwc, int is_on, int suspend)
72246da4
FB
1700{
1701 u32 reg;
61d58242 1702 u32 timeout = 500;
72246da4 1703
fc8bb91b
FB
1704 if (pm_runtime_suspended(dwc->dev))
1705 return 0;
1706
72246da4 1707 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
8db7ed15 1708 if (is_on) {
802fde98
PZ
1709 if (dwc->revision <= DWC3_REVISION_187A) {
1710 reg &= ~DWC3_DCTL_TRGTULST_MASK;
1711 reg |= DWC3_DCTL_TRGTULST_RX_DET;
1712 }
1713
1714 if (dwc->revision >= DWC3_REVISION_194A)
1715 reg &= ~DWC3_DCTL_KEEP_CONNECT;
1716 reg |= DWC3_DCTL_RUN_STOP;
7b2a0368
FB
1717
1718 if (dwc->has_hibernation)
1719 reg |= DWC3_DCTL_KEEP_CONNECT;
1720
9fcb3bd8 1721 dwc->pullups_connected = true;
8db7ed15 1722 } else {
72246da4 1723 reg &= ~DWC3_DCTL_RUN_STOP;
7b2a0368
FB
1724
1725 if (dwc->has_hibernation && !suspend)
1726 reg &= ~DWC3_DCTL_KEEP_CONNECT;
1727
9fcb3bd8 1728 dwc->pullups_connected = false;
8db7ed15 1729 }
72246da4
FB
1730
1731 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
1732
1733 do {
1734 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
b6d4e16e
FB
1735 reg &= DWC3_DSTS_DEVCTRLHLT;
1736 } while (--timeout && !(!is_on ^ !reg));
f2df679b
FB
1737
1738 if (!timeout)
1739 return -ETIMEDOUT;
72246da4 1740
6f17f74b 1741 return 0;
72246da4
FB
1742}
1743
1744static int dwc3_gadget_pullup(struct usb_gadget *g, int is_on)
1745{
1746 struct dwc3 *dwc = gadget_to_dwc(g);
1747 unsigned long flags;
6f17f74b 1748 int ret;
72246da4
FB
1749
1750 is_on = !!is_on;
1751
bb014736
BW
1752 /*
1753 * Per databook, when we want to stop the gadget, if a control transfer
1754 * is still in process, complete it and get the core into setup phase.
1755 */
1756 if (!is_on && dwc->ep0state != EP0_SETUP_PHASE) {
1757 reinit_completion(&dwc->ep0_in_setup);
1758
1759 ret = wait_for_completion_timeout(&dwc->ep0_in_setup,
1760 msecs_to_jiffies(DWC3_PULL_UP_TIMEOUT));
1761 if (ret == 0) {
1762 dev_err(dwc->dev, "timed out waiting for SETUP phase\n");
1763 return -ETIMEDOUT;
1764 }
1765 }
1766
72246da4 1767 spin_lock_irqsave(&dwc->lock, flags);
7b2a0368 1768 ret = dwc3_gadget_run_stop(dwc, is_on, false);
72246da4
FB
1769 spin_unlock_irqrestore(&dwc->lock, flags);
1770
6f17f74b 1771 return ret;
72246da4
FB
1772}
1773
8698e2ac
FB
1774static void dwc3_gadget_enable_irq(struct dwc3 *dwc)
1775{
1776 u32 reg;
1777
1778 /* Enable all but Start and End of Frame IRQs */
1779 reg = (DWC3_DEVTEN_VNDRDEVTSTRCVEDEN |
1780 DWC3_DEVTEN_EVNTOVERFLOWEN |
1781 DWC3_DEVTEN_CMDCMPLTEN |
1782 DWC3_DEVTEN_ERRTICERREN |
1783 DWC3_DEVTEN_WKUPEVTEN |
8698e2ac
FB
1784 DWC3_DEVTEN_CONNECTDONEEN |
1785 DWC3_DEVTEN_USBRSTEN |
1786 DWC3_DEVTEN_DISCONNEVTEN);
1787
799e9dc8
FB
1788 if (dwc->revision < DWC3_REVISION_250A)
1789 reg |= DWC3_DEVTEN_ULSTCNGEN;
1790
8698e2ac
FB
1791 dwc3_writel(dwc->regs, DWC3_DEVTEN, reg);
1792}
1793
1794static void dwc3_gadget_disable_irq(struct dwc3 *dwc)
1795{
1796 /* mask all interrupts */
1797 dwc3_writel(dwc->regs, DWC3_DEVTEN, 0x00);
1798}
1799
1800static irqreturn_t dwc3_interrupt(int irq, void *_dwc);
b15a762f 1801static irqreturn_t dwc3_thread_interrupt(int irq, void *_dwc);
8698e2ac 1802
4e99472b 1803/**
bfad65ee
FB
1804 * dwc3_gadget_setup_nump - calculate and initialize NUMP field of %DWC3_DCFG
1805 * @dwc: pointer to our context structure
4e99472b
FB
1806 *
1807 * The following looks like complex but it's actually very simple. In order to
1808 * calculate the number of packets we can burst at once on OUT transfers, we're
1809 * gonna use RxFIFO size.
1810 *
1811 * To calculate RxFIFO size we need two numbers:
1812 * MDWIDTH = size, in bits, of the internal memory bus
1813 * RAM2_DEPTH = depth, in MDWIDTH, of internal RAM2 (where RxFIFO sits)
1814 *
1815 * Given these two numbers, the formula is simple:
1816 *
1817 * RxFIFO Size = (RAM2_DEPTH * MDWIDTH / 8) - 24 - 16;
1818 *
1819 * 24 bytes is for 3x SETUP packets
1820 * 16 bytes is a clock domain crossing tolerance
1821 *
1822 * Given RxFIFO Size, NUMP = RxFIFOSize / 1024;
1823 */
1824static void dwc3_gadget_setup_nump(struct dwc3 *dwc)
1825{
1826 u32 ram2_depth;
1827 u32 mdwidth;
1828 u32 nump;
1829 u32 reg;
1830
1831 ram2_depth = DWC3_GHWPARAMS7_RAM2_DEPTH(dwc->hwparams.hwparams7);
1832 mdwidth = DWC3_GHWPARAMS0_MDWIDTH(dwc->hwparams.hwparams0);
1833
1834 nump = ((ram2_depth * mdwidth / 8) - 24 - 16) / 1024;
1835 nump = min_t(u32, nump, 16);
1836
1837 /* update NumP */
1838 reg = dwc3_readl(dwc->regs, DWC3_DCFG);
1839 reg &= ~DWC3_DCFG_NUMP_MASK;
1840 reg |= nump << DWC3_DCFG_NUMP_SHIFT;
1841 dwc3_writel(dwc->regs, DWC3_DCFG, reg);
1842}
1843
d7be2952 1844static int __dwc3_gadget_start(struct dwc3 *dwc)
72246da4 1845{
72246da4 1846 struct dwc3_ep *dep;
72246da4
FB
1847 int ret = 0;
1848 u32 reg;
1849
cf40b86b
JY
1850 /*
1851 * Use IMOD if enabled via dwc->imod_interval. Otherwise, if
1852 * the core supports IMOD, disable it.
1853 */
1854 if (dwc->imod_interval) {
1855 dwc3_writel(dwc->regs, DWC3_DEV_IMOD(0), dwc->imod_interval);
1856 dwc3_writel(dwc->regs, DWC3_GEVNTCOUNT(0), DWC3_GEVNTCOUNT_EHB);
1857 } else if (dwc3_has_imod(dwc)) {
1858 dwc3_writel(dwc->regs, DWC3_DEV_IMOD(0), 0);
1859 }
1860
2a58f9c1
FB
1861 /*
1862 * We are telling dwc3 that we want to use DCFG.NUMP as ACK TP's NUMP
1863 * field instead of letting dwc3 itself calculate that automatically.
1864 *
1865 * This way, we maximize the chances that we'll be able to get several
1866 * bursts of data without going through any sort of endpoint throttling.
1867 */
1868 reg = dwc3_readl(dwc->regs, DWC3_GRXTHRCFG);
1869 reg &= ~DWC3_GRXTHRCFG_PKTCNTSEL;
1870 dwc3_writel(dwc->regs, DWC3_GRXTHRCFG, reg);
1871
4e99472b
FB
1872 dwc3_gadget_setup_nump(dwc);
1873
72246da4
FB
1874 /* Start with SuperSpeed Default */
1875 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(512);
1876
1877 dep = dwc->eps[0];
39ebb05c 1878 ret = __dwc3_gadget_ep_enable(dep, false, false);
72246da4
FB
1879 if (ret) {
1880 dev_err(dwc->dev, "failed to enable %s\n", dep->name);
d7be2952 1881 goto err0;
72246da4
FB
1882 }
1883
1884 dep = dwc->eps[1];
39ebb05c 1885 ret = __dwc3_gadget_ep_enable(dep, false, false);
72246da4
FB
1886 if (ret) {
1887 dev_err(dwc->dev, "failed to enable %s\n", dep->name);
d7be2952 1888 goto err1;
72246da4
FB
1889 }
1890
1891 /* begin to receive SETUP packets */
c7fcdeb2 1892 dwc->ep0state = EP0_SETUP_PHASE;
72246da4
FB
1893 dwc3_ep0_out_start(dwc);
1894
8698e2ac
FB
1895 dwc3_gadget_enable_irq(dwc);
1896
72246da4
FB
1897 return 0;
1898
b0d7ffd4 1899err1:
d7be2952 1900 __dwc3_gadget_ep_disable(dwc->eps[0]);
b0d7ffd4
FB
1901
1902err0:
72246da4
FB
1903 return ret;
1904}
1905
d7be2952
FB
1906static int dwc3_gadget_start(struct usb_gadget *g,
1907 struct usb_gadget_driver *driver)
72246da4
FB
1908{
1909 struct dwc3 *dwc = gadget_to_dwc(g);
1910 unsigned long flags;
d7be2952 1911 int ret = 0;
8698e2ac 1912 int irq;
72246da4 1913
9522def4 1914 irq = dwc->irq_gadget;
d7be2952
FB
1915 ret = request_threaded_irq(irq, dwc3_interrupt, dwc3_thread_interrupt,
1916 IRQF_SHARED, "dwc3", dwc->ev_buf);
1917 if (ret) {
1918 dev_err(dwc->dev, "failed to request irq #%d --> %d\n",
1919 irq, ret);
1920 goto err0;
1921 }
1922
72246da4 1923 spin_lock_irqsave(&dwc->lock, flags);
d7be2952
FB
1924 if (dwc->gadget_driver) {
1925 dev_err(dwc->dev, "%s is already bound to %s\n",
1926 dwc->gadget.name,
1927 dwc->gadget_driver->driver.name);
1928 ret = -EBUSY;
1929 goto err1;
1930 }
1931
1932 dwc->gadget_driver = driver;
1933
fc8bb91b
FB
1934 if (pm_runtime_active(dwc->dev))
1935 __dwc3_gadget_start(dwc);
1936
d7be2952
FB
1937 spin_unlock_irqrestore(&dwc->lock, flags);
1938
1939 return 0;
1940
1941err1:
1942 spin_unlock_irqrestore(&dwc->lock, flags);
1943 free_irq(irq, dwc);
1944
1945err0:
1946 return ret;
1947}
72246da4 1948
d7be2952
FB
1949static void __dwc3_gadget_stop(struct dwc3 *dwc)
1950{
8698e2ac 1951 dwc3_gadget_disable_irq(dwc);
72246da4
FB
1952 __dwc3_gadget_ep_disable(dwc->eps[0]);
1953 __dwc3_gadget_ep_disable(dwc->eps[1]);
d7be2952 1954}
72246da4 1955
d7be2952
FB
1956static int dwc3_gadget_stop(struct usb_gadget *g)
1957{
1958 struct dwc3 *dwc = gadget_to_dwc(g);
1959 unsigned long flags;
76a638f8 1960 int epnum;
72246da4 1961
d7be2952 1962 spin_lock_irqsave(&dwc->lock, flags);
76a638f8
BW
1963
1964 if (pm_runtime_suspended(dwc->dev))
1965 goto out;
1966
d7be2952 1967 __dwc3_gadget_stop(dwc);
76a638f8
BW
1968
1969 for (epnum = 2; epnum < DWC3_ENDPOINTS_NUM; epnum++) {
1970 struct dwc3_ep *dep = dwc->eps[epnum];
1971
1972 if (!dep)
1973 continue;
1974
1975 if (!(dep->flags & DWC3_EP_END_TRANSFER_PENDING))
1976 continue;
1977
1978 wait_event_lock_irq(dep->wait_end_transfer,
1979 !(dep->flags & DWC3_EP_END_TRANSFER_PENDING),
1980 dwc->lock);
1981 }
1982
1983out:
d7be2952 1984 dwc->gadget_driver = NULL;
72246da4
FB
1985 spin_unlock_irqrestore(&dwc->lock, flags);
1986
3f308d17 1987 free_irq(dwc->irq_gadget, dwc->ev_buf);
b0d7ffd4 1988
72246da4
FB
1989 return 0;
1990}
802fde98 1991
7d8d0639
FB
1992static void dwc3_gadget_set_speed(struct usb_gadget *g,
1993 enum usb_device_speed speed)
1994{
1995 struct dwc3 *dwc = gadget_to_dwc(g);
1996 unsigned long flags;
1997 u32 reg;
1998
1999 spin_lock_irqsave(&dwc->lock, flags);
2000 reg = dwc3_readl(dwc->regs, DWC3_DCFG);
2001 reg &= ~(DWC3_DCFG_SPEED_MASK);
2002
2003 /*
2004 * WORKAROUND: DWC3 revision < 2.20a have an issue
2005 * which would cause metastability state on Run/Stop
2006 * bit if we try to force the IP to USB2-only mode.
2007 *
2008 * Because of that, we cannot configure the IP to any
2009 * speed other than the SuperSpeed
2010 *
2011 * Refers to:
2012 *
2013 * STAR#9000525659: Clock Domain Crossing on DCTL in
2014 * USB 2.0 Mode
2015 */
2016 if (dwc->revision < DWC3_REVISION_220A) {
2017 reg |= DWC3_DCFG_SUPERSPEED;
2018 } else {
2019 switch (speed) {
2020 case USB_SPEED_LOW:
2021 reg |= DWC3_DCFG_LOWSPEED;
2022 break;
2023 case USB_SPEED_FULL:
2024 reg |= DWC3_DCFG_FULLSPEED;
2025 break;
2026 case USB_SPEED_HIGH:
2027 reg |= DWC3_DCFG_HIGHSPEED;
2028 break;
2029 case USB_SPEED_SUPER:
2030 reg |= DWC3_DCFG_SUPERSPEED;
2031 break;
2032 case USB_SPEED_SUPER_PLUS:
2033 reg |= DWC3_DCFG_SUPERSPEED_PLUS;
2034 break;
2035 default:
2036 dev_err(dwc->dev, "invalid speed (%d)\n", speed);
2037
2038 if (dwc->revision & DWC3_REVISION_IS_DWC31)
2039 reg |= DWC3_DCFG_SUPERSPEED_PLUS;
2040 else
2041 reg |= DWC3_DCFG_SUPERSPEED;
2042 }
2043 }
2044 dwc3_writel(dwc->regs, DWC3_DCFG, reg);
2045
2046 spin_unlock_irqrestore(&dwc->lock, flags);
2047}
2048
72246da4
FB
2049static const struct usb_gadget_ops dwc3_gadget_ops = {
2050 .get_frame = dwc3_gadget_get_frame,
2051 .wakeup = dwc3_gadget_wakeup,
2052 .set_selfpowered = dwc3_gadget_set_selfpowered,
2053 .pullup = dwc3_gadget_pullup,
2054 .udc_start = dwc3_gadget_start,
2055 .udc_stop = dwc3_gadget_stop,
7d8d0639 2056 .udc_set_speed = dwc3_gadget_set_speed,
72246da4
FB
2057};
2058
2059/* -------------------------------------------------------------------------- */
2060
46b780d4 2061static int dwc3_gadget_init_endpoints(struct dwc3 *dwc, u8 total)
72246da4
FB
2062{
2063 struct dwc3_ep *dep;
47d3946e 2064 u8 epnum;
72246da4 2065
f3bcfc7e
BD
2066 INIT_LIST_HEAD(&dwc->gadget.ep_list);
2067
46b780d4 2068 for (epnum = 0; epnum < total; epnum++) {
47d3946e 2069 bool direction = epnum & 1;
46b780d4 2070 u8 num = epnum >> 1;
72246da4 2071
72246da4 2072 dep = kzalloc(sizeof(*dep), GFP_KERNEL);
734d5a53 2073 if (!dep)
72246da4 2074 return -ENOMEM;
72246da4
FB
2075
2076 dep->dwc = dwc;
2077 dep->number = epnum;
47d3946e 2078 dep->direction = direction;
2eb88016 2079 dep->regs = dwc->regs + DWC3_DEP_BASE(epnum);
72246da4
FB
2080 dwc->eps[epnum] = dep;
2081
46b780d4 2082 snprintf(dep->name, sizeof(dep->name), "ep%u%s", num,
47d3946e 2083 direction ? "in" : "out");
6a1e3ef4 2084
72246da4 2085 dep->endpoint.name = dep->name;
39ebb05c
JY
2086
2087 if (!(dep->number > 1)) {
2088 dep->endpoint.desc = &dwc3_gadget_ep0_desc;
2089 dep->endpoint.comp_desc = NULL;
2090 }
2091
74674cbf 2092 spin_lock_init(&dep->lock);
72246da4 2093
46b780d4 2094 if (num == 0) {
e117e742 2095 usb_ep_set_maxpacket_limit(&dep->endpoint, 512);
6048e4c6 2096 dep->endpoint.maxburst = 1;
72246da4 2097 dep->endpoint.ops = &dwc3_gadget_ep0_ops;
46b780d4 2098 if (!direction)
72246da4 2099 dwc->gadget.ep0 = &dep->endpoint;
28781789
FB
2100 } else if (direction) {
2101 int mdwidth;
46b780d4 2102 int kbytes;
28781789
FB
2103 int size;
2104 int ret;
28781789
FB
2105
2106 mdwidth = DWC3_MDWIDTH(dwc->hwparams.hwparams0);
2107 /* MDWIDTH is represented in bits, we need it in bytes */
2108 mdwidth /= 8;
2109
46b780d4 2110 size = dwc3_readl(dwc->regs, DWC3_GTXFIFOSIZ(num));
28781789
FB
2111 size = DWC3_GTXFIFOSIZ_TXFDEF(size);
2112
2113 /* FIFO Depth is in MDWDITH bytes. Multiply */
2114 size *= mdwidth;
2115
46b780d4
AS
2116 kbytes = size / 1024;
2117 if (kbytes == 0)
2118 kbytes = 1;
28781789
FB
2119
2120 /*
46b780d4 2121 * FIFO sizes account an extra MDWIDTH * (kbytes + 1) bytes for
28781789
FB
2122 * internal overhead. We don't really know how these are used,
2123 * but documentation say it exists.
2124 */
46b780d4
AS
2125 size -= mdwidth * (kbytes + 1);
2126 size /= kbytes;
28781789
FB
2127
2128 usb_ep_set_maxpacket_limit(&dep->endpoint, size);
2129
2130 dep->endpoint.max_streams = 15;
2131 dep->endpoint.ops = &dwc3_gadget_ep_ops;
2132 list_add_tail(&dep->endpoint.ep_list,
2133 &dwc->gadget.ep_list);
2134
2135 ret = dwc3_alloc_trb_pool(dep);
2136 if (ret)
2137 return ret;
72246da4
FB
2138 } else {
2139 int ret;
2140
e117e742 2141 usb_ep_set_maxpacket_limit(&dep->endpoint, 1024);
12d36c16 2142 dep->endpoint.max_streams = 15;
72246da4
FB
2143 dep->endpoint.ops = &dwc3_gadget_ep_ops;
2144 list_add_tail(&dep->endpoint.ep_list,
2145 &dwc->gadget.ep_list);
2146
2147 ret = dwc3_alloc_trb_pool(dep);
25b8ff68 2148 if (ret)
72246da4 2149 return ret;
72246da4 2150 }
25b8ff68 2151
46b780d4 2152 if (num == 0) {
a474d3b7
RB
2153 dep->endpoint.caps.type_control = true;
2154 } else {
2155 dep->endpoint.caps.type_iso = true;
2156 dep->endpoint.caps.type_bulk = true;
2157 dep->endpoint.caps.type_int = true;
2158 }
2159
47d3946e 2160 dep->endpoint.caps.dir_in = direction;
a474d3b7
RB
2161 dep->endpoint.caps.dir_out = !direction;
2162
aa3342c8
FB
2163 INIT_LIST_HEAD(&dep->pending_list);
2164 INIT_LIST_HEAD(&dep->started_list);
72246da4
FB
2165 }
2166
2167 return 0;
2168}
2169
2170static void dwc3_gadget_free_endpoints(struct dwc3 *dwc)
2171{
2172 struct dwc3_ep *dep;
2173 u8 epnum;
2174
2175 for (epnum = 0; epnum < DWC3_ENDPOINTS_NUM; epnum++) {
2176 dep = dwc->eps[epnum];
6a1e3ef4
FB
2177 if (!dep)
2178 continue;
5bf8fae3
GC
2179 /*
2180 * Physical endpoints 0 and 1 are special; they form the
2181 * bi-directional USB endpoint 0.
2182 *
2183 * For those two physical endpoints, we don't allocate a TRB
2184 * pool nor do we add them the endpoints list. Due to that, we
2185 * shouldn't do these two operations otherwise we would end up
2186 * with all sorts of bugs when removing dwc3.ko.
2187 */
2188 if (epnum != 0 && epnum != 1) {
2189 dwc3_free_trb_pool(dep);
72246da4 2190 list_del(&dep->endpoint.ep_list);
5bf8fae3 2191 }
72246da4
FB
2192
2193 kfree(dep);
2194 }
2195}
2196
72246da4 2197/* -------------------------------------------------------------------------- */
e5caff68 2198
e5ba5ec8
PA
2199static int __dwc3_cleanup_done_trbs(struct dwc3 *dwc, struct dwc3_ep *dep,
2200 struct dwc3_request *req, struct dwc3_trb *trb,
e5b36ae2
FB
2201 const struct dwc3_event_depevt *event, int status,
2202 int chain)
72246da4 2203{
72246da4
FB
2204 unsigned int count;
2205 unsigned int s_pkt = 0;
d6d6ec7b 2206 unsigned int trb_status;
72246da4 2207
dc55c67e 2208 dwc3_ep_inc_deq(dep);
a9c3ca5f
FB
2209
2210 if (req->trb == trb)
2211 dep->queued_requests--;
2212
2c4cbe6e
FB
2213 trace_dwc3_complete_trb(dep, trb);
2214
e5b36ae2
FB
2215 /*
2216 * If we're in the middle of series of chained TRBs and we
2217 * receive a short transfer along the way, DWC3 will skip
2218 * through all TRBs including the last TRB in the chain (the
2219 * where CHN bit is zero. DWC3 will also avoid clearing HWO
2220 * bit and SW has to do it manually.
2221 *
2222 * We're going to do that here to avoid problems of HW trying
2223 * to use bogus TRBs for transfers.
2224 */
2225 if (chain && (trb->ctrl & DWC3_TRB_CTRL_HWO))
2226 trb->ctrl &= ~DWC3_TRB_CTRL_HWO;
2227
c6267a51
FB
2228 /*
2229 * If we're dealing with unaligned size OUT transfer, we will be left
2230 * with one TRB pending in the ring. We need to manually clear HWO bit
2231 * from that TRB.
2232 */
d6e5a549 2233 if ((req->zero || req->unaligned) && (trb->ctrl & DWC3_TRB_CTRL_HWO)) {
c6267a51
FB
2234 trb->ctrl &= ~DWC3_TRB_CTRL_HWO;
2235 return 1;
2236 }
2237
e5ba5ec8 2238 count = trb->size & DWC3_TRB_SIZE_MASK;
e62c5bc5 2239 req->remaining += count;
e5ba5ec8 2240
35b2719e
FB
2241 if ((trb->ctrl & DWC3_TRB_CTRL_HWO) && status != -ESHUTDOWN)
2242 return 1;
2243
e5ba5ec8
PA
2244 if (dep->direction) {
2245 if (count) {
2246 trb_status = DWC3_TRB_SIZE_TRBSTS(trb->size);
2247 if (trb_status == DWC3_TRBSTS_MISSED_ISOC) {
e5ba5ec8
PA
2248 /*
2249 * If missed isoc occurred and there is
2250 * no request queued then issue END
2251 * TRANSFER, so that core generates
2252 * next xfernotready and we will issue
2253 * a fresh START TRANSFER.
2254 * If there are still queued request
2255 * then wait, do not issue either END
2256 * or UPDATE TRANSFER, just attach next
aa3342c8 2257 * request in pending_list during
e5ba5ec8
PA
2258 * giveback.If any future queued request
2259 * is successfully transferred then we
2260 * will issue UPDATE TRANSFER for all
aa3342c8 2261 * request in the pending_list.
e5ba5ec8
PA
2262 */
2263 dep->flags |= DWC3_EP_MISSED_ISOC;
2264 } else {
2265 dev_err(dwc->dev, "incomplete IN transfer %s\n",
2266 dep->name);
2267 status = -ECONNRESET;
2268 }
2269 } else {
2270 dep->flags &= ~DWC3_EP_MISSED_ISOC;
2271 }
2272 } else {
2273 if (count && (event->status & DEPEVT_STATUS_SHORT))
2274 s_pkt = 1;
2275 }
2276
7c705dfe 2277 if (s_pkt && !chain)
e5ba5ec8 2278 return 1;
f99f53f2 2279
e5ba5ec8
PA
2280 if ((event->status & DEPEVT_STATUS_IOC) &&
2281 (trb->ctrl & DWC3_TRB_CTRL_IOC))
2282 return 1;
f99f53f2 2283
e5ba5ec8
PA
2284 return 0;
2285}
2286
2287static int dwc3_cleanup_done_reqs(struct dwc3 *dwc, struct dwc3_ep *dep,
2288 const struct dwc3_event_depevt *event, int status)
2289{
31162af4 2290 struct dwc3_request *req, *n;
e5ba5ec8 2291 struct dwc3_trb *trb;
d6e10bf2 2292 bool ioc = false;
e62c5bc5 2293 int ret = 0;
e5ba5ec8 2294
31162af4 2295 list_for_each_entry_safe(req, n, &dep->started_list, list) {
1f512119 2296 unsigned length;
e5b36ae2
FB
2297 int chain;
2298
1f512119
FB
2299 length = req->request.length;
2300 chain = req->num_pending_sgs > 0;
31162af4 2301 if (chain) {
1f512119 2302 struct scatterlist *sg = req->sg;
31162af4 2303 struct scatterlist *s;
1f512119 2304 unsigned int pending = req->num_pending_sgs;
31162af4 2305 unsigned int i;
c7de5734 2306
1f512119 2307 for_each_sg(sg, s, pending, i) {
31162af4 2308 trb = &dep->trb_pool[dep->trb_dequeue];
31162af4 2309
7282c4ef
FB
2310 if (trb->ctrl & DWC3_TRB_CTRL_HWO)
2311 break;
2312
1f512119
FB
2313 req->sg = sg_next(s);
2314 req->num_pending_sgs--;
2315
31162af4
FB
2316 ret = __dwc3_cleanup_done_trbs(dwc, dep, req, trb,
2317 event, status, chain);
1f512119
FB
2318 if (ret)
2319 break;
31162af4
FB
2320 }
2321 } else {
737f1ae2 2322 trb = &dep->trb_pool[dep->trb_dequeue];
d115d705 2323 ret = __dwc3_cleanup_done_trbs(dwc, dep, req, trb,
e5b36ae2 2324 event, status, chain);
31162af4 2325 }
d115d705 2326
d6e5a549 2327 if (req->unaligned || req->zero) {
c6267a51
FB
2328 trb = &dep->trb_pool[dep->trb_dequeue];
2329 ret = __dwc3_cleanup_done_trbs(dwc, dep, req, trb,
2330 event, status, false);
2331 req->unaligned = false;
d6e5a549 2332 req->zero = false;
c6267a51
FB
2333 }
2334
e62c5bc5 2335 req->request.actual = length - req->remaining;
1f512119 2336
ff377ae4 2337 if ((req->request.actual < length) && req->num_pending_sgs)
7fdca766 2338 return __dwc3_gadget_kick_transfer(dep);
1f512119 2339
d115d705 2340 dwc3_gadget_giveback(dep, req, status);
e5ba5ec8 2341
d6e10bf2
AB
2342 if (ret) {
2343 if ((event->status & DEPEVT_STATUS_IOC) &&
2344 (trb->ctrl & DWC3_TRB_CTRL_IOC))
2345 ioc = true;
72246da4 2346 break;
d6e10bf2 2347 }
31162af4 2348 }
72246da4 2349
4cb42217
FB
2350 /*
2351 * Our endpoint might get disabled by another thread during
2352 * dwc3_gadget_giveback(). If that happens, we're just gonna return 1
2353 * early on so DWC3_EP_BUSY flag gets cleared
2354 */
2355 if (!dep->endpoint.desc)
2356 return 1;
2357
cdc359dd 2358 if (usb_endpoint_xfer_isoc(dep->endpoint.desc) &&
aa3342c8
FB
2359 list_empty(&dep->started_list)) {
2360 if (list_empty(&dep->pending_list)) {
cdc359dd
PA
2361 /*
2362 * If there is no entry in request list then do
2363 * not issue END TRANSFER now. Just set PENDING
2364 * flag, so that END TRANSFER is issued when an
2365 * entry is added into request list.
2366 */
2367 dep->flags = DWC3_EP_PENDING_REQUEST;
2368 } else {
b992e681 2369 dwc3_stop_active_transfer(dwc, dep->number, true);
cdc359dd
PA
2370 dep->flags = DWC3_EP_ENABLED;
2371 }
7efea86c
PA
2372 return 1;
2373 }
2374
d6e10bf2
AB
2375 if (usb_endpoint_xfer_isoc(dep->endpoint.desc) && ioc)
2376 return 0;
2377
72246da4
FB
2378 return 1;
2379}
2380
2381static void dwc3_endpoint_transfer_complete(struct dwc3 *dwc,
029d97ff 2382 struct dwc3_ep *dep, const struct dwc3_event_depevt *event)
72246da4
FB
2383{
2384 unsigned status = 0;
2385 int clean_busy;
e18b7975
FB
2386 u32 is_xfer_complete;
2387
2388 is_xfer_complete = (event->endpoint_event == DWC3_DEPEVT_XFERCOMPLETE);
72246da4
FB
2389
2390 if (event->status & DEPEVT_STATUS_BUSERR)
2391 status = -ECONNRESET;
2392
1d046793 2393 clean_busy = dwc3_cleanup_done_reqs(dwc, dep, event, status);
4cb42217 2394 if (clean_busy && (!dep->endpoint.desc || is_xfer_complete ||
e18b7975 2395 usb_endpoint_xfer_isoc(dep->endpoint.desc)))
72246da4 2396 dep->flags &= ~DWC3_EP_BUSY;
fae2b904
FB
2397
2398 /*
2399 * WORKAROUND: This is the 2nd half of U1/U2 -> U0 workaround.
2400 * See dwc3_gadget_linksts_change_interrupt() for 1st half.
2401 */
2402 if (dwc->revision < DWC3_REVISION_183A) {
2403 u32 reg;
2404 int i;
2405
2406 for (i = 0; i < DWC3_ENDPOINTS_NUM; i++) {
348e026f 2407 dep = dwc->eps[i];
fae2b904
FB
2408
2409 if (!(dep->flags & DWC3_EP_ENABLED))
2410 continue;
2411
aa3342c8 2412 if (!list_empty(&dep->started_list))
fae2b904
FB
2413 return;
2414 }
2415
2416 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
2417 reg |= dwc->u1u2;
2418 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
2419
2420 dwc->u1u2 = 0;
2421 }
8a1a9c9e 2422
4cb42217
FB
2423 /*
2424 * Our endpoint might get disabled by another thread during
2425 * dwc3_gadget_giveback(). If that happens, we're just gonna return 1
2426 * early on so DWC3_EP_BUSY flag gets cleared
2427 */
2428 if (!dep->endpoint.desc)
2429 return;
2430
7fdca766
FB
2431 if (!usb_endpoint_xfer_isoc(dep->endpoint.desc))
2432 __dwc3_gadget_kick_transfer(dep);
72246da4
FB
2433}
2434
72246da4
FB
2435static void dwc3_endpoint_interrupt(struct dwc3 *dwc,
2436 const struct dwc3_event_depevt *event)
2437{
2438 struct dwc3_ep *dep;
2439 u8 epnum = event->endpoint_number;
76a638f8 2440 u8 cmd;
72246da4
FB
2441
2442 dep = dwc->eps[epnum];
2443
d7fd41c6
JD
2444 if (!(dep->flags & DWC3_EP_ENABLED)) {
2445 if (!(dep->flags & DWC3_EP_END_TRANSFER_PENDING))
2446 return;
2447
2448 /* Handle only EPCMDCMPLT when EP disabled */
2449 if (event->endpoint_event != DWC3_DEPEVT_EPCMDCMPLT)
2450 return;
2451 }
3336abb5 2452
72246da4
FB
2453 if (epnum == 0 || epnum == 1) {
2454 dwc3_ep0_interrupt(dwc, event);
2455 return;
2456 }
2457
2458 switch (event->endpoint_event) {
2459 case DWC3_DEPEVT_XFERCOMPLETE:
b4996a86 2460 dep->resource_index = 0;
c2df85ca 2461
16e78db7 2462 if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
8566cd1a 2463 dev_err(dwc->dev, "XferComplete for Isochronous endpoint\n");
72246da4
FB
2464 return;
2465 }
2466
029d97ff 2467 dwc3_endpoint_transfer_complete(dwc, dep, event);
72246da4
FB
2468 break;
2469 case DWC3_DEPEVT_XFERINPROGRESS:
029d97ff 2470 dwc3_endpoint_transfer_complete(dwc, dep, event);
72246da4
FB
2471 break;
2472 case DWC3_DEPEVT_XFERNOTREADY:
7fdca766 2473 if (usb_endpoint_xfer_isoc(dep->endpoint.desc))
72246da4 2474 dwc3_gadget_start_isoc(dwc, dep, event);
7fdca766
FB
2475 else
2476 __dwc3_gadget_kick_transfer(dep);
72246da4 2477
879631aa
FB
2478 break;
2479 case DWC3_DEPEVT_STREAMEVT:
16e78db7 2480 if (!usb_endpoint_xfer_bulk(dep->endpoint.desc)) {
879631aa
FB
2481 dev_err(dwc->dev, "Stream event for non-Bulk %s\n",
2482 dep->name);
2483 return;
2484 }
72246da4 2485 break;
72246da4 2486 case DWC3_DEPEVT_EPCMDCMPLT:
76a638f8
BW
2487 cmd = DEPEVT_PARAMETER_CMD(event->parameters);
2488
2489 if (cmd == DWC3_DEPCMD_ENDTRANSFER) {
2490 dep->flags &= ~DWC3_EP_END_TRANSFER_PENDING;
2491 wake_up(&dep->wait_end_transfer);
2492 }
2493 break;
2494 case DWC3_DEPEVT_RXTXFIFOEVT:
72246da4
FB
2495 break;
2496 }
2497}
2498
2499static void dwc3_disconnect_gadget(struct dwc3 *dwc)
2500{
2501 if (dwc->gadget_driver && dwc->gadget_driver->disconnect) {
2502 spin_unlock(&dwc->lock);
2503 dwc->gadget_driver->disconnect(&dwc->gadget);
2504 spin_lock(&dwc->lock);
2505 }
2506}
2507
bc5ba2e0
FB
2508static void dwc3_suspend_gadget(struct dwc3 *dwc)
2509{
73a30bfc 2510 if (dwc->gadget_driver && dwc->gadget_driver->suspend) {
bc5ba2e0
FB
2511 spin_unlock(&dwc->lock);
2512 dwc->gadget_driver->suspend(&dwc->gadget);
2513 spin_lock(&dwc->lock);
2514 }
2515}
2516
2517static void dwc3_resume_gadget(struct dwc3 *dwc)
2518{
73a30bfc 2519 if (dwc->gadget_driver && dwc->gadget_driver->resume) {
bc5ba2e0
FB
2520 spin_unlock(&dwc->lock);
2521 dwc->gadget_driver->resume(&dwc->gadget);
5c7b3b02 2522 spin_lock(&dwc->lock);
8e74475b
FB
2523 }
2524}
2525
2526static void dwc3_reset_gadget(struct dwc3 *dwc)
2527{
2528 if (!dwc->gadget_driver)
2529 return;
2530
2531 if (dwc->gadget.speed != USB_SPEED_UNKNOWN) {
2532 spin_unlock(&dwc->lock);
2533 usb_gadget_udc_reset(&dwc->gadget, dwc->gadget_driver);
bc5ba2e0
FB
2534 spin_lock(&dwc->lock);
2535 }
2536}
2537
b992e681 2538static void dwc3_stop_active_transfer(struct dwc3 *dwc, u32 epnum, bool force)
72246da4
FB
2539{
2540 struct dwc3_ep *dep;
2541 struct dwc3_gadget_ep_cmd_params params;
2542 u32 cmd;
2543 int ret;
2544
2545 dep = dwc->eps[epnum];
2546
76a638f8
BW
2547 if ((dep->flags & DWC3_EP_END_TRANSFER_PENDING) ||
2548 !dep->resource_index)
3daf74d7
PA
2549 return;
2550
57911504
PA
2551 /*
2552 * NOTICE: We are violating what the Databook says about the
2553 * EndTransfer command. Ideally we would _always_ wait for the
2554 * EndTransfer Command Completion IRQ, but that's causing too
2555 * much trouble synchronizing between us and gadget driver.
2556 *
2557 * We have discussed this with the IP Provider and it was
2558 * suggested to giveback all requests here, but give HW some
2559 * extra time to synchronize with the interconnect. We're using
dc93b41a 2560 * an arbitrary 100us delay for that.
57911504
PA
2561 *
2562 * Note also that a similar handling was tested by Synopsys
2563 * (thanks a lot Paul) and nothing bad has come out of it.
2564 * In short, what we're doing is:
2565 *
2566 * - Issue EndTransfer WITH CMDIOC bit set
2567 * - Wait 100us
06281d46
JY
2568 *
2569 * As of IP version 3.10a of the DWC_usb3 IP, the controller
2570 * supports a mode to work around the above limitation. The
2571 * software can poll the CMDACT bit in the DEPCMD register
2572 * after issuing a EndTransfer command. This mode is enabled
2573 * by writing GUCTL2[14]. This polling is already done in the
2574 * dwc3_send_gadget_ep_cmd() function so if the mode is
2575 * enabled, the EndTransfer command will have completed upon
2576 * returning from this function and we don't need to delay for
2577 * 100us.
2578 *
2579 * This mode is NOT available on the DWC_usb31 IP.
57911504
PA
2580 */
2581
3daf74d7 2582 cmd = DWC3_DEPCMD_ENDTRANSFER;
b992e681
PZ
2583 cmd |= force ? DWC3_DEPCMD_HIPRI_FORCERM : 0;
2584 cmd |= DWC3_DEPCMD_CMDIOC;
b4996a86 2585 cmd |= DWC3_DEPCMD_PARAM(dep->resource_index);
3daf74d7 2586 memset(&params, 0, sizeof(params));
2cd4718d 2587 ret = dwc3_send_gadget_ep_cmd(dep, cmd, &params);
3daf74d7 2588 WARN_ON_ONCE(ret);
b4996a86 2589 dep->resource_index = 0;
041d81f4 2590 dep->flags &= ~DWC3_EP_BUSY;
06281d46 2591
76a638f8
BW
2592 if (dwc3_is_usb31(dwc) || dwc->revision < DWC3_REVISION_310A) {
2593 dep->flags |= DWC3_EP_END_TRANSFER_PENDING;
06281d46 2594 udelay(100);
76a638f8 2595 }
72246da4
FB
2596}
2597
72246da4
FB
2598static void dwc3_clear_stall_all_ep(struct dwc3 *dwc)
2599{
2600 u32 epnum;
2601
2602 for (epnum = 1; epnum < DWC3_ENDPOINTS_NUM; epnum++) {
2603 struct dwc3_ep *dep;
72246da4
FB
2604 int ret;
2605
2606 dep = dwc->eps[epnum];
6a1e3ef4
FB
2607 if (!dep)
2608 continue;
72246da4
FB
2609
2610 if (!(dep->flags & DWC3_EP_STALL))
2611 continue;
2612
2613 dep->flags &= ~DWC3_EP_STALL;
2614
50c763f8 2615 ret = dwc3_send_clear_stall_ep_cmd(dep);
72246da4
FB
2616 WARN_ON_ONCE(ret);
2617 }
2618}
2619
2620static void dwc3_gadget_disconnect_interrupt(struct dwc3 *dwc)
2621{
c4430a26
FB
2622 int reg;
2623
72246da4
FB
2624 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
2625 reg &= ~DWC3_DCTL_INITU1ENA;
2626 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
2627
2628 reg &= ~DWC3_DCTL_INITU2ENA;
2629 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
72246da4 2630
72246da4
FB
2631 dwc3_disconnect_gadget(dwc);
2632
2633 dwc->gadget.speed = USB_SPEED_UNKNOWN;
df62df56 2634 dwc->setup_packet_pending = false;
06a374ed 2635 usb_gadget_set_state(&dwc->gadget, USB_STATE_NOTATTACHED);
fc8bb91b
FB
2636
2637 dwc->connected = false;
72246da4
FB
2638}
2639
72246da4
FB
2640static void dwc3_gadget_reset_interrupt(struct dwc3 *dwc)
2641{
2642 u32 reg;
2643
fc8bb91b
FB
2644 dwc->connected = true;
2645
df62df56
FB
2646 /*
2647 * WORKAROUND: DWC3 revisions <1.88a have an issue which
2648 * would cause a missing Disconnect Event if there's a
2649 * pending Setup Packet in the FIFO.
2650 *
2651 * There's no suggested workaround on the official Bug
2652 * report, which states that "unless the driver/application
2653 * is doing any special handling of a disconnect event,
2654 * there is no functional issue".
2655 *
2656 * Unfortunately, it turns out that we _do_ some special
2657 * handling of a disconnect event, namely complete all
2658 * pending transfers, notify gadget driver of the
2659 * disconnection, and so on.
2660 *
2661 * Our suggested workaround is to follow the Disconnect
2662 * Event steps here, instead, based on a setup_packet_pending
b5d335e5
FB
2663 * flag. Such flag gets set whenever we have a SETUP_PENDING
2664 * status for EP0 TRBs and gets cleared on XferComplete for the
df62df56
FB
2665 * same endpoint.
2666 *
2667 * Refers to:
2668 *
2669 * STAR#9000466709: RTL: Device : Disconnect event not
2670 * generated if setup packet pending in FIFO
2671 */
2672 if (dwc->revision < DWC3_REVISION_188A) {
2673 if (dwc->setup_packet_pending)
2674 dwc3_gadget_disconnect_interrupt(dwc);
2675 }
2676
8e74475b 2677 dwc3_reset_gadget(dwc);
72246da4
FB
2678
2679 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
2680 reg &= ~DWC3_DCTL_TSTCTRL_MASK;
2681 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
3b637367 2682 dwc->test_mode = false;
72246da4
FB
2683 dwc3_clear_stall_all_ep(dwc);
2684
2685 /* Reset device address to zero */
2686 reg = dwc3_readl(dwc->regs, DWC3_DCFG);
2687 reg &= ~(DWC3_DCFG_DEVADDR_MASK);
2688 dwc3_writel(dwc->regs, DWC3_DCFG, reg);
72246da4
FB
2689}
2690
72246da4
FB
2691static void dwc3_gadget_conndone_interrupt(struct dwc3 *dwc)
2692{
72246da4
FB
2693 struct dwc3_ep *dep;
2694 int ret;
2695 u32 reg;
2696 u8 speed;
2697
72246da4
FB
2698 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
2699 speed = reg & DWC3_DSTS_CONNECTSPD;
2700 dwc->speed = speed;
2701
5fb6fdaf
JY
2702 /*
2703 * RAMClkSel is reset to 0 after USB reset, so it must be reprogrammed
2704 * each time on Connect Done.
2705 *
2706 * Currently we always use the reset value. If any platform
2707 * wants to set this to a different value, we need to add a
2708 * setting and update GCTL.RAMCLKSEL here.
2709 */
72246da4
FB
2710
2711 switch (speed) {
2da9ad76 2712 case DWC3_DSTS_SUPERSPEED_PLUS:
7580862b
JY
2713 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(512);
2714 dwc->gadget.ep0->maxpacket = 512;
2715 dwc->gadget.speed = USB_SPEED_SUPER_PLUS;
2716 break;
2da9ad76 2717 case DWC3_DSTS_SUPERSPEED:
05870c5b
FB
2718 /*
2719 * WORKAROUND: DWC3 revisions <1.90a have an issue which
2720 * would cause a missing USB3 Reset event.
2721 *
2722 * In such situations, we should force a USB3 Reset
2723 * event by calling our dwc3_gadget_reset_interrupt()
2724 * routine.
2725 *
2726 * Refers to:
2727 *
2728 * STAR#9000483510: RTL: SS : USB3 reset event may
2729 * not be generated always when the link enters poll
2730 */
2731 if (dwc->revision < DWC3_REVISION_190A)
2732 dwc3_gadget_reset_interrupt(dwc);
2733
72246da4
FB
2734 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(512);
2735 dwc->gadget.ep0->maxpacket = 512;
2736 dwc->gadget.speed = USB_SPEED_SUPER;
2737 break;
2da9ad76 2738 case DWC3_DSTS_HIGHSPEED:
72246da4
FB
2739 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(64);
2740 dwc->gadget.ep0->maxpacket = 64;
2741 dwc->gadget.speed = USB_SPEED_HIGH;
2742 break;
9418ee15 2743 case DWC3_DSTS_FULLSPEED:
72246da4
FB
2744 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(64);
2745 dwc->gadget.ep0->maxpacket = 64;
2746 dwc->gadget.speed = USB_SPEED_FULL;
2747 break;
2da9ad76 2748 case DWC3_DSTS_LOWSPEED:
72246da4
FB
2749 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(8);
2750 dwc->gadget.ep0->maxpacket = 8;
2751 dwc->gadget.speed = USB_SPEED_LOW;
2752 break;
2753 }
2754
2b758350
PA
2755 /* Enable USB2 LPM Capability */
2756
ee5cd41c 2757 if ((dwc->revision > DWC3_REVISION_194A) &&
2da9ad76
JY
2758 (speed != DWC3_DSTS_SUPERSPEED) &&
2759 (speed != DWC3_DSTS_SUPERSPEED_PLUS)) {
2b758350
PA
2760 reg = dwc3_readl(dwc->regs, DWC3_DCFG);
2761 reg |= DWC3_DCFG_LPM_CAP;
2762 dwc3_writel(dwc->regs, DWC3_DCFG, reg);
2763
2764 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
2765 reg &= ~(DWC3_DCTL_HIRD_THRES_MASK | DWC3_DCTL_L1_HIBER_EN);
2766
460d098c 2767 reg |= DWC3_DCTL_HIRD_THRES(dwc->hird_threshold);
2b758350 2768
80caf7d2
HR
2769 /*
2770 * When dwc3 revisions >= 2.40a, LPM Erratum is enabled and
2771 * DCFG.LPMCap is set, core responses with an ACK and the
2772 * BESL value in the LPM token is less than or equal to LPM
2773 * NYET threshold.
2774 */
2775 WARN_ONCE(dwc->revision < DWC3_REVISION_240A
2776 && dwc->has_lpm_erratum,
9165dabb 2777 "LPM Erratum not available on dwc3 revisions < 2.40a\n");
80caf7d2
HR
2778
2779 if (dwc->has_lpm_erratum && dwc->revision >= DWC3_REVISION_240A)
2780 reg |= DWC3_DCTL_LPM_ERRATA(dwc->lpm_nyet_threshold);
2781
356363bf
FB
2782 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
2783 } else {
2784 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
2785 reg &= ~DWC3_DCTL_HIRD_THRES_MASK;
2b758350
PA
2786 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
2787 }
2788
72246da4 2789 dep = dwc->eps[0];
39ebb05c 2790 ret = __dwc3_gadget_ep_enable(dep, true, false);
72246da4
FB
2791 if (ret) {
2792 dev_err(dwc->dev, "failed to enable %s\n", dep->name);
2793 return;
2794 }
2795
2796 dep = dwc->eps[1];
39ebb05c 2797 ret = __dwc3_gadget_ep_enable(dep, true, false);
72246da4
FB
2798 if (ret) {
2799 dev_err(dwc->dev, "failed to enable %s\n", dep->name);
2800 return;
2801 }
2802
2803 /*
2804 * Configure PHY via GUSB3PIPECTLn if required.
2805 *
2806 * Update GTXFIFOSIZn
2807 *
2808 * In both cases reset values should be sufficient.
2809 */
2810}
2811
2812static void dwc3_gadget_wakeup_interrupt(struct dwc3 *dwc)
2813{
72246da4
FB
2814 /*
2815 * TODO take core out of low power mode when that's
2816 * implemented.
2817 */
2818
ad14d4e0
JL
2819 if (dwc->gadget_driver && dwc->gadget_driver->resume) {
2820 spin_unlock(&dwc->lock);
2821 dwc->gadget_driver->resume(&dwc->gadget);
2822 spin_lock(&dwc->lock);
2823 }
72246da4
FB
2824}
2825
2826static void dwc3_gadget_linksts_change_interrupt(struct dwc3 *dwc,
2827 unsigned int evtinfo)
2828{
fae2b904 2829 enum dwc3_link_state next = evtinfo & DWC3_LINK_STATE_MASK;
0b0cc1cd
FB
2830 unsigned int pwropt;
2831
2832 /*
2833 * WORKAROUND: DWC3 < 2.50a have an issue when configured without
2834 * Hibernation mode enabled which would show up when device detects
2835 * host-initiated U3 exit.
2836 *
2837 * In that case, device will generate a Link State Change Interrupt
2838 * from U3 to RESUME which is only necessary if Hibernation is
2839 * configured in.
2840 *
2841 * There are no functional changes due to such spurious event and we
2842 * just need to ignore it.
2843 *
2844 * Refers to:
2845 *
2846 * STAR#9000570034 RTL: SS Resume event generated in non-Hibernation
2847 * operational mode
2848 */
2849 pwropt = DWC3_GHWPARAMS1_EN_PWROPT(dwc->hwparams.hwparams1);
2850 if ((dwc->revision < DWC3_REVISION_250A) &&
2851 (pwropt != DWC3_GHWPARAMS1_EN_PWROPT_HIB)) {
2852 if ((dwc->link_state == DWC3_LINK_STATE_U3) &&
2853 (next == DWC3_LINK_STATE_RESUME)) {
0b0cc1cd
FB
2854 return;
2855 }
2856 }
fae2b904
FB
2857
2858 /*
2859 * WORKAROUND: DWC3 Revisions <1.83a have an issue which, depending
2860 * on the link partner, the USB session might do multiple entry/exit
2861 * of low power states before a transfer takes place.
2862 *
2863 * Due to this problem, we might experience lower throughput. The
2864 * suggested workaround is to disable DCTL[12:9] bits if we're
2865 * transitioning from U1/U2 to U0 and enable those bits again
2866 * after a transfer completes and there are no pending transfers
2867 * on any of the enabled endpoints.
2868 *
2869 * This is the first half of that workaround.
2870 *
2871 * Refers to:
2872 *
2873 * STAR#9000446952: RTL: Device SS : if U1/U2 ->U0 takes >128us
2874 * core send LGO_Ux entering U0
2875 */
2876 if (dwc->revision < DWC3_REVISION_183A) {
2877 if (next == DWC3_LINK_STATE_U0) {
2878 u32 u1u2;
2879 u32 reg;
2880
2881 switch (dwc->link_state) {
2882 case DWC3_LINK_STATE_U1:
2883 case DWC3_LINK_STATE_U2:
2884 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
2885 u1u2 = reg & (DWC3_DCTL_INITU2ENA
2886 | DWC3_DCTL_ACCEPTU2ENA
2887 | DWC3_DCTL_INITU1ENA
2888 | DWC3_DCTL_ACCEPTU1ENA);
2889
2890 if (!dwc->u1u2)
2891 dwc->u1u2 = reg & u1u2;
2892
2893 reg &= ~u1u2;
2894
2895 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
2896 break;
2897 default:
2898 /* do nothing */
2899 break;
2900 }
2901 }
2902 }
2903
bc5ba2e0
FB
2904 switch (next) {
2905 case DWC3_LINK_STATE_U1:
2906 if (dwc->speed == USB_SPEED_SUPER)
2907 dwc3_suspend_gadget(dwc);
2908 break;
2909 case DWC3_LINK_STATE_U2:
2910 case DWC3_LINK_STATE_U3:
2911 dwc3_suspend_gadget(dwc);
2912 break;
2913 case DWC3_LINK_STATE_RESUME:
2914 dwc3_resume_gadget(dwc);
2915 break;
2916 default:
2917 /* do nothing */
2918 break;
2919 }
2920
e57ebc1d 2921 dwc->link_state = next;
72246da4
FB
2922}
2923
72704f87
BW
2924static void dwc3_gadget_suspend_interrupt(struct dwc3 *dwc,
2925 unsigned int evtinfo)
2926{
2927 enum dwc3_link_state next = evtinfo & DWC3_LINK_STATE_MASK;
2928
2929 if (dwc->link_state != next && next == DWC3_LINK_STATE_U3)
2930 dwc3_suspend_gadget(dwc);
2931
2932 dwc->link_state = next;
2933}
2934
e1dadd3b
FB
2935static void dwc3_gadget_hibernation_interrupt(struct dwc3 *dwc,
2936 unsigned int evtinfo)
2937{
2938 unsigned int is_ss = evtinfo & BIT(4);
2939
bfad65ee 2940 /*
e1dadd3b
FB
2941 * WORKAROUND: DWC3 revison 2.20a with hibernation support
2942 * have a known issue which can cause USB CV TD.9.23 to fail
2943 * randomly.
2944 *
2945 * Because of this issue, core could generate bogus hibernation
2946 * events which SW needs to ignore.
2947 *
2948 * Refers to:
2949 *
2950 * STAR#9000546576: Device Mode Hibernation: Issue in USB 2.0
2951 * Device Fallback from SuperSpeed
2952 */
2953 if (is_ss ^ (dwc->speed == USB_SPEED_SUPER))
2954 return;
2955
2956 /* enter hibernation here */
2957}
2958
72246da4
FB
2959static void dwc3_gadget_interrupt(struct dwc3 *dwc,
2960 const struct dwc3_event_devt *event)
2961{
2962 switch (event->type) {
2963 case DWC3_DEVICE_EVENT_DISCONNECT:
2964 dwc3_gadget_disconnect_interrupt(dwc);
2965 break;
2966 case DWC3_DEVICE_EVENT_RESET:
2967 dwc3_gadget_reset_interrupt(dwc);
2968 break;
2969 case DWC3_DEVICE_EVENT_CONNECT_DONE:
2970 dwc3_gadget_conndone_interrupt(dwc);
2971 break;
2972 case DWC3_DEVICE_EVENT_WAKEUP:
2973 dwc3_gadget_wakeup_interrupt(dwc);
2974 break;
e1dadd3b
FB
2975 case DWC3_DEVICE_EVENT_HIBER_REQ:
2976 if (dev_WARN_ONCE(dwc->dev, !dwc->has_hibernation,
2977 "unexpected hibernation event\n"))
2978 break;
2979
2980 dwc3_gadget_hibernation_interrupt(dwc, event->event_info);
2981 break;
72246da4
FB
2982 case DWC3_DEVICE_EVENT_LINK_STATUS_CHANGE:
2983 dwc3_gadget_linksts_change_interrupt(dwc, event->event_info);
2984 break;
2985 case DWC3_DEVICE_EVENT_EOPF:
72704f87 2986 /* It changed to be suspend event for version 2.30a and above */
5eb30ced 2987 if (dwc->revision >= DWC3_REVISION_230A) {
72704f87
BW
2988 /*
2989 * Ignore suspend event until the gadget enters into
2990 * USB_STATE_CONFIGURED state.
2991 */
2992 if (dwc->gadget.state >= USB_STATE_CONFIGURED)
2993 dwc3_gadget_suspend_interrupt(dwc,
2994 event->event_info);
2995 }
72246da4
FB
2996 break;
2997 case DWC3_DEVICE_EVENT_SOF:
72246da4 2998 case DWC3_DEVICE_EVENT_ERRATIC_ERROR:
72246da4 2999 case DWC3_DEVICE_EVENT_CMD_CMPL:
72246da4 3000 case DWC3_DEVICE_EVENT_OVERFLOW:
72246da4
FB
3001 break;
3002 default:
e9f2aa87 3003 dev_WARN(dwc->dev, "UNKNOWN IRQ %d\n", event->type);
72246da4
FB
3004 }
3005}
3006
3007static void dwc3_process_event_entry(struct dwc3 *dwc,
3008 const union dwc3_event *event)
3009{
43c96be1 3010 trace_dwc3_event(event->raw, dwc);
2c4cbe6e 3011
dfc5e805
FB
3012 if (!event->type.is_devspec)
3013 dwc3_endpoint_interrupt(dwc, &event->depevt);
3014 else if (event->type.type == DWC3_EVENT_TYPE_DEV)
72246da4 3015 dwc3_gadget_interrupt(dwc, &event->devt);
dfc5e805 3016 else
72246da4 3017 dev_err(dwc->dev, "UNKNOWN IRQ type %d\n", event->raw);
72246da4
FB
3018}
3019
dea520a4 3020static irqreturn_t dwc3_process_event_buf(struct dwc3_event_buffer *evt)
b15a762f 3021{
dea520a4 3022 struct dwc3 *dwc = evt->dwc;
b15a762f 3023 irqreturn_t ret = IRQ_NONE;
f42f2447 3024 int left;
e8adfc30 3025 u32 reg;
b15a762f 3026
f42f2447 3027 left = evt->count;
b15a762f 3028
f42f2447
FB
3029 if (!(evt->flags & DWC3_EVENT_PENDING))
3030 return IRQ_NONE;
b15a762f 3031
f42f2447
FB
3032 while (left > 0) {
3033 union dwc3_event event;
b15a762f 3034
ebbb2d59 3035 event.raw = *(u32 *) (evt->cache + evt->lpos);
b15a762f 3036
f42f2447 3037 dwc3_process_event_entry(dwc, &event);
b15a762f 3038
f42f2447
FB
3039 /*
3040 * FIXME we wrap around correctly to the next entry as
3041 * almost all entries are 4 bytes in size. There is one
3042 * entry which has 12 bytes which is a regular entry
3043 * followed by 8 bytes data. ATM I don't know how
3044 * things are organized if we get next to the a
3045 * boundary so I worry about that once we try to handle
3046 * that.
3047 */
caefe6c7 3048 evt->lpos = (evt->lpos + 4) % evt->length;
f42f2447 3049 left -= 4;
f42f2447 3050 }
b15a762f 3051
f42f2447
FB
3052 evt->count = 0;
3053 evt->flags &= ~DWC3_EVENT_PENDING;
3054 ret = IRQ_HANDLED;
b15a762f 3055
f42f2447 3056 /* Unmask interrupt */
660e9bde 3057 reg = dwc3_readl(dwc->regs, DWC3_GEVNTSIZ(0));
f42f2447 3058 reg &= ~DWC3_GEVNTSIZ_INTMASK;
660e9bde 3059 dwc3_writel(dwc->regs, DWC3_GEVNTSIZ(0), reg);
b15a762f 3060
cf40b86b
JY
3061 if (dwc->imod_interval) {
3062 dwc3_writel(dwc->regs, DWC3_GEVNTCOUNT(0), DWC3_GEVNTCOUNT_EHB);
3063 dwc3_writel(dwc->regs, DWC3_DEV_IMOD(0), dwc->imod_interval);
3064 }
3065
f42f2447
FB
3066 return ret;
3067}
e8adfc30 3068
dea520a4 3069static irqreturn_t dwc3_thread_interrupt(int irq, void *_evt)
f42f2447 3070{
dea520a4
FB
3071 struct dwc3_event_buffer *evt = _evt;
3072 struct dwc3 *dwc = evt->dwc;
e5f68b4a 3073 unsigned long flags;
f42f2447 3074 irqreturn_t ret = IRQ_NONE;
f42f2447 3075
e5f68b4a 3076 spin_lock_irqsave(&dwc->lock, flags);
dea520a4 3077 ret = dwc3_process_event_buf(evt);
e5f68b4a 3078 spin_unlock_irqrestore(&dwc->lock, flags);
b15a762f
FB
3079
3080 return ret;
3081}
3082
dea520a4 3083static irqreturn_t dwc3_check_event_buf(struct dwc3_event_buffer *evt)
72246da4 3084{
dea520a4 3085 struct dwc3 *dwc = evt->dwc;
ebbb2d59 3086 u32 amount;
72246da4 3087 u32 count;
e8adfc30 3088 u32 reg;
72246da4 3089
fc8bb91b
FB
3090 if (pm_runtime_suspended(dwc->dev)) {
3091 pm_runtime_get(dwc->dev);
3092 disable_irq_nosync(dwc->irq_gadget);
3093 dwc->pending_events = true;
3094 return IRQ_HANDLED;
3095 }
3096
d325a1de
TN
3097 /*
3098 * With PCIe legacy interrupt, test shows that top-half irq handler can
3099 * be called again after HW interrupt deassertion. Check if bottom-half
3100 * irq event handler completes before caching new event to prevent
3101 * losing events.
3102 */
3103 if (evt->flags & DWC3_EVENT_PENDING)
3104 return IRQ_HANDLED;
3105
660e9bde 3106 count = dwc3_readl(dwc->regs, DWC3_GEVNTCOUNT(0));
72246da4
FB
3107 count &= DWC3_GEVNTCOUNT_MASK;
3108 if (!count)
3109 return IRQ_NONE;
3110
b15a762f
FB
3111 evt->count = count;
3112 evt->flags |= DWC3_EVENT_PENDING;
72246da4 3113
e8adfc30 3114 /* Mask interrupt */
660e9bde 3115 reg = dwc3_readl(dwc->regs, DWC3_GEVNTSIZ(0));
e8adfc30 3116 reg |= DWC3_GEVNTSIZ_INTMASK;
660e9bde 3117 dwc3_writel(dwc->regs, DWC3_GEVNTSIZ(0), reg);
e8adfc30 3118
ebbb2d59
JY
3119 amount = min(count, evt->length - evt->lpos);
3120 memcpy(evt->cache + evt->lpos, evt->buf + evt->lpos, amount);
3121
3122 if (amount < count)
3123 memcpy(evt->cache, evt->buf, count - amount);
3124
65aca320
JY
3125 dwc3_writel(dwc->regs, DWC3_GEVNTCOUNT(0), count);
3126
b15a762f 3127 return IRQ_WAKE_THREAD;
72246da4
FB
3128}
3129
dea520a4 3130static irqreturn_t dwc3_interrupt(int irq, void *_evt)
72246da4 3131{
dea520a4 3132 struct dwc3_event_buffer *evt = _evt;
72246da4 3133
dea520a4 3134 return dwc3_check_event_buf(evt);
72246da4
FB
3135}
3136
6db3812e
FB
3137static int dwc3_gadget_get_irq(struct dwc3 *dwc)
3138{
3139 struct platform_device *dwc3_pdev = to_platform_device(dwc->dev);
3140 int irq;
3141
3142 irq = platform_get_irq_byname(dwc3_pdev, "peripheral");
3143 if (irq > 0)
3144 goto out;
3145
3146 if (irq == -EPROBE_DEFER)
3147 goto out;
3148
3149 irq = platform_get_irq_byname(dwc3_pdev, "dwc_usb3");
3150 if (irq > 0)
3151 goto out;
3152
3153 if (irq == -EPROBE_DEFER)
3154 goto out;
3155
3156 irq = platform_get_irq(dwc3_pdev, 0);
3157 if (irq > 0)
3158 goto out;
3159
3160 if (irq != -EPROBE_DEFER)
3161 dev_err(dwc->dev, "missing peripheral IRQ\n");
3162
3163 if (!irq)
3164 irq = -EINVAL;
3165
3166out:
3167 return irq;
3168}
3169
72246da4 3170/**
bfad65ee 3171 * dwc3_gadget_init - initializes gadget related registers
1d046793 3172 * @dwc: pointer to our controller context structure
72246da4
FB
3173 *
3174 * Returns 0 on success otherwise negative errno.
3175 */
41ac7b3a 3176int dwc3_gadget_init(struct dwc3 *dwc)
72246da4 3177{
6db3812e
FB
3178 int ret;
3179 int irq;
9522def4 3180
6db3812e
FB
3181 irq = dwc3_gadget_get_irq(dwc);
3182 if (irq < 0) {
3183 ret = irq;
3184 goto err0;
9522def4
RQ
3185 }
3186
3187 dwc->irq_gadget = irq;
72246da4 3188
d64ff406
AB
3189 dwc->ep0_trb = dma_alloc_coherent(dwc->sysdev,
3190 sizeof(*dwc->ep0_trb) * 2,
3191 &dwc->ep0_trb_addr, GFP_KERNEL);
72246da4
FB
3192 if (!dwc->ep0_trb) {
3193 dev_err(dwc->dev, "failed to allocate ep0 trb\n");
3194 ret = -ENOMEM;
7d5e650a 3195 goto err0;
72246da4
FB
3196 }
3197
4199c5f8 3198 dwc->setup_buf = kzalloc(DWC3_EP0_SETUP_SIZE, GFP_KERNEL);
72246da4 3199 if (!dwc->setup_buf) {
72246da4 3200 ret = -ENOMEM;
7d5e650a 3201 goto err1;
72246da4
FB
3202 }
3203
905dc04e
FB
3204 dwc->bounce = dma_alloc_coherent(dwc->sysdev, DWC3_BOUNCE_SIZE,
3205 &dwc->bounce_addr, GFP_KERNEL);
3206 if (!dwc->bounce) {
3207 ret = -ENOMEM;
d6e5a549 3208 goto err2;
905dc04e
FB
3209 }
3210
bb014736
BW
3211 init_completion(&dwc->ep0_in_setup);
3212
72246da4 3213 dwc->gadget.ops = &dwc3_gadget_ops;
72246da4 3214 dwc->gadget.speed = USB_SPEED_UNKNOWN;
eeb720fb 3215 dwc->gadget.sg_supported = true;
72246da4 3216 dwc->gadget.name = "dwc3-gadget";
6a4290cc 3217 dwc->gadget.is_otg = dwc->dr_mode == USB_DR_MODE_OTG;
72246da4 3218
b9e51b2b
BM
3219 /*
3220 * FIXME We might be setting max_speed to <SUPER, however versions
3221 * <2.20a of dwc3 have an issue with metastability (documented
3222 * elsewhere in this driver) which tells us we can't set max speed to
3223 * anything lower than SUPER.
3224 *
3225 * Because gadget.max_speed is only used by composite.c and function
3226 * drivers (i.e. it won't go into dwc3's registers) we are allowing this
3227 * to happen so we avoid sending SuperSpeed Capability descriptor
3228 * together with our BOS descriptor as that could confuse host into
3229 * thinking we can handle super speed.
3230 *
3231 * Note that, in fact, we won't even support GetBOS requests when speed
3232 * is less than super speed because we don't have means, yet, to tell
3233 * composite.c that we are USB 2.0 + LPM ECN.
3234 */
3235 if (dwc->revision < DWC3_REVISION_220A)
5eb30ced 3236 dev_info(dwc->dev, "changing max_speed on rev %08x\n",
b9e51b2b
BM
3237 dwc->revision);
3238
3239 dwc->gadget.max_speed = dwc->maximum_speed;
3240
72246da4
FB
3241 /*
3242 * REVISIT: Here we should clear all pending IRQs to be
3243 * sure we're starting from a well known location.
3244 */
3245
f3bcfc7e 3246 ret = dwc3_gadget_init_endpoints(dwc, dwc->num_eps);
72246da4 3247 if (ret)
d6e5a549 3248 goto err3;
72246da4 3249
72246da4
FB
3250 ret = usb_add_gadget_udc(dwc->dev, &dwc->gadget);
3251 if (ret) {
3252 dev_err(dwc->dev, "failed to register udc\n");
d6e5a549 3253 goto err4;
72246da4
FB
3254 }
3255
3256 return 0;
3257
7d5e650a 3258err4:
d6e5a549 3259 dwc3_gadget_free_endpoints(dwc);
04c03d10 3260
7d5e650a 3261err3:
d6e5a549
FB
3262 dma_free_coherent(dwc->sysdev, DWC3_BOUNCE_SIZE, dwc->bounce,
3263 dwc->bounce_addr);
5812b1c2 3264
7d5e650a 3265err2:
0fc9a1be 3266 kfree(dwc->setup_buf);
72246da4 3267
7d5e650a 3268err1:
d64ff406 3269 dma_free_coherent(dwc->sysdev, sizeof(*dwc->ep0_trb) * 2,
72246da4
FB
3270 dwc->ep0_trb, dwc->ep0_trb_addr);
3271
72246da4
FB
3272err0:
3273 return ret;
3274}
3275
7415f17c
FB
3276/* -------------------------------------------------------------------------- */
3277
72246da4
FB
3278void dwc3_gadget_exit(struct dwc3 *dwc)
3279{
72246da4 3280 usb_del_gadget_udc(&dwc->gadget);
72246da4 3281 dwc3_gadget_free_endpoints(dwc);
905dc04e 3282 dma_free_coherent(dwc->sysdev, DWC3_BOUNCE_SIZE, dwc->bounce,
d6e5a549 3283 dwc->bounce_addr);
0fc9a1be 3284 kfree(dwc->setup_buf);
d64ff406 3285 dma_free_coherent(dwc->sysdev, sizeof(*dwc->ep0_trb) * 2,
d6e5a549 3286 dwc->ep0_trb, dwc->ep0_trb_addr);
72246da4 3287}
7415f17c 3288
0b0231aa 3289int dwc3_gadget_suspend(struct dwc3 *dwc)
7415f17c 3290{
9772b47a
RQ
3291 if (!dwc->gadget_driver)
3292 return 0;
3293
1551e35e 3294 dwc3_gadget_run_stop(dwc, false, false);
9f8a67b6
FB
3295 dwc3_disconnect_gadget(dwc);
3296 __dwc3_gadget_stop(dwc);
7415f17c
FB
3297
3298 return 0;
3299}
3300
3301int dwc3_gadget_resume(struct dwc3 *dwc)
3302{
7415f17c
FB
3303 int ret;
3304
9772b47a
RQ
3305 if (!dwc->gadget_driver)
3306 return 0;
3307
9f8a67b6
FB
3308 ret = __dwc3_gadget_start(dwc);
3309 if (ret < 0)
7415f17c
FB
3310 goto err0;
3311
9f8a67b6
FB
3312 ret = dwc3_gadget_run_stop(dwc, true, false);
3313 if (ret < 0)
7415f17c
FB
3314 goto err1;
3315
7415f17c
FB
3316 return 0;
3317
3318err1:
9f8a67b6 3319 __dwc3_gadget_stop(dwc);
7415f17c
FB
3320
3321err0:
3322 return ret;
3323}
fc8bb91b
FB
3324
3325void dwc3_gadget_process_pending_events(struct dwc3 *dwc)
3326{
3327 if (dwc->pending_events) {
3328 dwc3_interrupt(dwc->irq_gadget, dwc->ev_buf);
3329 dwc->pending_events = false;
3330 enable_irq(dwc->irq_gadget);
3331 }
3332}
This page took 1.140588 seconds and 4 git commands to generate.