]> Git Repo - linux.git/blame - drivers/usb/dwc3/gadget.c
usb: dwc3: decrement queued_requests
[linux.git] / drivers / usb / dwc3 / gadget.c
CommitLineData
72246da4
FB
1/**
2 * gadget.c - DesignWare USB3 DRD Controller Gadget Framework Link
3 *
4 * Copyright (C) 2010-2011 Texas Instruments Incorporated - http://www.ti.com
72246da4
FB
5 *
6 * Authors: Felipe Balbi <[email protected]>,
7 * Sebastian Andrzej Siewior <[email protected]>
8 *
5945f789
FB
9 * This program is free software: you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 of
11 * the License as published by the Free Software Foundation.
72246da4 12 *
5945f789
FB
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
72246da4
FB
17 */
18
19#include <linux/kernel.h>
20#include <linux/delay.h>
21#include <linux/slab.h>
22#include <linux/spinlock.h>
23#include <linux/platform_device.h>
24#include <linux/pm_runtime.h>
25#include <linux/interrupt.h>
26#include <linux/io.h>
27#include <linux/list.h>
28#include <linux/dma-mapping.h>
29
30#include <linux/usb/ch9.h>
31#include <linux/usb/gadget.h>
32
80977dc9 33#include "debug.h"
72246da4
FB
34#include "core.h"
35#include "gadget.h"
36#include "io.h"
37
04a9bfcd
FB
38/**
39 * dwc3_gadget_set_test_mode - Enables USB2 Test Modes
40 * @dwc: pointer to our context structure
41 * @mode: the mode to set (J, K SE0 NAK, Force Enable)
42 *
43 * Caller should take care of locking. This function will
44 * return 0 on success or -EINVAL if wrong Test Selector
45 * is passed
46 */
47int dwc3_gadget_set_test_mode(struct dwc3 *dwc, int mode)
48{
49 u32 reg;
50
51 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
52 reg &= ~DWC3_DCTL_TSTCTRL_MASK;
53
54 switch (mode) {
55 case TEST_J:
56 case TEST_K:
57 case TEST_SE0_NAK:
58 case TEST_PACKET:
59 case TEST_FORCE_EN:
60 reg |= mode << 1;
61 break;
62 default:
63 return -EINVAL;
64 }
65
66 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
67
68 return 0;
69}
70
911f1f88
PZ
71/**
72 * dwc3_gadget_get_link_state - Gets current state of USB Link
73 * @dwc: pointer to our context structure
74 *
75 * Caller should take care of locking. This function will
76 * return the link state on success (>= 0) or -ETIMEDOUT.
77 */
78int dwc3_gadget_get_link_state(struct dwc3 *dwc)
79{
80 u32 reg;
81
82 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
83
84 return DWC3_DSTS_USBLNKST(reg);
85}
86
8598bde7
FB
87/**
88 * dwc3_gadget_set_link_state - Sets USB Link to a particular State
89 * @dwc: pointer to our context structure
90 * @state: the state to put link into
91 *
92 * Caller should take care of locking. This function will
aee63e3c 93 * return 0 on success or -ETIMEDOUT.
8598bde7
FB
94 */
95int dwc3_gadget_set_link_state(struct dwc3 *dwc, enum dwc3_link_state state)
96{
aee63e3c 97 int retries = 10000;
8598bde7
FB
98 u32 reg;
99
802fde98
PZ
100 /*
101 * Wait until device controller is ready. Only applies to 1.94a and
102 * later RTL.
103 */
104 if (dwc->revision >= DWC3_REVISION_194A) {
105 while (--retries) {
106 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
107 if (reg & DWC3_DSTS_DCNRD)
108 udelay(5);
109 else
110 break;
111 }
112
113 if (retries <= 0)
114 return -ETIMEDOUT;
115 }
116
8598bde7
FB
117 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
118 reg &= ~DWC3_DCTL_ULSTCHNGREQ_MASK;
119
120 /* set requested state */
121 reg |= DWC3_DCTL_ULSTCHNGREQ(state);
122 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
123
802fde98
PZ
124 /*
125 * The following code is racy when called from dwc3_gadget_wakeup,
126 * and is not needed, at least on newer versions
127 */
128 if (dwc->revision >= DWC3_REVISION_194A)
129 return 0;
130
8598bde7 131 /* wait for a change in DSTS */
aed430e5 132 retries = 10000;
8598bde7
FB
133 while (--retries) {
134 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
135
8598bde7
FB
136 if (DWC3_DSTS_USBLNKST(reg) == state)
137 return 0;
138
aee63e3c 139 udelay(5);
8598bde7
FB
140 }
141
8598bde7
FB
142 return -ETIMEDOUT;
143}
144
dca0119c
JY
145/**
146 * dwc3_ep_inc_trb() - Increment a TRB index.
147 * @index - Pointer to the TRB index to increment.
148 *
149 * The index should never point to the link TRB. After incrementing,
150 * if it is point to the link TRB, wrap around to the beginning. The
151 * link TRB is always at the last TRB entry.
152 */
153static void dwc3_ep_inc_trb(u8 *index)
457e84b6 154{
dca0119c
JY
155 (*index)++;
156 if (*index == (DWC3_TRB_NUM - 1))
157 *index = 0;
ef966b9d 158}
457e84b6 159
dca0119c 160static void dwc3_ep_inc_enq(struct dwc3_ep *dep)
ef966b9d 161{
dca0119c 162 dwc3_ep_inc_trb(&dep->trb_enqueue);
ef966b9d 163}
457e84b6 164
dca0119c 165static void dwc3_ep_inc_deq(struct dwc3_ep *dep)
ef966b9d 166{
dca0119c 167 dwc3_ep_inc_trb(&dep->trb_dequeue);
457e84b6
FB
168}
169
72246da4
FB
170void dwc3_gadget_giveback(struct dwc3_ep *dep, struct dwc3_request *req,
171 int status)
172{
173 struct dwc3 *dwc = dep->dwc;
174
737f1ae2 175 req->started = false;
72246da4 176 list_del(&req->list);
eeb720fb 177 req->trb = NULL;
e62c5bc5 178 req->remaining = 0;
72246da4
FB
179
180 if (req->request.status == -EINPROGRESS)
181 req->request.status = status;
182
0416e494
PA
183 if (dwc->ep0_bounced && dep->number == 0)
184 dwc->ep0_bounced = false;
185 else
186 usb_gadget_unmap_request(&dwc->gadget, &req->request,
187 req->direction);
72246da4 188
2c4cbe6e 189 trace_dwc3_gadget_giveback(req);
72246da4
FB
190
191 spin_unlock(&dwc->lock);
304f7e5e 192 usb_gadget_giveback_request(&dep->endpoint, &req->request);
72246da4 193 spin_lock(&dwc->lock);
fc8bb91b
FB
194
195 if (dep->number > 1)
196 pm_runtime_put(dwc->dev);
72246da4
FB
197}
198
3ece0ec4 199int dwc3_send_gadget_generic_command(struct dwc3 *dwc, unsigned cmd, u32 param)
b09bb642
FB
200{
201 u32 timeout = 500;
71f7e702 202 int status = 0;
0fe886cd 203 int ret = 0;
b09bb642
FB
204 u32 reg;
205
206 dwc3_writel(dwc->regs, DWC3_DGCMDPAR, param);
207 dwc3_writel(dwc->regs, DWC3_DGCMD, cmd | DWC3_DGCMD_CMDACT);
208
209 do {
210 reg = dwc3_readl(dwc->regs, DWC3_DGCMD);
211 if (!(reg & DWC3_DGCMD_CMDACT)) {
71f7e702
FB
212 status = DWC3_DGCMD_STATUS(reg);
213 if (status)
0fe886cd
FB
214 ret = -EINVAL;
215 break;
b09bb642 216 }
0fe886cd
FB
217 } while (timeout--);
218
219 if (!timeout) {
0fe886cd 220 ret = -ETIMEDOUT;
71f7e702 221 status = -ETIMEDOUT;
0fe886cd
FB
222 }
223
71f7e702
FB
224 trace_dwc3_gadget_generic_cmd(cmd, param, status);
225
0fe886cd 226 return ret;
b09bb642
FB
227}
228
c36d8e94
FB
229static int __dwc3_gadget_wakeup(struct dwc3 *dwc);
230
2cd4718d
FB
231int dwc3_send_gadget_ep_cmd(struct dwc3_ep *dep, unsigned cmd,
232 struct dwc3_gadget_ep_cmd_params *params)
72246da4 233{
8897a761 234 const struct usb_endpoint_descriptor *desc = dep->endpoint.desc;
2cd4718d 235 struct dwc3 *dwc = dep->dwc;
61d58242 236 u32 timeout = 500;
72246da4
FB
237 u32 reg;
238
0933df15 239 int cmd_status = 0;
2b0f11df 240 int susphy = false;
c0ca324d 241 int ret = -EINVAL;
72246da4 242
2b0f11df
FB
243 /*
244 * Synopsys Databook 2.60a states, on section 6.3.2.5.[1-8], that if
245 * we're issuing an endpoint command, we must check if
246 * GUSB2PHYCFG.SUSPHY bit is set. If it is, then we need to clear it.
247 *
248 * We will also set SUSPHY bit to what it was before returning as stated
249 * by the same section on Synopsys databook.
250 */
ab2a92e7
FB
251 if (dwc->gadget.speed <= USB_SPEED_HIGH) {
252 reg = dwc3_readl(dwc->regs, DWC3_GUSB2PHYCFG(0));
253 if (unlikely(reg & DWC3_GUSB2PHYCFG_SUSPHY)) {
254 susphy = true;
255 reg &= ~DWC3_GUSB2PHYCFG_SUSPHY;
256 dwc3_writel(dwc->regs, DWC3_GUSB2PHYCFG(0), reg);
257 }
2b0f11df
FB
258 }
259
5999914f 260 if (DWC3_DEPCMD_CMD(cmd) == DWC3_DEPCMD_STARTTRANSFER) {
c36d8e94
FB
261 int needs_wakeup;
262
263 needs_wakeup = (dwc->link_state == DWC3_LINK_STATE_U1 ||
264 dwc->link_state == DWC3_LINK_STATE_U2 ||
265 dwc->link_state == DWC3_LINK_STATE_U3);
266
267 if (unlikely(needs_wakeup)) {
268 ret = __dwc3_gadget_wakeup(dwc);
269 dev_WARN_ONCE(dwc->dev, ret, "wakeup failed --> %d\n",
270 ret);
271 }
272 }
273
2eb88016
FB
274 dwc3_writel(dep->regs, DWC3_DEPCMDPAR0, params->param0);
275 dwc3_writel(dep->regs, DWC3_DEPCMDPAR1, params->param1);
276 dwc3_writel(dep->regs, DWC3_DEPCMDPAR2, params->param2);
72246da4 277
8897a761
FB
278 /*
279 * Synopsys Databook 2.60a states in section 6.3.2.5.6 of that if we're
280 * not relying on XferNotReady, we can make use of a special "No
281 * Response Update Transfer" command where we should clear both CmdAct
282 * and CmdIOC bits.
283 *
284 * With this, we don't need to wait for command completion and can
285 * straight away issue further commands to the endpoint.
286 *
287 * NOTICE: We're making an assumption that control endpoints will never
288 * make use of Update Transfer command. This is a safe assumption
289 * because we can never have more than one request at a time with
290 * Control Endpoints. If anybody changes that assumption, this chunk
291 * needs to be updated accordingly.
292 */
293 if (DWC3_DEPCMD_CMD(cmd) == DWC3_DEPCMD_UPDATETRANSFER &&
294 !usb_endpoint_xfer_isoc(desc))
295 cmd &= ~(DWC3_DEPCMD_CMDIOC | DWC3_DEPCMD_CMDACT);
296 else
297 cmd |= DWC3_DEPCMD_CMDACT;
298
299 dwc3_writel(dep->regs, DWC3_DEPCMD, cmd);
72246da4 300 do {
2eb88016 301 reg = dwc3_readl(dep->regs, DWC3_DEPCMD);
72246da4 302 if (!(reg & DWC3_DEPCMD_CMDACT)) {
0933df15 303 cmd_status = DWC3_DEPCMD_STATUS(reg);
7b9cc7a2 304
7b9cc7a2
KL
305 switch (cmd_status) {
306 case 0:
307 ret = 0;
308 break;
309 case DEPEVT_TRANSFER_NO_RESOURCE:
7b9cc7a2 310 ret = -EINVAL;
c0ca324d 311 break;
7b9cc7a2
KL
312 case DEPEVT_TRANSFER_BUS_EXPIRY:
313 /*
314 * SW issues START TRANSFER command to
315 * isochronous ep with future frame interval. If
316 * future interval time has already passed when
317 * core receives the command, it will respond
318 * with an error status of 'Bus Expiry'.
319 *
320 * Instead of always returning -EINVAL, let's
321 * give a hint to the gadget driver that this is
322 * the case by returning -EAGAIN.
323 */
7b9cc7a2
KL
324 ret = -EAGAIN;
325 break;
326 default:
327 dev_WARN(dwc->dev, "UNKNOWN cmd status\n");
328 }
329
c0ca324d 330 break;
72246da4 331 }
f6bb225b 332 } while (--timeout);
72246da4 333
f6bb225b 334 if (timeout == 0) {
f6bb225b 335 ret = -ETIMEDOUT;
0933df15 336 cmd_status = -ETIMEDOUT;
f6bb225b 337 }
c0ca324d 338
0933df15
FB
339 trace_dwc3_gadget_ep_cmd(dep, cmd, params, cmd_status);
340
6cb2e4e3
FB
341 if (ret == 0) {
342 switch (DWC3_DEPCMD_CMD(cmd)) {
343 case DWC3_DEPCMD_STARTTRANSFER:
344 dep->flags |= DWC3_EP_TRANSFER_STARTED;
345 break;
346 case DWC3_DEPCMD_ENDTRANSFER:
347 dep->flags &= ~DWC3_EP_TRANSFER_STARTED;
348 break;
349 default:
350 /* nothing */
351 break;
352 }
353 }
354
2b0f11df
FB
355 if (unlikely(susphy)) {
356 reg = dwc3_readl(dwc->regs, DWC3_GUSB2PHYCFG(0));
357 reg |= DWC3_GUSB2PHYCFG_SUSPHY;
358 dwc3_writel(dwc->regs, DWC3_GUSB2PHYCFG(0), reg);
359 }
360
c0ca324d 361 return ret;
72246da4
FB
362}
363
50c763f8
JY
364static int dwc3_send_clear_stall_ep_cmd(struct dwc3_ep *dep)
365{
366 struct dwc3 *dwc = dep->dwc;
367 struct dwc3_gadget_ep_cmd_params params;
368 u32 cmd = DWC3_DEPCMD_CLEARSTALL;
369
370 /*
371 * As of core revision 2.60a the recommended programming model
372 * is to set the ClearPendIN bit when issuing a Clear Stall EP
373 * command for IN endpoints. This is to prevent an issue where
374 * some (non-compliant) hosts may not send ACK TPs for pending
375 * IN transfers due to a mishandled error condition. Synopsys
376 * STAR 9000614252.
377 */
5e6c88d2
LB
378 if (dep->direction && (dwc->revision >= DWC3_REVISION_260A) &&
379 (dwc->gadget.speed >= USB_SPEED_SUPER))
50c763f8
JY
380 cmd |= DWC3_DEPCMD_CLEARPENDIN;
381
382 memset(&params, 0, sizeof(params));
383
2cd4718d 384 return dwc3_send_gadget_ep_cmd(dep, cmd, &params);
50c763f8
JY
385}
386
72246da4 387static dma_addr_t dwc3_trb_dma_offset(struct dwc3_ep *dep,
f6bafc6a 388 struct dwc3_trb *trb)
72246da4 389{
c439ef87 390 u32 offset = (char *) trb - (char *) dep->trb_pool;
72246da4
FB
391
392 return dep->trb_pool_dma + offset;
393}
394
395static int dwc3_alloc_trb_pool(struct dwc3_ep *dep)
396{
397 struct dwc3 *dwc = dep->dwc;
398
399 if (dep->trb_pool)
400 return 0;
401
72246da4
FB
402 dep->trb_pool = dma_alloc_coherent(dwc->dev,
403 sizeof(struct dwc3_trb) * DWC3_TRB_NUM,
404 &dep->trb_pool_dma, GFP_KERNEL);
405 if (!dep->trb_pool) {
406 dev_err(dep->dwc->dev, "failed to allocate trb pool for %s\n",
407 dep->name);
408 return -ENOMEM;
409 }
410
411 return 0;
412}
413
414static void dwc3_free_trb_pool(struct dwc3_ep *dep)
415{
416 struct dwc3 *dwc = dep->dwc;
417
418 dma_free_coherent(dwc->dev, sizeof(struct dwc3_trb) * DWC3_TRB_NUM,
419 dep->trb_pool, dep->trb_pool_dma);
420
421 dep->trb_pool = NULL;
422 dep->trb_pool_dma = 0;
423}
424
c4509601
JY
425static int dwc3_gadget_set_xfer_resource(struct dwc3 *dwc, struct dwc3_ep *dep);
426
427/**
428 * dwc3_gadget_start_config - Configure EP resources
429 * @dwc: pointer to our controller context structure
430 * @dep: endpoint that is being enabled
431 *
432 * The assignment of transfer resources cannot perfectly follow the
433 * data book due to the fact that the controller driver does not have
434 * all knowledge of the configuration in advance. It is given this
435 * information piecemeal by the composite gadget framework after every
436 * SET_CONFIGURATION and SET_INTERFACE. Trying to follow the databook
437 * programming model in this scenario can cause errors. For two
438 * reasons:
439 *
440 * 1) The databook says to do DEPSTARTCFG for every SET_CONFIGURATION
441 * and SET_INTERFACE (8.1.5). This is incorrect in the scenario of
442 * multiple interfaces.
443 *
444 * 2) The databook does not mention doing more DEPXFERCFG for new
445 * endpoint on alt setting (8.1.6).
446 *
447 * The following simplified method is used instead:
448 *
449 * All hardware endpoints can be assigned a transfer resource and this
450 * setting will stay persistent until either a core reset or
451 * hibernation. So whenever we do a DEPSTARTCFG(0) we can go ahead and
452 * do DEPXFERCFG for every hardware endpoint as well. We are
453 * guaranteed that there are as many transfer resources as endpoints.
454 *
455 * This function is called for each endpoint when it is being enabled
456 * but is triggered only when called for EP0-out, which always happens
457 * first, and which should only happen in one of the above conditions.
458 */
72246da4
FB
459static int dwc3_gadget_start_config(struct dwc3 *dwc, struct dwc3_ep *dep)
460{
461 struct dwc3_gadget_ep_cmd_params params;
462 u32 cmd;
c4509601
JY
463 int i;
464 int ret;
465
466 if (dep->number)
467 return 0;
72246da4
FB
468
469 memset(&params, 0x00, sizeof(params));
c4509601 470 cmd = DWC3_DEPCMD_DEPSTARTCFG;
72246da4 471
2cd4718d 472 ret = dwc3_send_gadget_ep_cmd(dep, cmd, &params);
c4509601
JY
473 if (ret)
474 return ret;
475
476 for (i = 0; i < DWC3_ENDPOINTS_NUM; i++) {
477 struct dwc3_ep *dep = dwc->eps[i];
72246da4 478
c4509601
JY
479 if (!dep)
480 continue;
481
482 ret = dwc3_gadget_set_xfer_resource(dwc, dep);
483 if (ret)
484 return ret;
72246da4
FB
485 }
486
487 return 0;
488}
489
490static int dwc3_gadget_set_ep_config(struct dwc3 *dwc, struct dwc3_ep *dep,
c90bfaec 491 const struct usb_endpoint_descriptor *desc,
4b345c9a 492 const struct usb_ss_ep_comp_descriptor *comp_desc,
21e64bf2 493 bool modify, bool restore)
72246da4
FB
494{
495 struct dwc3_gadget_ep_cmd_params params;
496
21e64bf2
FB
497 if (dev_WARN_ONCE(dwc->dev, modify && restore,
498 "Can't modify and restore\n"))
499 return -EINVAL;
500
72246da4
FB
501 memset(&params, 0x00, sizeof(params));
502
dc1c70a7 503 params.param0 = DWC3_DEPCFG_EP_TYPE(usb_endpoint_type(desc))
d2e9a13a
CP
504 | DWC3_DEPCFG_MAX_PACKET_SIZE(usb_endpoint_maxp(desc));
505
506 /* Burst size is only needed in SuperSpeed mode */
ee5cd41c 507 if (dwc->gadget.speed >= USB_SPEED_SUPER) {
676e3497 508 u32 burst = dep->endpoint.maxburst;
676e3497 509 params.param0 |= DWC3_DEPCFG_BURST_SIZE(burst - 1);
d2e9a13a 510 }
72246da4 511
21e64bf2
FB
512 if (modify) {
513 params.param0 |= DWC3_DEPCFG_ACTION_MODIFY;
514 } else if (restore) {
265b70a7
PZ
515 params.param0 |= DWC3_DEPCFG_ACTION_RESTORE;
516 params.param2 |= dep->saved_state;
21e64bf2
FB
517 } else {
518 params.param0 |= DWC3_DEPCFG_ACTION_INIT;
265b70a7
PZ
519 }
520
4bc48c97
FB
521 if (usb_endpoint_xfer_control(desc))
522 params.param1 = DWC3_DEPCFG_XFER_COMPLETE_EN;
13fa2e69
FB
523
524 if (dep->number <= 1 || usb_endpoint_xfer_isoc(desc))
525 params.param1 |= DWC3_DEPCFG_XFER_NOT_READY_EN;
72246da4 526
18b7ede5 527 if (usb_ss_max_streams(comp_desc) && usb_endpoint_xfer_bulk(desc)) {
dc1c70a7
FB
528 params.param1 |= DWC3_DEPCFG_STREAM_CAPABLE
529 | DWC3_DEPCFG_STREAM_EVENT_EN;
879631aa
FB
530 dep->stream_capable = true;
531 }
532
0b93a4c8 533 if (!usb_endpoint_xfer_control(desc))
dc1c70a7 534 params.param1 |= DWC3_DEPCFG_XFER_IN_PROGRESS_EN;
72246da4
FB
535
536 /*
537 * We are doing 1:1 mapping for endpoints, meaning
538 * Physical Endpoints 2 maps to Logical Endpoint 2 and
539 * so on. We consider the direction bit as part of the physical
540 * endpoint number. So USB endpoint 0x81 is 0x03.
541 */
dc1c70a7 542 params.param1 |= DWC3_DEPCFG_EP_NUMBER(dep->number);
72246da4
FB
543
544 /*
545 * We must use the lower 16 TX FIFOs even though
546 * HW might have more
547 */
548 if (dep->direction)
dc1c70a7 549 params.param0 |= DWC3_DEPCFG_FIFO_NUMBER(dep->number >> 1);
72246da4
FB
550
551 if (desc->bInterval) {
dc1c70a7 552 params.param1 |= DWC3_DEPCFG_BINTERVAL_M1(desc->bInterval - 1);
72246da4
FB
553 dep->interval = 1 << (desc->bInterval - 1);
554 }
555
2cd4718d 556 return dwc3_send_gadget_ep_cmd(dep, DWC3_DEPCMD_SETEPCONFIG, &params);
72246da4
FB
557}
558
559static int dwc3_gadget_set_xfer_resource(struct dwc3 *dwc, struct dwc3_ep *dep)
560{
561 struct dwc3_gadget_ep_cmd_params params;
562
563 memset(&params, 0x00, sizeof(params));
564
dc1c70a7 565 params.param0 = DWC3_DEPXFERCFG_NUM_XFER_RES(1);
72246da4 566
2cd4718d
FB
567 return dwc3_send_gadget_ep_cmd(dep, DWC3_DEPCMD_SETTRANSFRESOURCE,
568 &params);
72246da4
FB
569}
570
571/**
572 * __dwc3_gadget_ep_enable - Initializes a HW endpoint
573 * @dep: endpoint to be initialized
574 * @desc: USB Endpoint Descriptor
575 *
576 * Caller should take care of locking
577 */
578static int __dwc3_gadget_ep_enable(struct dwc3_ep *dep,
c90bfaec 579 const struct usb_endpoint_descriptor *desc,
4b345c9a 580 const struct usb_ss_ep_comp_descriptor *comp_desc,
21e64bf2 581 bool modify, bool restore)
72246da4
FB
582{
583 struct dwc3 *dwc = dep->dwc;
584 u32 reg;
b09e99ee 585 int ret;
72246da4
FB
586
587 if (!(dep->flags & DWC3_EP_ENABLED)) {
588 ret = dwc3_gadget_start_config(dwc, dep);
589 if (ret)
590 return ret;
591 }
592
21e64bf2 593 ret = dwc3_gadget_set_ep_config(dwc, dep, desc, comp_desc, modify,
265b70a7 594 restore);
72246da4
FB
595 if (ret)
596 return ret;
597
598 if (!(dep->flags & DWC3_EP_ENABLED)) {
f6bafc6a
FB
599 struct dwc3_trb *trb_st_hw;
600 struct dwc3_trb *trb_link;
72246da4 601
16e78db7 602 dep->endpoint.desc = desc;
c90bfaec 603 dep->comp_desc = comp_desc;
72246da4
FB
604 dep->type = usb_endpoint_type(desc);
605 dep->flags |= DWC3_EP_ENABLED;
76a638f8 606 dep->flags &= ~DWC3_EP_END_TRANSFER_PENDING;
72246da4
FB
607
608 reg = dwc3_readl(dwc->regs, DWC3_DALEPENA);
609 reg |= DWC3_DALEPENA_EP(dep->number);
610 dwc3_writel(dwc->regs, DWC3_DALEPENA, reg);
611
76a638f8
BW
612 init_waitqueue_head(&dep->wait_end_transfer);
613
36b68aae 614 if (usb_endpoint_xfer_control(desc))
2870e501 615 goto out;
72246da4 616
0d25744a
JY
617 /* Initialize the TRB ring */
618 dep->trb_dequeue = 0;
619 dep->trb_enqueue = 0;
620 memset(dep->trb_pool, 0,
621 sizeof(struct dwc3_trb) * DWC3_TRB_NUM);
622
36b68aae 623 /* Link TRB. The HWO bit is never reset */
72246da4
FB
624 trb_st_hw = &dep->trb_pool[0];
625
f6bafc6a 626 trb_link = &dep->trb_pool[DWC3_TRB_NUM - 1];
f6bafc6a
FB
627 trb_link->bpl = lower_32_bits(dwc3_trb_dma_offset(dep, trb_st_hw));
628 trb_link->bph = upper_32_bits(dwc3_trb_dma_offset(dep, trb_st_hw));
629 trb_link->ctrl |= DWC3_TRBCTL_LINK_TRB;
630 trb_link->ctrl |= DWC3_TRB_CTRL_HWO;
72246da4
FB
631 }
632
a97ea994
FB
633 /*
634 * Issue StartTransfer here with no-op TRB so we can always rely on No
635 * Response Update Transfer command.
636 */
637 if (usb_endpoint_xfer_bulk(desc)) {
638 struct dwc3_gadget_ep_cmd_params params;
639 struct dwc3_trb *trb;
640 dma_addr_t trb_dma;
641 u32 cmd;
642
643 memset(&params, 0, sizeof(params));
644 trb = &dep->trb_pool[0];
645 trb_dma = dwc3_trb_dma_offset(dep, trb);
646
647 params.param0 = upper_32_bits(trb_dma);
648 params.param1 = lower_32_bits(trb_dma);
649
650 cmd = DWC3_DEPCMD_STARTTRANSFER;
651
652 ret = dwc3_send_gadget_ep_cmd(dep, cmd, &params);
653 if (ret < 0)
654 return ret;
655
656 dep->flags |= DWC3_EP_BUSY;
657
658 dep->resource_index = dwc3_gadget_ep_get_transfer_index(dep);
659 WARN_ON_ONCE(!dep->resource_index);
660 }
661
2870e501
FB
662
663out:
664 trace_dwc3_gadget_ep_enable(dep);
665
72246da4
FB
666 return 0;
667}
668
b992e681 669static void dwc3_stop_active_transfer(struct dwc3 *dwc, u32 epnum, bool force);
624407f9 670static void dwc3_remove_requests(struct dwc3 *dwc, struct dwc3_ep *dep)
72246da4
FB
671{
672 struct dwc3_request *req;
673
0e146028 674 dwc3_stop_active_transfer(dwc, dep->number, true);
624407f9 675
0e146028
FB
676 /* - giveback all requests to gadget driver */
677 while (!list_empty(&dep->started_list)) {
678 req = next_request(&dep->started_list);
1591633e 679
0e146028 680 dwc3_gadget_giveback(dep, req, -ESHUTDOWN);
ea53b882
FB
681 }
682
aa3342c8
FB
683 while (!list_empty(&dep->pending_list)) {
684 req = next_request(&dep->pending_list);
72246da4 685
624407f9 686 dwc3_gadget_giveback(dep, req, -ESHUTDOWN);
72246da4 687 }
72246da4
FB
688}
689
690/**
691 * __dwc3_gadget_ep_disable - Disables a HW endpoint
692 * @dep: the endpoint to disable
693 *
624407f9
SAS
694 * This function also removes requests which are currently processed ny the
695 * hardware and those which are not yet scheduled.
696 * Caller should take care of locking.
72246da4 697 */
72246da4
FB
698static int __dwc3_gadget_ep_disable(struct dwc3_ep *dep)
699{
700 struct dwc3 *dwc = dep->dwc;
701 u32 reg;
702
2870e501 703 trace_dwc3_gadget_ep_disable(dep);
7eaeac5c 704
624407f9 705 dwc3_remove_requests(dwc, dep);
72246da4 706
687ef981
FB
707 /* make sure HW endpoint isn't stalled */
708 if (dep->flags & DWC3_EP_STALL)
7a608559 709 __dwc3_gadget_ep_set_halt(dep, 0, false);
687ef981 710
72246da4
FB
711 reg = dwc3_readl(dwc->regs, DWC3_DALEPENA);
712 reg &= ~DWC3_DALEPENA_EP(dep->number);
713 dwc3_writel(dwc->regs, DWC3_DALEPENA, reg);
714
879631aa 715 dep->stream_capable = false;
f9c56cdd 716 dep->endpoint.desc = NULL;
c90bfaec 717 dep->comp_desc = NULL;
72246da4 718 dep->type = 0;
76a638f8 719 dep->flags &= DWC3_EP_END_TRANSFER_PENDING;
72246da4
FB
720
721 return 0;
722}
723
724/* -------------------------------------------------------------------------- */
725
726static int dwc3_gadget_ep0_enable(struct usb_ep *ep,
727 const struct usb_endpoint_descriptor *desc)
728{
729 return -EINVAL;
730}
731
732static int dwc3_gadget_ep0_disable(struct usb_ep *ep)
733{
734 return -EINVAL;
735}
736
737/* -------------------------------------------------------------------------- */
738
739static int dwc3_gadget_ep_enable(struct usb_ep *ep,
740 const struct usb_endpoint_descriptor *desc)
741{
742 struct dwc3_ep *dep;
743 struct dwc3 *dwc;
744 unsigned long flags;
745 int ret;
746
747 if (!ep || !desc || desc->bDescriptorType != USB_DT_ENDPOINT) {
748 pr_debug("dwc3: invalid parameters\n");
749 return -EINVAL;
750 }
751
752 if (!desc->wMaxPacketSize) {
753 pr_debug("dwc3: missing wMaxPacketSize\n");
754 return -EINVAL;
755 }
756
757 dep = to_dwc3_ep(ep);
758 dwc = dep->dwc;
759
95ca961c
FB
760 if (dev_WARN_ONCE(dwc->dev, dep->flags & DWC3_EP_ENABLED,
761 "%s is already enabled\n",
762 dep->name))
c6f83f38 763 return 0;
c6f83f38 764
72246da4 765 spin_lock_irqsave(&dwc->lock, flags);
265b70a7 766 ret = __dwc3_gadget_ep_enable(dep, desc, ep->comp_desc, false, false);
72246da4
FB
767 spin_unlock_irqrestore(&dwc->lock, flags);
768
769 return ret;
770}
771
772static int dwc3_gadget_ep_disable(struct usb_ep *ep)
773{
774 struct dwc3_ep *dep;
775 struct dwc3 *dwc;
776 unsigned long flags;
777 int ret;
778
779 if (!ep) {
780 pr_debug("dwc3: invalid parameters\n");
781 return -EINVAL;
782 }
783
784 dep = to_dwc3_ep(ep);
785 dwc = dep->dwc;
786
95ca961c
FB
787 if (dev_WARN_ONCE(dwc->dev, !(dep->flags & DWC3_EP_ENABLED),
788 "%s is already disabled\n",
789 dep->name))
72246da4 790 return 0;
72246da4 791
72246da4
FB
792 spin_lock_irqsave(&dwc->lock, flags);
793 ret = __dwc3_gadget_ep_disable(dep);
794 spin_unlock_irqrestore(&dwc->lock, flags);
795
796 return ret;
797}
798
799static struct usb_request *dwc3_gadget_ep_alloc_request(struct usb_ep *ep,
800 gfp_t gfp_flags)
801{
802 struct dwc3_request *req;
803 struct dwc3_ep *dep = to_dwc3_ep(ep);
72246da4
FB
804
805 req = kzalloc(sizeof(*req), gfp_flags);
734d5a53 806 if (!req)
72246da4 807 return NULL;
72246da4
FB
808
809 req->epnum = dep->number;
810 req->dep = dep;
72246da4 811
68d34c8a
FB
812 dep->allocated_requests++;
813
2c4cbe6e
FB
814 trace_dwc3_alloc_request(req);
815
72246da4
FB
816 return &req->request;
817}
818
819static void dwc3_gadget_ep_free_request(struct usb_ep *ep,
820 struct usb_request *request)
821{
822 struct dwc3_request *req = to_dwc3_request(request);
68d34c8a 823 struct dwc3_ep *dep = to_dwc3_ep(ep);
72246da4 824
68d34c8a 825 dep->allocated_requests--;
2c4cbe6e 826 trace_dwc3_free_request(req);
72246da4
FB
827 kfree(req);
828}
829
2c78c029
FB
830static u32 dwc3_calc_trbs_left(struct dwc3_ep *dep);
831
c71fc37c
FB
832/**
833 * dwc3_prepare_one_trb - setup one TRB from one request
834 * @dep: endpoint for which this request is prepared
835 * @req: dwc3_request pointer
836 */
68e823e2 837static void dwc3_prepare_one_trb(struct dwc3_ep *dep,
eeb720fb 838 struct dwc3_request *req, dma_addr_t dma,
4bc48c97 839 unsigned length, unsigned chain, unsigned node)
c71fc37c 840{
f6bafc6a 841 struct dwc3_trb *trb;
6b9018d4
FB
842 struct dwc3 *dwc = dep->dwc;
843 struct usb_gadget *gadget = &dwc->gadget;
844 enum usb_device_speed speed = gadget->speed;
c71fc37c 845
4faf7550 846 trb = &dep->trb_pool[dep->trb_enqueue];
c71fc37c 847
eeb720fb 848 if (!req->trb) {
aa3342c8 849 dwc3_gadget_move_started_request(req);
f6bafc6a
FB
850 req->trb = trb;
851 req->trb_dma = dwc3_trb_dma_offset(dep, trb);
a9c3ca5f 852 dep->queued_requests++;
eeb720fb 853 }
c71fc37c 854
ef966b9d 855 dwc3_ep_inc_enq(dep);
e5ba5ec8 856
f6bafc6a
FB
857 trb->size = DWC3_TRB_SIZE_LENGTH(length);
858 trb->bpl = lower_32_bits(dma);
859 trb->bph = upper_32_bits(dma);
c71fc37c 860
16e78db7 861 switch (usb_endpoint_type(dep->endpoint.desc)) {
c71fc37c 862 case USB_ENDPOINT_XFER_CONTROL:
f6bafc6a 863 trb->ctrl = DWC3_TRBCTL_CONTROL_SETUP;
c71fc37c
FB
864 break;
865
866 case USB_ENDPOINT_XFER_ISOC:
6b9018d4 867 if (!node) {
e5ba5ec8 868 trb->ctrl = DWC3_TRBCTL_ISOCHRONOUS_FIRST;
6b9018d4
FB
869
870 if (speed == USB_SPEED_HIGH) {
871 struct usb_ep *ep = &dep->endpoint;
872 trb->size |= DWC3_TRB_SIZE_PCM1(ep->mult - 1);
873 }
874 } else {
e5ba5ec8 875 trb->ctrl = DWC3_TRBCTL_ISOCHRONOUS;
6b9018d4 876 }
ca4d44ea
FB
877
878 /* always enable Interrupt on Missed ISOC */
879 trb->ctrl |= DWC3_TRB_CTRL_ISP_IMI;
c71fc37c
FB
880 break;
881
882 case USB_ENDPOINT_XFER_BULK:
883 case USB_ENDPOINT_XFER_INT:
f6bafc6a 884 trb->ctrl = DWC3_TRBCTL_NORMAL;
c71fc37c
FB
885 break;
886 default:
887 /*
888 * This is only possible with faulty memory because we
889 * checked it already :)
890 */
0a695d4c
FB
891 dev_WARN(dwc->dev, "Unknown endpoint type %d\n",
892 usb_endpoint_type(dep->endpoint.desc));
c71fc37c
FB
893 }
894
ca4d44ea 895 /* always enable Continue on Short Packet */
c9508c8c 896 if (usb_endpoint_dir_out(dep->endpoint.desc)) {
58f29034 897 trb->ctrl |= DWC3_TRB_CTRL_CSP;
f3af3651 898
c9508c8c
FB
899 if (req->request.short_not_ok)
900 trb->ctrl |= DWC3_TRB_CTRL_ISP_IMI;
901 }
902
2c78c029
FB
903 if ((!req->request.no_interrupt && !chain) ||
904 (dwc3_calc_trbs_left(dep) == 0))
c9508c8c 905 trb->ctrl |= DWC3_TRB_CTRL_IOC;
f3af3651 906
e5ba5ec8
PA
907 if (chain)
908 trb->ctrl |= DWC3_TRB_CTRL_CHN;
909
16e78db7 910 if (usb_endpoint_xfer_bulk(dep->endpoint.desc) && dep->stream_capable)
f6bafc6a 911 trb->ctrl |= DWC3_TRB_CTRL_SID_SOFN(req->request.stream_id);
c71fc37c 912
f6bafc6a 913 trb->ctrl |= DWC3_TRB_CTRL_HWO;
2c4cbe6e
FB
914
915 trace_dwc3_prepare_trb(dep, trb);
c71fc37c
FB
916}
917
361572b5
JY
918/**
919 * dwc3_ep_prev_trb() - Returns the previous TRB in the ring
920 * @dep: The endpoint with the TRB ring
921 * @index: The index of the current TRB in the ring
922 *
923 * Returns the TRB prior to the one pointed to by the index. If the
924 * index is 0, we will wrap backwards, skip the link TRB, and return
925 * the one just before that.
926 */
927static struct dwc3_trb *dwc3_ep_prev_trb(struct dwc3_ep *dep, u8 index)
928{
45438a0c 929 u8 tmp = index;
361572b5 930
45438a0c
FB
931 if (!tmp)
932 tmp = DWC3_TRB_NUM - 1;
361572b5 933
45438a0c 934 return &dep->trb_pool[tmp - 1];
361572b5
JY
935}
936
c4233573
FB
937static u32 dwc3_calc_trbs_left(struct dwc3_ep *dep)
938{
939 struct dwc3_trb *tmp;
32db3d94 940 u8 trbs_left;
c4233573
FB
941
942 /*
943 * If enqueue & dequeue are equal than it is either full or empty.
944 *
945 * One way to know for sure is if the TRB right before us has HWO bit
946 * set or not. If it has, then we're definitely full and can't fit any
947 * more transfers in our ring.
948 */
949 if (dep->trb_enqueue == dep->trb_dequeue) {
361572b5
JY
950 tmp = dwc3_ep_prev_trb(dep, dep->trb_enqueue);
951 if (tmp->ctrl & DWC3_TRB_CTRL_HWO)
952 return 0;
c4233573
FB
953
954 return DWC3_TRB_NUM - 1;
955 }
956
9d7aba77 957 trbs_left = dep->trb_dequeue - dep->trb_enqueue;
3de2685f 958 trbs_left &= (DWC3_TRB_NUM - 1);
32db3d94 959
9d7aba77
JY
960 if (dep->trb_dequeue < dep->trb_enqueue)
961 trbs_left--;
962
32db3d94 963 return trbs_left;
c4233573
FB
964}
965
5ee85d89 966static void dwc3_prepare_one_trb_sg(struct dwc3_ep *dep,
7ae7df49 967 struct dwc3_request *req)
5ee85d89 968{
1f512119 969 struct scatterlist *sg = req->sg;
5ee85d89 970 struct scatterlist *s;
5ee85d89
FB
971 unsigned int length;
972 dma_addr_t dma;
973 int i;
974
1f512119 975 for_each_sg(sg, s, req->num_pending_sgs, i) {
5ee85d89
FB
976 unsigned chain = true;
977
978 length = sg_dma_len(s);
979 dma = sg_dma_address(s);
980
4bc48c97 981 if (sg_is_last(s))
5ee85d89
FB
982 chain = false;
983
984 dwc3_prepare_one_trb(dep, req, dma, length,
4bc48c97 985 chain, i);
5ee85d89 986
7ae7df49 987 if (!dwc3_calc_trbs_left(dep))
5ee85d89
FB
988 break;
989 }
990}
991
992static void dwc3_prepare_one_trb_linear(struct dwc3_ep *dep,
7ae7df49 993 struct dwc3_request *req)
5ee85d89 994{
5ee85d89
FB
995 unsigned int length;
996 dma_addr_t dma;
997
998 dma = req->request.dma;
999 length = req->request.length;
1000
5ee85d89 1001 dwc3_prepare_one_trb(dep, req, dma, length,
4bc48c97 1002 false, 0);
5ee85d89
FB
1003}
1004
72246da4
FB
1005/*
1006 * dwc3_prepare_trbs - setup TRBs from requests
1007 * @dep: endpoint for which requests are being prepared
72246da4 1008 *
1d046793
PZ
1009 * The function goes through the requests list and sets up TRBs for the
1010 * transfers. The function returns once there are no more TRBs available or
1011 * it runs out of requests.
72246da4 1012 */
c4233573 1013static void dwc3_prepare_trbs(struct dwc3_ep *dep)
72246da4 1014{
68e823e2 1015 struct dwc3_request *req, *n;
72246da4
FB
1016
1017 BUILD_BUG_ON_NOT_POWER_OF_2(DWC3_TRB_NUM);
1018
7ae7df49 1019 if (!dwc3_calc_trbs_left(dep))
89bc856e 1020 return;
72246da4 1021
d86c5a67
FB
1022 /*
1023 * We can get in a situation where there's a request in the started list
1024 * but there weren't enough TRBs to fully kick it in the first time
1025 * around, so it has been waiting for more TRBs to be freed up.
1026 *
1027 * In that case, we should check if we have a request with pending_sgs
1028 * in the started list and prepare TRBs for that request first,
1029 * otherwise we will prepare TRBs completely out of order and that will
1030 * break things.
1031 */
1032 list_for_each_entry(req, &dep->started_list, list) {
1033 if (req->num_pending_sgs > 0)
1034 dwc3_prepare_one_trb_sg(dep, req);
1035
1036 if (!dwc3_calc_trbs_left(dep))
1037 return;
1038 }
1039
aa3342c8 1040 list_for_each_entry_safe(req, n, &dep->pending_list, list) {
1f512119 1041 if (req->num_pending_sgs > 0)
7ae7df49 1042 dwc3_prepare_one_trb_sg(dep, req);
5ee85d89 1043 else
7ae7df49 1044 dwc3_prepare_one_trb_linear(dep, req);
72246da4 1045
7ae7df49 1046 if (!dwc3_calc_trbs_left(dep))
5ee85d89 1047 return;
72246da4 1048 }
72246da4
FB
1049}
1050
4fae2e3e 1051static int __dwc3_gadget_kick_transfer(struct dwc3_ep *dep, u16 cmd_param)
72246da4
FB
1052{
1053 struct dwc3_gadget_ep_cmd_params params;
1054 struct dwc3_request *req;
4fae2e3e 1055 int starting;
72246da4
FB
1056 int ret;
1057 u32 cmd;
1058
4fae2e3e 1059 starting = !(dep->flags & DWC3_EP_BUSY);
72246da4 1060
4fae2e3e
FB
1061 dwc3_prepare_trbs(dep);
1062 req = next_request(&dep->started_list);
72246da4
FB
1063 if (!req) {
1064 dep->flags |= DWC3_EP_PENDING_REQUEST;
1065 return 0;
1066 }
1067
1068 memset(&params, 0, sizeof(params));
72246da4 1069
4fae2e3e 1070 if (starting) {
1877d6c9
PA
1071 params.param0 = upper_32_bits(req->trb_dma);
1072 params.param1 = lower_32_bits(req->trb_dma);
b6b1c6db
FB
1073 cmd = DWC3_DEPCMD_STARTTRANSFER |
1074 DWC3_DEPCMD_PARAM(cmd_param);
1877d6c9 1075 } else {
b6b1c6db
FB
1076 cmd = DWC3_DEPCMD_UPDATETRANSFER |
1077 DWC3_DEPCMD_PARAM(dep->resource_index);
1877d6c9 1078 }
72246da4 1079
2cd4718d 1080 ret = dwc3_send_gadget_ep_cmd(dep, cmd, &params);
72246da4 1081 if (ret < 0) {
72246da4
FB
1082 /*
1083 * FIXME we need to iterate over the list of requests
1084 * here and stop, unmap, free and del each of the linked
1d046793 1085 * requests instead of what we do now.
72246da4 1086 */
8ab89da4 1087 dep->queued_requests--;
15b8d933 1088 dwc3_gadget_giveback(dep, req, ret);
72246da4
FB
1089 return ret;
1090 }
1091
1092 dep->flags |= DWC3_EP_BUSY;
25b8ff68 1093
4fae2e3e 1094 if (starting) {
2eb88016 1095 dep->resource_index = dwc3_gadget_ep_get_transfer_index(dep);
b4996a86 1096 WARN_ON_ONCE(!dep->resource_index);
f898ae09 1097 }
25b8ff68 1098
72246da4
FB
1099 return 0;
1100}
1101
6cb2e4e3
FB
1102static int __dwc3_gadget_get_frame(struct dwc3 *dwc)
1103{
1104 u32 reg;
1105
1106 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
1107 return DWC3_DSTS_SOFFN(reg);
1108}
1109
d6d6ec7b
PA
1110static void __dwc3_gadget_start_isoc(struct dwc3 *dwc,
1111 struct dwc3_ep *dep, u32 cur_uf)
1112{
1113 u32 uf;
1114
aa3342c8 1115 if (list_empty(&dep->pending_list)) {
5eb30ced 1116 dev_info(dwc->dev, "%s: ran out of requests\n",
73815280 1117 dep->name);
f4a53c55 1118 dep->flags |= DWC3_EP_PENDING_REQUEST;
d6d6ec7b
PA
1119 return;
1120 }
1121
1122 /* 4 micro frames in the future */
1123 uf = cur_uf + dep->interval * 4;
1124
4fae2e3e 1125 __dwc3_gadget_kick_transfer(dep, uf);
d6d6ec7b
PA
1126}
1127
1128static void dwc3_gadget_start_isoc(struct dwc3 *dwc,
1129 struct dwc3_ep *dep, const struct dwc3_event_depevt *event)
1130{
1131 u32 cur_uf, mask;
1132
1133 mask = ~(dep->interval - 1);
1134 cur_uf = event->parameters & mask;
1135
1136 __dwc3_gadget_start_isoc(dwc, dep, cur_uf);
1137}
1138
72246da4
FB
1139static int __dwc3_gadget_ep_queue(struct dwc3_ep *dep, struct dwc3_request *req)
1140{
0fc9a1be
FB
1141 struct dwc3 *dwc = dep->dwc;
1142 int ret;
1143
bb423984 1144 if (!dep->endpoint.desc) {
5eb30ced
FB
1145 dev_err(dwc->dev, "%s: can't queue to disabled endpoint\n",
1146 dep->name);
bb423984
FB
1147 return -ESHUTDOWN;
1148 }
1149
1150 if (WARN(req->dep != dep, "request %p belongs to '%s'\n",
1151 &req->request, req->dep->name)) {
5eb30ced
FB
1152 dev_err(dwc->dev, "%s: request %p belongs to '%s'\n",
1153 dep->name, &req->request, req->dep->name);
bb423984
FB
1154 return -EINVAL;
1155 }
1156
fc8bb91b
FB
1157 pm_runtime_get(dwc->dev);
1158
72246da4
FB
1159 req->request.actual = 0;
1160 req->request.status = -EINPROGRESS;
1161 req->direction = dep->direction;
1162 req->epnum = dep->number;
1163
fe84f522
FB
1164 trace_dwc3_ep_queue(req);
1165
0fc9a1be
FB
1166 ret = usb_gadget_map_request(&dwc->gadget, &req->request,
1167 dep->direction);
1168 if (ret)
1169 return ret;
1170
1f512119
FB
1171 req->sg = req->request.sg;
1172 req->num_pending_sgs = req->request.num_mapped_sgs;
89185916 1173
aa3342c8 1174 list_add_tail(&req->list, &dep->pending_list);
72246da4 1175
d889c23c
FB
1176 /*
1177 * NOTICE: Isochronous endpoints should NEVER be prestarted. We must
1178 * wait for a XferNotReady event so we will know what's the current
1179 * (micro-)frame number.
1180 *
1181 * Without this trick, we are very, very likely gonna get Bus Expiry
1182 * errors which will force us issue EndTransfer command.
1183 */
1184 if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
6cb2e4e3
FB
1185 if ((dep->flags & DWC3_EP_PENDING_REQUEST)) {
1186 if (dep->flags & DWC3_EP_TRANSFER_STARTED) {
1187 dwc3_stop_active_transfer(dwc, dep->number, true);
1188 dep->flags = DWC3_EP_ENABLED;
1189 } else {
1190 u32 cur_uf;
1191
1192 cur_uf = __dwc3_gadget_get_frame(dwc);
1193 __dwc3_gadget_start_isoc(dwc, dep, cur_uf);
1194 }
08a36b54
FB
1195 }
1196 return 0;
a0925324 1197 }
72246da4 1198
594e121f
FB
1199 if (!dwc3_calc_trbs_left(dep))
1200 return 0;
b997ada5 1201
08a36b54 1202 ret = __dwc3_gadget_kick_transfer(dep, 0);
a8f32817
FB
1203 if (ret == -EBUSY)
1204 ret = 0;
1205
1206 return ret;
72246da4
FB
1207}
1208
04c03d10
FB
1209static void __dwc3_gadget_ep_zlp_complete(struct usb_ep *ep,
1210 struct usb_request *request)
1211{
1212 dwc3_gadget_ep_free_request(ep, request);
1213}
1214
1215static int __dwc3_gadget_ep_queue_zlp(struct dwc3 *dwc, struct dwc3_ep *dep)
1216{
1217 struct dwc3_request *req;
1218 struct usb_request *request;
1219 struct usb_ep *ep = &dep->endpoint;
1220
04c03d10
FB
1221 request = dwc3_gadget_ep_alloc_request(ep, GFP_ATOMIC);
1222 if (!request)
1223 return -ENOMEM;
1224
1225 request->length = 0;
1226 request->buf = dwc->zlp_buf;
1227 request->complete = __dwc3_gadget_ep_zlp_complete;
1228
1229 req = to_dwc3_request(request);
1230
1231 return __dwc3_gadget_ep_queue(dep, req);
1232}
1233
72246da4
FB
1234static int dwc3_gadget_ep_queue(struct usb_ep *ep, struct usb_request *request,
1235 gfp_t gfp_flags)
1236{
1237 struct dwc3_request *req = to_dwc3_request(request);
1238 struct dwc3_ep *dep = to_dwc3_ep(ep);
1239 struct dwc3 *dwc = dep->dwc;
1240
1241 unsigned long flags;
1242
1243 int ret;
1244
fdee4eba 1245 spin_lock_irqsave(&dwc->lock, flags);
72246da4 1246 ret = __dwc3_gadget_ep_queue(dep, req);
04c03d10
FB
1247
1248 /*
1249 * Okay, here's the thing, if gadget driver has requested for a ZLP by
1250 * setting request->zero, instead of doing magic, we will just queue an
1251 * extra usb_request ourselves so that it gets handled the same way as
1252 * any other request.
1253 */
d9261898
JY
1254 if (ret == 0 && request->zero && request->length &&
1255 (request->length % ep->maxpacket == 0))
04c03d10
FB
1256 ret = __dwc3_gadget_ep_queue_zlp(dwc, dep);
1257
72246da4
FB
1258 spin_unlock_irqrestore(&dwc->lock, flags);
1259
1260 return ret;
1261}
1262
1263static int dwc3_gadget_ep_dequeue(struct usb_ep *ep,
1264 struct usb_request *request)
1265{
1266 struct dwc3_request *req = to_dwc3_request(request);
1267 struct dwc3_request *r = NULL;
1268
1269 struct dwc3_ep *dep = to_dwc3_ep(ep);
1270 struct dwc3 *dwc = dep->dwc;
1271
1272 unsigned long flags;
1273 int ret = 0;
1274
2c4cbe6e
FB
1275 trace_dwc3_ep_dequeue(req);
1276
72246da4
FB
1277 spin_lock_irqsave(&dwc->lock, flags);
1278
aa3342c8 1279 list_for_each_entry(r, &dep->pending_list, list) {
72246da4
FB
1280 if (r == req)
1281 break;
1282 }
1283
1284 if (r != req) {
aa3342c8 1285 list_for_each_entry(r, &dep->started_list, list) {
72246da4
FB
1286 if (r == req)
1287 break;
1288 }
1289 if (r == req) {
1290 /* wait until it is processed */
b992e681 1291 dwc3_stop_active_transfer(dwc, dep->number, true);
e8d4e8be 1292 goto out1;
72246da4
FB
1293 }
1294 dev_err(dwc->dev, "request %p was not queued to %s\n",
1295 request, ep->name);
1296 ret = -EINVAL;
1297 goto out0;
1298 }
1299
e8d4e8be 1300out1:
72246da4
FB
1301 /* giveback the request */
1302 dwc3_gadget_giveback(dep, req, -ECONNRESET);
1303
1304out0:
1305 spin_unlock_irqrestore(&dwc->lock, flags);
1306
1307 return ret;
1308}
1309
7a608559 1310int __dwc3_gadget_ep_set_halt(struct dwc3_ep *dep, int value, int protocol)
72246da4
FB
1311{
1312 struct dwc3_gadget_ep_cmd_params params;
1313 struct dwc3 *dwc = dep->dwc;
1314 int ret;
1315
5ad02fb8
FB
1316 if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
1317 dev_err(dwc->dev, "%s is of Isochronous type\n", dep->name);
1318 return -EINVAL;
1319 }
1320
72246da4
FB
1321 memset(&params, 0x00, sizeof(params));
1322
1323 if (value) {
69450c4d
FB
1324 struct dwc3_trb *trb;
1325
1326 unsigned transfer_in_flight;
1327 unsigned started;
1328
1329 if (dep->number > 1)
1330 trb = dwc3_ep_prev_trb(dep, dep->trb_enqueue);
1331 else
1332 trb = &dwc->ep0_trb[dep->trb_enqueue];
1333
1334 transfer_in_flight = trb->ctrl & DWC3_TRB_CTRL_HWO;
1335 started = !list_empty(&dep->started_list);
1336
1337 if (!protocol && ((dep->direction && transfer_in_flight) ||
1338 (!dep->direction && started))) {
7a608559
FB
1339 return -EAGAIN;
1340 }
1341
2cd4718d
FB
1342 ret = dwc3_send_gadget_ep_cmd(dep, DWC3_DEPCMD_SETSTALL,
1343 &params);
72246da4 1344 if (ret)
3f89204b 1345 dev_err(dwc->dev, "failed to set STALL on %s\n",
72246da4
FB
1346 dep->name);
1347 else
1348 dep->flags |= DWC3_EP_STALL;
1349 } else {
2cd4718d 1350
50c763f8 1351 ret = dwc3_send_clear_stall_ep_cmd(dep);
72246da4 1352 if (ret)
3f89204b 1353 dev_err(dwc->dev, "failed to clear STALL on %s\n",
72246da4
FB
1354 dep->name);
1355 else
a535d81c 1356 dep->flags &= ~(DWC3_EP_STALL | DWC3_EP_WEDGE);
72246da4 1357 }
5275455a 1358
72246da4
FB
1359 return ret;
1360}
1361
1362static int dwc3_gadget_ep_set_halt(struct usb_ep *ep, int value)
1363{
1364 struct dwc3_ep *dep = to_dwc3_ep(ep);
1365 struct dwc3 *dwc = dep->dwc;
1366
1367 unsigned long flags;
1368
1369 int ret;
1370
1371 spin_lock_irqsave(&dwc->lock, flags);
7a608559 1372 ret = __dwc3_gadget_ep_set_halt(dep, value, false);
72246da4
FB
1373 spin_unlock_irqrestore(&dwc->lock, flags);
1374
1375 return ret;
1376}
1377
1378static int dwc3_gadget_ep_set_wedge(struct usb_ep *ep)
1379{
1380 struct dwc3_ep *dep = to_dwc3_ep(ep);
249a4569
PZ
1381 struct dwc3 *dwc = dep->dwc;
1382 unsigned long flags;
95aa4e8d 1383 int ret;
72246da4 1384
249a4569 1385 spin_lock_irqsave(&dwc->lock, flags);
72246da4
FB
1386 dep->flags |= DWC3_EP_WEDGE;
1387
08f0d966 1388 if (dep->number == 0 || dep->number == 1)
95aa4e8d 1389 ret = __dwc3_gadget_ep0_set_halt(ep, 1);
08f0d966 1390 else
7a608559 1391 ret = __dwc3_gadget_ep_set_halt(dep, 1, false);
95aa4e8d
FB
1392 spin_unlock_irqrestore(&dwc->lock, flags);
1393
1394 return ret;
72246da4
FB
1395}
1396
1397/* -------------------------------------------------------------------------- */
1398
1399static struct usb_endpoint_descriptor dwc3_gadget_ep0_desc = {
1400 .bLength = USB_DT_ENDPOINT_SIZE,
1401 .bDescriptorType = USB_DT_ENDPOINT,
1402 .bmAttributes = USB_ENDPOINT_XFER_CONTROL,
1403};
1404
1405static const struct usb_ep_ops dwc3_gadget_ep0_ops = {
1406 .enable = dwc3_gadget_ep0_enable,
1407 .disable = dwc3_gadget_ep0_disable,
1408 .alloc_request = dwc3_gadget_ep_alloc_request,
1409 .free_request = dwc3_gadget_ep_free_request,
1410 .queue = dwc3_gadget_ep0_queue,
1411 .dequeue = dwc3_gadget_ep_dequeue,
08f0d966 1412 .set_halt = dwc3_gadget_ep0_set_halt,
72246da4
FB
1413 .set_wedge = dwc3_gadget_ep_set_wedge,
1414};
1415
1416static const struct usb_ep_ops dwc3_gadget_ep_ops = {
1417 .enable = dwc3_gadget_ep_enable,
1418 .disable = dwc3_gadget_ep_disable,
1419 .alloc_request = dwc3_gadget_ep_alloc_request,
1420 .free_request = dwc3_gadget_ep_free_request,
1421 .queue = dwc3_gadget_ep_queue,
1422 .dequeue = dwc3_gadget_ep_dequeue,
1423 .set_halt = dwc3_gadget_ep_set_halt,
1424 .set_wedge = dwc3_gadget_ep_set_wedge,
1425};
1426
1427/* -------------------------------------------------------------------------- */
1428
1429static int dwc3_gadget_get_frame(struct usb_gadget *g)
1430{
1431 struct dwc3 *dwc = gadget_to_dwc(g);
72246da4 1432
6cb2e4e3 1433 return __dwc3_gadget_get_frame(dwc);
72246da4
FB
1434}
1435
218ef7b6 1436static int __dwc3_gadget_wakeup(struct dwc3 *dwc)
72246da4 1437{
d6011f6f 1438 int retries;
72246da4 1439
218ef7b6 1440 int ret;
72246da4
FB
1441 u32 reg;
1442
72246da4
FB
1443 u8 link_state;
1444 u8 speed;
1445
72246da4
FB
1446 /*
1447 * According to the Databook Remote wakeup request should
1448 * be issued only when the device is in early suspend state.
1449 *
1450 * We can check that via USB Link State bits in DSTS register.
1451 */
1452 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
1453
1454 speed = reg & DWC3_DSTS_CONNECTSPD;
ee5cd41c 1455 if ((speed == DWC3_DSTS_SUPERSPEED) ||
5eb30ced 1456 (speed == DWC3_DSTS_SUPERSPEED_PLUS))
6b742899 1457 return 0;
72246da4
FB
1458
1459 link_state = DWC3_DSTS_USBLNKST(reg);
1460
1461 switch (link_state) {
1462 case DWC3_LINK_STATE_RX_DET: /* in HS, means Early Suspend */
1463 case DWC3_LINK_STATE_U3: /* in HS, means SUSPEND */
1464 break;
1465 default:
218ef7b6 1466 return -EINVAL;
72246da4
FB
1467 }
1468
8598bde7
FB
1469 ret = dwc3_gadget_set_link_state(dwc, DWC3_LINK_STATE_RECOV);
1470 if (ret < 0) {
1471 dev_err(dwc->dev, "failed to put link in Recovery\n");
218ef7b6 1472 return ret;
8598bde7 1473 }
72246da4 1474
802fde98
PZ
1475 /* Recent versions do this automatically */
1476 if (dwc->revision < DWC3_REVISION_194A) {
1477 /* write zeroes to Link Change Request */
fcc023c7 1478 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
802fde98
PZ
1479 reg &= ~DWC3_DCTL_ULSTCHNGREQ_MASK;
1480 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
1481 }
72246da4 1482
1d046793 1483 /* poll until Link State changes to ON */
d6011f6f 1484 retries = 20000;
72246da4 1485
d6011f6f 1486 while (retries--) {
72246da4
FB
1487 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
1488
1489 /* in HS, means ON */
1490 if (DWC3_DSTS_USBLNKST(reg) == DWC3_LINK_STATE_U0)
1491 break;
1492 }
1493
1494 if (DWC3_DSTS_USBLNKST(reg) != DWC3_LINK_STATE_U0) {
1495 dev_err(dwc->dev, "failed to send remote wakeup\n");
218ef7b6 1496 return -EINVAL;
72246da4
FB
1497 }
1498
218ef7b6
FB
1499 return 0;
1500}
1501
1502static int dwc3_gadget_wakeup(struct usb_gadget *g)
1503{
1504 struct dwc3 *dwc = gadget_to_dwc(g);
1505 unsigned long flags;
1506 int ret;
1507
1508 spin_lock_irqsave(&dwc->lock, flags);
1509 ret = __dwc3_gadget_wakeup(dwc);
72246da4
FB
1510 spin_unlock_irqrestore(&dwc->lock, flags);
1511
1512 return ret;
1513}
1514
1515static int dwc3_gadget_set_selfpowered(struct usb_gadget *g,
1516 int is_selfpowered)
1517{
1518 struct dwc3 *dwc = gadget_to_dwc(g);
249a4569 1519 unsigned long flags;
72246da4 1520
249a4569 1521 spin_lock_irqsave(&dwc->lock, flags);
bcdea503 1522 g->is_selfpowered = !!is_selfpowered;
249a4569 1523 spin_unlock_irqrestore(&dwc->lock, flags);
72246da4
FB
1524
1525 return 0;
1526}
1527
7b2a0368 1528static int dwc3_gadget_run_stop(struct dwc3 *dwc, int is_on, int suspend)
72246da4
FB
1529{
1530 u32 reg;
61d58242 1531 u32 timeout = 500;
72246da4 1532
fc8bb91b
FB
1533 if (pm_runtime_suspended(dwc->dev))
1534 return 0;
1535
72246da4 1536 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
8db7ed15 1537 if (is_on) {
802fde98
PZ
1538 if (dwc->revision <= DWC3_REVISION_187A) {
1539 reg &= ~DWC3_DCTL_TRGTULST_MASK;
1540 reg |= DWC3_DCTL_TRGTULST_RX_DET;
1541 }
1542
1543 if (dwc->revision >= DWC3_REVISION_194A)
1544 reg &= ~DWC3_DCTL_KEEP_CONNECT;
1545 reg |= DWC3_DCTL_RUN_STOP;
7b2a0368
FB
1546
1547 if (dwc->has_hibernation)
1548 reg |= DWC3_DCTL_KEEP_CONNECT;
1549
9fcb3bd8 1550 dwc->pullups_connected = true;
8db7ed15 1551 } else {
72246da4 1552 reg &= ~DWC3_DCTL_RUN_STOP;
7b2a0368
FB
1553
1554 if (dwc->has_hibernation && !suspend)
1555 reg &= ~DWC3_DCTL_KEEP_CONNECT;
1556
9fcb3bd8 1557 dwc->pullups_connected = false;
8db7ed15 1558 }
72246da4
FB
1559
1560 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
1561
1562 do {
1563 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
b6d4e16e
FB
1564 reg &= DWC3_DSTS_DEVCTRLHLT;
1565 } while (--timeout && !(!is_on ^ !reg));
f2df679b
FB
1566
1567 if (!timeout)
1568 return -ETIMEDOUT;
72246da4 1569
6f17f74b 1570 return 0;
72246da4
FB
1571}
1572
1573static int dwc3_gadget_pullup(struct usb_gadget *g, int is_on)
1574{
1575 struct dwc3 *dwc = gadget_to_dwc(g);
1576 unsigned long flags;
6f17f74b 1577 int ret;
72246da4
FB
1578
1579 is_on = !!is_on;
1580
bb014736
BW
1581 /*
1582 * Per databook, when we want to stop the gadget, if a control transfer
1583 * is still in process, complete it and get the core into setup phase.
1584 */
1585 if (!is_on && dwc->ep0state != EP0_SETUP_PHASE) {
1586 reinit_completion(&dwc->ep0_in_setup);
1587
1588 ret = wait_for_completion_timeout(&dwc->ep0_in_setup,
1589 msecs_to_jiffies(DWC3_PULL_UP_TIMEOUT));
1590 if (ret == 0) {
1591 dev_err(dwc->dev, "timed out waiting for SETUP phase\n");
1592 return -ETIMEDOUT;
1593 }
1594 }
1595
72246da4 1596 spin_lock_irqsave(&dwc->lock, flags);
7b2a0368 1597 ret = dwc3_gadget_run_stop(dwc, is_on, false);
72246da4
FB
1598 spin_unlock_irqrestore(&dwc->lock, flags);
1599
6f17f74b 1600 return ret;
72246da4
FB
1601}
1602
8698e2ac
FB
1603static void dwc3_gadget_enable_irq(struct dwc3 *dwc)
1604{
1605 u32 reg;
1606
1607 /* Enable all but Start and End of Frame IRQs */
1608 reg = (DWC3_DEVTEN_VNDRDEVTSTRCVEDEN |
1609 DWC3_DEVTEN_EVNTOVERFLOWEN |
1610 DWC3_DEVTEN_CMDCMPLTEN |
1611 DWC3_DEVTEN_ERRTICERREN |
1612 DWC3_DEVTEN_WKUPEVTEN |
8698e2ac
FB
1613 DWC3_DEVTEN_CONNECTDONEEN |
1614 DWC3_DEVTEN_USBRSTEN |
1615 DWC3_DEVTEN_DISCONNEVTEN);
1616
799e9dc8
FB
1617 if (dwc->revision < DWC3_REVISION_250A)
1618 reg |= DWC3_DEVTEN_ULSTCNGEN;
1619
8698e2ac
FB
1620 dwc3_writel(dwc->regs, DWC3_DEVTEN, reg);
1621}
1622
1623static void dwc3_gadget_disable_irq(struct dwc3 *dwc)
1624{
1625 /* mask all interrupts */
1626 dwc3_writel(dwc->regs, DWC3_DEVTEN, 0x00);
1627}
1628
1629static irqreturn_t dwc3_interrupt(int irq, void *_dwc);
b15a762f 1630static irqreturn_t dwc3_thread_interrupt(int irq, void *_dwc);
8698e2ac 1631
4e99472b
FB
1632/**
1633 * dwc3_gadget_setup_nump - Calculate and initialize NUMP field of DCFG
1634 * dwc: pointer to our context structure
1635 *
1636 * The following looks like complex but it's actually very simple. In order to
1637 * calculate the number of packets we can burst at once on OUT transfers, we're
1638 * gonna use RxFIFO size.
1639 *
1640 * To calculate RxFIFO size we need two numbers:
1641 * MDWIDTH = size, in bits, of the internal memory bus
1642 * RAM2_DEPTH = depth, in MDWIDTH, of internal RAM2 (where RxFIFO sits)
1643 *
1644 * Given these two numbers, the formula is simple:
1645 *
1646 * RxFIFO Size = (RAM2_DEPTH * MDWIDTH / 8) - 24 - 16;
1647 *
1648 * 24 bytes is for 3x SETUP packets
1649 * 16 bytes is a clock domain crossing tolerance
1650 *
1651 * Given RxFIFO Size, NUMP = RxFIFOSize / 1024;
1652 */
1653static void dwc3_gadget_setup_nump(struct dwc3 *dwc)
1654{
1655 u32 ram2_depth;
1656 u32 mdwidth;
1657 u32 nump;
1658 u32 reg;
1659
1660 ram2_depth = DWC3_GHWPARAMS7_RAM2_DEPTH(dwc->hwparams.hwparams7);
1661 mdwidth = DWC3_GHWPARAMS0_MDWIDTH(dwc->hwparams.hwparams0);
1662
1663 nump = ((ram2_depth * mdwidth / 8) - 24 - 16) / 1024;
1664 nump = min_t(u32, nump, 16);
1665
1666 /* update NumP */
1667 reg = dwc3_readl(dwc->regs, DWC3_DCFG);
1668 reg &= ~DWC3_DCFG_NUMP_MASK;
1669 reg |= nump << DWC3_DCFG_NUMP_SHIFT;
1670 dwc3_writel(dwc->regs, DWC3_DCFG, reg);
1671}
1672
d7be2952 1673static int __dwc3_gadget_start(struct dwc3 *dwc)
72246da4 1674{
72246da4 1675 struct dwc3_ep *dep;
72246da4
FB
1676 int ret = 0;
1677 u32 reg;
1678
72246da4
FB
1679 reg = dwc3_readl(dwc->regs, DWC3_DCFG);
1680 reg &= ~(DWC3_DCFG_SPEED_MASK);
07e7f47b
FB
1681
1682 /**
1683 * WORKAROUND: DWC3 revision < 2.20a have an issue
1684 * which would cause metastability state on Run/Stop
1685 * bit if we try to force the IP to USB2-only mode.
1686 *
1687 * Because of that, we cannot configure the IP to any
1688 * speed other than the SuperSpeed
1689 *
1690 * Refers to:
1691 *
1692 * STAR#9000525659: Clock Domain Crossing on DCTL in
1693 * USB 2.0 Mode
1694 */
f7e846f0 1695 if (dwc->revision < DWC3_REVISION_220A) {
07e7f47b 1696 reg |= DWC3_DCFG_SUPERSPEED;
f7e846f0
FB
1697 } else {
1698 switch (dwc->maximum_speed) {
1699 case USB_SPEED_LOW:
2da9ad76 1700 reg |= DWC3_DCFG_LOWSPEED;
f7e846f0
FB
1701 break;
1702 case USB_SPEED_FULL:
2da9ad76 1703 reg |= DWC3_DCFG_FULLSPEED1;
f7e846f0
FB
1704 break;
1705 case USB_SPEED_HIGH:
2da9ad76 1706 reg |= DWC3_DCFG_HIGHSPEED;
f7e846f0 1707 break;
7580862b 1708 case USB_SPEED_SUPER_PLUS:
2da9ad76 1709 reg |= DWC3_DCFG_SUPERSPEED_PLUS;
7580862b 1710 break;
f7e846f0 1711 default:
77966eb8
JY
1712 dev_err(dwc->dev, "invalid dwc->maximum_speed (%d)\n",
1713 dwc->maximum_speed);
1714 /* fall through */
1715 case USB_SPEED_SUPER:
1716 reg |= DWC3_DCFG_SUPERSPEED;
1717 break;
f7e846f0
FB
1718 }
1719 }
72246da4
FB
1720 dwc3_writel(dwc->regs, DWC3_DCFG, reg);
1721
2a58f9c1
FB
1722 /*
1723 * We are telling dwc3 that we want to use DCFG.NUMP as ACK TP's NUMP
1724 * field instead of letting dwc3 itself calculate that automatically.
1725 *
1726 * This way, we maximize the chances that we'll be able to get several
1727 * bursts of data without going through any sort of endpoint throttling.
1728 */
1729 reg = dwc3_readl(dwc->regs, DWC3_GRXTHRCFG);
1730 reg &= ~DWC3_GRXTHRCFG_PKTCNTSEL;
1731 dwc3_writel(dwc->regs, DWC3_GRXTHRCFG, reg);
1732
4e99472b
FB
1733 dwc3_gadget_setup_nump(dwc);
1734
72246da4
FB
1735 /* Start with SuperSpeed Default */
1736 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(512);
1737
1738 dep = dwc->eps[0];
265b70a7
PZ
1739 ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc, NULL, false,
1740 false);
72246da4
FB
1741 if (ret) {
1742 dev_err(dwc->dev, "failed to enable %s\n", dep->name);
d7be2952 1743 goto err0;
72246da4
FB
1744 }
1745
1746 dep = dwc->eps[1];
265b70a7
PZ
1747 ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc, NULL, false,
1748 false);
72246da4
FB
1749 if (ret) {
1750 dev_err(dwc->dev, "failed to enable %s\n", dep->name);
d7be2952 1751 goto err1;
72246da4
FB
1752 }
1753
1754 /* begin to receive SETUP packets */
c7fcdeb2 1755 dwc->ep0state = EP0_SETUP_PHASE;
72246da4
FB
1756 dwc3_ep0_out_start(dwc);
1757
8698e2ac
FB
1758 dwc3_gadget_enable_irq(dwc);
1759
72246da4
FB
1760 return 0;
1761
b0d7ffd4 1762err1:
d7be2952 1763 __dwc3_gadget_ep_disable(dwc->eps[0]);
b0d7ffd4
FB
1764
1765err0:
72246da4
FB
1766 return ret;
1767}
1768
d7be2952
FB
1769static int dwc3_gadget_start(struct usb_gadget *g,
1770 struct usb_gadget_driver *driver)
72246da4
FB
1771{
1772 struct dwc3 *dwc = gadget_to_dwc(g);
1773 unsigned long flags;
d7be2952 1774 int ret = 0;
8698e2ac 1775 int irq;
72246da4 1776
9522def4 1777 irq = dwc->irq_gadget;
d7be2952
FB
1778 ret = request_threaded_irq(irq, dwc3_interrupt, dwc3_thread_interrupt,
1779 IRQF_SHARED, "dwc3", dwc->ev_buf);
1780 if (ret) {
1781 dev_err(dwc->dev, "failed to request irq #%d --> %d\n",
1782 irq, ret);
1783 goto err0;
1784 }
1785
72246da4 1786 spin_lock_irqsave(&dwc->lock, flags);
d7be2952
FB
1787 if (dwc->gadget_driver) {
1788 dev_err(dwc->dev, "%s is already bound to %s\n",
1789 dwc->gadget.name,
1790 dwc->gadget_driver->driver.name);
1791 ret = -EBUSY;
1792 goto err1;
1793 }
1794
1795 dwc->gadget_driver = driver;
1796
fc8bb91b
FB
1797 if (pm_runtime_active(dwc->dev))
1798 __dwc3_gadget_start(dwc);
1799
d7be2952
FB
1800 spin_unlock_irqrestore(&dwc->lock, flags);
1801
1802 return 0;
1803
1804err1:
1805 spin_unlock_irqrestore(&dwc->lock, flags);
1806 free_irq(irq, dwc);
1807
1808err0:
1809 return ret;
1810}
72246da4 1811
d7be2952
FB
1812static void __dwc3_gadget_stop(struct dwc3 *dwc)
1813{
8698e2ac 1814 dwc3_gadget_disable_irq(dwc);
72246da4
FB
1815 __dwc3_gadget_ep_disable(dwc->eps[0]);
1816 __dwc3_gadget_ep_disable(dwc->eps[1]);
d7be2952 1817}
72246da4 1818
d7be2952
FB
1819static int dwc3_gadget_stop(struct usb_gadget *g)
1820{
1821 struct dwc3 *dwc = gadget_to_dwc(g);
1822 unsigned long flags;
76a638f8 1823 int epnum;
72246da4 1824
d7be2952 1825 spin_lock_irqsave(&dwc->lock, flags);
76a638f8
BW
1826
1827 if (pm_runtime_suspended(dwc->dev))
1828 goto out;
1829
d7be2952 1830 __dwc3_gadget_stop(dwc);
76a638f8
BW
1831
1832 for (epnum = 2; epnum < DWC3_ENDPOINTS_NUM; epnum++) {
1833 struct dwc3_ep *dep = dwc->eps[epnum];
1834
1835 if (!dep)
1836 continue;
1837
1838 if (!(dep->flags & DWC3_EP_END_TRANSFER_PENDING))
1839 continue;
1840
1841 wait_event_lock_irq(dep->wait_end_transfer,
1842 !(dep->flags & DWC3_EP_END_TRANSFER_PENDING),
1843 dwc->lock);
1844 }
1845
1846out:
d7be2952 1847 dwc->gadget_driver = NULL;
72246da4
FB
1848 spin_unlock_irqrestore(&dwc->lock, flags);
1849
3f308d17 1850 free_irq(dwc->irq_gadget, dwc->ev_buf);
b0d7ffd4 1851
72246da4
FB
1852 return 0;
1853}
802fde98 1854
72246da4
FB
1855static const struct usb_gadget_ops dwc3_gadget_ops = {
1856 .get_frame = dwc3_gadget_get_frame,
1857 .wakeup = dwc3_gadget_wakeup,
1858 .set_selfpowered = dwc3_gadget_set_selfpowered,
1859 .pullup = dwc3_gadget_pullup,
1860 .udc_start = dwc3_gadget_start,
1861 .udc_stop = dwc3_gadget_stop,
1862};
1863
1864/* -------------------------------------------------------------------------- */
1865
6a1e3ef4
FB
1866static int dwc3_gadget_init_hw_endpoints(struct dwc3 *dwc,
1867 u8 num, u32 direction)
72246da4
FB
1868{
1869 struct dwc3_ep *dep;
6a1e3ef4 1870 u8 i;
72246da4 1871
6a1e3ef4 1872 for (i = 0; i < num; i++) {
d07fa665 1873 u8 epnum = (i << 1) | (direction ? 1 : 0);
72246da4 1874
72246da4 1875 dep = kzalloc(sizeof(*dep), GFP_KERNEL);
734d5a53 1876 if (!dep)
72246da4 1877 return -ENOMEM;
72246da4
FB
1878
1879 dep->dwc = dwc;
1880 dep->number = epnum;
9aa62ae4 1881 dep->direction = !!direction;
2eb88016 1882 dep->regs = dwc->regs + DWC3_DEP_BASE(epnum);
72246da4
FB
1883 dwc->eps[epnum] = dep;
1884
1885 snprintf(dep->name, sizeof(dep->name), "ep%d%s", epnum >> 1,
1886 (epnum & 1) ? "in" : "out");
6a1e3ef4 1887
72246da4 1888 dep->endpoint.name = dep->name;
74674cbf 1889 spin_lock_init(&dep->lock);
72246da4
FB
1890
1891 if (epnum == 0 || epnum == 1) {
e117e742 1892 usb_ep_set_maxpacket_limit(&dep->endpoint, 512);
6048e4c6 1893 dep->endpoint.maxburst = 1;
72246da4
FB
1894 dep->endpoint.ops = &dwc3_gadget_ep0_ops;
1895 if (!epnum)
1896 dwc->gadget.ep0 = &dep->endpoint;
1897 } else {
1898 int ret;
1899
e117e742 1900 usb_ep_set_maxpacket_limit(&dep->endpoint, 1024);
12d36c16 1901 dep->endpoint.max_streams = 15;
72246da4
FB
1902 dep->endpoint.ops = &dwc3_gadget_ep_ops;
1903 list_add_tail(&dep->endpoint.ep_list,
1904 &dwc->gadget.ep_list);
1905
1906 ret = dwc3_alloc_trb_pool(dep);
25b8ff68 1907 if (ret)
72246da4 1908 return ret;
72246da4 1909 }
25b8ff68 1910
a474d3b7
RB
1911 if (epnum == 0 || epnum == 1) {
1912 dep->endpoint.caps.type_control = true;
1913 } else {
1914 dep->endpoint.caps.type_iso = true;
1915 dep->endpoint.caps.type_bulk = true;
1916 dep->endpoint.caps.type_int = true;
1917 }
1918
1919 dep->endpoint.caps.dir_in = !!direction;
1920 dep->endpoint.caps.dir_out = !direction;
1921
aa3342c8
FB
1922 INIT_LIST_HEAD(&dep->pending_list);
1923 INIT_LIST_HEAD(&dep->started_list);
72246da4
FB
1924 }
1925
1926 return 0;
1927}
1928
6a1e3ef4
FB
1929static int dwc3_gadget_init_endpoints(struct dwc3 *dwc)
1930{
1931 int ret;
1932
1933 INIT_LIST_HEAD(&dwc->gadget.ep_list);
1934
1935 ret = dwc3_gadget_init_hw_endpoints(dwc, dwc->num_out_eps, 0);
1936 if (ret < 0) {
5eb30ced 1937 dev_err(dwc->dev, "failed to initialize OUT endpoints\n");
6a1e3ef4
FB
1938 return ret;
1939 }
1940
1941 ret = dwc3_gadget_init_hw_endpoints(dwc, dwc->num_in_eps, 1);
1942 if (ret < 0) {
5eb30ced 1943 dev_err(dwc->dev, "failed to initialize IN endpoints\n");
6a1e3ef4
FB
1944 return ret;
1945 }
1946
1947 return 0;
1948}
1949
72246da4
FB
1950static void dwc3_gadget_free_endpoints(struct dwc3 *dwc)
1951{
1952 struct dwc3_ep *dep;
1953 u8 epnum;
1954
1955 for (epnum = 0; epnum < DWC3_ENDPOINTS_NUM; epnum++) {
1956 dep = dwc->eps[epnum];
6a1e3ef4
FB
1957 if (!dep)
1958 continue;
5bf8fae3
GC
1959 /*
1960 * Physical endpoints 0 and 1 are special; they form the
1961 * bi-directional USB endpoint 0.
1962 *
1963 * For those two physical endpoints, we don't allocate a TRB
1964 * pool nor do we add them the endpoints list. Due to that, we
1965 * shouldn't do these two operations otherwise we would end up
1966 * with all sorts of bugs when removing dwc3.ko.
1967 */
1968 if (epnum != 0 && epnum != 1) {
1969 dwc3_free_trb_pool(dep);
72246da4 1970 list_del(&dep->endpoint.ep_list);
5bf8fae3 1971 }
72246da4
FB
1972
1973 kfree(dep);
1974 }
1975}
1976
72246da4 1977/* -------------------------------------------------------------------------- */
e5caff68 1978
e5ba5ec8
PA
1979static int __dwc3_cleanup_done_trbs(struct dwc3 *dwc, struct dwc3_ep *dep,
1980 struct dwc3_request *req, struct dwc3_trb *trb,
e5b36ae2
FB
1981 const struct dwc3_event_depevt *event, int status,
1982 int chain)
72246da4 1983{
72246da4
FB
1984 unsigned int count;
1985 unsigned int s_pkt = 0;
d6d6ec7b 1986 unsigned int trb_status;
72246da4 1987
dc55c67e 1988 dwc3_ep_inc_deq(dep);
a9c3ca5f
FB
1989
1990 if (req->trb == trb)
1991 dep->queued_requests--;
1992
2c4cbe6e
FB
1993 trace_dwc3_complete_trb(dep, trb);
1994
e5b36ae2
FB
1995 /*
1996 * If we're in the middle of series of chained TRBs and we
1997 * receive a short transfer along the way, DWC3 will skip
1998 * through all TRBs including the last TRB in the chain (the
1999 * where CHN bit is zero. DWC3 will also avoid clearing HWO
2000 * bit and SW has to do it manually.
2001 *
2002 * We're going to do that here to avoid problems of HW trying
2003 * to use bogus TRBs for transfers.
2004 */
2005 if (chain && (trb->ctrl & DWC3_TRB_CTRL_HWO))
2006 trb->ctrl &= ~DWC3_TRB_CTRL_HWO;
2007
e5ba5ec8 2008 if ((trb->ctrl & DWC3_TRB_CTRL_HWO) && status != -ESHUTDOWN)
a0ad85ae 2009 return 1;
e5b36ae2 2010
e5ba5ec8 2011 count = trb->size & DWC3_TRB_SIZE_MASK;
e62c5bc5 2012 req->remaining += count;
e5ba5ec8
PA
2013
2014 if (dep->direction) {
2015 if (count) {
2016 trb_status = DWC3_TRB_SIZE_TRBSTS(trb->size);
2017 if (trb_status == DWC3_TRBSTS_MISSED_ISOC) {
e5ba5ec8
PA
2018 /*
2019 * If missed isoc occurred and there is
2020 * no request queued then issue END
2021 * TRANSFER, so that core generates
2022 * next xfernotready and we will issue
2023 * a fresh START TRANSFER.
2024 * If there are still queued request
2025 * then wait, do not issue either END
2026 * or UPDATE TRANSFER, just attach next
aa3342c8 2027 * request in pending_list during
e5ba5ec8
PA
2028 * giveback.If any future queued request
2029 * is successfully transferred then we
2030 * will issue UPDATE TRANSFER for all
aa3342c8 2031 * request in the pending_list.
e5ba5ec8
PA
2032 */
2033 dep->flags |= DWC3_EP_MISSED_ISOC;
2034 } else {
2035 dev_err(dwc->dev, "incomplete IN transfer %s\n",
2036 dep->name);
2037 status = -ECONNRESET;
2038 }
2039 } else {
2040 dep->flags &= ~DWC3_EP_MISSED_ISOC;
2041 }
2042 } else {
2043 if (count && (event->status & DEPEVT_STATUS_SHORT))
2044 s_pkt = 1;
2045 }
2046
7c705dfe 2047 if (s_pkt && !chain)
e5ba5ec8 2048 return 1;
f99f53f2 2049
e5ba5ec8
PA
2050 if ((event->status & DEPEVT_STATUS_IOC) &&
2051 (trb->ctrl & DWC3_TRB_CTRL_IOC))
2052 return 1;
f99f53f2 2053
e5ba5ec8
PA
2054 return 0;
2055}
2056
2057static int dwc3_cleanup_done_reqs(struct dwc3 *dwc, struct dwc3_ep *dep,
2058 const struct dwc3_event_depevt *event, int status)
2059{
31162af4 2060 struct dwc3_request *req, *n;
e5ba5ec8 2061 struct dwc3_trb *trb;
d6e10bf2 2062 bool ioc = false;
e62c5bc5 2063 int ret = 0;
e5ba5ec8 2064
31162af4 2065 list_for_each_entry_safe(req, n, &dep->started_list, list) {
1f512119 2066 unsigned length;
e5b36ae2
FB
2067 int chain;
2068
1f512119
FB
2069 length = req->request.length;
2070 chain = req->num_pending_sgs > 0;
31162af4 2071 if (chain) {
1f512119 2072 struct scatterlist *sg = req->sg;
31162af4 2073 struct scatterlist *s;
1f512119 2074 unsigned int pending = req->num_pending_sgs;
31162af4 2075 unsigned int i;
c7de5734 2076
1f512119 2077 for_each_sg(sg, s, pending, i) {
31162af4 2078 trb = &dep->trb_pool[dep->trb_dequeue];
31162af4 2079
7282c4ef
FB
2080 if (trb->ctrl & DWC3_TRB_CTRL_HWO)
2081 break;
2082
1f512119
FB
2083 req->sg = sg_next(s);
2084 req->num_pending_sgs--;
2085
31162af4
FB
2086 ret = __dwc3_cleanup_done_trbs(dwc, dep, req, trb,
2087 event, status, chain);
1f512119
FB
2088 if (ret)
2089 break;
31162af4
FB
2090 }
2091 } else {
737f1ae2 2092 trb = &dep->trb_pool[dep->trb_dequeue];
d115d705 2093 ret = __dwc3_cleanup_done_trbs(dwc, dep, req, trb,
e5b36ae2 2094 event, status, chain);
31162af4 2095 }
d115d705 2096
e62c5bc5 2097 req->request.actual = length - req->remaining;
1f512119 2098
ff377ae4 2099 if ((req->request.actual < length) && req->num_pending_sgs)
1f512119
FB
2100 return __dwc3_gadget_kick_transfer(dep, 0);
2101
d115d705 2102 dwc3_gadget_giveback(dep, req, status);
e5ba5ec8 2103
d6e10bf2
AB
2104 if (ret) {
2105 if ((event->status & DEPEVT_STATUS_IOC) &&
2106 (trb->ctrl & DWC3_TRB_CTRL_IOC))
2107 ioc = true;
72246da4 2108 break;
d6e10bf2 2109 }
31162af4 2110 }
72246da4 2111
4cb42217
FB
2112 /*
2113 * Our endpoint might get disabled by another thread during
2114 * dwc3_gadget_giveback(). If that happens, we're just gonna return 1
2115 * early on so DWC3_EP_BUSY flag gets cleared
2116 */
2117 if (!dep->endpoint.desc)
2118 return 1;
2119
cdc359dd 2120 if (usb_endpoint_xfer_isoc(dep->endpoint.desc) &&
aa3342c8
FB
2121 list_empty(&dep->started_list)) {
2122 if (list_empty(&dep->pending_list)) {
cdc359dd
PA
2123 /*
2124 * If there is no entry in request list then do
2125 * not issue END TRANSFER now. Just set PENDING
2126 * flag, so that END TRANSFER is issued when an
2127 * entry is added into request list.
2128 */
2129 dep->flags = DWC3_EP_PENDING_REQUEST;
2130 } else {
b992e681 2131 dwc3_stop_active_transfer(dwc, dep->number, true);
cdc359dd
PA
2132 dep->flags = DWC3_EP_ENABLED;
2133 }
7efea86c
PA
2134 return 1;
2135 }
2136
d6e10bf2
AB
2137 if (usb_endpoint_xfer_isoc(dep->endpoint.desc) && ioc)
2138 return 0;
2139
72246da4
FB
2140 return 1;
2141}
2142
2143static void dwc3_endpoint_transfer_complete(struct dwc3 *dwc,
029d97ff 2144 struct dwc3_ep *dep, const struct dwc3_event_depevt *event)
72246da4
FB
2145{
2146 unsigned status = 0;
2147 int clean_busy;
e18b7975
FB
2148 u32 is_xfer_complete;
2149
2150 is_xfer_complete = (event->endpoint_event == DWC3_DEPEVT_XFERCOMPLETE);
72246da4
FB
2151
2152 if (event->status & DEPEVT_STATUS_BUSERR)
2153 status = -ECONNRESET;
2154
1d046793 2155 clean_busy = dwc3_cleanup_done_reqs(dwc, dep, event, status);
4cb42217 2156 if (clean_busy && (!dep->endpoint.desc || is_xfer_complete ||
e18b7975 2157 usb_endpoint_xfer_isoc(dep->endpoint.desc)))
72246da4 2158 dep->flags &= ~DWC3_EP_BUSY;
fae2b904
FB
2159
2160 /*
2161 * WORKAROUND: This is the 2nd half of U1/U2 -> U0 workaround.
2162 * See dwc3_gadget_linksts_change_interrupt() for 1st half.
2163 */
2164 if (dwc->revision < DWC3_REVISION_183A) {
2165 u32 reg;
2166 int i;
2167
2168 for (i = 0; i < DWC3_ENDPOINTS_NUM; i++) {
348e026f 2169 dep = dwc->eps[i];
fae2b904
FB
2170
2171 if (!(dep->flags & DWC3_EP_ENABLED))
2172 continue;
2173
aa3342c8 2174 if (!list_empty(&dep->started_list))
fae2b904
FB
2175 return;
2176 }
2177
2178 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
2179 reg |= dwc->u1u2;
2180 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
2181
2182 dwc->u1u2 = 0;
2183 }
8a1a9c9e 2184
4cb42217
FB
2185 /*
2186 * Our endpoint might get disabled by another thread during
2187 * dwc3_gadget_giveback(). If that happens, we're just gonna return 1
2188 * early on so DWC3_EP_BUSY flag gets cleared
2189 */
2190 if (!dep->endpoint.desc)
2191 return;
2192
e6e709b7 2193 if (!usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
8a1a9c9e
FB
2194 int ret;
2195
4fae2e3e 2196 ret = __dwc3_gadget_kick_transfer(dep, 0);
8a1a9c9e
FB
2197 if (!ret || ret == -EBUSY)
2198 return;
2199 }
72246da4
FB
2200}
2201
72246da4
FB
2202static void dwc3_endpoint_interrupt(struct dwc3 *dwc,
2203 const struct dwc3_event_depevt *event)
2204{
2205 struct dwc3_ep *dep;
2206 u8 epnum = event->endpoint_number;
76a638f8 2207 u8 cmd;
72246da4
FB
2208
2209 dep = dwc->eps[epnum];
2210
76a638f8
BW
2211 if (!(dep->flags & DWC3_EP_ENABLED) &&
2212 !(dep->flags & DWC3_EP_END_TRANSFER_PENDING))
3336abb5
FB
2213 return;
2214
72246da4
FB
2215 if (epnum == 0 || epnum == 1) {
2216 dwc3_ep0_interrupt(dwc, event);
2217 return;
2218 }
2219
2220 switch (event->endpoint_event) {
2221 case DWC3_DEPEVT_XFERCOMPLETE:
b4996a86 2222 dep->resource_index = 0;
c2df85ca 2223
16e78db7 2224 if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
8566cd1a 2225 dev_err(dwc->dev, "XferComplete for Isochronous endpoint\n");
72246da4
FB
2226 return;
2227 }
2228
029d97ff 2229 dwc3_endpoint_transfer_complete(dwc, dep, event);
72246da4
FB
2230 break;
2231 case DWC3_DEPEVT_XFERINPROGRESS:
029d97ff 2232 dwc3_endpoint_transfer_complete(dwc, dep, event);
72246da4
FB
2233 break;
2234 case DWC3_DEPEVT_XFERNOTREADY:
16e78db7 2235 if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
72246da4
FB
2236 dwc3_gadget_start_isoc(dwc, dep, event);
2237 } else {
2238 int ret;
2239
4fae2e3e 2240 ret = __dwc3_gadget_kick_transfer(dep, 0);
72246da4
FB
2241 if (!ret || ret == -EBUSY)
2242 return;
72246da4
FB
2243 }
2244
879631aa
FB
2245 break;
2246 case DWC3_DEPEVT_STREAMEVT:
16e78db7 2247 if (!usb_endpoint_xfer_bulk(dep->endpoint.desc)) {
879631aa
FB
2248 dev_err(dwc->dev, "Stream event for non-Bulk %s\n",
2249 dep->name);
2250 return;
2251 }
72246da4 2252 break;
72246da4 2253 case DWC3_DEPEVT_EPCMDCMPLT:
76a638f8
BW
2254 cmd = DEPEVT_PARAMETER_CMD(event->parameters);
2255
2256 if (cmd == DWC3_DEPCMD_ENDTRANSFER) {
2257 dep->flags &= ~DWC3_EP_END_TRANSFER_PENDING;
2258 wake_up(&dep->wait_end_transfer);
2259 }
2260 break;
2261 case DWC3_DEPEVT_RXTXFIFOEVT:
72246da4
FB
2262 break;
2263 }
2264}
2265
2266static void dwc3_disconnect_gadget(struct dwc3 *dwc)
2267{
2268 if (dwc->gadget_driver && dwc->gadget_driver->disconnect) {
2269 spin_unlock(&dwc->lock);
2270 dwc->gadget_driver->disconnect(&dwc->gadget);
2271 spin_lock(&dwc->lock);
2272 }
2273}
2274
bc5ba2e0
FB
2275static void dwc3_suspend_gadget(struct dwc3 *dwc)
2276{
73a30bfc 2277 if (dwc->gadget_driver && dwc->gadget_driver->suspend) {
bc5ba2e0
FB
2278 spin_unlock(&dwc->lock);
2279 dwc->gadget_driver->suspend(&dwc->gadget);
2280 spin_lock(&dwc->lock);
2281 }
2282}
2283
2284static void dwc3_resume_gadget(struct dwc3 *dwc)
2285{
73a30bfc 2286 if (dwc->gadget_driver && dwc->gadget_driver->resume) {
bc5ba2e0
FB
2287 spin_unlock(&dwc->lock);
2288 dwc->gadget_driver->resume(&dwc->gadget);
5c7b3b02 2289 spin_lock(&dwc->lock);
8e74475b
FB
2290 }
2291}
2292
2293static void dwc3_reset_gadget(struct dwc3 *dwc)
2294{
2295 if (!dwc->gadget_driver)
2296 return;
2297
2298 if (dwc->gadget.speed != USB_SPEED_UNKNOWN) {
2299 spin_unlock(&dwc->lock);
2300 usb_gadget_udc_reset(&dwc->gadget, dwc->gadget_driver);
bc5ba2e0
FB
2301 spin_lock(&dwc->lock);
2302 }
2303}
2304
b992e681 2305static void dwc3_stop_active_transfer(struct dwc3 *dwc, u32 epnum, bool force)
72246da4
FB
2306{
2307 struct dwc3_ep *dep;
2308 struct dwc3_gadget_ep_cmd_params params;
2309 u32 cmd;
2310 int ret;
2311
2312 dep = dwc->eps[epnum];
2313
76a638f8
BW
2314 if ((dep->flags & DWC3_EP_END_TRANSFER_PENDING) ||
2315 !dep->resource_index)
3daf74d7
PA
2316 return;
2317
57911504
PA
2318 /*
2319 * NOTICE: We are violating what the Databook says about the
2320 * EndTransfer command. Ideally we would _always_ wait for the
2321 * EndTransfer Command Completion IRQ, but that's causing too
2322 * much trouble synchronizing between us and gadget driver.
2323 *
2324 * We have discussed this with the IP Provider and it was
2325 * suggested to giveback all requests here, but give HW some
2326 * extra time to synchronize with the interconnect. We're using
dc93b41a 2327 * an arbitrary 100us delay for that.
57911504
PA
2328 *
2329 * Note also that a similar handling was tested by Synopsys
2330 * (thanks a lot Paul) and nothing bad has come out of it.
2331 * In short, what we're doing is:
2332 *
2333 * - Issue EndTransfer WITH CMDIOC bit set
2334 * - Wait 100us
06281d46
JY
2335 *
2336 * As of IP version 3.10a of the DWC_usb3 IP, the controller
2337 * supports a mode to work around the above limitation. The
2338 * software can poll the CMDACT bit in the DEPCMD register
2339 * after issuing a EndTransfer command. This mode is enabled
2340 * by writing GUCTL2[14]. This polling is already done in the
2341 * dwc3_send_gadget_ep_cmd() function so if the mode is
2342 * enabled, the EndTransfer command will have completed upon
2343 * returning from this function and we don't need to delay for
2344 * 100us.
2345 *
2346 * This mode is NOT available on the DWC_usb31 IP.
57911504
PA
2347 */
2348
3daf74d7 2349 cmd = DWC3_DEPCMD_ENDTRANSFER;
b992e681
PZ
2350 cmd |= force ? DWC3_DEPCMD_HIPRI_FORCERM : 0;
2351 cmd |= DWC3_DEPCMD_CMDIOC;
b4996a86 2352 cmd |= DWC3_DEPCMD_PARAM(dep->resource_index);
3daf74d7 2353 memset(&params, 0, sizeof(params));
2cd4718d 2354 ret = dwc3_send_gadget_ep_cmd(dep, cmd, &params);
3daf74d7 2355 WARN_ON_ONCE(ret);
b4996a86 2356 dep->resource_index = 0;
041d81f4 2357 dep->flags &= ~DWC3_EP_BUSY;
06281d46 2358
76a638f8
BW
2359 if (dwc3_is_usb31(dwc) || dwc->revision < DWC3_REVISION_310A) {
2360 dep->flags |= DWC3_EP_END_TRANSFER_PENDING;
06281d46 2361 udelay(100);
76a638f8 2362 }
72246da4
FB
2363}
2364
72246da4
FB
2365static void dwc3_clear_stall_all_ep(struct dwc3 *dwc)
2366{
2367 u32 epnum;
2368
2369 for (epnum = 1; epnum < DWC3_ENDPOINTS_NUM; epnum++) {
2370 struct dwc3_ep *dep;
72246da4
FB
2371 int ret;
2372
2373 dep = dwc->eps[epnum];
6a1e3ef4
FB
2374 if (!dep)
2375 continue;
72246da4
FB
2376
2377 if (!(dep->flags & DWC3_EP_STALL))
2378 continue;
2379
2380 dep->flags &= ~DWC3_EP_STALL;
2381
50c763f8 2382 ret = dwc3_send_clear_stall_ep_cmd(dep);
72246da4
FB
2383 WARN_ON_ONCE(ret);
2384 }
2385}
2386
2387static void dwc3_gadget_disconnect_interrupt(struct dwc3 *dwc)
2388{
c4430a26
FB
2389 int reg;
2390
72246da4
FB
2391 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
2392 reg &= ~DWC3_DCTL_INITU1ENA;
2393 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
2394
2395 reg &= ~DWC3_DCTL_INITU2ENA;
2396 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
72246da4 2397
72246da4
FB
2398 dwc3_disconnect_gadget(dwc);
2399
2400 dwc->gadget.speed = USB_SPEED_UNKNOWN;
df62df56 2401 dwc->setup_packet_pending = false;
06a374ed 2402 usb_gadget_set_state(&dwc->gadget, USB_STATE_NOTATTACHED);
fc8bb91b
FB
2403
2404 dwc->connected = false;
72246da4
FB
2405}
2406
72246da4
FB
2407static void dwc3_gadget_reset_interrupt(struct dwc3 *dwc)
2408{
2409 u32 reg;
2410
fc8bb91b
FB
2411 dwc->connected = true;
2412
df62df56
FB
2413 /*
2414 * WORKAROUND: DWC3 revisions <1.88a have an issue which
2415 * would cause a missing Disconnect Event if there's a
2416 * pending Setup Packet in the FIFO.
2417 *
2418 * There's no suggested workaround on the official Bug
2419 * report, which states that "unless the driver/application
2420 * is doing any special handling of a disconnect event,
2421 * there is no functional issue".
2422 *
2423 * Unfortunately, it turns out that we _do_ some special
2424 * handling of a disconnect event, namely complete all
2425 * pending transfers, notify gadget driver of the
2426 * disconnection, and so on.
2427 *
2428 * Our suggested workaround is to follow the Disconnect
2429 * Event steps here, instead, based on a setup_packet_pending
b5d335e5
FB
2430 * flag. Such flag gets set whenever we have a SETUP_PENDING
2431 * status for EP0 TRBs and gets cleared on XferComplete for the
df62df56
FB
2432 * same endpoint.
2433 *
2434 * Refers to:
2435 *
2436 * STAR#9000466709: RTL: Device : Disconnect event not
2437 * generated if setup packet pending in FIFO
2438 */
2439 if (dwc->revision < DWC3_REVISION_188A) {
2440 if (dwc->setup_packet_pending)
2441 dwc3_gadget_disconnect_interrupt(dwc);
2442 }
2443
8e74475b 2444 dwc3_reset_gadget(dwc);
72246da4
FB
2445
2446 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
2447 reg &= ~DWC3_DCTL_TSTCTRL_MASK;
2448 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
3b637367 2449 dwc->test_mode = false;
72246da4
FB
2450 dwc3_clear_stall_all_ep(dwc);
2451
2452 /* Reset device address to zero */
2453 reg = dwc3_readl(dwc->regs, DWC3_DCFG);
2454 reg &= ~(DWC3_DCFG_DEVADDR_MASK);
2455 dwc3_writel(dwc->regs, DWC3_DCFG, reg);
72246da4
FB
2456}
2457
2458static void dwc3_update_ram_clk_sel(struct dwc3 *dwc, u32 speed)
2459{
2460 u32 reg;
2461 u32 usb30_clock = DWC3_GCTL_CLK_BUS;
2462
2463 /*
2464 * We change the clock only at SS but I dunno why I would want to do
2465 * this. Maybe it becomes part of the power saving plan.
2466 */
2467
ee5cd41c
JY
2468 if ((speed != DWC3_DSTS_SUPERSPEED) &&
2469 (speed != DWC3_DSTS_SUPERSPEED_PLUS))
72246da4
FB
2470 return;
2471
2472 /*
2473 * RAMClkSel is reset to 0 after USB reset, so it must be reprogrammed
2474 * each time on Connect Done.
2475 */
2476 if (!usb30_clock)
2477 return;
2478
2479 reg = dwc3_readl(dwc->regs, DWC3_GCTL);
2480 reg |= DWC3_GCTL_RAMCLKSEL(usb30_clock);
2481 dwc3_writel(dwc->regs, DWC3_GCTL, reg);
2482}
2483
72246da4
FB
2484static void dwc3_gadget_conndone_interrupt(struct dwc3 *dwc)
2485{
72246da4
FB
2486 struct dwc3_ep *dep;
2487 int ret;
2488 u32 reg;
2489 u8 speed;
2490
72246da4
FB
2491 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
2492 speed = reg & DWC3_DSTS_CONNECTSPD;
2493 dwc->speed = speed;
2494
2495 dwc3_update_ram_clk_sel(dwc, speed);
2496
2497 switch (speed) {
2da9ad76 2498 case DWC3_DSTS_SUPERSPEED_PLUS:
7580862b
JY
2499 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(512);
2500 dwc->gadget.ep0->maxpacket = 512;
2501 dwc->gadget.speed = USB_SPEED_SUPER_PLUS;
2502 break;
2da9ad76 2503 case DWC3_DSTS_SUPERSPEED:
05870c5b
FB
2504 /*
2505 * WORKAROUND: DWC3 revisions <1.90a have an issue which
2506 * would cause a missing USB3 Reset event.
2507 *
2508 * In such situations, we should force a USB3 Reset
2509 * event by calling our dwc3_gadget_reset_interrupt()
2510 * routine.
2511 *
2512 * Refers to:
2513 *
2514 * STAR#9000483510: RTL: SS : USB3 reset event may
2515 * not be generated always when the link enters poll
2516 */
2517 if (dwc->revision < DWC3_REVISION_190A)
2518 dwc3_gadget_reset_interrupt(dwc);
2519
72246da4
FB
2520 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(512);
2521 dwc->gadget.ep0->maxpacket = 512;
2522 dwc->gadget.speed = USB_SPEED_SUPER;
2523 break;
2da9ad76 2524 case DWC3_DSTS_HIGHSPEED:
72246da4
FB
2525 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(64);
2526 dwc->gadget.ep0->maxpacket = 64;
2527 dwc->gadget.speed = USB_SPEED_HIGH;
2528 break;
2da9ad76
JY
2529 case DWC3_DSTS_FULLSPEED2:
2530 case DWC3_DSTS_FULLSPEED1:
72246da4
FB
2531 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(64);
2532 dwc->gadget.ep0->maxpacket = 64;
2533 dwc->gadget.speed = USB_SPEED_FULL;
2534 break;
2da9ad76 2535 case DWC3_DSTS_LOWSPEED:
72246da4
FB
2536 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(8);
2537 dwc->gadget.ep0->maxpacket = 8;
2538 dwc->gadget.speed = USB_SPEED_LOW;
2539 break;
2540 }
2541
2b758350
PA
2542 /* Enable USB2 LPM Capability */
2543
ee5cd41c 2544 if ((dwc->revision > DWC3_REVISION_194A) &&
2da9ad76
JY
2545 (speed != DWC3_DSTS_SUPERSPEED) &&
2546 (speed != DWC3_DSTS_SUPERSPEED_PLUS)) {
2b758350
PA
2547 reg = dwc3_readl(dwc->regs, DWC3_DCFG);
2548 reg |= DWC3_DCFG_LPM_CAP;
2549 dwc3_writel(dwc->regs, DWC3_DCFG, reg);
2550
2551 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
2552 reg &= ~(DWC3_DCTL_HIRD_THRES_MASK | DWC3_DCTL_L1_HIBER_EN);
2553
460d098c 2554 reg |= DWC3_DCTL_HIRD_THRES(dwc->hird_threshold);
2b758350 2555
80caf7d2
HR
2556 /*
2557 * When dwc3 revisions >= 2.40a, LPM Erratum is enabled and
2558 * DCFG.LPMCap is set, core responses with an ACK and the
2559 * BESL value in the LPM token is less than or equal to LPM
2560 * NYET threshold.
2561 */
2562 WARN_ONCE(dwc->revision < DWC3_REVISION_240A
2563 && dwc->has_lpm_erratum,
2564 "LPM Erratum not available on dwc3 revisisions < 2.40a\n");
2565
2566 if (dwc->has_lpm_erratum && dwc->revision >= DWC3_REVISION_240A)
2567 reg |= DWC3_DCTL_LPM_ERRATA(dwc->lpm_nyet_threshold);
2568
356363bf
FB
2569 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
2570 } else {
2571 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
2572 reg &= ~DWC3_DCTL_HIRD_THRES_MASK;
2b758350
PA
2573 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
2574 }
2575
72246da4 2576 dep = dwc->eps[0];
265b70a7
PZ
2577 ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc, NULL, true,
2578 false);
72246da4
FB
2579 if (ret) {
2580 dev_err(dwc->dev, "failed to enable %s\n", dep->name);
2581 return;
2582 }
2583
2584 dep = dwc->eps[1];
265b70a7
PZ
2585 ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc, NULL, true,
2586 false);
72246da4
FB
2587 if (ret) {
2588 dev_err(dwc->dev, "failed to enable %s\n", dep->name);
2589 return;
2590 }
2591
2592 /*
2593 * Configure PHY via GUSB3PIPECTLn if required.
2594 *
2595 * Update GTXFIFOSIZn
2596 *
2597 * In both cases reset values should be sufficient.
2598 */
2599}
2600
2601static void dwc3_gadget_wakeup_interrupt(struct dwc3 *dwc)
2602{
72246da4
FB
2603 /*
2604 * TODO take core out of low power mode when that's
2605 * implemented.
2606 */
2607
ad14d4e0
JL
2608 if (dwc->gadget_driver && dwc->gadget_driver->resume) {
2609 spin_unlock(&dwc->lock);
2610 dwc->gadget_driver->resume(&dwc->gadget);
2611 spin_lock(&dwc->lock);
2612 }
72246da4
FB
2613}
2614
2615static void dwc3_gadget_linksts_change_interrupt(struct dwc3 *dwc,
2616 unsigned int evtinfo)
2617{
fae2b904 2618 enum dwc3_link_state next = evtinfo & DWC3_LINK_STATE_MASK;
0b0cc1cd
FB
2619 unsigned int pwropt;
2620
2621 /*
2622 * WORKAROUND: DWC3 < 2.50a have an issue when configured without
2623 * Hibernation mode enabled which would show up when device detects
2624 * host-initiated U3 exit.
2625 *
2626 * In that case, device will generate a Link State Change Interrupt
2627 * from U3 to RESUME which is only necessary if Hibernation is
2628 * configured in.
2629 *
2630 * There are no functional changes due to such spurious event and we
2631 * just need to ignore it.
2632 *
2633 * Refers to:
2634 *
2635 * STAR#9000570034 RTL: SS Resume event generated in non-Hibernation
2636 * operational mode
2637 */
2638 pwropt = DWC3_GHWPARAMS1_EN_PWROPT(dwc->hwparams.hwparams1);
2639 if ((dwc->revision < DWC3_REVISION_250A) &&
2640 (pwropt != DWC3_GHWPARAMS1_EN_PWROPT_HIB)) {
2641 if ((dwc->link_state == DWC3_LINK_STATE_U3) &&
2642 (next == DWC3_LINK_STATE_RESUME)) {
0b0cc1cd
FB
2643 return;
2644 }
2645 }
fae2b904
FB
2646
2647 /*
2648 * WORKAROUND: DWC3 Revisions <1.83a have an issue which, depending
2649 * on the link partner, the USB session might do multiple entry/exit
2650 * of low power states before a transfer takes place.
2651 *
2652 * Due to this problem, we might experience lower throughput. The
2653 * suggested workaround is to disable DCTL[12:9] bits if we're
2654 * transitioning from U1/U2 to U0 and enable those bits again
2655 * after a transfer completes and there are no pending transfers
2656 * on any of the enabled endpoints.
2657 *
2658 * This is the first half of that workaround.
2659 *
2660 * Refers to:
2661 *
2662 * STAR#9000446952: RTL: Device SS : if U1/U2 ->U0 takes >128us
2663 * core send LGO_Ux entering U0
2664 */
2665 if (dwc->revision < DWC3_REVISION_183A) {
2666 if (next == DWC3_LINK_STATE_U0) {
2667 u32 u1u2;
2668 u32 reg;
2669
2670 switch (dwc->link_state) {
2671 case DWC3_LINK_STATE_U1:
2672 case DWC3_LINK_STATE_U2:
2673 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
2674 u1u2 = reg & (DWC3_DCTL_INITU2ENA
2675 | DWC3_DCTL_ACCEPTU2ENA
2676 | DWC3_DCTL_INITU1ENA
2677 | DWC3_DCTL_ACCEPTU1ENA);
2678
2679 if (!dwc->u1u2)
2680 dwc->u1u2 = reg & u1u2;
2681
2682 reg &= ~u1u2;
2683
2684 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
2685 break;
2686 default:
2687 /* do nothing */
2688 break;
2689 }
2690 }
2691 }
2692
bc5ba2e0
FB
2693 switch (next) {
2694 case DWC3_LINK_STATE_U1:
2695 if (dwc->speed == USB_SPEED_SUPER)
2696 dwc3_suspend_gadget(dwc);
2697 break;
2698 case DWC3_LINK_STATE_U2:
2699 case DWC3_LINK_STATE_U3:
2700 dwc3_suspend_gadget(dwc);
2701 break;
2702 case DWC3_LINK_STATE_RESUME:
2703 dwc3_resume_gadget(dwc);
2704 break;
2705 default:
2706 /* do nothing */
2707 break;
2708 }
2709
e57ebc1d 2710 dwc->link_state = next;
72246da4
FB
2711}
2712
72704f87
BW
2713static void dwc3_gadget_suspend_interrupt(struct dwc3 *dwc,
2714 unsigned int evtinfo)
2715{
2716 enum dwc3_link_state next = evtinfo & DWC3_LINK_STATE_MASK;
2717
2718 if (dwc->link_state != next && next == DWC3_LINK_STATE_U3)
2719 dwc3_suspend_gadget(dwc);
2720
2721 dwc->link_state = next;
2722}
2723
e1dadd3b
FB
2724static void dwc3_gadget_hibernation_interrupt(struct dwc3 *dwc,
2725 unsigned int evtinfo)
2726{
2727 unsigned int is_ss = evtinfo & BIT(4);
2728
2729 /**
2730 * WORKAROUND: DWC3 revison 2.20a with hibernation support
2731 * have a known issue which can cause USB CV TD.9.23 to fail
2732 * randomly.
2733 *
2734 * Because of this issue, core could generate bogus hibernation
2735 * events which SW needs to ignore.
2736 *
2737 * Refers to:
2738 *
2739 * STAR#9000546576: Device Mode Hibernation: Issue in USB 2.0
2740 * Device Fallback from SuperSpeed
2741 */
2742 if (is_ss ^ (dwc->speed == USB_SPEED_SUPER))
2743 return;
2744
2745 /* enter hibernation here */
2746}
2747
72246da4
FB
2748static void dwc3_gadget_interrupt(struct dwc3 *dwc,
2749 const struct dwc3_event_devt *event)
2750{
2751 switch (event->type) {
2752 case DWC3_DEVICE_EVENT_DISCONNECT:
2753 dwc3_gadget_disconnect_interrupt(dwc);
2754 break;
2755 case DWC3_DEVICE_EVENT_RESET:
2756 dwc3_gadget_reset_interrupt(dwc);
2757 break;
2758 case DWC3_DEVICE_EVENT_CONNECT_DONE:
2759 dwc3_gadget_conndone_interrupt(dwc);
2760 break;
2761 case DWC3_DEVICE_EVENT_WAKEUP:
2762 dwc3_gadget_wakeup_interrupt(dwc);
2763 break;
e1dadd3b
FB
2764 case DWC3_DEVICE_EVENT_HIBER_REQ:
2765 if (dev_WARN_ONCE(dwc->dev, !dwc->has_hibernation,
2766 "unexpected hibernation event\n"))
2767 break;
2768
2769 dwc3_gadget_hibernation_interrupt(dwc, event->event_info);
2770 break;
72246da4
FB
2771 case DWC3_DEVICE_EVENT_LINK_STATUS_CHANGE:
2772 dwc3_gadget_linksts_change_interrupt(dwc, event->event_info);
2773 break;
2774 case DWC3_DEVICE_EVENT_EOPF:
72704f87 2775 /* It changed to be suspend event for version 2.30a and above */
5eb30ced 2776 if (dwc->revision >= DWC3_REVISION_230A) {
72704f87
BW
2777 /*
2778 * Ignore suspend event until the gadget enters into
2779 * USB_STATE_CONFIGURED state.
2780 */
2781 if (dwc->gadget.state >= USB_STATE_CONFIGURED)
2782 dwc3_gadget_suspend_interrupt(dwc,
2783 event->event_info);
2784 }
72246da4
FB
2785 break;
2786 case DWC3_DEVICE_EVENT_SOF:
72246da4 2787 case DWC3_DEVICE_EVENT_ERRATIC_ERROR:
72246da4 2788 case DWC3_DEVICE_EVENT_CMD_CMPL:
72246da4 2789 case DWC3_DEVICE_EVENT_OVERFLOW:
72246da4
FB
2790 break;
2791 default:
e9f2aa87 2792 dev_WARN(dwc->dev, "UNKNOWN IRQ %d\n", event->type);
72246da4
FB
2793 }
2794}
2795
2796static void dwc3_process_event_entry(struct dwc3 *dwc,
2797 const union dwc3_event *event)
2798{
43c96be1 2799 trace_dwc3_event(event->raw, dwc);
2c4cbe6e 2800
72246da4
FB
2801 /* Endpoint IRQ, handle it and return early */
2802 if (event->type.is_devspec == 0) {
2803 /* depevt */
2804 return dwc3_endpoint_interrupt(dwc, &event->depevt);
2805 }
2806
2807 switch (event->type.type) {
2808 case DWC3_EVENT_TYPE_DEV:
2809 dwc3_gadget_interrupt(dwc, &event->devt);
2810 break;
2811 /* REVISIT what to do with Carkit and I2C events ? */
2812 default:
2813 dev_err(dwc->dev, "UNKNOWN IRQ type %d\n", event->raw);
2814 }
2815}
2816
dea520a4 2817static irqreturn_t dwc3_process_event_buf(struct dwc3_event_buffer *evt)
b15a762f 2818{
dea520a4 2819 struct dwc3 *dwc = evt->dwc;
b15a762f 2820 irqreturn_t ret = IRQ_NONE;
f42f2447 2821 int left;
e8adfc30 2822 u32 reg;
b15a762f 2823
f42f2447 2824 left = evt->count;
b15a762f 2825
f42f2447
FB
2826 if (!(evt->flags & DWC3_EVENT_PENDING))
2827 return IRQ_NONE;
b15a762f 2828
f42f2447
FB
2829 while (left > 0) {
2830 union dwc3_event event;
b15a762f 2831
f42f2447 2832 event.raw = *(u32 *) (evt->buf + evt->lpos);
b15a762f 2833
f42f2447 2834 dwc3_process_event_entry(dwc, &event);
b15a762f 2835
f42f2447
FB
2836 /*
2837 * FIXME we wrap around correctly to the next entry as
2838 * almost all entries are 4 bytes in size. There is one
2839 * entry which has 12 bytes which is a regular entry
2840 * followed by 8 bytes data. ATM I don't know how
2841 * things are organized if we get next to the a
2842 * boundary so I worry about that once we try to handle
2843 * that.
2844 */
2845 evt->lpos = (evt->lpos + 4) % DWC3_EVENT_BUFFERS_SIZE;
2846 left -= 4;
b15a762f 2847
660e9bde 2848 dwc3_writel(dwc->regs, DWC3_GEVNTCOUNT(0), 4);
f42f2447 2849 }
b15a762f 2850
f42f2447
FB
2851 evt->count = 0;
2852 evt->flags &= ~DWC3_EVENT_PENDING;
2853 ret = IRQ_HANDLED;
b15a762f 2854
f42f2447 2855 /* Unmask interrupt */
660e9bde 2856 reg = dwc3_readl(dwc->regs, DWC3_GEVNTSIZ(0));
f42f2447 2857 reg &= ~DWC3_GEVNTSIZ_INTMASK;
660e9bde 2858 dwc3_writel(dwc->regs, DWC3_GEVNTSIZ(0), reg);
b15a762f 2859
f42f2447
FB
2860 return ret;
2861}
e8adfc30 2862
dea520a4 2863static irqreturn_t dwc3_thread_interrupt(int irq, void *_evt)
f42f2447 2864{
dea520a4
FB
2865 struct dwc3_event_buffer *evt = _evt;
2866 struct dwc3 *dwc = evt->dwc;
e5f68b4a 2867 unsigned long flags;
f42f2447 2868 irqreturn_t ret = IRQ_NONE;
f42f2447 2869
e5f68b4a 2870 spin_lock_irqsave(&dwc->lock, flags);
dea520a4 2871 ret = dwc3_process_event_buf(evt);
e5f68b4a 2872 spin_unlock_irqrestore(&dwc->lock, flags);
b15a762f
FB
2873
2874 return ret;
2875}
2876
dea520a4 2877static irqreturn_t dwc3_check_event_buf(struct dwc3_event_buffer *evt)
72246da4 2878{
dea520a4 2879 struct dwc3 *dwc = evt->dwc;
72246da4 2880 u32 count;
e8adfc30 2881 u32 reg;
72246da4 2882
fc8bb91b
FB
2883 if (pm_runtime_suspended(dwc->dev)) {
2884 pm_runtime_get(dwc->dev);
2885 disable_irq_nosync(dwc->irq_gadget);
2886 dwc->pending_events = true;
2887 return IRQ_HANDLED;
2888 }
2889
660e9bde 2890 count = dwc3_readl(dwc->regs, DWC3_GEVNTCOUNT(0));
72246da4
FB
2891 count &= DWC3_GEVNTCOUNT_MASK;
2892 if (!count)
2893 return IRQ_NONE;
2894
b15a762f
FB
2895 evt->count = count;
2896 evt->flags |= DWC3_EVENT_PENDING;
72246da4 2897
e8adfc30 2898 /* Mask interrupt */
660e9bde 2899 reg = dwc3_readl(dwc->regs, DWC3_GEVNTSIZ(0));
e8adfc30 2900 reg |= DWC3_GEVNTSIZ_INTMASK;
660e9bde 2901 dwc3_writel(dwc->regs, DWC3_GEVNTSIZ(0), reg);
e8adfc30 2902
b15a762f 2903 return IRQ_WAKE_THREAD;
72246da4
FB
2904}
2905
dea520a4 2906static irqreturn_t dwc3_interrupt(int irq, void *_evt)
72246da4 2907{
dea520a4 2908 struct dwc3_event_buffer *evt = _evt;
72246da4 2909
dea520a4 2910 return dwc3_check_event_buf(evt);
72246da4
FB
2911}
2912
6db3812e
FB
2913static int dwc3_gadget_get_irq(struct dwc3 *dwc)
2914{
2915 struct platform_device *dwc3_pdev = to_platform_device(dwc->dev);
2916 int irq;
2917
2918 irq = platform_get_irq_byname(dwc3_pdev, "peripheral");
2919 if (irq > 0)
2920 goto out;
2921
2922 if (irq == -EPROBE_DEFER)
2923 goto out;
2924
2925 irq = platform_get_irq_byname(dwc3_pdev, "dwc_usb3");
2926 if (irq > 0)
2927 goto out;
2928
2929 if (irq == -EPROBE_DEFER)
2930 goto out;
2931
2932 irq = platform_get_irq(dwc3_pdev, 0);
2933 if (irq > 0)
2934 goto out;
2935
2936 if (irq != -EPROBE_DEFER)
2937 dev_err(dwc->dev, "missing peripheral IRQ\n");
2938
2939 if (!irq)
2940 irq = -EINVAL;
2941
2942out:
2943 return irq;
2944}
2945
72246da4
FB
2946/**
2947 * dwc3_gadget_init - Initializes gadget related registers
1d046793 2948 * @dwc: pointer to our controller context structure
72246da4
FB
2949 *
2950 * Returns 0 on success otherwise negative errno.
2951 */
41ac7b3a 2952int dwc3_gadget_init(struct dwc3 *dwc)
72246da4 2953{
6db3812e
FB
2954 int ret;
2955 int irq;
9522def4 2956
6db3812e
FB
2957 irq = dwc3_gadget_get_irq(dwc);
2958 if (irq < 0) {
2959 ret = irq;
2960 goto err0;
9522def4
RQ
2961 }
2962
2963 dwc->irq_gadget = irq;
72246da4
FB
2964
2965 dwc->ctrl_req = dma_alloc_coherent(dwc->dev, sizeof(*dwc->ctrl_req),
2966 &dwc->ctrl_req_addr, GFP_KERNEL);
2967 if (!dwc->ctrl_req) {
2968 dev_err(dwc->dev, "failed to allocate ctrl request\n");
2969 ret = -ENOMEM;
2970 goto err0;
2971 }
2972
2abd9d5f 2973 dwc->ep0_trb = dma_alloc_coherent(dwc->dev, sizeof(*dwc->ep0_trb) * 2,
72246da4
FB
2974 &dwc->ep0_trb_addr, GFP_KERNEL);
2975 if (!dwc->ep0_trb) {
2976 dev_err(dwc->dev, "failed to allocate ep0 trb\n");
2977 ret = -ENOMEM;
2978 goto err1;
2979 }
2980
3ef35faf 2981 dwc->setup_buf = kzalloc(DWC3_EP0_BOUNCE_SIZE, GFP_KERNEL);
72246da4 2982 if (!dwc->setup_buf) {
72246da4
FB
2983 ret = -ENOMEM;
2984 goto err2;
2985 }
2986
5812b1c2 2987 dwc->ep0_bounce = dma_alloc_coherent(dwc->dev,
3ef35faf
FB
2988 DWC3_EP0_BOUNCE_SIZE, &dwc->ep0_bounce_addr,
2989 GFP_KERNEL);
5812b1c2
FB
2990 if (!dwc->ep0_bounce) {
2991 dev_err(dwc->dev, "failed to allocate ep0 bounce buffer\n");
2992 ret = -ENOMEM;
2993 goto err3;
2994 }
2995
04c03d10
FB
2996 dwc->zlp_buf = kzalloc(DWC3_ZLP_BUF_SIZE, GFP_KERNEL);
2997 if (!dwc->zlp_buf) {
2998 ret = -ENOMEM;
2999 goto err4;
3000 }
3001
bb014736
BW
3002 init_completion(&dwc->ep0_in_setup);
3003
72246da4 3004 dwc->gadget.ops = &dwc3_gadget_ops;
72246da4 3005 dwc->gadget.speed = USB_SPEED_UNKNOWN;
eeb720fb 3006 dwc->gadget.sg_supported = true;
72246da4 3007 dwc->gadget.name = "dwc3-gadget";
6a4290cc 3008 dwc->gadget.is_otg = dwc->dr_mode == USB_DR_MODE_OTG;
72246da4 3009
b9e51b2b
BM
3010 /*
3011 * FIXME We might be setting max_speed to <SUPER, however versions
3012 * <2.20a of dwc3 have an issue with metastability (documented
3013 * elsewhere in this driver) which tells us we can't set max speed to
3014 * anything lower than SUPER.
3015 *
3016 * Because gadget.max_speed is only used by composite.c and function
3017 * drivers (i.e. it won't go into dwc3's registers) we are allowing this
3018 * to happen so we avoid sending SuperSpeed Capability descriptor
3019 * together with our BOS descriptor as that could confuse host into
3020 * thinking we can handle super speed.
3021 *
3022 * Note that, in fact, we won't even support GetBOS requests when speed
3023 * is less than super speed because we don't have means, yet, to tell
3024 * composite.c that we are USB 2.0 + LPM ECN.
3025 */
3026 if (dwc->revision < DWC3_REVISION_220A)
5eb30ced 3027 dev_info(dwc->dev, "changing max_speed on rev %08x\n",
b9e51b2b
BM
3028 dwc->revision);
3029
3030 dwc->gadget.max_speed = dwc->maximum_speed;
3031
a4b9d94b
DC
3032 /*
3033 * Per databook, DWC3 needs buffer size to be aligned to MaxPacketSize
3034 * on ep out.
3035 */
3036 dwc->gadget.quirk_ep_out_aligned_size = true;
3037
72246da4
FB
3038 /*
3039 * REVISIT: Here we should clear all pending IRQs to be
3040 * sure we're starting from a well known location.
3041 */
3042
3043 ret = dwc3_gadget_init_endpoints(dwc);
3044 if (ret)
04c03d10 3045 goto err5;
72246da4 3046
72246da4
FB
3047 ret = usb_add_gadget_udc(dwc->dev, &dwc->gadget);
3048 if (ret) {
3049 dev_err(dwc->dev, "failed to register udc\n");
04c03d10 3050 goto err5;
72246da4
FB
3051 }
3052
3053 return 0;
3054
04c03d10
FB
3055err5:
3056 kfree(dwc->zlp_buf);
3057
5812b1c2 3058err4:
e1f80467 3059 dwc3_gadget_free_endpoints(dwc);
3ef35faf
FB
3060 dma_free_coherent(dwc->dev, DWC3_EP0_BOUNCE_SIZE,
3061 dwc->ep0_bounce, dwc->ep0_bounce_addr);
5812b1c2 3062
72246da4 3063err3:
0fc9a1be 3064 kfree(dwc->setup_buf);
72246da4
FB
3065
3066err2:
51fbc7c0 3067 dma_free_coherent(dwc->dev, sizeof(*dwc->ep0_trb) * 2,
72246da4
FB
3068 dwc->ep0_trb, dwc->ep0_trb_addr);
3069
3070err1:
3071 dma_free_coherent(dwc->dev, sizeof(*dwc->ctrl_req),
3072 dwc->ctrl_req, dwc->ctrl_req_addr);
3073
3074err0:
3075 return ret;
3076}
3077
7415f17c
FB
3078/* -------------------------------------------------------------------------- */
3079
72246da4
FB
3080void dwc3_gadget_exit(struct dwc3 *dwc)
3081{
72246da4 3082 usb_del_gadget_udc(&dwc->gadget);
72246da4 3083
72246da4
FB
3084 dwc3_gadget_free_endpoints(dwc);
3085
3ef35faf
FB
3086 dma_free_coherent(dwc->dev, DWC3_EP0_BOUNCE_SIZE,
3087 dwc->ep0_bounce, dwc->ep0_bounce_addr);
5812b1c2 3088
0fc9a1be 3089 kfree(dwc->setup_buf);
04c03d10 3090 kfree(dwc->zlp_buf);
72246da4 3091
51fbc7c0 3092 dma_free_coherent(dwc->dev, sizeof(*dwc->ep0_trb) * 2,
72246da4
FB
3093 dwc->ep0_trb, dwc->ep0_trb_addr);
3094
3095 dma_free_coherent(dwc->dev, sizeof(*dwc->ctrl_req),
3096 dwc->ctrl_req, dwc->ctrl_req_addr);
72246da4 3097}
7415f17c 3098
0b0231aa 3099int dwc3_gadget_suspend(struct dwc3 *dwc)
7415f17c 3100{
9f8a67b6
FB
3101 int ret;
3102
9772b47a
RQ
3103 if (!dwc->gadget_driver)
3104 return 0;
3105
9f8a67b6
FB
3106 ret = dwc3_gadget_run_stop(dwc, false, false);
3107 if (ret < 0)
3108 return ret;
7415f17c 3109
9f8a67b6
FB
3110 dwc3_disconnect_gadget(dwc);
3111 __dwc3_gadget_stop(dwc);
7415f17c
FB
3112
3113 return 0;
3114}
3115
3116int dwc3_gadget_resume(struct dwc3 *dwc)
3117{
7415f17c
FB
3118 int ret;
3119
9772b47a
RQ
3120 if (!dwc->gadget_driver)
3121 return 0;
3122
9f8a67b6
FB
3123 ret = __dwc3_gadget_start(dwc);
3124 if (ret < 0)
7415f17c
FB
3125 goto err0;
3126
9f8a67b6
FB
3127 ret = dwc3_gadget_run_stop(dwc, true, false);
3128 if (ret < 0)
7415f17c
FB
3129 goto err1;
3130
7415f17c
FB
3131 return 0;
3132
3133err1:
9f8a67b6 3134 __dwc3_gadget_stop(dwc);
7415f17c
FB
3135
3136err0:
3137 return ret;
3138}
fc8bb91b
FB
3139
3140void dwc3_gadget_process_pending_events(struct dwc3 *dwc)
3141{
3142 if (dwc->pending_events) {
3143 dwc3_interrupt(dwc->irq_gadget, dwc->ev_buf);
3144 dwc->pending_events = false;
3145 enable_irq(dwc->irq_gadget);
3146 }
3147}
This page took 0.971662 seconds and 4 git commands to generate.