]>
Commit | Line | Data |
---|---|---|
fba311fc SG |
1 | /* |
2 | * MXC GPIO support. (c) 2008 Daniel Mack <[email protected]> | |
3 | * Copyright 2008 Juergen Beisert, [email protected] | |
4 | * | |
5 | * Based on code from Freescale, | |
6 | * Copyright (C) 2004-2010 Freescale Semiconductor, Inc. All Rights Reserved. | |
7 | * | |
8 | * This program is free software; you can redistribute it and/or | |
9 | * modify it under the terms of the GNU General Public License | |
10 | * as published by the Free Software Foundation; either version 2 | |
11 | * of the License, or (at your option) any later version. | |
12 | * This program is distributed in the hope that it will be useful, | |
13 | * but WITHOUT ANY WARRANTY; without even the implied warranty of | |
14 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the | |
15 | * GNU General Public License for more details. | |
16 | * | |
17 | * You should have received a copy of the GNU General Public License | |
18 | * along with this program; if not, write to the Free Software | |
19 | * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston, | |
20 | * MA 02110-1301, USA. | |
21 | */ | |
22 | ||
641d0342 | 23 | #include <linux/err.h> |
fba311fc SG |
24 | #include <linux/init.h> |
25 | #include <linux/interrupt.h> | |
26 | #include <linux/io.h> | |
27 | #include <linux/irq.h> | |
0b76c541 | 28 | #include <linux/irqdomain.h> |
fba311fc | 29 | #include <linux/gpio.h> |
4052d45e SG |
30 | #include <linux/of.h> |
31 | #include <linux/of_address.h> | |
32 | #include <linux/of_device.h> | |
8d7cf837 SG |
33 | #include <linux/platform_device.h> |
34 | #include <linux/slab.h> | |
06f88a8a | 35 | #include <linux/basic_mmio_gpio.h> |
bb207ef1 | 36 | #include <linux/module.h> |
fba311fc | 37 | |
8d7cf837 SG |
38 | #define MXS_SET 0x4 |
39 | #define MXS_CLR 0x8 | |
fba311fc | 40 | |
164387d2 SG |
41 | #define PINCTRL_DOUT(p) ((is_imx23_gpio(p) ? 0x0500 : 0x0700) + (p->id) * 0x10) |
42 | #define PINCTRL_DIN(p) ((is_imx23_gpio(p) ? 0x0600 : 0x0900) + (p->id) * 0x10) | |
43 | #define PINCTRL_DOE(p) ((is_imx23_gpio(p) ? 0x0700 : 0x0b00) + (p->id) * 0x10) | |
44 | #define PINCTRL_PIN2IRQ(p) ((is_imx23_gpio(p) ? 0x0800 : 0x1000) + (p->id) * 0x10) | |
45 | #define PINCTRL_IRQEN(p) ((is_imx23_gpio(p) ? 0x0900 : 0x1100) + (p->id) * 0x10) | |
46 | #define PINCTRL_IRQLEV(p) ((is_imx23_gpio(p) ? 0x0a00 : 0x1200) + (p->id) * 0x10) | |
47 | #define PINCTRL_IRQPOL(p) ((is_imx23_gpio(p) ? 0x0b00 : 0x1300) + (p->id) * 0x10) | |
48 | #define PINCTRL_IRQSTAT(p) ((is_imx23_gpio(p) ? 0x0c00 : 0x1400) + (p->id) * 0x10) | |
fba311fc SG |
49 | |
50 | #define GPIO_INT_FALL_EDGE 0x0 | |
51 | #define GPIO_INT_LOW_LEV 0x1 | |
52 | #define GPIO_INT_RISE_EDGE 0x2 | |
53 | #define GPIO_INT_HIGH_LEV 0x3 | |
54 | #define GPIO_INT_LEV_MASK (1 << 0) | |
55 | #define GPIO_INT_POL_MASK (1 << 1) | |
56 | ||
164387d2 SG |
57 | enum mxs_gpio_id { |
58 | IMX23_GPIO, | |
59 | IMX28_GPIO, | |
60 | }; | |
61 | ||
7b2fa570 GL |
62 | struct mxs_gpio_port { |
63 | void __iomem *base; | |
64 | int id; | |
65 | int irq; | |
0b76c541 | 66 | struct irq_domain *domain; |
06f88a8a | 67 | struct bgpio_chip bgc; |
164387d2 | 68 | enum mxs_gpio_id devid; |
66d7990e | 69 | u32 both_edges; |
7b2fa570 GL |
70 | }; |
71 | ||
164387d2 SG |
72 | static inline int is_imx23_gpio(struct mxs_gpio_port *port) |
73 | { | |
74 | return port->devid == IMX23_GPIO; | |
75 | } | |
76 | ||
77 | static inline int is_imx28_gpio(struct mxs_gpio_port *port) | |
78 | { | |
79 | return port->devid == IMX28_GPIO; | |
80 | } | |
81 | ||
fba311fc SG |
82 | /* Note: This driver assumes 32 GPIOs are handled in one register */ |
83 | ||
bf0c1118 | 84 | static int mxs_gpio_set_irq_type(struct irq_data *d, unsigned int type) |
fba311fc | 85 | { |
66d7990e | 86 | u32 val; |
0b76c541 | 87 | u32 pin_mask = 1 << d->hwirq; |
498c17cf SG |
88 | struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d); |
89 | struct mxs_gpio_port *port = gc->private; | |
fba311fc SG |
90 | void __iomem *pin_addr; |
91 | int edge; | |
92 | ||
66d7990e | 93 | port->both_edges &= ~pin_mask; |
fba311fc | 94 | switch (type) { |
66d7990e GGM |
95 | case IRQ_TYPE_EDGE_BOTH: |
96 | val = gpio_get_value(port->bgc.gc.base + d->hwirq); | |
97 | if (val) | |
98 | edge = GPIO_INT_FALL_EDGE; | |
99 | else | |
100 | edge = GPIO_INT_RISE_EDGE; | |
101 | port->both_edges |= pin_mask; | |
102 | break; | |
fba311fc SG |
103 | case IRQ_TYPE_EDGE_RISING: |
104 | edge = GPIO_INT_RISE_EDGE; | |
105 | break; | |
106 | case IRQ_TYPE_EDGE_FALLING: | |
107 | edge = GPIO_INT_FALL_EDGE; | |
108 | break; | |
109 | case IRQ_TYPE_LEVEL_LOW: | |
110 | edge = GPIO_INT_LOW_LEV; | |
111 | break; | |
112 | case IRQ_TYPE_LEVEL_HIGH: | |
113 | edge = GPIO_INT_HIGH_LEV; | |
114 | break; | |
115 | default: | |
116 | return -EINVAL; | |
117 | } | |
118 | ||
119 | /* set level or edge */ | |
164387d2 | 120 | pin_addr = port->base + PINCTRL_IRQLEV(port); |
fba311fc | 121 | if (edge & GPIO_INT_LEV_MASK) |
8d7cf837 | 122 | writel(pin_mask, pin_addr + MXS_SET); |
fba311fc | 123 | else |
8d7cf837 | 124 | writel(pin_mask, pin_addr + MXS_CLR); |
fba311fc SG |
125 | |
126 | /* set polarity */ | |
164387d2 | 127 | pin_addr = port->base + PINCTRL_IRQPOL(port); |
fba311fc | 128 | if (edge & GPIO_INT_POL_MASK) |
8d7cf837 | 129 | writel(pin_mask, pin_addr + MXS_SET); |
fba311fc | 130 | else |
8d7cf837 | 131 | writel(pin_mask, pin_addr + MXS_CLR); |
fba311fc | 132 | |
0b76c541 | 133 | writel(pin_mask, |
164387d2 | 134 | port->base + PINCTRL_IRQSTAT(port) + MXS_CLR); |
fba311fc SG |
135 | |
136 | return 0; | |
137 | } | |
138 | ||
66d7990e GGM |
139 | static void mxs_flip_edge(struct mxs_gpio_port *port, u32 gpio) |
140 | { | |
141 | u32 bit, val, edge; | |
142 | void __iomem *pin_addr; | |
143 | ||
144 | bit = 1 << gpio; | |
145 | ||
146 | pin_addr = port->base + PINCTRL_IRQPOL(port); | |
147 | val = readl(pin_addr); | |
148 | edge = val & bit; | |
149 | ||
150 | if (edge) | |
151 | writel(bit, pin_addr + MXS_CLR); | |
152 | else | |
153 | writel(bit, pin_addr + MXS_SET); | |
154 | } | |
155 | ||
fba311fc SG |
156 | /* MXS has one interrupt *per* gpio port */ |
157 | static void mxs_gpio_irq_handler(u32 irq, struct irq_desc *desc) | |
158 | { | |
159 | u32 irq_stat; | |
8d7cf837 | 160 | struct mxs_gpio_port *port = irq_get_handler_data(irq); |
fba311fc | 161 | |
1f6b5dd4 UKK |
162 | desc->irq_data.chip->irq_ack(&desc->irq_data); |
163 | ||
164387d2 SG |
164 | irq_stat = readl(port->base + PINCTRL_IRQSTAT(port)) & |
165 | readl(port->base + PINCTRL_IRQEN(port)); | |
fba311fc SG |
166 | |
167 | while (irq_stat != 0) { | |
168 | int irqoffset = fls(irq_stat) - 1; | |
66d7990e GGM |
169 | if (port->both_edges & (1 << irqoffset)) |
170 | mxs_flip_edge(port, irqoffset); | |
171 | ||
0b76c541 | 172 | generic_handle_irq(irq_find_mapping(port->domain, irqoffset)); |
fba311fc SG |
173 | irq_stat &= ~(1 << irqoffset); |
174 | } | |
175 | } | |
176 | ||
177 | /* | |
178 | * Set interrupt number "irq" in the GPIO as a wake-up source. | |
179 | * While system is running, all registered GPIO interrupts need to have | |
180 | * wake-up enabled. When system is suspended, only selected GPIO interrupts | |
181 | * need to have wake-up enabled. | |
182 | * @param irq interrupt source number | |
183 | * @param enable enable as wake-up if equal to non-zero | |
184 | * @return This function returns 0 on success. | |
185 | */ | |
bf0c1118 | 186 | static int mxs_gpio_set_wake_irq(struct irq_data *d, unsigned int enable) |
fba311fc | 187 | { |
498c17cf SG |
188 | struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d); |
189 | struct mxs_gpio_port *port = gc->private; | |
fba311fc | 190 | |
6161715e SG |
191 | if (enable) |
192 | enable_irq_wake(port->irq); | |
193 | else | |
194 | disable_irq_wake(port->irq); | |
fba311fc SG |
195 | |
196 | return 0; | |
197 | } | |
198 | ||
0b76c541 | 199 | static void __init mxs_gpio_init_gc(struct mxs_gpio_port *port, int irq_base) |
498c17cf SG |
200 | { |
201 | struct irq_chip_generic *gc; | |
202 | struct irq_chip_type *ct; | |
203 | ||
0b76c541 | 204 | gc = irq_alloc_generic_chip("gpio-mxs", 1, irq_base, |
498c17cf SG |
205 | port->base, handle_level_irq); |
206 | gc->private = port; | |
207 | ||
208 | ct = gc->chip_types; | |
591567a5 | 209 | ct->chip.irq_ack = irq_gc_ack_set_bit; |
498c17cf SG |
210 | ct->chip.irq_mask = irq_gc_mask_clr_bit; |
211 | ct->chip.irq_unmask = irq_gc_mask_set_bit; | |
212 | ct->chip.irq_set_type = mxs_gpio_set_irq_type; | |
591567a5 | 213 | ct->chip.irq_set_wake = mxs_gpio_set_wake_irq; |
164387d2 SG |
214 | ct->regs.ack = PINCTRL_IRQSTAT(port) + MXS_CLR; |
215 | ct->regs.mask = PINCTRL_IRQEN(port); | |
498c17cf SG |
216 | |
217 | irq_setup_generic_chip(gc, IRQ_MSK(32), 0, IRQ_NOREQUEST, 0); | |
218 | } | |
fba311fc | 219 | |
06f88a8a | 220 | static int mxs_gpio_to_irq(struct gpio_chip *gc, unsigned offset) |
fba311fc | 221 | { |
06f88a8a | 222 | struct bgpio_chip *bgc = to_bgpio_chip(gc); |
fba311fc | 223 | struct mxs_gpio_port *port = |
06f88a8a | 224 | container_of(bgc, struct mxs_gpio_port, bgc); |
fba311fc | 225 | |
0b76c541 | 226 | return irq_find_mapping(port->domain, offset); |
fba311fc SG |
227 | } |
228 | ||
164387d2 SG |
229 | static struct platform_device_id mxs_gpio_ids[] = { |
230 | { | |
231 | .name = "imx23-gpio", | |
232 | .driver_data = IMX23_GPIO, | |
233 | }, { | |
234 | .name = "imx28-gpio", | |
235 | .driver_data = IMX28_GPIO, | |
236 | }, { | |
237 | /* sentinel */ | |
238 | } | |
239 | }; | |
240 | MODULE_DEVICE_TABLE(platform, mxs_gpio_ids); | |
241 | ||
4052d45e SG |
242 | static const struct of_device_id mxs_gpio_dt_ids[] = { |
243 | { .compatible = "fsl,imx23-gpio", .data = (void *) IMX23_GPIO, }, | |
244 | { .compatible = "fsl,imx28-gpio", .data = (void *) IMX28_GPIO, }, | |
245 | { /* sentinel */ } | |
246 | }; | |
247 | MODULE_DEVICE_TABLE(of, mxs_gpio_dt_ids); | |
248 | ||
3836309d | 249 | static int mxs_gpio_probe(struct platform_device *pdev) |
fba311fc | 250 | { |
4052d45e SG |
251 | const struct of_device_id *of_id = |
252 | of_match_device(mxs_gpio_dt_ids, &pdev->dev); | |
253 | struct device_node *np = pdev->dev.of_node; | |
254 | struct device_node *parent; | |
8d7cf837 SG |
255 | static void __iomem *base; |
256 | struct mxs_gpio_port *port; | |
257 | struct resource *iores = NULL; | |
0b76c541 | 258 | int irq_base; |
498c17cf | 259 | int err; |
8d7cf837 | 260 | |
940a4f7b | 261 | port = devm_kzalloc(&pdev->dev, sizeof(*port), GFP_KERNEL); |
8d7cf837 SG |
262 | if (!port) |
263 | return -ENOMEM; | |
264 | ||
4052d45e SG |
265 | if (np) { |
266 | port->id = of_alias_get_id(np, "gpio"); | |
267 | if (port->id < 0) | |
268 | return port->id; | |
269 | port->devid = (enum mxs_gpio_id) of_id->data; | |
270 | } else { | |
271 | port->id = pdev->id; | |
272 | port->devid = pdev->id_entry->driver_data; | |
273 | } | |
8d7cf837 | 274 | |
940a4f7b SG |
275 | port->irq = platform_get_irq(pdev, 0); |
276 | if (port->irq < 0) | |
277 | return port->irq; | |
278 | ||
8d7cf837 SG |
279 | /* |
280 | * map memory region only once, as all the gpio ports | |
281 | * share the same one | |
282 | */ | |
283 | if (!base) { | |
4052d45e SG |
284 | if (np) { |
285 | parent = of_get_parent(np); | |
286 | base = of_iomap(parent, 0); | |
287 | of_node_put(parent); | |
641d0342 TR |
288 | if (!base) |
289 | return -EADDRNOTAVAIL; | |
4052d45e SG |
290 | } else { |
291 | iores = platform_get_resource(pdev, IORESOURCE_MEM, 0); | |
641d0342 TR |
292 | base = devm_ioremap_resource(&pdev->dev, iores); |
293 | if (IS_ERR(base)) | |
294 | return PTR_ERR(base); | |
8d7cf837 SG |
295 | } |
296 | } | |
297 | port->base = base; | |
fba311fc | 298 | |
498c17cf SG |
299 | /* |
300 | * select the pin interrupt functionality but initially | |
301 | * disable the interrupts | |
302 | */ | |
164387d2 SG |
303 | writel(~0U, port->base + PINCTRL_PIN2IRQ(port)); |
304 | writel(0, port->base + PINCTRL_IRQEN(port)); | |
fba311fc | 305 | |
8d7cf837 | 306 | /* clear address has to be used to clear IRQSTAT bits */ |
164387d2 | 307 | writel(~0U, port->base + PINCTRL_IRQSTAT(port) + MXS_CLR); |
fba311fc | 308 | |
0b76c541 SG |
309 | irq_base = irq_alloc_descs(-1, 0, 32, numa_node_id()); |
310 | if (irq_base < 0) | |
311 | return irq_base; | |
312 | ||
313 | port->domain = irq_domain_add_legacy(np, 32, irq_base, 0, | |
314 | &irq_domain_simple_ops, NULL); | |
315 | if (!port->domain) { | |
316 | err = -ENODEV; | |
317 | goto out_irqdesc_free; | |
318 | } | |
319 | ||
498c17cf | 320 | /* gpio-mxs can be a generic irq chip */ |
0b76c541 | 321 | mxs_gpio_init_gc(port, irq_base); |
fba311fc | 322 | |
8d7cf837 SG |
323 | /* setup one handler for each entry */ |
324 | irq_set_chained_handler(port->irq, mxs_gpio_irq_handler); | |
325 | irq_set_handler_data(port->irq, port); | |
fba311fc | 326 | |
06f88a8a | 327 | err = bgpio_init(&port->bgc, &pdev->dev, 4, |
164387d2 | 328 | port->base + PINCTRL_DIN(port), |
90dae4eb MR |
329 | port->base + PINCTRL_DOUT(port) + MXS_SET, |
330 | port->base + PINCTRL_DOUT(port) + MXS_CLR, | |
84a442b9 | 331 | port->base + PINCTRL_DOE(port), NULL, 0); |
8d7cf837 | 332 | if (err) |
0b76c541 | 333 | goto out_irqdesc_free; |
fba311fc | 334 | |
06f88a8a SG |
335 | port->bgc.gc.to_irq = mxs_gpio_to_irq; |
336 | port->bgc.gc.base = port->id * 32; | |
337 | ||
338 | err = gpiochip_add(&port->bgc.gc); | |
0b76c541 SG |
339 | if (err) |
340 | goto out_bgpio_remove; | |
06f88a8a | 341 | |
8d7cf837 | 342 | return 0; |
0b76c541 SG |
343 | |
344 | out_bgpio_remove: | |
345 | bgpio_remove(&port->bgc); | |
346 | out_irqdesc_free: | |
347 | irq_free_descs(irq_base, 32); | |
348 | return err; | |
ef19660b | 349 | } |
8d7cf837 SG |
350 | |
351 | static struct platform_driver mxs_gpio_driver = { | |
352 | .driver = { | |
353 | .name = "gpio-mxs", | |
354 | .owner = THIS_MODULE, | |
4052d45e | 355 | .of_match_table = mxs_gpio_dt_ids, |
8d7cf837 SG |
356 | }, |
357 | .probe = mxs_gpio_probe, | |
164387d2 | 358 | .id_table = mxs_gpio_ids, |
fba311fc | 359 | }; |
ef19660b | 360 | |
8d7cf837 | 361 | static int __init mxs_gpio_init(void) |
ef19660b | 362 | { |
8d7cf837 | 363 | return platform_driver_register(&mxs_gpio_driver); |
ef19660b | 364 | } |
8d7cf837 SG |
365 | postcore_initcall(mxs_gpio_init); |
366 | ||
367 | MODULE_AUTHOR("Freescale Semiconductor, " | |
368 | "Daniel Mack <danielncaiaq.de>, " | |
369 | "Juergen Beisert <[email protected]>"); | |
370 | MODULE_DESCRIPTION("Freescale MXS GPIO"); | |
371 | MODULE_LICENSE("GPL"); |