]> Git Repo - linux.git/blame - drivers/phy/phy-twl4030-usb.c
Merge branch 'pl061' of /home/linus/linux-gpio into devel
[linux.git] / drivers / phy / phy-twl4030-usb.c
CommitLineData
9ebd9616
DB
1/*
2 * twl4030_usb - TWL4030 USB transceiver, talking to OMAP OTG controller
3 *
4 * Copyright (C) 2004-2007 Texas Instruments
5 * Copyright (C) 2008 Nokia Corporation
6 * Contact: Felipe Balbi <[email protected]>
7 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License as published by
10 * the Free Software Foundation; either version 2 of the License, or
11 * (at your option) any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
21 *
22 * Current status:
23 * - HS USB ULPI mode works.
24 * - 3-pin mode support may be added in future.
25 */
26
27#include <linux/module.h>
28#include <linux/init.h>
29#include <linux/interrupt.h>
30#include <linux/platform_device.h>
9ebd9616
DB
31#include <linux/workqueue.h>
32#include <linux/io.h>
33#include <linux/delay.h>
34#include <linux/usb/otg.h>
6747caa7 35#include <linux/phy/phy.h>
96be39ab 36#include <linux/pm_runtime.h>
8055555f 37#include <linux/usb/musb.h>
92a6e6b3 38#include <linux/usb/ulpi.h>
b07682b6 39#include <linux/i2c/twl.h>
66760169
JH
40#include <linux/regulator/consumer.h>
41#include <linux/err.h>
5a0e3ad6 42#include <linux/slab.h>
9ebd9616
DB
43
44/* Register defines */
45
9ebd9616 46#define MCPC_CTRL 0x30
9ebd9616
DB
47#define MCPC_CTRL_RTSOL (1 << 7)
48#define MCPC_CTRL_EXTSWR (1 << 6)
49#define MCPC_CTRL_EXTSWC (1 << 5)
50#define MCPC_CTRL_VOICESW (1 << 4)
51#define MCPC_CTRL_OUT64K (1 << 3)
52#define MCPC_CTRL_RTSCTSSW (1 << 2)
53#define MCPC_CTRL_HS_UART (1 << 0)
54
55#define MCPC_IO_CTRL 0x33
9ebd9616
DB
56#define MCPC_IO_CTRL_MICBIASEN (1 << 5)
57#define MCPC_IO_CTRL_CTS_NPU (1 << 4)
58#define MCPC_IO_CTRL_RXD_PU (1 << 3)
59#define MCPC_IO_CTRL_TXDTYP (1 << 2)
60#define MCPC_IO_CTRL_CTSTYP (1 << 1)
61#define MCPC_IO_CTRL_RTSTYP (1 << 0)
62
63#define MCPC_CTRL2 0x36
9ebd9616
DB
64#define MCPC_CTRL2_MCPC_CK_EN (1 << 0)
65
66#define OTHER_FUNC_CTRL 0x80
9ebd9616
DB
67#define OTHER_FUNC_CTRL_BDIS_ACON_EN (1 << 4)
68#define OTHER_FUNC_CTRL_FIVEWIRE_MODE (1 << 2)
69
70#define OTHER_IFC_CTRL 0x83
9ebd9616
DB
71#define OTHER_IFC_CTRL_OE_INT_EN (1 << 6)
72#define OTHER_IFC_CTRL_CEA2011_MODE (1 << 5)
73#define OTHER_IFC_CTRL_FSLSSERIALMODE_4PIN (1 << 4)
74#define OTHER_IFC_CTRL_HIZ_ULPI_60MHZ_OUT (1 << 3)
75#define OTHER_IFC_CTRL_HIZ_ULPI (1 << 2)
76#define OTHER_IFC_CTRL_ALT_INT_REROUTE (1 << 0)
77
78#define OTHER_INT_EN_RISE 0x86
9ebd9616 79#define OTHER_INT_EN_FALL 0x89
9ebd9616
DB
80#define OTHER_INT_STS 0x8C
81#define OTHER_INT_LATCH 0x8D
82#define OTHER_INT_VB_SESS_VLD (1 << 7)
83#define OTHER_INT_DM_HI (1 << 6) /* not valid for "latch" reg */
84#define OTHER_INT_DP_HI (1 << 5) /* not valid for "latch" reg */
85#define OTHER_INT_BDIS_ACON (1 << 3) /* not valid for "fall" regs */
86#define OTHER_INT_MANU (1 << 1)
87#define OTHER_INT_ABNORMAL_STRESS (1 << 0)
88
89#define ID_STATUS 0x96
90#define ID_RES_FLOAT (1 << 4)
91#define ID_RES_440K (1 << 3)
92#define ID_RES_200K (1 << 2)
93#define ID_RES_102K (1 << 1)
94#define ID_RES_GND (1 << 0)
95
96#define POWER_CTRL 0xAC
9ebd9616
DB
97#define POWER_CTRL_OTG_ENAB (1 << 5)
98
99#define OTHER_IFC_CTRL2 0xAF
9ebd9616
DB
100#define OTHER_IFC_CTRL2_ULPI_STP_LOW (1 << 4)
101#define OTHER_IFC_CTRL2_ULPI_TXEN_POL (1 << 3)
102#define OTHER_IFC_CTRL2_ULPI_4PIN_2430 (1 << 2)
103#define OTHER_IFC_CTRL2_USB_INT_OUTSEL_MASK (3 << 0) /* bits 0 and 1 */
104#define OTHER_IFC_CTRL2_USB_INT_OUTSEL_INT1N (0 << 0)
105#define OTHER_IFC_CTRL2_USB_INT_OUTSEL_INT2N (1 << 0)
106
107#define REG_CTRL_EN 0xB2
9ebd9616
DB
108#define REG_CTRL_ERROR 0xB5
109#define ULPI_I2C_CONFLICT_INTEN (1 << 0)
110
111#define OTHER_FUNC_CTRL2 0xB8
9ebd9616
DB
112#define OTHER_FUNC_CTRL2_VBAT_TIMER_EN (1 << 0)
113
114/* following registers do not have separate _clr and _set registers */
115#define VBUS_DEBOUNCE 0xC0
116#define ID_DEBOUNCE 0xC1
117#define VBAT_TIMER 0xD3
118#define PHY_PWR_CTRL 0xFD
119#define PHY_PWR_PHYPWD (1 << 0)
120#define PHY_CLK_CTRL 0xFE
121#define PHY_CLK_CTRL_CLOCKGATING_EN (1 << 2)
122#define PHY_CLK_CTRL_CLK32K_EN (1 << 1)
123#define REQ_PHY_DPLL_CLK (1 << 0)
124#define PHY_CLK_CTRL_STS 0xFF
125#define PHY_DPLL_CLK (1 << 0)
126
9d94e16b 127/* In module TWL_MODULE_PM_MASTER */
def6f8b9 128#define STS_HW_CONDITIONS 0x0F
9ebd9616 129
9d94e16b 130/* In module TWL_MODULE_PM_RECEIVER */
9ebd9616
DB
131#define VUSB_DEDICATED1 0x7D
132#define VUSB_DEDICATED2 0x7E
133#define VUSB1V5_DEV_GRP 0x71
134#define VUSB1V5_TYPE 0x72
135#define VUSB1V5_REMAP 0x73
136#define VUSB1V8_DEV_GRP 0x74
137#define VUSB1V8_TYPE 0x75
138#define VUSB1V8_REMAP 0x76
139#define VUSB3V1_DEV_GRP 0x77
140#define VUSB3V1_TYPE 0x78
141#define VUSB3V1_REMAP 0x79
142
143/* In module TWL4030_MODULE_INTBR */
144#define PMBR1 0x0D
145#define GPIO_USB_4PIN_ULPI_2430C (3 << 0)
146
56301df6
N
147/*
148 * If VBUS is valid or ID is ground, then we know a
149 * cable is present and we need to be runtime-enabled
150 */
8055555f 151static inline bool cable_present(enum musb_vbus_id_status stat)
56301df6 152{
8055555f
TL
153 return stat == MUSB_VBUS_VALID ||
154 stat == MUSB_ID_GROUND;
56301df6
N
155}
156
9ebd9616 157struct twl4030_usb {
74d4aa44 158 struct usb_phy phy;
9ebd9616
DB
159 struct device *dev;
160
66760169
JH
161 /* TWL4030 internal USB regulator supplies */
162 struct regulator *usb1v5;
163 struct regulator *usb1v8;
164 struct regulator *usb3v1;
165
9ebd9616 166 /* for vbus reporting with irqs disabled */
dcc35b21 167 struct mutex lock;
9ebd9616
DB
168
169 /* pin configuration */
170 enum twl4030_usb_mode usb_mode;
171
172 int irq;
8055555f 173 enum musb_vbus_id_status linkstat;
a87103a6 174 bool vbus_supplied;
78489c7c 175 bool musb_mailbox_pending;
249751f2
GI
176
177 struct delayed_work id_workaround_work;
9ebd9616
DB
178};
179
180/* internal define on top of container_of */
74d4aa44 181#define phy_to_twl(x) container_of((x), struct twl4030_usb, phy)
9ebd9616
DB
182
183/*-------------------------------------------------------------------------*/
184
185static int twl4030_i2c_write_u8_verify(struct twl4030_usb *twl,
186 u8 module, u8 data, u8 address)
187{
188 u8 check;
189
fc7b92fc
B
190 if ((twl_i2c_write_u8(module, data, address) >= 0) &&
191 (twl_i2c_read_u8(module, &check, address) >= 0) &&
9ebd9616
DB
192 (check == data))
193 return 0;
194 dev_dbg(twl->dev, "Write%d[%d,0x%x] wrote %02x but read %02x\n",
195 1, module, address, check, data);
196
197 /* Failed once: Try again */
fc7b92fc
B
198 if ((twl_i2c_write_u8(module, data, address) >= 0) &&
199 (twl_i2c_read_u8(module, &check, address) >= 0) &&
9ebd9616
DB
200 (check == data))
201 return 0;
202 dev_dbg(twl->dev, "Write%d[%d,0x%x] wrote %02x but read %02x\n",
203 2, module, address, check, data);
204
205 /* Failed again: Return error */
206 return -EBUSY;
207}
208
209#define twl4030_usb_write_verify(twl, address, data) \
9d94e16b 210 twl4030_i2c_write_u8_verify(twl, TWL_MODULE_USB, (data), (address))
9ebd9616
DB
211
212static inline int twl4030_usb_write(struct twl4030_usb *twl,
213 u8 address, u8 data)
214{
215 int ret = 0;
216
9d94e16b 217 ret = twl_i2c_write_u8(TWL_MODULE_USB, data, address);
9ebd9616
DB
218 if (ret < 0)
219 dev_dbg(twl->dev,
220 "TWL4030:USB:Write[0x%x] Error %d\n", address, ret);
221 return ret;
222}
223
224static inline int twl4030_readb(struct twl4030_usb *twl, u8 module, u8 address)
225{
226 u8 data;
227 int ret = 0;
228
fc7b92fc 229 ret = twl_i2c_read_u8(module, &data, address);
9ebd9616
DB
230 if (ret >= 0)
231 ret = data;
232 else
233 dev_dbg(twl->dev,
234 "TWL4030:readb[0x%x,0x%x] Error %d\n",
235 module, address, ret);
236
237 return ret;
238}
239
240static inline int twl4030_usb_read(struct twl4030_usb *twl, u8 address)
241{
9d94e16b 242 return twl4030_readb(twl, TWL_MODULE_USB, address);
9ebd9616
DB
243}
244
245/*-------------------------------------------------------------------------*/
246
247static inline int
248twl4030_usb_set_bits(struct twl4030_usb *twl, u8 reg, u8 bits)
249{
92a6e6b3 250 return twl4030_usb_write(twl, ULPI_SET(reg), bits);
9ebd9616
DB
251}
252
253static inline int
254twl4030_usb_clear_bits(struct twl4030_usb *twl, u8 reg, u8 bits)
255{
92a6e6b3 256 return twl4030_usb_write(twl, ULPI_CLR(reg), bits);
9ebd9616
DB
257}
258
259/*-------------------------------------------------------------------------*/
260
f65f4f40
GI
261static bool twl4030_is_driving_vbus(struct twl4030_usb *twl)
262{
263 int ret;
264
265 ret = twl4030_usb_read(twl, PHY_CLK_CTRL_STS);
266 if (ret < 0 || !(ret & PHY_DPLL_CLK))
267 /*
268 * if clocks are off, registers are not updated,
269 * but we can assume we don't drive VBUS in this case
270 */
271 return false;
272
273 ret = twl4030_usb_read(twl, ULPI_OTG_CTRL);
274 if (ret < 0)
275 return false;
276
277 return (ret & (ULPI_OTG_DRVVBUS | ULPI_OTG_CHRGVBUS)) ? true : false;
278}
279
8055555f 280static enum musb_vbus_id_status
c9721438 281 twl4030_usb_linkstat(struct twl4030_usb *twl)
9ebd9616
DB
282{
283 int status;
8055555f 284 enum musb_vbus_id_status linkstat = MUSB_UNKNOWN;
9ebd9616 285
a87103a6
MK
286 twl->vbus_supplied = false;
287
def6f8b9
DB
288 /*
289 * For ID/VBUS sensing, see manual section 15.4.8 ...
290 * except when using only battery backup power, two
291 * comparators produce VBUS_PRES and ID_PRES signals,
292 * which don't match docs elsewhere. But ... BIT(7)
293 * and BIT(2) of STS_HW_CONDITIONS, respectively, do
294 * seem to match up. If either is true the USB_PRES
295 * signal is active, the OTG module is activated, and
296 * its interrupt may be raised (may wake the system).
297 */
9d94e16b 298 status = twl4030_readb(twl, TWL_MODULE_PM_MASTER, STS_HW_CONDITIONS);
9ebd9616
DB
299 if (status < 0)
300 dev_err(twl->dev, "USB link status err %d\n", status);
def6f8b9 301 else if (status & (BIT(7) | BIT(2))) {
f65f4f40
GI
302 if (status & BIT(7)) {
303 if (twl4030_is_driving_vbus(twl))
304 status &= ~BIT(7);
305 else
306 twl->vbus_supplied = true;
307 }
a87103a6 308
def6f8b9 309 if (status & BIT(2))
8055555f 310 linkstat = MUSB_ID_GROUND;
f65f4f40 311 else if (status & BIT(7))
8055555f 312 linkstat = MUSB_VBUS_VALID;
f65f4f40 313 else
8055555f 314 linkstat = MUSB_VBUS_OFF;
c9721438 315 } else {
8055555f
TL
316 if (twl->linkstat != MUSB_UNKNOWN)
317 linkstat = MUSB_VBUS_OFF;
c9721438 318 }
9ebd9616
DB
319
320 dev_dbg(twl->dev, "HW_CONDITIONS 0x%02x/%d; link %d\n",
321 status, status, linkstat);
322
323 /* REVISIT this assumes host and peripheral controllers
324 * are registered, and that both are active...
325 */
326
9ebd9616
DB
327 return linkstat;
328}
329
330static void twl4030_usb_set_mode(struct twl4030_usb *twl, int mode)
331{
332 twl->usb_mode = mode;
333
334 switch (mode) {
335 case T2_USB_MODE_ULPI:
92a6e6b3
HK
336 twl4030_usb_clear_bits(twl, ULPI_IFC_CTRL,
337 ULPI_IFC_CTRL_CARKITMODE);
9ebd9616 338 twl4030_usb_set_bits(twl, POWER_CTRL, POWER_CTRL_OTG_ENAB);
92a6e6b3
HK
339 twl4030_usb_clear_bits(twl, ULPI_FUNC_CTRL,
340 ULPI_FUNC_CTRL_XCVRSEL_MASK |
341 ULPI_FUNC_CTRL_OPMODE_MASK);
9ebd9616
DB
342 break;
343 case -1:
344 /* FIXME: power on defaults */
345 break;
346 default:
347 dev_err(twl->dev, "unsupported T2 transceiver mode %d\n",
348 mode);
349 break;
ed093e61 350 }
9ebd9616
DB
351}
352
353static void twl4030_i2c_access(struct twl4030_usb *twl, int on)
354{
355 unsigned long timeout;
356 int val = twl4030_usb_read(twl, PHY_CLK_CTRL);
357
358 if (val >= 0) {
359 if (on) {
360 /* enable DPLL to access PHY registers over I2C */
361 val |= REQ_PHY_DPLL_CLK;
362 WARN_ON(twl4030_usb_write_verify(twl, PHY_CLK_CTRL,
363 (u8)val) < 0);
364
365 timeout = jiffies + HZ;
366 while (!(twl4030_usb_read(twl, PHY_CLK_CTRL_STS) &
367 PHY_DPLL_CLK)
368 && time_before(jiffies, timeout))
369 udelay(10);
370 if (!(twl4030_usb_read(twl, PHY_CLK_CTRL_STS) &
371 PHY_DPLL_CLK))
372 dev_err(twl->dev, "Timeout setting T2 HSUSB "
373 "PHY DPLL clock\n");
374 } else {
375 /* let ULPI control the DPLL clock */
376 val &= ~REQ_PHY_DPLL_CLK;
377 WARN_ON(twl4030_usb_write_verify(twl, PHY_CLK_CTRL,
378 (u8)val) < 0);
379 }
380 }
381}
382
fc8f2a76 383static void __twl4030_phy_power(struct twl4030_usb *twl, int on)
9ebd9616 384{
fc8f2a76
ML
385 u8 pwr = twl4030_usb_read(twl, PHY_PWR_CTRL);
386
387 if (on)
388 pwr &= ~PHY_PWR_PHYPWD;
389 else
390 pwr |= PHY_PWR_PHYPWD;
9ebd9616 391
fc8f2a76
ML
392 WARN_ON(twl4030_usb_write_verify(twl, PHY_PWR_CTRL, pwr) < 0);
393}
394
8073fb82 395static int __maybe_unused twl4030_usb_runtime_suspend(struct device *dev)
9ebd9616 396{
96be39ab 397 struct twl4030_usb *twl = dev_get_drvdata(dev);
f1ddc24c 398
96be39ab 399 dev_dbg(twl->dev, "%s\n", __func__);
9ebd9616 400
bad8e335
TL
401 __twl4030_phy_power(twl, 0);
402 regulator_disable(twl->usb1v5);
403 regulator_disable(twl->usb1v8);
404 regulator_disable(twl->usb3v1);
96be39ab 405
6747caa7
KVA
406 return 0;
407}
408
8073fb82 409static int __maybe_unused twl4030_usb_runtime_resume(struct device *dev)
9ebd9616 410{
96be39ab 411 struct twl4030_usb *twl = dev_get_drvdata(dev);
bad8e335 412 int res;
96be39ab
TL
413
414 dev_dbg(twl->dev, "%s\n", __func__);
96be39ab 415
bad8e335
TL
416 res = regulator_enable(twl->usb3v1);
417 if (res)
418 dev_err(twl->dev, "Failed to enable usb3v1\n");
419
420 res = regulator_enable(twl->usb1v8);
421 if (res)
422 dev_err(twl->dev, "Failed to enable usb1v8\n");
423
424 /*
425 * Disabling usb3v1 regulator (= writing 0 to VUSB3V1_DEV_GRP
426 * in twl4030) resets the VUSB_DEDICATED2 register. This reset
427 * enables VUSB3V1_SLEEP bit that remaps usb3v1 ACTIVE state to
428 * SLEEP. We work around this by clearing the bit after usv3v1
429 * is re-activated. This ensures that VUSB3V1 is really active.
430 */
431 twl_i2c_write_u8(TWL_MODULE_PM_RECEIVER, 0, VUSB_DEDICATED2);
432
433 res = regulator_enable(twl->usb1v5);
434 if (res)
435 dev_err(twl->dev, "Failed to enable usb1v5\n");
436
437 __twl4030_phy_power(twl, 1);
438 twl4030_usb_write(twl, PHY_CLK_CTRL,
439 twl4030_usb_read(twl, PHY_CLK_CTRL) |
440 (PHY_CLK_CTRL_CLOCKGATING_EN |
441 PHY_CLK_CTRL_CLK32K_EN));
96be39ab 442
b78ea84a
AK
443 twl4030_i2c_access(twl, 1);
444 twl4030_usb_set_mode(twl, twl->usb_mode);
445 if (twl->usb_mode == T2_USB_MODE_ULPI)
446 twl4030_i2c_access(twl, 0);
447 /*
448 * According to the TPS65950 TRM, there has to be at least 50ms
449 * delay between setting POWER_CTRL_OTG_ENAB and enabling charging
450 * so wait here so that a fully enabled phy can be expected after
451 * resume
452 */
453 msleep(50);
96be39ab
TL
454 return 0;
455}
456
457static int twl4030_phy_power_off(struct phy *phy)
458{
459 struct twl4030_usb *twl = phy_get_drvdata(phy);
460
461 dev_dbg(twl->dev, "%s\n", __func__);
462 pm_runtime_mark_last_busy(twl->dev);
463 pm_runtime_put_autosuspend(twl->dev);
464
465 return 0;
fc8f2a76
ML
466}
467
f1ddc24c 468static int twl4030_phy_power_on(struct phy *phy)
fc8f2a76 469{
f1ddc24c
KVA
470 struct twl4030_usb *twl = phy_get_drvdata(phy);
471
fc8f2a76 472 dev_dbg(twl->dev, "%s\n", __func__);
96be39ab 473 pm_runtime_get_sync(twl->dev);
12b7db2b 474 schedule_delayed_work(&twl->id_workaround_work, HZ);
249751f2 475
6747caa7
KVA
476 return 0;
477}
478
66760169 479static int twl4030_usb_ldo_init(struct twl4030_usb *twl)
9ebd9616
DB
480{
481 /* Enable writing to power configuration registers */
9d94e16b
PU
482 twl_i2c_write_u8(TWL_MODULE_PM_MASTER, TWL4030_PM_MASTER_KEY_CFG1,
483 TWL4030_PM_MASTER_PROTECT_KEY);
e7944d82 484
9d94e16b
PU
485 twl_i2c_write_u8(TWL_MODULE_PM_MASTER, TWL4030_PM_MASTER_KEY_CFG2,
486 TWL4030_PM_MASTER_PROTECT_KEY);
9ebd9616 487
fc8f2a76 488 /* Keep VUSB3V1 LDO in sleep state until VBUS/ID change detected*/
9d94e16b 489 /*twl_i2c_write_u8(TWL_MODULE_PM_RECEIVER, 0, VUSB_DEDICATED2);*/
9ebd9616
DB
490
491 /* input to VUSB3V1 LDO is from VBAT, not VBUS */
9d94e16b 492 twl_i2c_write_u8(TWL_MODULE_PM_RECEIVER, 0x14, VUSB_DEDICATED1);
9ebd9616 493
66760169 494 /* Initialize 3.1V regulator */
9d94e16b 495 twl_i2c_write_u8(TWL_MODULE_PM_RECEIVER, 0, VUSB3V1_DEV_GRP);
66760169 496
9166902c 497 twl->usb3v1 = devm_regulator_get(twl->dev, "usb3v1");
66760169
JH
498 if (IS_ERR(twl->usb3v1))
499 return -ENODEV;
500
9d94e16b 501 twl_i2c_write_u8(TWL_MODULE_PM_RECEIVER, 0, VUSB3V1_TYPE);
9ebd9616 502
66760169 503 /* Initialize 1.5V regulator */
9d94e16b 504 twl_i2c_write_u8(TWL_MODULE_PM_RECEIVER, 0, VUSB1V5_DEV_GRP);
66760169 505
9166902c 506 twl->usb1v5 = devm_regulator_get(twl->dev, "usb1v5");
66760169 507 if (IS_ERR(twl->usb1v5))
9166902c 508 return -ENODEV;
66760169 509
9d94e16b 510 twl_i2c_write_u8(TWL_MODULE_PM_RECEIVER, 0, VUSB1V5_TYPE);
9ebd9616 511
66760169 512 /* Initialize 1.8V regulator */
9d94e16b 513 twl_i2c_write_u8(TWL_MODULE_PM_RECEIVER, 0, VUSB1V8_DEV_GRP);
66760169 514
9166902c 515 twl->usb1v8 = devm_regulator_get(twl->dev, "usb1v8");
66760169 516 if (IS_ERR(twl->usb1v8))
9166902c 517 return -ENODEV;
66760169 518
9d94e16b 519 twl_i2c_write_u8(TWL_MODULE_PM_RECEIVER, 0, VUSB1V8_TYPE);
9ebd9616
DB
520
521 /* disable access to power configuration registers */
9d94e16b
PU
522 twl_i2c_write_u8(TWL_MODULE_PM_MASTER, 0,
523 TWL4030_PM_MASTER_PROTECT_KEY);
66760169
JH
524
525 return 0;
9ebd9616
DB
526}
527
528static ssize_t twl4030_usb_vbus_show(struct device *dev,
529 struct device_attribute *attr, char *buf)
530{
531 struct twl4030_usb *twl = dev_get_drvdata(dev);
9ebd9616
DB
532 int ret = -EINVAL;
533
dcc35b21 534 mutex_lock(&twl->lock);
9ebd9616 535 ret = sprintf(buf, "%s\n",
a87103a6 536 twl->vbus_supplied ? "on" : "off");
dcc35b21 537 mutex_unlock(&twl->lock);
9ebd9616
DB
538
539 return ret;
540}
541static DEVICE_ATTR(vbus, 0444, twl4030_usb_vbus_show, NULL);
542
543static irqreturn_t twl4030_usb_irq(int irq, void *_twl)
544{
545 struct twl4030_usb *twl = _twl;
8055555f 546 enum musb_vbus_id_status status;
249751f2 547 bool status_changed = false;
12b7db2b 548 int err;
9ebd9616 549
9ebd9616 550 status = twl4030_usb_linkstat(twl);
249751f2 551
dcc35b21 552 mutex_lock(&twl->lock);
249751f2 553 if (status >= 0 && status != twl->linkstat) {
56301df6
N
554 status_changed =
555 cable_present(twl->linkstat) !=
556 cable_present(status);
249751f2 557 twl->linkstat = status;
249751f2 558 }
dcc35b21 559 mutex_unlock(&twl->lock);
249751f2
GI
560
561 if (status_changed) {
9ebd9616
DB
562 /* FIXME add a set_power() method so that B-devices can
563 * configure the charger appropriately. It's not always
564 * correct to consume VBUS power, and how much current to
565 * consume is a function of the USB configuration chosen
566 * by the host.
567 *
568 * REVISIT usb_gadget_vbus_connect(...) as needed, ditto
569 * its disconnect() sibling, when changing to/from the
570 * USB_LINK_VBUS state. musb_hdrc won't care until it
571 * starts to handle softconnect right.
572 */
56301df6
N
573 if (cable_present(status)) {
574 pm_runtime_get_sync(twl->dev);
96be39ab 575 } else {
56301df6
N
576 pm_runtime_mark_last_busy(twl->dev);
577 pm_runtime_put_autosuspend(twl->dev);
96be39ab 578 }
78489c7c
AK
579 twl->musb_mailbox_pending = true;
580 }
581 if (twl->musb_mailbox_pending) {
12b7db2b 582 err = musb_mailbox(status);
78489c7c
AK
583 if (!err)
584 twl->musb_mailbox_pending = false;
9ebd9616 585 }
85601b8d
TL
586
587 /* don't schedule during sleep - irq works right then */
8055555f 588 if (status == MUSB_ID_GROUND && pm_runtime_active(twl->dev)) {
85601b8d
TL
589 cancel_delayed_work(&twl->id_workaround_work);
590 schedule_delayed_work(&twl->id_workaround_work, HZ);
591 }
592
593 if (irq)
594 sysfs_notify(&twl->dev->kobj, NULL, "vbus");
9ebd9616
DB
595
596 return IRQ_HANDLED;
597}
598
249751f2 599static void twl4030_id_workaround_work(struct work_struct *work)
fc8f2a76 600{
249751f2
GI
601 struct twl4030_usb *twl = container_of(work, struct twl4030_usb,
602 id_workaround_work.work);
249751f2 603
85601b8d 604 twl4030_usb_irq(0, twl);
249751f2
GI
605}
606
f1ddc24c 607static int twl4030_phy_init(struct phy *phy)
fc8f2a76 608{
f1ddc24c 609 struct twl4030_usb *twl = phy_get_drvdata(phy);
fc8f2a76 610
96be39ab 611 pm_runtime_get_sync(twl->dev);
12b7db2b
TL
612 twl->linkstat = MUSB_UNKNOWN;
613 schedule_delayed_work(&twl->id_workaround_work, HZ);
96be39ab
TL
614 pm_runtime_mark_last_busy(twl->dev);
615 pm_runtime_put_autosuspend(twl->dev);
616
817e5f33 617 return 0;
fc8f2a76
ML
618}
619
74d4aa44
HK
620static int twl4030_set_peripheral(struct usb_otg *otg,
621 struct usb_gadget *gadget)
9ebd9616 622{
74d4aa44 623 if (!otg)
9ebd9616
DB
624 return -ENODEV;
625
74d4aa44 626 otg->gadget = gadget;
9ebd9616 627 if (!gadget)
8b9ca276 628 otg->state = OTG_STATE_UNDEFINED;
9ebd9616
DB
629
630 return 0;
631}
632
74d4aa44 633static int twl4030_set_host(struct usb_otg *otg, struct usb_bus *host)
9ebd9616 634{
74d4aa44 635 if (!otg)
9ebd9616
DB
636 return -ENODEV;
637
74d4aa44 638 otg->host = host;
9ebd9616 639 if (!host)
8b9ca276 640 otg->state = OTG_STATE_UNDEFINED;
9ebd9616
DB
641
642 return 0;
643}
644
6747caa7
KVA
645static const struct phy_ops ops = {
646 .init = twl4030_phy_init,
647 .power_on = twl4030_phy_power_on,
648 .power_off = twl4030_phy_power_off,
649 .owner = THIS_MODULE,
650};
651
96be39ab
TL
652static const struct dev_pm_ops twl4030_usb_pm_ops = {
653 SET_RUNTIME_PM_OPS(twl4030_usb_runtime_suspend,
654 twl4030_usb_runtime_resume, NULL)
655};
656
41ac7b3a 657static int twl4030_usb_probe(struct platform_device *pdev)
9ebd9616 658{
19f9e188 659 struct twl4030_usb_data *pdata = dev_get_platdata(&pdev->dev);
9ebd9616 660 struct twl4030_usb *twl;
6747caa7 661 struct phy *phy;
66760169 662 int status, err;
74d4aa44 663 struct usb_otg *otg;
f8515f06 664 struct device_node *np = pdev->dev.of_node;
6747caa7 665 struct phy_provider *phy_provider;
9ebd9616 666
b6d790f7 667 twl = devm_kzalloc(&pdev->dev, sizeof(*twl), GFP_KERNEL);
9ebd9616
DB
668 if (!twl)
669 return -ENOMEM;
670
f8515f06
KVA
671 if (np)
672 of_property_read_u32(np, "usb_mode",
673 (enum twl4030_usb_mode *)&twl->usb_mode);
6747caa7 674 else if (pdata) {
f8515f06 675 twl->usb_mode = pdata->usb_mode;
6747caa7 676 } else {
f8515f06
KVA
677 dev_err(&pdev->dev, "twl4030 initialized without pdata\n");
678 return -EINVAL;
679 }
680
b6d790f7 681 otg = devm_kzalloc(&pdev->dev, sizeof(*otg), GFP_KERNEL);
b8a3efa3 682 if (!otg)
74d4aa44 683 return -ENOMEM;
74d4aa44 684
9ebd9616
DB
685 twl->dev = &pdev->dev;
686 twl->irq = platform_get_irq(pdev, 0);
a87103a6 687 twl->vbus_supplied = false;
8055555f 688 twl->linkstat = MUSB_UNKNOWN;
78489c7c 689 twl->musb_mailbox_pending = false;
74d4aa44
HK
690
691 twl->phy.dev = twl->dev;
692 twl->phy.label = "twl4030";
693 twl->phy.otg = otg;
c11747f6 694 twl->phy.type = USB_PHY_TYPE_USB2;
74d4aa44 695
8b9ca276 696 otg->usb_phy = &twl->phy;
74d4aa44
HK
697 otg->set_host = twl4030_set_host;
698 otg->set_peripheral = twl4030_set_peripheral;
9ebd9616 699
dbc98635 700 phy = devm_phy_create(twl->dev, NULL, &ops);
6747caa7
KVA
701 if (IS_ERR(phy)) {
702 dev_dbg(&pdev->dev, "Failed to create PHY\n");
703 return PTR_ERR(phy);
704 }
705
706 phy_set_drvdata(phy, twl);
707
64fe1891
KVA
708 phy_provider = devm_of_phy_provider_register(twl->dev,
709 of_phy_simple_xlate);
710 if (IS_ERR(phy_provider))
711 return PTR_ERR(phy_provider);
712
dcc35b21
TL
713 /* init mutex for workqueue */
714 mutex_init(&twl->lock);
9ebd9616 715
249751f2
GI
716 INIT_DELAYED_WORK(&twl->id_workaround_work, twl4030_id_workaround_work);
717
66760169
JH
718 err = twl4030_usb_ldo_init(twl);
719 if (err) {
720 dev_err(&pdev->dev, "ldo init failed\n");
66760169
JH
721 return err;
722 }
c11747f6 723 usb_add_phy_dev(&twl->phy);
9ebd9616
DB
724
725 platform_set_drvdata(pdev, twl);
726 if (device_create_file(&pdev->dev, &dev_attr_vbus))
727 dev_warn(&pdev->dev, "could not create sysfs file\n");
728
80d2e76c
PR
729 ATOMIC_INIT_NOTIFIER_HEAD(&twl->phy.notifier);
730
96be39ab
TL
731 pm_runtime_use_autosuspend(&pdev->dev);
732 pm_runtime_set_autosuspend_delay(&pdev->dev, 2000);
733 pm_runtime_enable(&pdev->dev);
58a66dba 734 pm_runtime_get_sync(&pdev->dev);
96be39ab 735
9ebd9616
DB
736 /* Our job is to use irqs and status from the power module
737 * to keep the transceiver disabled when nothing's connected.
738 *
739 * FIXME we actually shouldn't start enabling it until the
740 * USB controller drivers have said they're ready, by calling
741 * set_host() and/or set_peripheral() ... OTG_capable boards
742 * need both handles, otherwise just one suffices.
743 */
9166902c
KVA
744 status = devm_request_threaded_irq(twl->dev, twl->irq, NULL,
745 twl4030_usb_irq, IRQF_TRIGGER_FALLING |
746 IRQF_TRIGGER_RISING | IRQF_ONESHOT, "twl4030_usb", twl);
9ebd9616
DB
747 if (status < 0) {
748 dev_dbg(&pdev->dev, "can't get IRQ %d, err %d\n",
749 twl->irq, status);
9ebd9616
DB
750 return status;
751 }
752
61211b1b
HK
753 if (pdata)
754 err = phy_create_lookup(phy, "usb", "musb-hdrc.0");
755 if (err)
756 return err;
757
96be39ab
TL
758 pm_runtime_mark_last_busy(&pdev->dev);
759 pm_runtime_put_autosuspend(twl->dev);
760
9ebd9616
DB
761 dev_info(&pdev->dev, "Initialized TWL4030 USB module\n");
762 return 0;
763}
764
39d35681 765static int twl4030_usb_remove(struct platform_device *pdev)
9ebd9616
DB
766{
767 struct twl4030_usb *twl = platform_get_drvdata(pdev);
768 int val;
769
b241d31e 770 usb_remove_phy(&twl->phy);
96be39ab 771 pm_runtime_get_sync(twl->dev);
249751f2 772 cancel_delayed_work(&twl->id_workaround_work);
9ebd9616
DB
773 device_remove_file(twl->dev, &dev_attr_vbus);
774
775 /* set transceiver mode to power on defaults */
776 twl4030_usb_set_mode(twl, -1);
777
58a66dba
TL
778 /* idle ulpi before powering off */
779 if (cable_present(twl->linkstat))
780 pm_runtime_put_noidle(twl->dev);
781 pm_runtime_mark_last_busy(twl->dev);
12b7db2b
TL
782 pm_runtime_dont_use_autosuspend(&pdev->dev);
783 pm_runtime_put_sync(twl->dev);
58a66dba
TL
784 pm_runtime_disable(twl->dev);
785
9ebd9616
DB
786 /* autogate 60MHz ULPI clock,
787 * clear dpll clock request for i2c access,
788 * disable 32KHz
789 */
790 val = twl4030_usb_read(twl, PHY_CLK_CTRL);
791 if (val >= 0) {
792 val |= PHY_CLK_CTRL_CLOCKGATING_EN;
793 val &= ~(PHY_CLK_CTRL_CLK32K_EN | REQ_PHY_DPLL_CLK);
794 twl4030_usb_write(twl, PHY_CLK_CTRL, (u8)val);
795 }
796
797 /* disable complete OTG block */
798 twl4030_usb_clear_bits(twl, POWER_CTRL, POWER_CTRL_OTG_ENAB);
56301df6 799
9ebd9616
DB
800 return 0;
801}
802
f8515f06
KVA
803#ifdef CONFIG_OF
804static const struct of_device_id twl4030_usb_id_table[] = {
805 { .compatible = "ti,twl4030-usb" },
806 {}
807};
808MODULE_DEVICE_TABLE(of, twl4030_usb_id_table);
809#endif
810
9ebd9616
DB
811static struct platform_driver twl4030_usb_driver = {
812 .probe = twl4030_usb_probe,
39d35681 813 .remove = twl4030_usb_remove,
9ebd9616
DB
814 .driver = {
815 .name = "twl4030_usb",
96be39ab 816 .pm = &twl4030_usb_pm_ops,
f8515f06 817 .of_match_table = of_match_ptr(twl4030_usb_id_table),
9ebd9616
DB
818 },
819};
820
821static int __init twl4030_usb_init(void)
822{
823 return platform_driver_register(&twl4030_usb_driver);
824}
825subsys_initcall(twl4030_usb_init);
826
827static void __exit twl4030_usb_exit(void)
828{
829 platform_driver_unregister(&twl4030_usb_driver);
830}
831module_exit(twl4030_usb_exit);
832
833MODULE_ALIAS("platform:twl4030_usb");
834MODULE_AUTHOR("Texas Instruments, Inc, Nokia Corporation");
835MODULE_DESCRIPTION("TWL4030 USB transceiver driver");
836MODULE_LICENSE("GPL");
This page took 0.775565 seconds and 4 git commands to generate.