]>
Commit | Line | Data |
---|---|---|
1fdffbce | 1 | /* |
f3a03b09 | 2 | * libata-sff.c - helper library for PCI IDE BMDMA |
1fdffbce JG |
3 | * |
4 | * Maintained by: Jeff Garzik <[email protected]> | |
5 | * Please ALWAYS copy [email protected] | |
6 | * on emails. | |
7 | * | |
8 | * Copyright 2003-2006 Red Hat, Inc. All rights reserved. | |
9 | * Copyright 2003-2006 Jeff Garzik | |
10 | * | |
11 | * | |
12 | * This program is free software; you can redistribute it and/or modify | |
13 | * it under the terms of the GNU General Public License as published by | |
14 | * the Free Software Foundation; either version 2, or (at your option) | |
15 | * any later version. | |
16 | * | |
17 | * This program is distributed in the hope that it will be useful, | |
18 | * but WITHOUT ANY WARRANTY; without even the implied warranty of | |
19 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the | |
20 | * GNU General Public License for more details. | |
21 | * | |
22 | * You should have received a copy of the GNU General Public License | |
23 | * along with this program; see the file COPYING. If not, write to | |
24 | * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA. | |
25 | * | |
26 | * | |
27 | * libata documentation is available via 'make {ps|pdf}docs', | |
28 | * as Documentation/DocBook/libata.* | |
29 | * | |
30 | * Hardware documentation available from http://www.t13.org/ and | |
31 | * http://www.sata-io.org/ | |
32 | * | |
33 | */ | |
34 | ||
1fdffbce JG |
35 | #include <linux/kernel.h> |
36 | #include <linux/pci.h> | |
37 | #include <linux/libata.h> | |
38 | ||
39 | #include "libata.h" | |
40 | ||
90088bb4 TH |
41 | /** |
42 | * ata_irq_on - Enable interrupts on a port. | |
43 | * @ap: Port on which interrupts are enabled. | |
44 | * | |
45 | * Enable interrupts on a legacy IDE device using MMIO or PIO, | |
46 | * wait for idle, clear any pending interrupts. | |
47 | * | |
48 | * LOCKING: | |
49 | * Inherited from caller. | |
50 | */ | |
51 | u8 ata_irq_on(struct ata_port *ap) | |
52 | { | |
53 | struct ata_ioports *ioaddr = &ap->ioaddr; | |
54 | u8 tmp; | |
55 | ||
56 | ap->ctl &= ~ATA_NIEN; | |
57 | ap->last_ctl = ap->ctl; | |
58 | ||
0d5ff566 | 59 | iowrite8(ap->ctl, ioaddr->ctl_addr); |
90088bb4 TH |
60 | tmp = ata_wait_idle(ap); |
61 | ||
62 | ap->ops->irq_clear(ap); | |
63 | ||
64 | return tmp; | |
65 | } | |
66 | ||
1fdffbce | 67 | /** |
0d5ff566 | 68 | * ata_tf_load - send taskfile registers to host controller |
1fdffbce JG |
69 | * @ap: Port to which output is sent |
70 | * @tf: ATA taskfile register set | |
71 | * | |
72 | * Outputs ATA taskfile to standard ATA host controller. | |
73 | * | |
74 | * LOCKING: | |
75 | * Inherited from caller. | |
76 | */ | |
77 | ||
0d5ff566 | 78 | void ata_tf_load(struct ata_port *ap, const struct ata_taskfile *tf) |
1fdffbce JG |
79 | { |
80 | struct ata_ioports *ioaddr = &ap->ioaddr; | |
81 | unsigned int is_addr = tf->flags & ATA_TFLAG_ISADDR; | |
82 | ||
83 | if (tf->ctl != ap->last_ctl) { | |
0d5ff566 | 84 | iowrite8(tf->ctl, ioaddr->ctl_addr); |
1fdffbce JG |
85 | ap->last_ctl = tf->ctl; |
86 | ata_wait_idle(ap); | |
87 | } | |
88 | ||
89 | if (is_addr && (tf->flags & ATA_TFLAG_LBA48)) { | |
0d5ff566 TH |
90 | iowrite8(tf->hob_feature, ioaddr->feature_addr); |
91 | iowrite8(tf->hob_nsect, ioaddr->nsect_addr); | |
92 | iowrite8(tf->hob_lbal, ioaddr->lbal_addr); | |
93 | iowrite8(tf->hob_lbam, ioaddr->lbam_addr); | |
94 | iowrite8(tf->hob_lbah, ioaddr->lbah_addr); | |
1fdffbce JG |
95 | VPRINTK("hob: feat 0x%X nsect 0x%X, lba 0x%X 0x%X 0x%X\n", |
96 | tf->hob_feature, | |
97 | tf->hob_nsect, | |
98 | tf->hob_lbal, | |
99 | tf->hob_lbam, | |
100 | tf->hob_lbah); | |
101 | } | |
102 | ||
103 | if (is_addr) { | |
0d5ff566 TH |
104 | iowrite8(tf->feature, ioaddr->feature_addr); |
105 | iowrite8(tf->nsect, ioaddr->nsect_addr); | |
106 | iowrite8(tf->lbal, ioaddr->lbal_addr); | |
107 | iowrite8(tf->lbam, ioaddr->lbam_addr); | |
108 | iowrite8(tf->lbah, ioaddr->lbah_addr); | |
1fdffbce JG |
109 | VPRINTK("feat 0x%X nsect 0x%X lba 0x%X 0x%X 0x%X\n", |
110 | tf->feature, | |
111 | tf->nsect, | |
112 | tf->lbal, | |
113 | tf->lbam, | |
114 | tf->lbah); | |
115 | } | |
116 | ||
117 | if (tf->flags & ATA_TFLAG_DEVICE) { | |
0d5ff566 | 118 | iowrite8(tf->device, ioaddr->device_addr); |
1fdffbce JG |
119 | VPRINTK("device 0x%X\n", tf->device); |
120 | } | |
121 | ||
122 | ata_wait_idle(ap); | |
123 | } | |
124 | ||
1fdffbce | 125 | /** |
0d5ff566 | 126 | * ata_exec_command - issue ATA command to host controller |
1fdffbce JG |
127 | * @ap: port to which command is being issued |
128 | * @tf: ATA taskfile register set | |
129 | * | |
0d5ff566 TH |
130 | * Issues ATA command, with proper synchronization with interrupt |
131 | * handler / other threads. | |
7c74ffd0 | 132 | * |
1fdffbce | 133 | * LOCKING: |
cca3974e | 134 | * spin_lock_irqsave(host lock) |
1fdffbce | 135 | */ |
0d5ff566 | 136 | void ata_exec_command(struct ata_port *ap, const struct ata_taskfile *tf) |
1fdffbce | 137 | { |
44877b4e | 138 | DPRINTK("ata%u: cmd 0x%X\n", ap->print_id, tf->command); |
1fdffbce | 139 | |
0d5ff566 | 140 | iowrite8(tf->command, ap->ioaddr.command_addr); |
1fdffbce JG |
141 | ata_pause(ap); |
142 | } | |
143 | ||
1fdffbce | 144 | /** |
0d5ff566 | 145 | * ata_tf_read - input device's ATA taskfile shadow registers |
1fdffbce JG |
146 | * @ap: Port from which input is read |
147 | * @tf: ATA taskfile register set for storing input | |
148 | * | |
149 | * Reads ATA taskfile registers for currently-selected device | |
76548eda AC |
150 | * into @tf. Assumes the device has a fully SFF compliant task file |
151 | * layout and behaviour. If you device does not (eg has a different | |
152 | * status method) then you will need to provide a replacement tf_read | |
1fdffbce JG |
153 | * |
154 | * LOCKING: | |
155 | * Inherited from caller. | |
156 | */ | |
0d5ff566 | 157 | void ata_tf_read(struct ata_port *ap, struct ata_taskfile *tf) |
1fdffbce JG |
158 | { |
159 | struct ata_ioports *ioaddr = &ap->ioaddr; | |
160 | ||
76548eda | 161 | tf->command = ata_check_status(ap); |
0d5ff566 TH |
162 | tf->feature = ioread8(ioaddr->error_addr); |
163 | tf->nsect = ioread8(ioaddr->nsect_addr); | |
164 | tf->lbal = ioread8(ioaddr->lbal_addr); | |
165 | tf->lbam = ioread8(ioaddr->lbam_addr); | |
166 | tf->lbah = ioread8(ioaddr->lbah_addr); | |
167 | tf->device = ioread8(ioaddr->device_addr); | |
1fdffbce JG |
168 | |
169 | if (tf->flags & ATA_TFLAG_LBA48) { | |
0d5ff566 TH |
170 | iowrite8(tf->ctl | ATA_HOB, ioaddr->ctl_addr); |
171 | tf->hob_feature = ioread8(ioaddr->error_addr); | |
172 | tf->hob_nsect = ioread8(ioaddr->nsect_addr); | |
173 | tf->hob_lbal = ioread8(ioaddr->lbal_addr); | |
174 | tf->hob_lbam = ioread8(ioaddr->lbam_addr); | |
175 | tf->hob_lbah = ioread8(ioaddr->lbah_addr); | |
fe36cb53 PV |
176 | iowrite8(tf->ctl, ioaddr->ctl_addr); |
177 | ap->last_ctl = tf->ctl; | |
1fdffbce JG |
178 | } |
179 | } | |
180 | ||
1fdffbce JG |
181 | /** |
182 | * ata_check_status - Read device status reg & clear interrupt | |
183 | * @ap: port where the device is | |
184 | * | |
185 | * Reads ATA taskfile status register for currently-selected device | |
186 | * and return its value. This also clears pending interrupts | |
187 | * from this device | |
188 | * | |
1fdffbce JG |
189 | * LOCKING: |
190 | * Inherited from caller. | |
191 | */ | |
192 | u8 ata_check_status(struct ata_port *ap) | |
193 | { | |
0d5ff566 | 194 | return ioread8(ap->ioaddr.status_addr); |
1fdffbce JG |
195 | } |
196 | ||
1fdffbce JG |
197 | /** |
198 | * ata_altstatus - Read device alternate status reg | |
199 | * @ap: port where the device is | |
200 | * | |
201 | * Reads ATA taskfile alternate status register for | |
202 | * currently-selected device and return its value. | |
203 | * | |
204 | * Note: may NOT be used as the check_altstatus() entry in | |
205 | * ata_port_operations. | |
206 | * | |
207 | * LOCKING: | |
208 | * Inherited from caller. | |
209 | */ | |
210 | u8 ata_altstatus(struct ata_port *ap) | |
211 | { | |
212 | if (ap->ops->check_altstatus) | |
213 | return ap->ops->check_altstatus(ap); | |
214 | ||
0d5ff566 | 215 | return ioread8(ap->ioaddr.altstatus_addr); |
1fdffbce JG |
216 | } |
217 | ||
2cc432ee | 218 | /** |
0d5ff566 | 219 | * ata_bmdma_setup - Set up PCI IDE BMDMA transaction |
2cc432ee JG |
220 | * @qc: Info associated with this ATA transaction. |
221 | * | |
222 | * LOCKING: | |
cca3974e | 223 | * spin_lock_irqsave(host lock) |
2cc432ee | 224 | */ |
0d5ff566 | 225 | void ata_bmdma_setup(struct ata_queued_cmd *qc) |
2cc432ee JG |
226 | { |
227 | struct ata_port *ap = qc->ap; | |
228 | unsigned int rw = (qc->tf.flags & ATA_TFLAG_WRITE); | |
229 | u8 dmactl; | |
2cc432ee JG |
230 | |
231 | /* load PRD table addr. */ | |
232 | mb(); /* make sure PRD table writes are visible to controller */ | |
0d5ff566 | 233 | iowrite32(ap->prd_dma, ap->ioaddr.bmdma_addr + ATA_DMA_TABLE_OFS); |
2cc432ee JG |
234 | |
235 | /* specify data direction, triple-check start bit is clear */ | |
0d5ff566 | 236 | dmactl = ioread8(ap->ioaddr.bmdma_addr + ATA_DMA_CMD); |
2cc432ee JG |
237 | dmactl &= ~(ATA_DMA_WR | ATA_DMA_START); |
238 | if (!rw) | |
239 | dmactl |= ATA_DMA_WR; | |
0d5ff566 | 240 | iowrite8(dmactl, ap->ioaddr.bmdma_addr + ATA_DMA_CMD); |
2cc432ee JG |
241 | |
242 | /* issue r/w command */ | |
243 | ap->ops->exec_command(ap, &qc->tf); | |
244 | } | |
245 | ||
246 | /** | |
0d5ff566 | 247 | * ata_bmdma_start - Start a PCI IDE BMDMA transaction |
2cc432ee JG |
248 | * @qc: Info associated with this ATA transaction. |
249 | * | |
250 | * LOCKING: | |
cca3974e | 251 | * spin_lock_irqsave(host lock) |
2cc432ee | 252 | */ |
2dcb407e | 253 | void ata_bmdma_start(struct ata_queued_cmd *qc) |
2cc432ee JG |
254 | { |
255 | struct ata_port *ap = qc->ap; | |
2cc432ee JG |
256 | u8 dmactl; |
257 | ||
258 | /* start host DMA transaction */ | |
0d5ff566 TH |
259 | dmactl = ioread8(ap->ioaddr.bmdma_addr + ATA_DMA_CMD); |
260 | iowrite8(dmactl | ATA_DMA_START, ap->ioaddr.bmdma_addr + ATA_DMA_CMD); | |
2cc432ee | 261 | |
e1cc9de8 | 262 | /* Strictly, one may wish to issue an ioread8() here, to |
2cc432ee JG |
263 | * flush the mmio write. However, control also passes |
264 | * to the hardware at this point, and it will interrupt | |
265 | * us when we are to resume control. So, in effect, | |
266 | * we don't care when the mmio write flushes. | |
267 | * Further, a read of the DMA status register _immediately_ | |
268 | * following the write may not be what certain flaky hardware | |
269 | * is expected, so I think it is best to not add a readb() | |
270 | * without first all the MMIO ATA cards/mobos. | |
271 | * Or maybe I'm just being paranoid. | |
e1cc9de8 AC |
272 | * |
273 | * FIXME: The posting of this write means I/O starts are | |
274 | * unneccessarily delayed for MMIO | |
2cc432ee JG |
275 | */ |
276 | } | |
277 | ||
2cc432ee JG |
278 | /** |
279 | * ata_bmdma_irq_clear - Clear PCI IDE BMDMA interrupt. | |
280 | * @ap: Port associated with this ATA transaction. | |
281 | * | |
282 | * Clear interrupt and error flags in DMA status register. | |
283 | * | |
284 | * May be used as the irq_clear() entry in ata_port_operations. | |
285 | * | |
286 | * LOCKING: | |
cca3974e | 287 | * spin_lock_irqsave(host lock) |
2cc432ee | 288 | */ |
2cc432ee JG |
289 | void ata_bmdma_irq_clear(struct ata_port *ap) |
290 | { | |
0d5ff566 TH |
291 | void __iomem *mmio = ap->ioaddr.bmdma_addr; |
292 | ||
293 | if (!mmio) | |
2cc432ee JG |
294 | return; |
295 | ||
0d5ff566 | 296 | iowrite8(ioread8(mmio + ATA_DMA_STATUS), mmio + ATA_DMA_STATUS); |
2cc432ee JG |
297 | } |
298 | ||
2cc432ee JG |
299 | /** |
300 | * ata_bmdma_status - Read PCI IDE BMDMA status | |
301 | * @ap: Port associated with this ATA transaction. | |
302 | * | |
303 | * Read and return BMDMA status register. | |
304 | * | |
305 | * May be used as the bmdma_status() entry in ata_port_operations. | |
306 | * | |
307 | * LOCKING: | |
cca3974e | 308 | * spin_lock_irqsave(host lock) |
2cc432ee | 309 | */ |
2cc432ee JG |
310 | u8 ata_bmdma_status(struct ata_port *ap) |
311 | { | |
0d5ff566 | 312 | return ioread8(ap->ioaddr.bmdma_addr + ATA_DMA_STATUS); |
2cc432ee JG |
313 | } |
314 | ||
2cc432ee JG |
315 | /** |
316 | * ata_bmdma_stop - Stop PCI IDE BMDMA transfer | |
317 | * @qc: Command we are ending DMA for | |
318 | * | |
319 | * Clears the ATA_DMA_START flag in the dma control register | |
320 | * | |
321 | * May be used as the bmdma_stop() entry in ata_port_operations. | |
322 | * | |
323 | * LOCKING: | |
cca3974e | 324 | * spin_lock_irqsave(host lock) |
2cc432ee | 325 | */ |
2cc432ee JG |
326 | void ata_bmdma_stop(struct ata_queued_cmd *qc) |
327 | { | |
328 | struct ata_port *ap = qc->ap; | |
0d5ff566 TH |
329 | void __iomem *mmio = ap->ioaddr.bmdma_addr; |
330 | ||
331 | /* clear start/stop bit */ | |
332 | iowrite8(ioread8(mmio + ATA_DMA_CMD) & ~ATA_DMA_START, | |
333 | mmio + ATA_DMA_CMD); | |
2cc432ee JG |
334 | |
335 | /* one-PIO-cycle guaranteed wait, per spec, for HDMA1:0 transition */ | |
336 | ata_altstatus(ap); /* dummy read */ | |
337 | } | |
338 | ||
6d97dbd7 TH |
339 | /** |
340 | * ata_bmdma_freeze - Freeze BMDMA controller port | |
341 | * @ap: port to freeze | |
342 | * | |
343 | * Freeze BMDMA controller port. | |
344 | * | |
345 | * LOCKING: | |
346 | * Inherited from caller. | |
347 | */ | |
348 | void ata_bmdma_freeze(struct ata_port *ap) | |
349 | { | |
350 | struct ata_ioports *ioaddr = &ap->ioaddr; | |
351 | ||
352 | ap->ctl |= ATA_NIEN; | |
353 | ap->last_ctl = ap->ctl; | |
354 | ||
0d5ff566 | 355 | iowrite8(ap->ctl, ioaddr->ctl_addr); |
0f0a3ad3 TH |
356 | |
357 | /* Under certain circumstances, some controllers raise IRQ on | |
358 | * ATA_NIEN manipulation. Also, many controllers fail to mask | |
359 | * previously pending IRQ on ATA_NIEN assertion. Clear it. | |
360 | */ | |
361 | ata_chk_status(ap); | |
362 | ||
363 | ap->ops->irq_clear(ap); | |
6d97dbd7 TH |
364 | } |
365 | ||
366 | /** | |
367 | * ata_bmdma_thaw - Thaw BMDMA controller port | |
368 | * @ap: port to thaw | |
369 | * | |
370 | * Thaw BMDMA controller port. | |
371 | * | |
372 | * LOCKING: | |
373 | * Inherited from caller. | |
374 | */ | |
375 | void ata_bmdma_thaw(struct ata_port *ap) | |
376 | { | |
377 | /* clear & re-enable interrupts */ | |
378 | ata_chk_status(ap); | |
379 | ap->ops->irq_clear(ap); | |
83625006 | 380 | ap->ops->irq_on(ap); |
6d97dbd7 TH |
381 | } |
382 | ||
383 | /** | |
384 | * ata_bmdma_drive_eh - Perform EH with given methods for BMDMA controller | |
385 | * @ap: port to handle error for | |
f5914a46 | 386 | * @prereset: prereset method (can be NULL) |
6d97dbd7 TH |
387 | * @softreset: softreset method (can be NULL) |
388 | * @hardreset: hardreset method (can be NULL) | |
389 | * @postreset: postreset method (can be NULL) | |
390 | * | |
391 | * Handle error for ATA BMDMA controller. It can handle both | |
392 | * PATA and SATA controllers. Many controllers should be able to | |
393 | * use this EH as-is or with some added handling before and | |
394 | * after. | |
395 | * | |
396 | * This function is intended to be used for constructing | |
397 | * ->error_handler callback by low level drivers. | |
398 | * | |
399 | * LOCKING: | |
400 | * Kernel thread context (may sleep) | |
401 | */ | |
f5914a46 TH |
402 | void ata_bmdma_drive_eh(struct ata_port *ap, ata_prereset_fn_t prereset, |
403 | ata_reset_fn_t softreset, ata_reset_fn_t hardreset, | |
404 | ata_postreset_fn_t postreset) | |
6d97dbd7 | 405 | { |
6d97dbd7 TH |
406 | struct ata_queued_cmd *qc; |
407 | unsigned long flags; | |
408 | int thaw = 0; | |
409 | ||
9af5c9c9 | 410 | qc = __ata_qc_from_tag(ap, ap->link.active_tag); |
6d97dbd7 TH |
411 | if (qc && !(qc->flags & ATA_QCFLAG_FAILED)) |
412 | qc = NULL; | |
413 | ||
414 | /* reset PIO HSM and stop DMA engine */ | |
ba6a1308 | 415 | spin_lock_irqsave(ap->lock, flags); |
6d97dbd7 | 416 | |
6d97dbd7 TH |
417 | ap->hsm_task_state = HSM_ST_IDLE; |
418 | ||
419 | if (qc && (qc->tf.protocol == ATA_PROT_DMA || | |
0dc36888 | 420 | qc->tf.protocol == ATAPI_PROT_DMA)) { |
6d97dbd7 TH |
421 | u8 host_stat; |
422 | ||
fbbb262d | 423 | host_stat = ap->ops->bmdma_status(ap); |
6d97dbd7 | 424 | |
6d97dbd7 TH |
425 | /* BMDMA controllers indicate host bus error by |
426 | * setting DMA_ERR bit and timing out. As it wasn't | |
427 | * really a timeout event, adjust error mask and | |
428 | * cancel frozen state. | |
429 | */ | |
18d90deb | 430 | if (qc->err_mask == AC_ERR_TIMEOUT && (host_stat & ATA_DMA_ERR)) { |
6d97dbd7 TH |
431 | qc->err_mask = AC_ERR_HOST_BUS; |
432 | thaw = 1; | |
433 | } | |
434 | ||
435 | ap->ops->bmdma_stop(qc); | |
436 | } | |
437 | ||
438 | ata_altstatus(ap); | |
439 | ata_chk_status(ap); | |
440 | ap->ops->irq_clear(ap); | |
441 | ||
ba6a1308 | 442 | spin_unlock_irqrestore(ap->lock, flags); |
6d97dbd7 TH |
443 | |
444 | if (thaw) | |
445 | ata_eh_thaw_port(ap); | |
446 | ||
447 | /* PIO and DMA engines have been stopped, perform recovery */ | |
f5914a46 | 448 | ata_do_eh(ap, prereset, softreset, hardreset, postreset); |
6d97dbd7 TH |
449 | } |
450 | ||
451 | /** | |
452 | * ata_bmdma_error_handler - Stock error handler for BMDMA controller | |
453 | * @ap: port to handle error for | |
454 | * | |
455 | * Stock error handler for BMDMA controller. | |
456 | * | |
457 | * LOCKING: | |
458 | * Kernel thread context (may sleep) | |
459 | */ | |
460 | void ata_bmdma_error_handler(struct ata_port *ap) | |
461 | { | |
462 | ata_reset_fn_t hardreset; | |
463 | ||
464 | hardreset = NULL; | |
936fd732 | 465 | if (sata_scr_valid(&ap->link)) |
6d97dbd7 TH |
466 | hardreset = sata_std_hardreset; |
467 | ||
f5914a46 TH |
468 | ata_bmdma_drive_eh(ap, ata_std_prereset, ata_std_softreset, hardreset, |
469 | ata_std_postreset); | |
6d97dbd7 TH |
470 | } |
471 | ||
472 | /** | |
473 | * ata_bmdma_post_internal_cmd - Stock post_internal_cmd for | |
474 | * BMDMA controller | |
475 | * @qc: internal command to clean up | |
476 | * | |
477 | * LOCKING: | |
478 | * Kernel thread context (may sleep) | |
479 | */ | |
480 | void ata_bmdma_post_internal_cmd(struct ata_queued_cmd *qc) | |
481 | { | |
61dd08c6 AC |
482 | if (qc->ap->ioaddr.bmdma_addr) |
483 | ata_bmdma_stop(qc); | |
6d97dbd7 TH |
484 | } |
485 | ||
d92e74d3 AC |
486 | /** |
487 | * ata_sff_port_start - Set port up for dma. | |
488 | * @ap: Port to initialize | |
489 | * | |
490 | * Called just after data structures for each port are | |
491 | * initialized. Allocates space for PRD table if the device | |
492 | * is DMA capable SFF. | |
493 | * | |
494 | * May be used as the port_start() entry in ata_port_operations. | |
495 | * | |
496 | * LOCKING: | |
497 | * Inherited from caller. | |
498 | */ | |
499 | ||
500 | int ata_sff_port_start(struct ata_port *ap) | |
501 | { | |
502 | if (ap->ioaddr.bmdma_addr) | |
503 | return ata_port_start(ap); | |
504 | return 0; | |
505 | } | |
506 | ||
1fdffbce | 507 | #ifdef CONFIG_PCI |
4112e16a AC |
508 | |
509 | static int ata_resources_present(struct pci_dev *pdev, int port) | |
510 | { | |
511 | int i; | |
a84471fe | 512 | |
4112e16a AC |
513 | /* Check the PCI resources for this channel are enabled */ |
514 | port = port * 2; | |
515 | for (i = 0; i < 2; i ++) { | |
516 | if (pci_resource_start(pdev, port + i) == 0 || | |
55a6adee TH |
517 | pci_resource_len(pdev, port + i) == 0) |
518 | return 0; | |
4112e16a AC |
519 | } |
520 | return 1; | |
521 | } | |
a84471fe | 522 | |
0f834de3 TH |
523 | /** |
524 | * ata_pci_init_bmdma - acquire PCI BMDMA resources and init ATA host | |
525 | * @host: target ATA host | |
526 | * | |
527 | * Acquire PCI BMDMA resources and initialize @host accordingly. | |
528 | * | |
529 | * LOCKING: | |
530 | * Inherited from calling layer (may sleep). | |
531 | * | |
532 | * RETURNS: | |
533 | * 0 on success, -errno otherwise. | |
534 | */ | |
1626aeb8 | 535 | int ata_pci_init_bmdma(struct ata_host *host) |
1fdffbce | 536 | { |
0f834de3 TH |
537 | struct device *gdev = host->dev; |
538 | struct pci_dev *pdev = to_pci_dev(gdev); | |
539 | int i, rc; | |
0d5ff566 | 540 | |
6fdc99a2 AC |
541 | /* No BAR4 allocation: No DMA */ |
542 | if (pci_resource_start(pdev, 4) == 0) | |
543 | return 0; | |
544 | ||
0f834de3 TH |
545 | /* TODO: If we get no DMA mask we should fall back to PIO */ |
546 | rc = pci_set_dma_mask(pdev, ATA_DMA_MASK); | |
547 | if (rc) | |
548 | return rc; | |
549 | rc = pci_set_consistent_dma_mask(pdev, ATA_DMA_MASK); | |
550 | if (rc) | |
551 | return rc; | |
552 | ||
553 | /* request and iomap DMA region */ | |
554 | rc = pcim_iomap_regions(pdev, 1 << 4, DRV_NAME); | |
555 | if (rc) { | |
556 | dev_printk(KERN_ERR, gdev, "failed to request/iomap BAR4\n"); | |
557 | return -ENOMEM; | |
0d5ff566 | 558 | } |
0f834de3 | 559 | host->iomap = pcim_iomap_table(pdev); |
0d5ff566 | 560 | |
1626aeb8 | 561 | for (i = 0; i < 2; i++) { |
0f834de3 | 562 | struct ata_port *ap = host->ports[i]; |
0f834de3 TH |
563 | void __iomem *bmdma = host->iomap[4] + 8 * i; |
564 | ||
565 | if (ata_port_is_dummy(ap)) | |
566 | continue; | |
567 | ||
21b0ad4f | 568 | ap->ioaddr.bmdma_addr = bmdma; |
0f834de3 TH |
569 | if ((!(ap->flags & ATA_FLAG_IGN_SIMPLEX)) && |
570 | (ioread8(bmdma + 2) & 0x80)) | |
571 | host->flags |= ATA_HOST_SIMPLEX; | |
cbcdd875 TH |
572 | |
573 | ata_port_desc(ap, "bmdma 0x%llx", | |
574 | (unsigned long long)pci_resource_start(pdev, 4) + 8 * i); | |
0d5ff566 TH |
575 | } |
576 | ||
0f834de3 TH |
577 | return 0; |
578 | } | |
2ec7df04 | 579 | |
d491b27b | 580 | /** |
d583bc18 | 581 | * ata_pci_init_sff_host - acquire native PCI ATA resources and init host |
d491b27b | 582 | * @host: target ATA host |
d491b27b | 583 | * |
1626aeb8 TH |
584 | * Acquire native PCI ATA resources for @host and initialize the |
585 | * first two ports of @host accordingly. Ports marked dummy are | |
586 | * skipped and allocation failure makes the port dummy. | |
d491b27b | 587 | * |
d583bc18 TH |
588 | * Note that native PCI resources are valid even for legacy hosts |
589 | * as we fix up pdev resources array early in boot, so this | |
590 | * function can be used for both native and legacy SFF hosts. | |
591 | * | |
d491b27b TH |
592 | * LOCKING: |
593 | * Inherited from calling layer (may sleep). | |
594 | * | |
595 | * RETURNS: | |
1626aeb8 TH |
596 | * 0 if at least one port is initialized, -ENODEV if no port is |
597 | * available. | |
d491b27b | 598 | */ |
d583bc18 | 599 | int ata_pci_init_sff_host(struct ata_host *host) |
d491b27b TH |
600 | { |
601 | struct device *gdev = host->dev; | |
602 | struct pci_dev *pdev = to_pci_dev(gdev); | |
1626aeb8 | 603 | unsigned int mask = 0; |
d491b27b TH |
604 | int i, rc; |
605 | ||
d491b27b TH |
606 | /* request, iomap BARs and init port addresses accordingly */ |
607 | for (i = 0; i < 2; i++) { | |
608 | struct ata_port *ap = host->ports[i]; | |
609 | int base = i * 2; | |
610 | void __iomem * const *iomap; | |
611 | ||
1626aeb8 TH |
612 | if (ata_port_is_dummy(ap)) |
613 | continue; | |
614 | ||
615 | /* Discard disabled ports. Some controllers show | |
616 | * their unused channels this way. Disabled ports are | |
617 | * made dummy. | |
618 | */ | |
619 | if (!ata_resources_present(pdev, i)) { | |
620 | ap->ops = &ata_dummy_port_ops; | |
d491b27b | 621 | continue; |
1626aeb8 | 622 | } |
d491b27b TH |
623 | |
624 | rc = pcim_iomap_regions(pdev, 0x3 << base, DRV_NAME); | |
625 | if (rc) { | |
1626aeb8 TH |
626 | dev_printk(KERN_WARNING, gdev, |
627 | "failed to request/iomap BARs for port %d " | |
628 | "(errno=%d)\n", i, rc); | |
d491b27b TH |
629 | if (rc == -EBUSY) |
630 | pcim_pin_device(pdev); | |
1626aeb8 TH |
631 | ap->ops = &ata_dummy_port_ops; |
632 | continue; | |
d491b27b TH |
633 | } |
634 | host->iomap = iomap = pcim_iomap_table(pdev); | |
635 | ||
636 | ap->ioaddr.cmd_addr = iomap[base]; | |
637 | ap->ioaddr.altstatus_addr = | |
638 | ap->ioaddr.ctl_addr = (void __iomem *) | |
639 | ((unsigned long)iomap[base + 1] | ATA_PCI_CTL_OFS); | |
640 | ata_std_ports(&ap->ioaddr); | |
1626aeb8 | 641 | |
cbcdd875 TH |
642 | ata_port_desc(ap, "cmd 0x%llx ctl 0x%llx", |
643 | (unsigned long long)pci_resource_start(pdev, base), | |
644 | (unsigned long long)pci_resource_start(pdev, base + 1)); | |
645 | ||
1626aeb8 TH |
646 | mask |= 1 << i; |
647 | } | |
648 | ||
649 | if (!mask) { | |
650 | dev_printk(KERN_ERR, gdev, "no available native port\n"); | |
651 | return -ENODEV; | |
d491b27b TH |
652 | } |
653 | ||
654 | return 0; | |
655 | } | |
656 | ||
21b0ad4f | 657 | /** |
d583bc18 | 658 | * ata_pci_prepare_sff_host - helper to prepare native PCI ATA host |
21b0ad4f | 659 | * @pdev: target PCI device |
1626aeb8 | 660 | * @ppi: array of port_info, must be enough for two ports |
21b0ad4f TH |
661 | * @r_host: out argument for the initialized ATA host |
662 | * | |
663 | * Helper to allocate ATA host for @pdev, acquire all native PCI | |
664 | * resources and initialize it accordingly in one go. | |
665 | * | |
666 | * LOCKING: | |
667 | * Inherited from calling layer (may sleep). | |
668 | * | |
669 | * RETURNS: | |
670 | * 0 on success, -errno otherwise. | |
671 | */ | |
d583bc18 TH |
672 | int ata_pci_prepare_sff_host(struct pci_dev *pdev, |
673 | const struct ata_port_info * const * ppi, | |
674 | struct ata_host **r_host) | |
21b0ad4f TH |
675 | { |
676 | struct ata_host *host; | |
21b0ad4f TH |
677 | int rc; |
678 | ||
679 | if (!devres_open_group(&pdev->dev, NULL, GFP_KERNEL)) | |
680 | return -ENOMEM; | |
681 | ||
682 | host = ata_host_alloc_pinfo(&pdev->dev, ppi, 2); | |
683 | if (!host) { | |
684 | dev_printk(KERN_ERR, &pdev->dev, | |
685 | "failed to allocate ATA host\n"); | |
686 | rc = -ENOMEM; | |
687 | goto err_out; | |
688 | } | |
689 | ||
d583bc18 | 690 | rc = ata_pci_init_sff_host(host); |
21b0ad4f TH |
691 | if (rc) |
692 | goto err_out; | |
693 | ||
694 | /* init DMA related stuff */ | |
695 | rc = ata_pci_init_bmdma(host); | |
696 | if (rc) | |
697 | goto err_bmdma; | |
698 | ||
699 | devres_remove_group(&pdev->dev, NULL); | |
700 | *r_host = host; | |
701 | return 0; | |
702 | ||
703 | err_bmdma: | |
704 | /* This is necessary because PCI and iomap resources are | |
705 | * merged and releasing the top group won't release the | |
706 | * acquired resources if some of those have been acquired | |
707 | * before entering this function. | |
708 | */ | |
709 | pcim_iounmap_regions(pdev, 0xf); | |
710 | err_out: | |
711 | devres_release_group(&pdev->dev, NULL); | |
712 | return rc; | |
713 | } | |
714 | ||
1fdffbce JG |
715 | /** |
716 | * ata_pci_init_one - Initialize/register PCI IDE host controller | |
717 | * @pdev: Controller to be initialized | |
1626aeb8 | 718 | * @ppi: array of port_info, must be enough for two ports |
1fdffbce JG |
719 | * |
720 | * This is a helper function which can be called from a driver's | |
721 | * xxx_init_one() probe function if the hardware uses traditional | |
722 | * IDE taskfile registers. | |
723 | * | |
724 | * This function calls pci_enable_device(), reserves its register | |
725 | * regions, sets the dma mask, enables bus master mode, and calls | |
726 | * ata_device_add() | |
727 | * | |
2ec7df04 AC |
728 | * ASSUMPTION: |
729 | * Nobody makes a single channel controller that appears solely as | |
730 | * the secondary legacy port on PCI. | |
731 | * | |
1fdffbce JG |
732 | * LOCKING: |
733 | * Inherited from PCI layer (may sleep). | |
734 | * | |
735 | * RETURNS: | |
736 | * Zero on success, negative on errno-based value on error. | |
737 | */ | |
1626aeb8 TH |
738 | int ata_pci_init_one(struct pci_dev *pdev, |
739 | const struct ata_port_info * const * ppi) | |
1fdffbce | 740 | { |
f0d36efd | 741 | struct device *dev = &pdev->dev; |
1626aeb8 | 742 | const struct ata_port_info *pi = NULL; |
0f834de3 | 743 | struct ata_host *host = NULL; |
c791c306 | 744 | u8 mask; |
1626aeb8 TH |
745 | int legacy_mode = 0; |
746 | int i, rc; | |
1fdffbce JG |
747 | |
748 | DPRINTK("ENTER\n"); | |
749 | ||
1626aeb8 TH |
750 | /* look up the first valid port_info */ |
751 | for (i = 0; i < 2 && ppi[i]; i++) { | |
752 | if (ppi[i]->port_ops != &ata_dummy_port_ops) { | |
753 | pi = ppi[i]; | |
754 | break; | |
755 | } | |
756 | } | |
f0d36efd | 757 | |
1626aeb8 TH |
758 | if (!pi) { |
759 | dev_printk(KERN_ERR, &pdev->dev, | |
760 | "no valid port_info specified\n"); | |
761 | return -EINVAL; | |
762 | } | |
c791c306 | 763 | |
1626aeb8 TH |
764 | if (!devres_open_group(dev, NULL, GFP_KERNEL)) |
765 | return -ENOMEM; | |
1fdffbce | 766 | |
1fdffbce JG |
767 | /* FIXME: Really for ATA it isn't safe because the device may be |
768 | multi-purpose and we want to leave it alone if it was already | |
769 | enabled. Secondly for shared use as Arjan says we want refcounting | |
770 | ||
771 | Checking dev->is_enabled is insufficient as this is not set at | |
772 | boot for the primary video which is BIOS enabled | |
d491b27b | 773 | */ |
1fdffbce | 774 | |
f0d36efd | 775 | rc = pcim_enable_device(pdev); |
1fdffbce | 776 | if (rc) |
f0d36efd | 777 | goto err_out; |
1fdffbce | 778 | |
c791c306 JG |
779 | if ((pdev->class >> 8) == PCI_CLASS_STORAGE_IDE) { |
780 | u8 tmp8; | |
781 | ||
782 | /* TODO: What if one channel is in native mode ... */ | |
783 | pci_read_config_byte(pdev, PCI_CLASS_PROG, &tmp8); | |
784 | mask = (1 << 2) | (1 << 0); | |
785 | if ((tmp8 & mask) != mask) | |
1626aeb8 | 786 | legacy_mode = 1; |
8eb166bf AC |
787 | #if defined(CONFIG_NO_ATA_LEGACY) |
788 | /* Some platforms with PCI limits cannot address compat | |
789 | port space. In that case we punt if their firmware has | |
790 | left a device in compatibility mode */ | |
791 | if (legacy_mode) { | |
792 | printk(KERN_ERR "ata: Compatibility mode ATA is not supported on this platform, skipping.\n"); | |
f0d36efd TH |
793 | rc = -EOPNOTSUPP; |
794 | goto err_out; | |
8eb166bf AC |
795 | } |
796 | #endif | |
c791c306 JG |
797 | } |
798 | ||
d583bc18 TH |
799 | /* prepare host */ |
800 | rc = ata_pci_prepare_sff_host(pdev, ppi, &host); | |
801 | if (rc) | |
d491b27b | 802 | goto err_out; |
d491b27b | 803 | |
d491b27b TH |
804 | pci_set_master(pdev); |
805 | ||
806 | /* start host and request IRQ */ | |
807 | rc = ata_host_start(host); | |
808 | if (rc) | |
809 | goto err_out; | |
810 | ||
277d72a3 AC |
811 | if (!legacy_mode && pdev->irq) { |
812 | /* We may have no IRQ assigned in which case we can poll. This | |
813 | shouldn't happen on a sane system but robustness is cheap | |
814 | in this case */ | |
1626aeb8 | 815 | rc = devm_request_irq(dev, pdev->irq, pi->port_ops->irq_handler, |
d491b27b | 816 | IRQF_SHARED, DRV_NAME, host); |
d583bc18 TH |
817 | if (rc) |
818 | goto err_out; | |
cbcdd875 TH |
819 | |
820 | ata_port_desc(host->ports[0], "irq %d", pdev->irq); | |
821 | ata_port_desc(host->ports[1], "irq %d", pdev->irq); | |
277d72a3 | 822 | } else if (legacy_mode) { |
d583bc18 | 823 | if (!ata_port_is_dummy(host->ports[0])) { |
cbcdd875 | 824 | rc = devm_request_irq(dev, ATA_PRIMARY_IRQ(pdev), |
d583bc18 TH |
825 | pi->port_ops->irq_handler, |
826 | IRQF_SHARED, DRV_NAME, host); | |
827 | if (rc) | |
828 | goto err_out; | |
cbcdd875 TH |
829 | |
830 | ata_port_desc(host->ports[0], "irq %d", | |
831 | ATA_PRIMARY_IRQ(pdev)); | |
d583bc18 | 832 | } |
0f834de3 | 833 | |
d583bc18 | 834 | if (!ata_port_is_dummy(host->ports[1])) { |
cbcdd875 | 835 | rc = devm_request_irq(dev, ATA_SECONDARY_IRQ(pdev), |
d583bc18 TH |
836 | pi->port_ops->irq_handler, |
837 | IRQF_SHARED, DRV_NAME, host); | |
838 | if (rc) | |
839 | goto err_out; | |
cbcdd875 TH |
840 | |
841 | ata_port_desc(host->ports[1], "irq %d", | |
842 | ATA_SECONDARY_IRQ(pdev)); | |
d583bc18 | 843 | } |
d491b27b | 844 | } |
1fdffbce | 845 | |
d491b27b | 846 | /* register */ |
1626aeb8 | 847 | rc = ata_host_register(host, pi->sht); |
d491b27b TH |
848 | if (rc) |
849 | goto err_out; | |
1fdffbce | 850 | |
f0d36efd | 851 | devres_remove_group(dev, NULL); |
1fdffbce JG |
852 | return 0; |
853 | ||
1fdffbce | 854 | err_out: |
f0d36efd | 855 | devres_release_group(dev, NULL); |
1fdffbce JG |
856 | return rc; |
857 | } | |
858 | ||
d33d44fa AC |
859 | /** |
860 | * ata_pci_clear_simplex - attempt to kick device out of simplex | |
861 | * @pdev: PCI device | |
862 | * | |
863 | * Some PCI ATA devices report simplex mode but in fact can be told to | |
3a4fa0a2 | 864 | * enter non simplex mode. This implements the necessary logic to |
d33d44fa AC |
865 | * perform the task on such devices. Calling it on other devices will |
866 | * have -undefined- behaviour. | |
867 | */ | |
868 | ||
869 | int ata_pci_clear_simplex(struct pci_dev *pdev) | |
870 | { | |
871 | unsigned long bmdma = pci_resource_start(pdev, 4); | |
872 | u8 simplex; | |
873 | ||
874 | if (bmdma == 0) | |
875 | return -ENOENT; | |
876 | ||
877 | simplex = inb(bmdma + 0x02); | |
878 | outb(simplex & 0x60, bmdma + 0x02); | |
879 | simplex = inb(bmdma + 0x02); | |
880 | if (simplex & 0x80) | |
881 | return -EOPNOTSUPP; | |
882 | return 0; | |
883 | } | |
884 | ||
a76b62ca | 885 | unsigned long ata_pci_default_filter(struct ata_device *adev, unsigned long xfer_mask) |
d33d44fa AC |
886 | { |
887 | /* Filter out DMA modes if the device has been configured by | |
888 | the BIOS as PIO only */ | |
2e9edbf8 | 889 | |
c80544dc | 890 | if (adev->link->ap->ioaddr.bmdma_addr == NULL) |
d33d44fa AC |
891 | xfer_mask &= ~(ATA_MASK_MWDMA | ATA_MASK_UDMA); |
892 | return xfer_mask; | |
893 | } | |
894 | ||
1fdffbce JG |
895 | #endif /* CONFIG_PCI */ |
896 |