]>
Commit | Line | Data |
---|---|---|
b2441318 | 1 | // SPDX-License-Identifier: GPL-2.0 |
1da177e4 LT |
2 | /* |
3 | * I/O SAPIC support. | |
4 | * | |
5 | * Copyright (C) 1999 Intel Corp. | |
6 | * Copyright (C) 1999 Asit Mallick <[email protected]> | |
7 | * Copyright (C) 2000-2002 J.I. Lee <[email protected]> | |
8 | * Copyright (C) 1999-2000, 2002-2003 Hewlett-Packard Co. | |
9 | * David Mosberger-Tang <[email protected]> | |
10 | * Copyright (C) 1999 VA Linux Systems | |
11 | * Copyright (C) 1999,2000 Walt Drummond <[email protected]> | |
12 | * | |
46cba3dc ST |
13 | * 00/04/19 D. Mosberger Rewritten to mirror more closely the x86 I/O |
14 | * APIC code. In particular, we now have separate | |
15 | * handlers for edge and level triggered | |
16 | * interrupts. | |
17 | * 00/10/27 Asit Mallick, Goutham Rao <[email protected]> IRQ vector | |
18 | * allocation PCI to vector mapping, shared PCI | |
19 | * interrupts. | |
20 | * 00/10/27 D. Mosberger Document things a bit more to make them more | |
21 | * understandable. Clean up much of the old | |
22 | * IOSAPIC cruft. | |
23 | * 01/07/27 J.I. Lee PCI irq routing, Platform/Legacy interrupts | |
24 | * and fixes for ACPI S5(SoftOff) support. | |
1da177e4 | 25 | * 02/01/23 J.I. Lee iosapic pgm fixes for PCI irq routing from _PRT |
46cba3dc ST |
26 | * 02/01/07 E. Focht <[email protected]> Redirectable interrupt |
27 | * vectors in iosapic_set_affinity(), | |
28 | * initializations for /proc/irq/#/smp_affinity | |
1da177e4 LT |
29 | * 02/04/02 P. Diefenbaugh Cleaned up ACPI PCI IRQ routing. |
30 | * 02/04/18 J.I. Lee bug fix in iosapic_init_pci_irq | |
46cba3dc ST |
31 | * 02/04/30 J.I. Lee bug fix in find_iosapic to fix ACPI PCI IRQ to |
32 | * IOSAPIC mapping error | |
1da177e4 | 33 | * 02/07/29 T. Kochi Allocate interrupt vectors dynamically |
46cba3dc ST |
34 | * 02/08/04 T. Kochi Cleaned up terminology (irq, global system |
35 | * interrupt, vector, etc.) | |
36 | * 02/09/20 D. Mosberger Simplified by taking advantage of ACPI's | |
37 | * pci_irq code. | |
1da177e4 | 38 | * 03/02/19 B. Helgaas Make pcat_compat system-wide, not per-IOSAPIC. |
46cba3dc ST |
39 | * Remove iosapic_address & gsi_base from |
40 | * external interfaces. Rationalize | |
41 | * __init/__devinit attributes. | |
1da177e4 | 42 | * 04/12/04 Ashok Raj <[email protected]> Intel Corporation 2004 |
46cba3dc ST |
43 | * Updated to work with irq migration necessary |
44 | * for CPU Hotplug | |
1da177e4 LT |
45 | */ |
46 | /* | |
46cba3dc ST |
47 | * Here is what the interrupt logic between a PCI device and the kernel looks |
48 | * like: | |
1da177e4 | 49 | * |
46cba3dc ST |
50 | * (1) A PCI device raises one of the four interrupt pins (INTA, INTB, INTC, |
51 | * INTD). The device is uniquely identified by its bus-, and slot-number | |
52 | * (the function number does not matter here because all functions share | |
53 | * the same interrupt lines). | |
1da177e4 | 54 | * |
46cba3dc ST |
55 | * (2) The motherboard routes the interrupt line to a pin on a IOSAPIC |
56 | * controller. Multiple interrupt lines may have to share the same | |
57 | * IOSAPIC pin (if they're level triggered and use the same polarity). | |
58 | * Each interrupt line has a unique Global System Interrupt (GSI) number | |
59 | * which can be calculated as the sum of the controller's base GSI number | |
60 | * and the IOSAPIC pin number to which the line connects. | |
1da177e4 | 61 | * |
46cba3dc ST |
62 | * (3) The IOSAPIC uses an internal routing table entries (RTEs) to map the |
63 | * IOSAPIC pin into the IA-64 interrupt vector. This interrupt vector is then | |
64 | * sent to the CPU. | |
1da177e4 | 65 | * |
46cba3dc ST |
66 | * (4) The kernel recognizes an interrupt as an IRQ. The IRQ interface is |
67 | * used as architecture-independent interrupt handling mechanism in Linux. | |
68 | * As an IRQ is a number, we have to have | |
69 | * IA-64 interrupt vector number <-> IRQ number mapping. On smaller | |
05933aac | 70 | * systems, we use one-to-one mapping between IA-64 vector and IRQ. |
1da177e4 LT |
71 | * |
72 | * To sum up, there are three levels of mappings involved: | |
73 | * | |
74 | * PCI pin -> global system interrupt (GSI) -> IA-64 vector <-> IRQ | |
75 | * | |
46cba3dc | 76 | * Note: The term "IRQ" is loosely used everywhere in Linux kernel to |
c74edea3 | 77 | * describe interrupts. Now we use "IRQ" only for Linux IRQ's. ISA IRQ |
46cba3dc | 78 | * (isa_irq) is the only exception in this source code. |
1da177e4 | 79 | */ |
1da177e4 LT |
80 | |
81 | #include <linux/acpi.h> | |
82 | #include <linux/init.h> | |
83 | #include <linux/irq.h> | |
84 | #include <linux/kernel.h> | |
85 | #include <linux/list.h> | |
86 | #include <linux/pci.h> | |
5a0e3ad6 | 87 | #include <linux/slab.h> |
1da177e4 | 88 | #include <linux/smp.h> |
1da177e4 | 89 | #include <linux/string.h> |
57c8a661 | 90 | #include <linux/memblock.h> |
1da177e4 LT |
91 | |
92 | #include <asm/delay.h> | |
93 | #include <asm/hw_irq.h> | |
94 | #include <asm/io.h> | |
95 | #include <asm/iosapic.h> | |
1da177e4 LT |
96 | #include <asm/processor.h> |
97 | #include <asm/ptrace.h> | |
b3545192 | 98 | #include <asm/xtp.h> |
1da177e4 | 99 | |
1da177e4 LT |
100 | #undef DEBUG_INTERRUPT_ROUTING |
101 | ||
102 | #ifdef DEBUG_INTERRUPT_ROUTING | |
103 | #define DBG(fmt...) printk(fmt) | |
104 | #else | |
105 | #define DBG(fmt...) | |
106 | #endif | |
107 | ||
108 | static DEFINE_SPINLOCK(iosapic_lock); | |
109 | ||
46cba3dc ST |
110 | /* |
111 | * These tables map IA-64 vectors to the IOSAPIC pin that generates this | |
112 | * vector. | |
113 | */ | |
e1b30a39 YI |
114 | |
115 | #define NO_REF_RTE 0 | |
116 | ||
c5e3f9e5 YI |
117 | static struct iosapic { |
118 | char __iomem *addr; /* base address of IOSAPIC */ | |
119 | unsigned int gsi_base; /* GSI base */ | |
120 | unsigned short num_rte; /* # of RTEs on this IOSAPIC */ | |
121 | int rtes_inuse; /* # of RTEs in use on this IOSAPIC */ | |
122 | #ifdef CONFIG_NUMA | |
123 | unsigned short node; /* numa node association via pxm */ | |
124 | #endif | |
c1726d6f | 125 | spinlock_t lock; /* lock for indirect reg access */ |
c5e3f9e5 | 126 | } iosapic_lists[NR_IOSAPICS]; |
1da177e4 | 127 | |
24eeb568 | 128 | struct iosapic_rte_info { |
c5e3f9e5 | 129 | struct list_head rte_list; /* RTEs sharing the same vector */ |
24eeb568 KK |
130 | char rte_index; /* IOSAPIC RTE index */ |
131 | int refcnt; /* reference counter */ | |
c5e3f9e5 | 132 | struct iosapic *iosapic; |
24eeb568 KK |
133 | } ____cacheline_aligned; |
134 | ||
135 | static struct iosapic_intr_info { | |
46cba3dc ST |
136 | struct list_head rtes; /* RTEs using this vector (empty => |
137 | * not an IOSAPIC interrupt) */ | |
c4c376f7 | 138 | int count; /* # of registered RTEs */ |
46cba3dc ST |
139 | u32 low32; /* current value of low word of |
140 | * Redirection table entry */ | |
24eeb568 | 141 | unsigned int dest; /* destination CPU physical ID */ |
1da177e4 | 142 | unsigned char dmode : 3; /* delivery mode (see iosapic.h) */ |
46cba3dc ST |
143 | unsigned char polarity: 1; /* interrupt polarity |
144 | * (see iosapic.h) */ | |
1da177e4 | 145 | unsigned char trigger : 1; /* trigger mode (see iosapic.h) */ |
4bbdec7a | 146 | } iosapic_intr_info[NR_IRQS]; |
1da177e4 | 147 | |
5b5e76e9 | 148 | static unsigned char pcat_compat; /* 8259 compatibility flag */ |
1da177e4 | 149 | |
c1726d6f YI |
150 | static inline void |
151 | iosapic_write(struct iosapic *iosapic, unsigned int reg, u32 val) | |
152 | { | |
153 | unsigned long flags; | |
154 | ||
155 | spin_lock_irqsave(&iosapic->lock, flags); | |
156 | __iosapic_write(iosapic->addr, reg, val); | |
157 | spin_unlock_irqrestore(&iosapic->lock, flags); | |
158 | } | |
159 | ||
1da177e4 LT |
160 | /* |
161 | * Find an IOSAPIC associated with a GSI | |
162 | */ | |
163 | static inline int | |
164 | find_iosapic (unsigned int gsi) | |
165 | { | |
166 | int i; | |
167 | ||
0e888adc | 168 | for (i = 0; i < NR_IOSAPICS; i++) { |
46cba3dc ST |
169 | if ((unsigned) (gsi - iosapic_lists[i].gsi_base) < |
170 | iosapic_lists[i].num_rte) | |
1da177e4 LT |
171 | return i; |
172 | } | |
173 | ||
174 | return -1; | |
175 | } | |
176 | ||
4bbdec7a | 177 | static inline int __gsi_to_irq(unsigned int gsi) |
1da177e4 | 178 | { |
4bbdec7a | 179 | int irq; |
1da177e4 | 180 | struct iosapic_intr_info *info; |
24eeb568 | 181 | struct iosapic_rte_info *rte; |
1da177e4 | 182 | |
4bbdec7a YI |
183 | for (irq = 0; irq < NR_IRQS; irq++) { |
184 | info = &iosapic_intr_info[irq]; | |
24eeb568 | 185 | list_for_each_entry(rte, &info->rtes, rte_list) |
c5e3f9e5 | 186 | if (rte->iosapic->gsi_base + rte->rte_index == gsi) |
4bbdec7a YI |
187 | return irq; |
188 | } | |
1da177e4 LT |
189 | return -1; |
190 | } | |
191 | ||
1da177e4 LT |
192 | int |
193 | gsi_to_irq (unsigned int gsi) | |
194 | { | |
24eeb568 KK |
195 | unsigned long flags; |
196 | int irq; | |
4bbdec7a | 197 | |
24eeb568 | 198 | spin_lock_irqsave(&iosapic_lock, flags); |
4bbdec7a | 199 | irq = __gsi_to_irq(gsi); |
24eeb568 | 200 | spin_unlock_irqrestore(&iosapic_lock, flags); |
24eeb568 KK |
201 | return irq; |
202 | } | |
203 | ||
4bbdec7a | 204 | static struct iosapic_rte_info *find_rte(unsigned int irq, unsigned int gsi) |
24eeb568 KK |
205 | { |
206 | struct iosapic_rte_info *rte; | |
207 | ||
4bbdec7a | 208 | list_for_each_entry(rte, &iosapic_intr_info[irq].rtes, rte_list) |
c5e3f9e5 | 209 | if (rte->iosapic->gsi_base + rte->rte_index == gsi) |
24eeb568 KK |
210 | return rte; |
211 | return NULL; | |
1da177e4 LT |
212 | } |
213 | ||
214 | static void | |
4bbdec7a | 215 | set_rte (unsigned int gsi, unsigned int irq, unsigned int dest, int mask) |
1da177e4 LT |
216 | { |
217 | unsigned long pol, trigger, dmode; | |
218 | u32 low32, high32; | |
1da177e4 LT |
219 | int rte_index; |
220 | char redir; | |
24eeb568 | 221 | struct iosapic_rte_info *rte; |
4bbdec7a | 222 | ia64_vector vector = irq_to_vector(irq); |
1da177e4 LT |
223 | |
224 | DBG(KERN_DEBUG"IOSAPIC: routing vector %d to 0x%x\n", vector, dest); | |
225 | ||
4bbdec7a | 226 | rte = find_rte(irq, gsi); |
24eeb568 | 227 | if (!rte) |
1da177e4 LT |
228 | return; /* not an IOSAPIC interrupt */ |
229 | ||
24eeb568 | 230 | rte_index = rte->rte_index; |
4bbdec7a YI |
231 | pol = iosapic_intr_info[irq].polarity; |
232 | trigger = iosapic_intr_info[irq].trigger; | |
233 | dmode = iosapic_intr_info[irq].dmode; | |
1da177e4 LT |
234 | |
235 | redir = (dmode == IOSAPIC_LOWEST_PRIORITY) ? 1 : 0; | |
236 | ||
237 | #ifdef CONFIG_SMP | |
4bbdec7a | 238 | set_irq_affinity_info(irq, (int)(dest & 0xffff), redir); |
1da177e4 LT |
239 | #endif |
240 | ||
241 | low32 = ((pol << IOSAPIC_POLARITY_SHIFT) | | |
242 | (trigger << IOSAPIC_TRIGGER_SHIFT) | | |
243 | (dmode << IOSAPIC_DELIVERY_SHIFT) | | |
244 | ((mask ? 1 : 0) << IOSAPIC_MASK_SHIFT) | | |
245 | vector); | |
246 | ||
247 | /* dest contains both id and eid */ | |
248 | high32 = (dest << IOSAPIC_DEST_SHIFT); | |
249 | ||
c1726d6f YI |
250 | iosapic_write(rte->iosapic, IOSAPIC_RTE_HIGH(rte_index), high32); |
251 | iosapic_write(rte->iosapic, IOSAPIC_RTE_LOW(rte_index), low32); | |
4bbdec7a YI |
252 | iosapic_intr_info[irq].low32 = low32; |
253 | iosapic_intr_info[irq].dest = dest; | |
1da177e4 LT |
254 | } |
255 | ||
256 | static void | |
9505ec08 | 257 | iosapic_nop (struct irq_data *data) |
1da177e4 LT |
258 | { |
259 | /* do nothing... */ | |
260 | } | |
261 | ||
a7956113 ZN |
262 | |
263 | #ifdef CONFIG_KEXEC | |
264 | void | |
265 | kexec_disable_iosapic(void) | |
266 | { | |
267 | struct iosapic_intr_info *info; | |
268 | struct iosapic_rte_info *rte; | |
4bbdec7a YI |
269 | ia64_vector vec; |
270 | int irq; | |
271 | ||
272 | for (irq = 0; irq < NR_IRQS; irq++) { | |
273 | info = &iosapic_intr_info[irq]; | |
274 | vec = irq_to_vector(irq); | |
a7956113 ZN |
275 | list_for_each_entry(rte, &info->rtes, |
276 | rte_list) { | |
c1726d6f | 277 | iosapic_write(rte->iosapic, |
a7956113 ZN |
278 | IOSAPIC_RTE_LOW(rte->rte_index), |
279 | IOSAPIC_MASK|vec); | |
c5e3f9e5 | 280 | iosapic_eoi(rte->iosapic->addr, vec); |
a7956113 ZN |
281 | } |
282 | } | |
283 | } | |
284 | #endif | |
285 | ||
1da177e4 | 286 | static void |
8fac171f | 287 | mask_irq (struct irq_data *data) |
1da177e4 | 288 | { |
8fac171f | 289 | unsigned int irq = data->irq; |
1da177e4 LT |
290 | u32 low32; |
291 | int rte_index; | |
24eeb568 | 292 | struct iosapic_rte_info *rte; |
1da177e4 | 293 | |
c4c376f7 | 294 | if (!iosapic_intr_info[irq].count) |
1da177e4 LT |
295 | return; /* not an IOSAPIC interrupt! */ |
296 | ||
e3a8f7b8 | 297 | /* set only the mask bit */ |
4bbdec7a YI |
298 | low32 = iosapic_intr_info[irq].low32 |= IOSAPIC_MASK; |
299 | list_for_each_entry(rte, &iosapic_intr_info[irq].rtes, rte_list) { | |
e3a8f7b8 | 300 | rte_index = rte->rte_index; |
c1726d6f | 301 | iosapic_write(rte->iosapic, IOSAPIC_RTE_LOW(rte_index), low32); |
1da177e4 | 302 | } |
1da177e4 LT |
303 | } |
304 | ||
305 | static void | |
8fac171f | 306 | unmask_irq (struct irq_data *data) |
1da177e4 | 307 | { |
8fac171f | 308 | unsigned int irq = data->irq; |
1da177e4 LT |
309 | u32 low32; |
310 | int rte_index; | |
24eeb568 | 311 | struct iosapic_rte_info *rte; |
1da177e4 | 312 | |
c4c376f7 | 313 | if (!iosapic_intr_info[irq].count) |
1da177e4 LT |
314 | return; /* not an IOSAPIC interrupt! */ |
315 | ||
4bbdec7a YI |
316 | low32 = iosapic_intr_info[irq].low32 &= ~IOSAPIC_MASK; |
317 | list_for_each_entry(rte, &iosapic_intr_info[irq].rtes, rte_list) { | |
e3a8f7b8 | 318 | rte_index = rte->rte_index; |
c1726d6f | 319 | iosapic_write(rte->iosapic, IOSAPIC_RTE_LOW(rte_index), low32); |
1da177e4 | 320 | } |
1da177e4 LT |
321 | } |
322 | ||
323 | ||
d5dedd45 | 324 | static int |
8fac171f TG |
325 | iosapic_set_affinity(struct irq_data *data, const struct cpumask *mask, |
326 | bool force) | |
1da177e4 LT |
327 | { |
328 | #ifdef CONFIG_SMP | |
8fac171f | 329 | unsigned int irq = data->irq; |
1da177e4 | 330 | u32 high32, low32; |
0de26520 | 331 | int cpu, dest, rte_index; |
1da177e4 | 332 | int redir = (irq & IA64_IRQ_REDIRECTED) ? 1 : 0; |
24eeb568 | 333 | struct iosapic_rte_info *rte; |
c1726d6f | 334 | struct iosapic *iosapic; |
1da177e4 LT |
335 | |
336 | irq &= (~IA64_IRQ_REDIRECTED); | |
1da177e4 | 337 | |
0de26520 RR |
338 | cpu = cpumask_first_and(cpu_online_mask, mask); |
339 | if (cpu >= nr_cpu_ids) | |
d5dedd45 | 340 | return -1; |
1da177e4 | 341 | |
0de26520 | 342 | if (irq_prepare_move(irq, cpu)) |
d5dedd45 | 343 | return -1; |
cd378f18 | 344 | |
0de26520 | 345 | dest = cpu_physical_id(cpu); |
1da177e4 | 346 | |
c4c376f7 | 347 | if (!iosapic_intr_info[irq].count) |
d5dedd45 | 348 | return -1; /* not an IOSAPIC interrupt */ |
1da177e4 LT |
349 | |
350 | set_irq_affinity_info(irq, dest, redir); | |
351 | ||
352 | /* dest contains both id and eid */ | |
353 | high32 = dest << IOSAPIC_DEST_SHIFT; | |
354 | ||
4bbdec7a | 355 | low32 = iosapic_intr_info[irq].low32 & ~(7 << IOSAPIC_DELIVERY_SHIFT); |
e3a8f7b8 YI |
356 | if (redir) |
357 | /* change delivery mode to lowest priority */ | |
358 | low32 |= (IOSAPIC_LOWEST_PRIORITY << IOSAPIC_DELIVERY_SHIFT); | |
359 | else | |
360 | /* change delivery mode to fixed */ | |
361 | low32 |= (IOSAPIC_FIXED << IOSAPIC_DELIVERY_SHIFT); | |
cd378f18 YI |
362 | low32 &= IOSAPIC_VECTOR_MASK; |
363 | low32 |= irq_to_vector(irq); | |
e3a8f7b8 | 364 | |
4bbdec7a YI |
365 | iosapic_intr_info[irq].low32 = low32; |
366 | iosapic_intr_info[irq].dest = dest; | |
367 | list_for_each_entry(rte, &iosapic_intr_info[irq].rtes, rte_list) { | |
c1726d6f | 368 | iosapic = rte->iosapic; |
e3a8f7b8 | 369 | rte_index = rte->rte_index; |
c1726d6f YI |
370 | iosapic_write(iosapic, IOSAPIC_RTE_HIGH(rte_index), high32); |
371 | iosapic_write(iosapic, IOSAPIC_RTE_LOW(rte_index), low32); | |
1da177e4 | 372 | } |
d5dedd45 | 373 | |
1da177e4 | 374 | #endif |
d5dedd45 | 375 | return 0; |
1da177e4 LT |
376 | } |
377 | ||
378 | /* | |
379 | * Handlers for level-triggered interrupts. | |
380 | */ | |
381 | ||
382 | static unsigned int | |
8fac171f | 383 | iosapic_startup_level_irq (struct irq_data *data) |
1da177e4 | 384 | { |
8fac171f | 385 | unmask_irq(data); |
1da177e4 LT |
386 | return 0; |
387 | } | |
388 | ||
389 | static void | |
8fac171f | 390 | iosapic_unmask_level_irq (struct irq_data *data) |
1da177e4 | 391 | { |
8fac171f | 392 | unsigned int irq = data->irq; |
1da177e4 | 393 | ia64_vector vec = irq_to_vector(irq); |
24eeb568 | 394 | struct iosapic_rte_info *rte; |
cd378f18 YI |
395 | int do_unmask_irq = 0; |
396 | ||
a6cd6322 | 397 | irq_complete_move(irq); |
91ce72e0 | 398 | if (unlikely(irqd_is_setaffinity_pending(data))) { |
cd378f18 | 399 | do_unmask_irq = 1; |
8fac171f | 400 | mask_irq(data); |
5d4bff94 | 401 | } else |
8fac171f | 402 | unmask_irq(data); |
1da177e4 | 403 | |
4bbdec7a | 404 | list_for_each_entry(rte, &iosapic_intr_info[irq].rtes, rte_list) |
c5e3f9e5 | 405 | iosapic_eoi(rte->iosapic->addr, vec); |
cd378f18 YI |
406 | |
407 | if (unlikely(do_unmask_irq)) { | |
91ce72e0 | 408 | irq_move_masked_irq(data); |
8fac171f | 409 | unmask_irq(data); |
cd378f18 | 410 | } |
1da177e4 LT |
411 | } |
412 | ||
413 | #define iosapic_shutdown_level_irq mask_irq | |
414 | #define iosapic_enable_level_irq unmask_irq | |
415 | #define iosapic_disable_level_irq mask_irq | |
9505ec08 | 416 | #define iosapic_ack_level_irq iosapic_nop |
1da177e4 | 417 | |
9e004ebd | 418 | static struct irq_chip irq_type_iosapic_level = { |
8fac171f TG |
419 | .name = "IO-SAPIC-level", |
420 | .irq_startup = iosapic_startup_level_irq, | |
421 | .irq_shutdown = iosapic_shutdown_level_irq, | |
422 | .irq_enable = iosapic_enable_level_irq, | |
423 | .irq_disable = iosapic_disable_level_irq, | |
424 | .irq_ack = iosapic_ack_level_irq, | |
425 | .irq_mask = mask_irq, | |
426 | .irq_unmask = iosapic_unmask_level_irq, | |
427 | .irq_set_affinity = iosapic_set_affinity | |
1da177e4 LT |
428 | }; |
429 | ||
430 | /* | |
431 | * Handlers for edge-triggered interrupts. | |
432 | */ | |
433 | ||
434 | static unsigned int | |
8fac171f | 435 | iosapic_startup_edge_irq (struct irq_data *data) |
1da177e4 | 436 | { |
8fac171f | 437 | unmask_irq(data); |
1da177e4 LT |
438 | /* |
439 | * IOSAPIC simply drops interrupts pended while the | |
440 | * corresponding pin was masked, so we can't know if an | |
441 | * interrupt is pending already. Let's hope not... | |
442 | */ | |
443 | return 0; | |
444 | } | |
445 | ||
446 | static void | |
8fac171f | 447 | iosapic_ack_edge_irq (struct irq_data *data) |
1da177e4 | 448 | { |
91ce72e0 TG |
449 | irq_complete_move(data->irq); |
450 | irq_move_irq(data); | |
1da177e4 LT |
451 | } |
452 | ||
453 | #define iosapic_enable_edge_irq unmask_irq | |
9505ec08 | 454 | #define iosapic_disable_edge_irq iosapic_nop |
1da177e4 | 455 | |
9e004ebd | 456 | static struct irq_chip irq_type_iosapic_edge = { |
8fac171f TG |
457 | .name = "IO-SAPIC-edge", |
458 | .irq_startup = iosapic_startup_edge_irq, | |
459 | .irq_shutdown = iosapic_disable_edge_irq, | |
460 | .irq_enable = iosapic_enable_edge_irq, | |
461 | .irq_disable = iosapic_disable_edge_irq, | |
462 | .irq_ack = iosapic_ack_edge_irq, | |
463 | .irq_mask = mask_irq, | |
464 | .irq_unmask = unmask_irq, | |
465 | .irq_set_affinity = iosapic_set_affinity | |
1da177e4 LT |
466 | }; |
467 | ||
9e004ebd | 468 | static unsigned int |
1da177e4 LT |
469 | iosapic_version (char __iomem *addr) |
470 | { | |
471 | /* | |
472 | * IOSAPIC Version Register return 32 bit structure like: | |
473 | * { | |
474 | * unsigned int version : 8; | |
475 | * unsigned int reserved1 : 8; | |
476 | * unsigned int max_redir : 8; | |
477 | * unsigned int reserved2 : 8; | |
478 | * } | |
479 | */ | |
c1726d6f | 480 | return __iosapic_read(addr, IOSAPIC_VERSION); |
1da177e4 LT |
481 | } |
482 | ||
4bbdec7a | 483 | static int iosapic_find_sharable_irq(unsigned long trigger, unsigned long pol) |
24eeb568 | 484 | { |
4bbdec7a | 485 | int i, irq = -ENOSPC, min_count = -1; |
24eeb568 KK |
486 | struct iosapic_intr_info *info; |
487 | ||
488 | /* | |
489 | * shared vectors for edge-triggered interrupts are not | |
490 | * supported yet | |
491 | */ | |
492 | if (trigger == IOSAPIC_EDGE) | |
40598cbe | 493 | return -EINVAL; |
24eeb568 | 494 | |
5b592397 | 495 | for (i = 0; i < NR_IRQS; i++) { |
24eeb568 KK |
496 | info = &iosapic_intr_info[i]; |
497 | if (info->trigger == trigger && info->polarity == pol && | |
f8c087f3 YI |
498 | (info->dmode == IOSAPIC_FIXED || |
499 | info->dmode == IOSAPIC_LOWEST_PRIORITY) && | |
500 | can_request_irq(i, IRQF_SHARED)) { | |
24eeb568 | 501 | if (min_count == -1 || info->count < min_count) { |
4bbdec7a | 502 | irq = i; |
24eeb568 KK |
503 | min_count = info->count; |
504 | } | |
505 | } | |
506 | } | |
4bbdec7a | 507 | return irq; |
24eeb568 KK |
508 | } |
509 | ||
1da177e4 LT |
510 | /* |
511 | * if the given vector is already owned by other, | |
512 | * assign a new vector for the other and make the vector available | |
513 | */ | |
514 | static void __init | |
4bbdec7a | 515 | iosapic_reassign_vector (int irq) |
1da177e4 | 516 | { |
4bbdec7a | 517 | int new_irq; |
1da177e4 | 518 | |
c4c376f7 | 519 | if (iosapic_intr_info[irq].count) { |
4bbdec7a YI |
520 | new_irq = create_irq(); |
521 | if (new_irq < 0) | |
d4ed8084 | 522 | panic("%s: out of interrupt vectors!\n", __func__); |
46cba3dc | 523 | printk(KERN_INFO "Reassigning vector %d to %d\n", |
4bbdec7a YI |
524 | irq_to_vector(irq), irq_to_vector(new_irq)); |
525 | memcpy(&iosapic_intr_info[new_irq], &iosapic_intr_info[irq], | |
1da177e4 | 526 | sizeof(struct iosapic_intr_info)); |
4bbdec7a YI |
527 | INIT_LIST_HEAD(&iosapic_intr_info[new_irq].rtes); |
528 | list_move(iosapic_intr_info[irq].rtes.next, | |
529 | &iosapic_intr_info[new_irq].rtes); | |
530 | memset(&iosapic_intr_info[irq], 0, | |
46cba3dc | 531 | sizeof(struct iosapic_intr_info)); |
4bbdec7a YI |
532 | iosapic_intr_info[irq].low32 = IOSAPIC_MASK; |
533 | INIT_LIST_HEAD(&iosapic_intr_info[irq].rtes); | |
1da177e4 LT |
534 | } |
535 | } | |
536 | ||
4bbdec7a | 537 | static inline int irq_is_shared (int irq) |
24eeb568 | 538 | { |
4bbdec7a | 539 | return (iosapic_intr_info[irq].count > 1); |
24eeb568 KK |
540 | } |
541 | ||
33b39e84 IY |
542 | struct irq_chip* |
543 | ia64_native_iosapic_get_irq_chip(unsigned long trigger) | |
544 | { | |
545 | if (trigger == IOSAPIC_EDGE) | |
546 | return &irq_type_iosapic_edge; | |
547 | else | |
548 | return &irq_type_iosapic_level; | |
549 | } | |
550 | ||
14454a1b | 551 | static int |
4bbdec7a | 552 | register_intr (unsigned int gsi, int irq, unsigned char delivery, |
1da177e4 LT |
553 | unsigned long polarity, unsigned long trigger) |
554 | { | |
dea1078e | 555 | struct irq_chip *chip, *irq_type; |
1da177e4 | 556 | int index; |
24eeb568 | 557 | struct iosapic_rte_info *rte; |
1da177e4 LT |
558 | |
559 | index = find_iosapic(gsi); | |
560 | if (index < 0) { | |
46cba3dc | 561 | printk(KERN_WARNING "%s: No IOSAPIC for GSI %u\n", |
d4ed8084 | 562 | __func__, gsi); |
14454a1b | 563 | return -ENODEV; |
1da177e4 LT |
564 | } |
565 | ||
4bbdec7a | 566 | rte = find_rte(irq, gsi); |
24eeb568 | 567 | if (!rte) { |
4de0a759 | 568 | rte = kzalloc(sizeof (*rte), GFP_ATOMIC); |
24eeb568 | 569 | if (!rte) { |
46cba3dc | 570 | printk(KERN_WARNING "%s: cannot allocate memory\n", |
d4ed8084 | 571 | __func__); |
14454a1b | 572 | return -ENOMEM; |
24eeb568 KK |
573 | } |
574 | ||
c5e3f9e5 YI |
575 | rte->iosapic = &iosapic_lists[index]; |
576 | rte->rte_index = gsi - rte->iosapic->gsi_base; | |
24eeb568 | 577 | rte->refcnt++; |
4bbdec7a YI |
578 | list_add_tail(&rte->rte_list, &iosapic_intr_info[irq].rtes); |
579 | iosapic_intr_info[irq].count++; | |
0e888adc | 580 | iosapic_lists[index].rtes_inuse++; |
24eeb568 | 581 | } |
e1b30a39 | 582 | else if (rte->refcnt == NO_REF_RTE) { |
4bbdec7a | 583 | struct iosapic_intr_info *info = &iosapic_intr_info[irq]; |
e1b30a39 YI |
584 | if (info->count > 0 && |
585 | (info->trigger != trigger || info->polarity != polarity)){ | |
46cba3dc ST |
586 | printk (KERN_WARNING |
587 | "%s: cannot override the interrupt\n", | |
d4ed8084 | 588 | __func__); |
14454a1b | 589 | return -EINVAL; |
24eeb568 | 590 | } |
e1b30a39 YI |
591 | rte->refcnt++; |
592 | iosapic_intr_info[irq].count++; | |
593 | iosapic_lists[index].rtes_inuse++; | |
24eeb568 KK |
594 | } |
595 | ||
4bbdec7a YI |
596 | iosapic_intr_info[irq].polarity = polarity; |
597 | iosapic_intr_info[irq].dmode = delivery; | |
598 | iosapic_intr_info[irq].trigger = trigger; | |
1da177e4 | 599 | |
33b39e84 | 600 | irq_type = iosapic_get_irq_chip(trigger); |
1da177e4 | 601 | |
dea1078e TG |
602 | chip = irq_get_chip(irq); |
603 | if (irq_type != NULL && chip != irq_type) { | |
604 | if (chip != &no_irq_chip) | |
46cba3dc ST |
605 | printk(KERN_WARNING |
606 | "%s: changing vector %d from %s to %s\n", | |
d4ed8084 | 607 | __func__, irq_to_vector(irq), |
dea1078e TG |
608 | chip->name, irq_type->name); |
609 | chip = irq_type; | |
1da177e4 | 610 | } |
59fb3d58 TG |
611 | irq_set_chip_handler_name_locked(irq_get_irq_data(irq), chip, |
612 | trigger == IOSAPIC_EDGE ? handle_edge_irq : handle_level_irq, | |
613 | NULL); | |
14454a1b | 614 | return 0; |
1da177e4 LT |
615 | } |
616 | ||
617 | static unsigned int | |
4bbdec7a | 618 | get_target_cpu (unsigned int gsi, int irq) |
1da177e4 LT |
619 | { |
620 | #ifdef CONFIG_SMP | |
621 | static int cpu = -1; | |
ff741906 | 622 | extern int cpe_vector; |
4994be1b | 623 | cpumask_t domain = irq_to_domain(irq); |
1da177e4 | 624 | |
24eeb568 KK |
625 | /* |
626 | * In case of vector shared by multiple RTEs, all RTEs that | |
627 | * share the vector need to use the same destination CPU. | |
628 | */ | |
c4c376f7 | 629 | if (iosapic_intr_info[irq].count) |
4bbdec7a | 630 | return iosapic_intr_info[irq].dest; |
24eeb568 | 631 | |
1da177e4 LT |
632 | /* |
633 | * If the platform supports redirection via XTP, let it | |
634 | * distribute interrupts. | |
635 | */ | |
636 | if (smp_int_redirect & SMP_IRQ_REDIRECTION) | |
637 | return cpu_physical_id(smp_processor_id()); | |
638 | ||
639 | /* | |
640 | * Some interrupts (ACPI SCI, for instance) are registered | |
641 | * before the BSP is marked as online. | |
642 | */ | |
643 | if (!cpu_online(smp_processor_id())) | |
644 | return cpu_physical_id(smp_processor_id()); | |
645 | ||
4bbdec7a | 646 | if (cpe_vector > 0 && irq_to_vector(irq) == IA64_CPEP_VECTOR) |
b88e9265 | 647 | return get_cpei_target_cpu(); |
ff741906 | 648 | |
1da177e4 LT |
649 | #ifdef CONFIG_NUMA |
650 | { | |
651 | int num_cpus, cpu_index, iosapic_index, numa_cpu, i = 0; | |
fbb776c3 | 652 | const struct cpumask *cpu_mask; |
1da177e4 LT |
653 | |
654 | iosapic_index = find_iosapic(gsi); | |
655 | if (iosapic_index < 0 || | |
656 | iosapic_lists[iosapic_index].node == MAX_NUMNODES) | |
657 | goto skip_numa_setup; | |
658 | ||
fbb776c3 RR |
659 | cpu_mask = cpumask_of_node(iosapic_lists[iosapic_index].node); |
660 | num_cpus = 0; | |
661 | for_each_cpu_and(numa_cpu, cpu_mask, &domain) { | |
662 | if (cpu_online(numa_cpu)) | |
663 | num_cpus++; | |
1da177e4 LT |
664 | } |
665 | ||
1da177e4 LT |
666 | if (!num_cpus) |
667 | goto skip_numa_setup; | |
668 | ||
4bbdec7a YI |
669 | /* Use irq assignment to distribute across cpus in node */ |
670 | cpu_index = irq % num_cpus; | |
1da177e4 | 671 | |
fbb776c3 RR |
672 | for_each_cpu_and(numa_cpu, cpu_mask, &domain) |
673 | if (cpu_online(numa_cpu) && i++ >= cpu_index) | |
674 | break; | |
1da177e4 | 675 | |
fbb776c3 | 676 | if (numa_cpu < nr_cpu_ids) |
1da177e4 LT |
677 | return cpu_physical_id(numa_cpu); |
678 | } | |
679 | skip_numa_setup: | |
680 | #endif | |
681 | /* | |
682 | * Otherwise, round-robin interrupt vectors across all the | |
683 | * processors. (It'd be nice if we could be smarter in the | |
684 | * case of NUMA.) | |
685 | */ | |
686 | do { | |
fbb776c3 | 687 | if (++cpu >= nr_cpu_ids) |
1da177e4 | 688 | cpu = 0; |
5d2068da | 689 | } while (!cpu_online(cpu) || !cpumask_test_cpu(cpu, &domain)); |
1da177e4 LT |
690 | |
691 | return cpu_physical_id(cpu); | |
46cba3dc | 692 | #else /* CONFIG_SMP */ |
1da177e4 LT |
693 | return cpu_physical_id(smp_processor_id()); |
694 | #endif | |
695 | } | |
696 | ||
c9d059de KK |
697 | static inline unsigned char choose_dmode(void) |
698 | { | |
699 | #ifdef CONFIG_SMP | |
700 | if (smp_int_redirect & SMP_IRQ_REDIRECTION) | |
701 | return IOSAPIC_LOWEST_PRIORITY; | |
702 | #endif | |
703 | return IOSAPIC_FIXED; | |
704 | } | |
705 | ||
1da177e4 LT |
706 | /* |
707 | * ACPI can describe IOSAPIC interrupts via static tables and namespace | |
708 | * methods. This provides an interface to register those interrupts and | |
709 | * program the IOSAPIC RTE. | |
710 | */ | |
711 | int | |
712 | iosapic_register_intr (unsigned int gsi, | |
713 | unsigned long polarity, unsigned long trigger) | |
714 | { | |
4bbdec7a | 715 | int irq, mask = 1, err; |
1da177e4 LT |
716 | unsigned int dest; |
717 | unsigned long flags; | |
24eeb568 KK |
718 | struct iosapic_rte_info *rte; |
719 | u32 low32; | |
c9d059de | 720 | unsigned char dmode; |
dea1078e | 721 | struct irq_desc *desc; |
40598cbe | 722 | |
1da177e4 LT |
723 | /* |
724 | * If this GSI has already been registered (i.e., it's a | |
725 | * shared interrupt, or we lost a race to register it), | |
726 | * don't touch the RTE. | |
727 | */ | |
728 | spin_lock_irqsave(&iosapic_lock, flags); | |
4bbdec7a YI |
729 | irq = __gsi_to_irq(gsi); |
730 | if (irq > 0) { | |
731 | rte = find_rte(irq, gsi); | |
e1b30a39 YI |
732 | if(iosapic_intr_info[irq].count == 0) { |
733 | assign_irq_vector(irq); | |
4debd723 | 734 | irq_init_desc(irq); |
e1b30a39 YI |
735 | } else if (rte->refcnt != NO_REF_RTE) { |
736 | rte->refcnt++; | |
737 | goto unlock_iosapic_lock; | |
738 | } | |
739 | } else | |
740 | irq = create_irq(); | |
24eeb568 KK |
741 | |
742 | /* If vector is running out, we try to find a sharable vector */ | |
eb21ab24 | 743 | if (irq < 0) { |
4bbdec7a YI |
744 | irq = iosapic_find_sharable_irq(trigger, polarity); |
745 | if (irq < 0) | |
40598cbe | 746 | goto unlock_iosapic_lock; |
4bbdec7a | 747 | } |
1da177e4 | 748 | |
dea1078e TG |
749 | desc = irq_to_desc(irq); |
750 | raw_spin_lock(&desc->lock); | |
4bbdec7a | 751 | dest = get_target_cpu(gsi, irq); |
c9d059de KK |
752 | dmode = choose_dmode(); |
753 | err = register_intr(gsi, irq, dmode, polarity, trigger); | |
e3a8f7b8 | 754 | if (err < 0) { |
dea1078e | 755 | raw_spin_unlock(&desc->lock); |
4bbdec7a | 756 | irq = err; |
224685c0 | 757 | goto unlock_iosapic_lock; |
1da177e4 | 758 | } |
e3a8f7b8 YI |
759 | |
760 | /* | |
761 | * If the vector is shared and already unmasked for other | |
762 | * interrupt sources, don't mask it. | |
763 | */ | |
4bbdec7a YI |
764 | low32 = iosapic_intr_info[irq].low32; |
765 | if (irq_is_shared(irq) && !(low32 & IOSAPIC_MASK)) | |
e3a8f7b8 | 766 | mask = 0; |
4bbdec7a | 767 | set_rte(gsi, irq, dest, mask); |
1da177e4 LT |
768 | |
769 | printk(KERN_INFO "GSI %u (%s, %s) -> CPU %d (0x%04x) vector %d\n", | |
770 | gsi, (trigger == IOSAPIC_EDGE ? "edge" : "level"), | |
771 | (polarity == IOSAPIC_POL_HIGH ? "high" : "low"), | |
4bbdec7a | 772 | cpu_logical_id(dest), dest, irq_to_vector(irq)); |
224685c0 | 773 | |
dea1078e | 774 | raw_spin_unlock(&desc->lock); |
40598cbe YI |
775 | unlock_iosapic_lock: |
776 | spin_unlock_irqrestore(&iosapic_lock, flags); | |
4bbdec7a | 777 | return irq; |
1da177e4 LT |
778 | } |
779 | ||
1da177e4 LT |
780 | void |
781 | iosapic_unregister_intr (unsigned int gsi) | |
782 | { | |
783 | unsigned long flags; | |
4bbdec7a | 784 | int irq, index; |
24eeb568 | 785 | u32 low32; |
1da177e4 | 786 | unsigned long trigger, polarity; |
24eeb568 KK |
787 | unsigned int dest; |
788 | struct iosapic_rte_info *rte; | |
1da177e4 LT |
789 | |
790 | /* | |
791 | * If the irq associated with the gsi is not found, | |
792 | * iosapic_unregister_intr() is unbalanced. We need to check | |
793 | * this again after getting locks. | |
794 | */ | |
795 | irq = gsi_to_irq(gsi); | |
796 | if (irq < 0) { | |
46cba3dc ST |
797 | printk(KERN_ERR "iosapic_unregister_intr(%u) unbalanced\n", |
798 | gsi); | |
1da177e4 LT |
799 | WARN_ON(1); |
800 | return; | |
801 | } | |
1da177e4 | 802 | |
40598cbe | 803 | spin_lock_irqsave(&iosapic_lock, flags); |
4bbdec7a | 804 | if ((rte = find_rte(irq, gsi)) == NULL) { |
e3a8f7b8 YI |
805 | printk(KERN_ERR "iosapic_unregister_intr(%u) unbalanced\n", |
806 | gsi); | |
807 | WARN_ON(1); | |
808 | goto out; | |
809 | } | |
1da177e4 | 810 | |
e3a8f7b8 YI |
811 | if (--rte->refcnt > 0) |
812 | goto out; | |
1da177e4 | 813 | |
e1b30a39 | 814 | rte->refcnt = NO_REF_RTE; |
40598cbe | 815 | |
e3a8f7b8 | 816 | /* Mask the interrupt */ |
4bbdec7a | 817 | low32 = iosapic_intr_info[irq].low32 | IOSAPIC_MASK; |
c1726d6f | 818 | iosapic_write(rte->iosapic, IOSAPIC_RTE_LOW(rte->rte_index), low32); |
1da177e4 | 819 | |
4bbdec7a | 820 | iosapic_intr_info[irq].count--; |
e3a8f7b8 YI |
821 | index = find_iosapic(gsi); |
822 | iosapic_lists[index].rtes_inuse--; | |
823 | WARN_ON(iosapic_lists[index].rtes_inuse < 0); | |
24eeb568 | 824 | |
4bbdec7a YI |
825 | trigger = iosapic_intr_info[irq].trigger; |
826 | polarity = iosapic_intr_info[irq].polarity; | |
827 | dest = iosapic_intr_info[irq].dest; | |
e3a8f7b8 YI |
828 | printk(KERN_INFO |
829 | "GSI %u (%s, %s) -> CPU %d (0x%04x) vector %d unregistered\n", | |
830 | gsi, (trigger == IOSAPIC_EDGE ? "edge" : "level"), | |
831 | (polarity == IOSAPIC_POL_HIGH ? "high" : "low"), | |
4bbdec7a | 832 | cpu_logical_id(dest), dest, irq_to_vector(irq)); |
24eeb568 | 833 | |
e1b30a39 | 834 | if (iosapic_intr_info[irq].count == 0) { |
451fe00c | 835 | #ifdef CONFIG_SMP |
e3a8f7b8 | 836 | /* Clear affinity */ |
c42574ed | 837 | cpumask_setall(irq_get_affinity_mask(irq)); |
451fe00c | 838 | #endif |
e3a8f7b8 | 839 | /* Clear the interrupt information */ |
e1b30a39 YI |
840 | iosapic_intr_info[irq].dest = 0; |
841 | iosapic_intr_info[irq].dmode = 0; | |
842 | iosapic_intr_info[irq].polarity = 0; | |
843 | iosapic_intr_info[irq].trigger = 0; | |
4bbdec7a | 844 | iosapic_intr_info[irq].low32 |= IOSAPIC_MASK; |
1da177e4 | 845 | |
e1b30a39 YI |
846 | /* Destroy and reserve IRQ */ |
847 | destroy_and_reserve_irq(irq); | |
1da177e4 | 848 | } |
24eeb568 | 849 | out: |
40598cbe | 850 | spin_unlock_irqrestore(&iosapic_lock, flags); |
1da177e4 | 851 | } |
1da177e4 LT |
852 | |
853 | /* | |
854 | * ACPI calls this when it finds an entry for a platform interrupt. | |
1da177e4 LT |
855 | */ |
856 | int __init | |
857 | iosapic_register_platform_intr (u32 int_type, unsigned int gsi, | |
858 | int iosapic_vector, u16 eid, u16 id, | |
859 | unsigned long polarity, unsigned long trigger) | |
860 | { | |
861 | static const char * const name[] = {"unknown", "PMI", "INIT", "CPEI"}; | |
862 | unsigned char delivery; | |
eb21ab24 | 863 | int irq, vector, mask = 0; |
1da177e4 LT |
864 | unsigned int dest = ((id << 8) | eid) & 0xffff; |
865 | ||
866 | switch (int_type) { | |
867 | case ACPI_INTERRUPT_PMI: | |
e1b30a39 | 868 | irq = vector = iosapic_vector; |
4994be1b | 869 | bind_irq_vector(irq, vector, CPU_MASK_ALL); |
1da177e4 LT |
870 | /* |
871 | * since PMI vector is alloc'd by FW(ACPI) not by kernel, | |
872 | * we need to make sure the vector is available | |
873 | */ | |
4bbdec7a | 874 | iosapic_reassign_vector(irq); |
1da177e4 LT |
875 | delivery = IOSAPIC_PMI; |
876 | break; | |
877 | case ACPI_INTERRUPT_INIT: | |
eb21ab24 YI |
878 | irq = create_irq(); |
879 | if (irq < 0) | |
d4ed8084 | 880 | panic("%s: out of interrupt vectors!\n", __func__); |
eb21ab24 | 881 | vector = irq_to_vector(irq); |
1da177e4 LT |
882 | delivery = IOSAPIC_INIT; |
883 | break; | |
884 | case ACPI_INTERRUPT_CPEI: | |
e1b30a39 | 885 | irq = vector = IA64_CPE_VECTOR; |
4994be1b | 886 | BUG_ON(bind_irq_vector(irq, vector, CPU_MASK_ALL)); |
aa0ebec9 | 887 | delivery = IOSAPIC_FIXED; |
1da177e4 LT |
888 | mask = 1; |
889 | break; | |
890 | default: | |
d4ed8084 | 891 | printk(KERN_ERR "%s: invalid int type 0x%x\n", __func__, |
46cba3dc | 892 | int_type); |
1da177e4 LT |
893 | return -1; |
894 | } | |
895 | ||
4bbdec7a | 896 | register_intr(gsi, irq, delivery, polarity, trigger); |
1da177e4 | 897 | |
46cba3dc ST |
898 | printk(KERN_INFO |
899 | "PLATFORM int %s (0x%x): GSI %u (%s, %s) -> CPU %d (0x%04x)" | |
900 | " vector %d\n", | |
1da177e4 LT |
901 | int_type < ARRAY_SIZE(name) ? name[int_type] : "unknown", |
902 | int_type, gsi, (trigger == IOSAPIC_EDGE ? "edge" : "level"), | |
903 | (polarity == IOSAPIC_POL_HIGH ? "high" : "low"), | |
904 | cpu_logical_id(dest), dest, vector); | |
905 | ||
4bbdec7a | 906 | set_rte(gsi, irq, dest, mask); |
1da177e4 LT |
907 | return vector; |
908 | } | |
909 | ||
1da177e4 LT |
910 | /* |
911 | * ACPI calls this when it finds an entry for a legacy ISA IRQ override. | |
1da177e4 | 912 | */ |
5b5e76e9 GKH |
913 | void iosapic_override_isa_irq(unsigned int isa_irq, unsigned int gsi, |
914 | unsigned long polarity, unsigned long trigger) | |
1da177e4 | 915 | { |
4bbdec7a | 916 | int vector, irq; |
1da177e4 | 917 | unsigned int dest = cpu_physical_id(smp_processor_id()); |
c9d059de | 918 | unsigned char dmode; |
1da177e4 | 919 | |
e1b30a39 | 920 | irq = vector = isa_irq_to_vector(isa_irq); |
4994be1b | 921 | BUG_ON(bind_irq_vector(irq, vector, CPU_MASK_ALL)); |
c9d059de KK |
922 | dmode = choose_dmode(); |
923 | register_intr(gsi, irq, dmode, polarity, trigger); | |
1da177e4 LT |
924 | |
925 | DBG("ISA: IRQ %u -> GSI %u (%s,%s) -> CPU %d (0x%04x) vector %d\n", | |
926 | isa_irq, gsi, trigger == IOSAPIC_EDGE ? "edge" : "level", | |
927 | polarity == IOSAPIC_POL_HIGH ? "high" : "low", | |
928 | cpu_logical_id(dest), dest, vector); | |
929 | ||
4bbdec7a | 930 | set_rte(gsi, irq, dest, 1); |
1da177e4 LT |
931 | } |
932 | ||
33b39e84 IY |
933 | void __init |
934 | ia64_native_iosapic_pcat_compat_init(void) | |
935 | { | |
936 | if (pcat_compat) { | |
937 | /* | |
938 | * Disable the compatibility mode interrupts (8259 style), | |
939 | * needs IN/OUT support enabled. | |
940 | */ | |
941 | printk(KERN_INFO | |
942 | "%s: Disabling PC-AT compatible 8259 interrupts\n", | |
943 | __func__); | |
944 | outb(0xff, 0xA1); | |
945 | outb(0xff, 0x21); | |
946 | } | |
947 | } | |
948 | ||
1da177e4 LT |
949 | void __init |
950 | iosapic_system_init (int system_pcat_compat) | |
951 | { | |
4bbdec7a | 952 | int irq; |
1da177e4 | 953 | |
4bbdec7a YI |
954 | for (irq = 0; irq < NR_IRQS; ++irq) { |
955 | iosapic_intr_info[irq].low32 = IOSAPIC_MASK; | |
46cba3dc | 956 | /* mark as unused */ |
4bbdec7a | 957 | INIT_LIST_HEAD(&iosapic_intr_info[irq].rtes); |
e1b30a39 YI |
958 | |
959 | iosapic_intr_info[irq].count = 0; | |
24eeb568 | 960 | } |
1da177e4 LT |
961 | |
962 | pcat_compat = system_pcat_compat; | |
33b39e84 IY |
963 | if (pcat_compat) |
964 | iosapic_pcat_compat_init(); | |
1da177e4 LT |
965 | } |
966 | ||
0e888adc KK |
967 | static inline int |
968 | iosapic_alloc (void) | |
969 | { | |
970 | int index; | |
971 | ||
972 | for (index = 0; index < NR_IOSAPICS; index++) | |
973 | if (!iosapic_lists[index].addr) | |
974 | return index; | |
975 | ||
d4ed8084 | 976 | printk(KERN_WARNING "%s: failed to allocate iosapic\n", __func__); |
0e888adc KK |
977 | return -1; |
978 | } | |
979 | ||
980 | static inline void | |
981 | iosapic_free (int index) | |
982 | { | |
983 | memset(&iosapic_lists[index], 0, sizeof(iosapic_lists[0])); | |
984 | } | |
985 | ||
986 | static inline int | |
987 | iosapic_check_gsi_range (unsigned int gsi_base, unsigned int ver) | |
988 | { | |
989 | int index; | |
990 | unsigned int gsi_end, base, end; | |
991 | ||
992 | /* check gsi range */ | |
993 | gsi_end = gsi_base + ((ver >> 16) & 0xff); | |
994 | for (index = 0; index < NR_IOSAPICS; index++) { | |
995 | if (!iosapic_lists[index].addr) | |
996 | continue; | |
997 | ||
998 | base = iosapic_lists[index].gsi_base; | |
999 | end = base + iosapic_lists[index].num_rte - 1; | |
1000 | ||
e6d1ba5c | 1001 | if (gsi_end < base || end < gsi_base) |
0e888adc KK |
1002 | continue; /* OK */ |
1003 | ||
1004 | return -EBUSY; | |
1005 | } | |
1006 | return 0; | |
1007 | } | |
1008 | ||
ffa90955 HG |
1009 | static int |
1010 | iosapic_delete_rte(unsigned int irq, unsigned int gsi) | |
1011 | { | |
1012 | struct iosapic_rte_info *rte, *temp; | |
1013 | ||
1014 | list_for_each_entry_safe(rte, temp, &iosapic_intr_info[irq].rtes, | |
1015 | rte_list) { | |
1016 | if (rte->iosapic->gsi_base + rte->rte_index == gsi) { | |
1017 | if (rte->refcnt) | |
1018 | return -EBUSY; | |
1019 | ||
1020 | list_del(&rte->rte_list); | |
1021 | kfree(rte); | |
1022 | return 0; | |
1023 | } | |
1024 | } | |
1025 | ||
1026 | return -EINVAL; | |
1027 | } | |
1028 | ||
5b5e76e9 | 1029 | int iosapic_init(unsigned long phys_addr, unsigned int gsi_base) |
1da177e4 | 1030 | { |
0e888adc | 1031 | int num_rte, err, index; |
1da177e4 LT |
1032 | unsigned int isa_irq, ver; |
1033 | char __iomem *addr; | |
0e888adc KK |
1034 | unsigned long flags; |
1035 | ||
1036 | spin_lock_irqsave(&iosapic_lock, flags); | |
c1726d6f YI |
1037 | index = find_iosapic(gsi_base); |
1038 | if (index >= 0) { | |
1039 | spin_unlock_irqrestore(&iosapic_lock, flags); | |
1040 | return -EBUSY; | |
1041 | } | |
1042 | ||
e3a8f7b8 | 1043 | addr = ioremap(phys_addr, 0); |
e7369e01 RK |
1044 | if (addr == NULL) { |
1045 | spin_unlock_irqrestore(&iosapic_lock, flags); | |
1046 | return -ENOMEM; | |
1047 | } | |
e3a8f7b8 | 1048 | ver = iosapic_version(addr); |
e3a8f7b8 YI |
1049 | if ((err = iosapic_check_gsi_range(gsi_base, ver))) { |
1050 | iounmap(addr); | |
1051 | spin_unlock_irqrestore(&iosapic_lock, flags); | |
1052 | return err; | |
1053 | } | |
1da177e4 | 1054 | |
e3a8f7b8 YI |
1055 | /* |
1056 | * The MAX_REDIR register holds the highest input pin number | |
1057 | * (starting from 0). We add 1 so that we can use it for | |
1058 | * number of pins (= RTEs) | |
1059 | */ | |
1060 | num_rte = ((ver >> 16) & 0xff) + 1; | |
1da177e4 | 1061 | |
e3a8f7b8 YI |
1062 | index = iosapic_alloc(); |
1063 | iosapic_lists[index].addr = addr; | |
1064 | iosapic_lists[index].gsi_base = gsi_base; | |
1065 | iosapic_lists[index].num_rte = num_rte; | |
1da177e4 | 1066 | #ifdef CONFIG_NUMA |
e3a8f7b8 | 1067 | iosapic_lists[index].node = MAX_NUMNODES; |
1da177e4 | 1068 | #endif |
c1726d6f | 1069 | spin_lock_init(&iosapic_lists[index].lock); |
0e888adc | 1070 | spin_unlock_irqrestore(&iosapic_lock, flags); |
1da177e4 LT |
1071 | |
1072 | if ((gsi_base == 0) && pcat_compat) { | |
1073 | /* | |
46cba3dc ST |
1074 | * Map the legacy ISA devices into the IOSAPIC data. Some of |
1075 | * these may get reprogrammed later on with data from the ACPI | |
1076 | * Interrupt Source Override table. | |
1da177e4 LT |
1077 | */ |
1078 | for (isa_irq = 0; isa_irq < 16; ++isa_irq) | |
46cba3dc ST |
1079 | iosapic_override_isa_irq(isa_irq, isa_irq, |
1080 | IOSAPIC_POL_HIGH, | |
1081 | IOSAPIC_EDGE); | |
1da177e4 | 1082 | } |
0e888adc KK |
1083 | return 0; |
1084 | } | |
1085 | ||
5b5e76e9 | 1086 | int iosapic_remove(unsigned int gsi_base) |
0e888adc | 1087 | { |
ffa90955 | 1088 | int i, irq, index, err = 0; |
0e888adc KK |
1089 | unsigned long flags; |
1090 | ||
1091 | spin_lock_irqsave(&iosapic_lock, flags); | |
e3a8f7b8 YI |
1092 | index = find_iosapic(gsi_base); |
1093 | if (index < 0) { | |
1094 | printk(KERN_WARNING "%s: No IOSAPIC for GSI base %u\n", | |
d4ed8084 | 1095 | __func__, gsi_base); |
e3a8f7b8 YI |
1096 | goto out; |
1097 | } | |
0e888adc | 1098 | |
e3a8f7b8 YI |
1099 | if (iosapic_lists[index].rtes_inuse) { |
1100 | err = -EBUSY; | |
1101 | printk(KERN_WARNING "%s: IOSAPIC for GSI base %u is busy\n", | |
d4ed8084 | 1102 | __func__, gsi_base); |
e3a8f7b8 | 1103 | goto out; |
0e888adc | 1104 | } |
e3a8f7b8 | 1105 | |
ffa90955 HG |
1106 | for (i = gsi_base; i < gsi_base + iosapic_lists[index].num_rte; i++) { |
1107 | irq = __gsi_to_irq(i); | |
1108 | if (irq < 0) | |
1109 | continue; | |
1110 | ||
1111 | err = iosapic_delete_rte(irq, i); | |
1112 | if (err) | |
1113 | goto out; | |
1114 | } | |
1115 | ||
e3a8f7b8 YI |
1116 | iounmap(iosapic_lists[index].addr); |
1117 | iosapic_free(index); | |
0e888adc KK |
1118 | out: |
1119 | spin_unlock_irqrestore(&iosapic_lock, flags); | |
1120 | return err; | |
1da177e4 LT |
1121 | } |
1122 | ||
1123 | #ifdef CONFIG_NUMA | |
5b5e76e9 | 1124 | void map_iosapic_to_node(unsigned int gsi_base, int node) |
1da177e4 LT |
1125 | { |
1126 | int index; | |
1127 | ||
1128 | index = find_iosapic(gsi_base); | |
1129 | if (index < 0) { | |
1130 | printk(KERN_WARNING "%s: No IOSAPIC for GSI %u\n", | |
d4ed8084 | 1131 | __func__, gsi_base); |
1da177e4 LT |
1132 | return; |
1133 | } | |
1134 | iosapic_lists[index].node = node; | |
1135 | return; | |
1136 | } | |
1137 | #endif |