]>
Commit | Line | Data |
---|---|---|
1da177e4 | 1 | /* |
af36d7f0 JG |
2 | * Copyright 2003-2005 Red Hat, Inc. All rights reserved. |
3 | * Copyright 2003-2005 Jeff Garzik | |
4 | * | |
5 | * | |
6 | * This program is free software; you can redistribute it and/or modify | |
7 | * it under the terms of the GNU General Public License as published by | |
8 | * the Free Software Foundation; either version 2, or (at your option) | |
9 | * any later version. | |
10 | * | |
11 | * This program is distributed in the hope that it will be useful, | |
12 | * but WITHOUT ANY WARRANTY; without even the implied warranty of | |
13 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the | |
14 | * GNU General Public License for more details. | |
15 | * | |
16 | * You should have received a copy of the GNU General Public License | |
17 | * along with this program; see the file COPYING. If not, write to | |
18 | * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA. | |
19 | * | |
20 | * | |
21 | * libata documentation is available via 'make {ps|pdf}docs', | |
22 | * as Documentation/DocBook/libata.* | |
23 | * | |
1da177e4 LT |
24 | */ |
25 | ||
26 | #ifndef __LINUX_LIBATA_H__ | |
27 | #define __LINUX_LIBATA_H__ | |
28 | ||
29 | #include <linux/delay.h> | |
30 | #include <linux/interrupt.h> | |
31 | #include <linux/pci.h> | |
1c72d8d9 | 32 | #include <linux/dma-mapping.h> |
1da177e4 LT |
33 | #include <asm/io.h> |
34 | #include <linux/ata.h> | |
35 | #include <linux/workqueue.h> | |
36 | ||
37 | /* | |
bfd60579 RD |
38 | * compile-time options: to be removed as soon as all the drivers are |
39 | * converted to the new debugging mechanism | |
1da177e4 LT |
40 | */ |
41 | #undef ATA_DEBUG /* debugging output */ | |
42 | #undef ATA_VERBOSE_DEBUG /* yet more debugging output */ | |
43 | #undef ATA_IRQ_TRAP /* define to ack screaming irqs */ | |
44 | #undef ATA_NDEBUG /* define to disable quick runtime checks */ | |
1da177e4 LT |
45 | #undef ATA_ENABLE_PATA /* define to enable PATA support in some |
46 | * low-level drivers */ | |
47 | #undef ATAPI_ENABLE_DMADIR /* enables ATAPI DMADIR bridge support */ | |
48 | ||
49 | ||
50 | /* note: prints function name for you */ | |
51 | #ifdef ATA_DEBUG | |
52 | #define DPRINTK(fmt, args...) printk(KERN_ERR "%s: " fmt, __FUNCTION__, ## args) | |
53 | #ifdef ATA_VERBOSE_DEBUG | |
54 | #define VPRINTK(fmt, args...) printk(KERN_ERR "%s: " fmt, __FUNCTION__, ## args) | |
55 | #else | |
56 | #define VPRINTK(fmt, args...) | |
57 | #endif /* ATA_VERBOSE_DEBUG */ | |
58 | #else | |
59 | #define DPRINTK(fmt, args...) | |
60 | #define VPRINTK(fmt, args...) | |
61 | #endif /* ATA_DEBUG */ | |
62 | ||
2c13b7ce JG |
63 | #define BPRINTK(fmt, args...) if (ap->flags & ATA_FLAG_DEBUGMSG) printk(KERN_ERR "%s: " fmt, __FUNCTION__, ## args) |
64 | ||
bfd60579 RD |
65 | /* NEW: debug levels */ |
66 | #define HAVE_LIBATA_MSG 1 | |
67 | ||
68 | enum { | |
69 | ATA_MSG_DRV = 0x0001, | |
70 | ATA_MSG_INFO = 0x0002, | |
71 | ATA_MSG_PROBE = 0x0004, | |
72 | ATA_MSG_WARN = 0x0008, | |
73 | ATA_MSG_MALLOC = 0x0010, | |
74 | ATA_MSG_CTL = 0x0020, | |
75 | ATA_MSG_INTR = 0x0040, | |
76 | ATA_MSG_ERR = 0x0080, | |
77 | }; | |
78 | ||
79 | #define ata_msg_drv(p) ((p)->msg_enable & ATA_MSG_DRV) | |
80 | #define ata_msg_info(p) ((p)->msg_enable & ATA_MSG_INFO) | |
81 | #define ata_msg_probe(p) ((p)->msg_enable & ATA_MSG_PROBE) | |
82 | #define ata_msg_warn(p) ((p)->msg_enable & ATA_MSG_WARN) | |
83 | #define ata_msg_malloc(p) ((p)->msg_enable & ATA_MSG_MALLOC) | |
84 | #define ata_msg_ctl(p) ((p)->msg_enable & ATA_MSG_CTL) | |
85 | #define ata_msg_intr(p) ((p)->msg_enable & ATA_MSG_INTR) | |
86 | #define ata_msg_err(p) ((p)->msg_enable & ATA_MSG_ERR) | |
87 | ||
88 | static inline u32 ata_msg_init(int dval, int default_msg_enable_bits) | |
89 | { | |
90 | if (dval < 0 || dval >= (sizeof(u32) * 8)) | |
91 | return default_msg_enable_bits; /* should be 0x1 - only driver info msgs */ | |
92 | if (!dval) | |
93 | return 0; | |
94 | return (1 << dval) - 1; | |
95 | } | |
96 | ||
1da177e4 LT |
97 | /* defines only for the constants which don't work well as enums */ |
98 | #define ATA_TAG_POISON 0xfafbfcfdU | |
99 | ||
100 | /* move to PCI layer? */ | |
101 | static inline struct device *pci_dev_to_dev(struct pci_dev *pdev) | |
102 | { | |
103 | return &pdev->dev; | |
104 | } | |
105 | ||
106 | enum { | |
107 | /* various global constants */ | |
108 | LIBATA_MAX_PRD = ATA_MAX_PRD / 2, | |
109 | ATA_MAX_PORTS = 8, | |
110 | ATA_DEF_QUEUE = 1, | |
111 | ATA_MAX_QUEUE = 1, | |
112 | ATA_MAX_SECTORS = 200, /* FIXME */ | |
113 | ATA_MAX_BUS = 2, | |
114 | ATA_DEF_BUSY_WAIT = 10000, | |
115 | ATA_SHORT_PAUSE = (HZ >> 6) + 1, | |
116 | ||
117 | ATA_SHT_EMULATED = 1, | |
118 | ATA_SHT_CMD_PER_LUN = 1, | |
119 | ATA_SHT_THIS_ID = -1, | |
cf482935 | 120 | ATA_SHT_USE_CLUSTERING = 1, |
1da177e4 LT |
121 | |
122 | /* struct ata_device stuff */ | |
123 | ATA_DFLAG_LBA48 = (1 << 0), /* device supports LBA48 */ | |
124 | ATA_DFLAG_PIO = (1 << 1), /* device currently in PIO mode */ | |
b00eec1d | 125 | ATA_DFLAG_LBA = (1 << 2), /* device supports LBA */ |
1da177e4 LT |
126 | |
127 | ATA_DEV_UNKNOWN = 0, /* unknown device */ | |
128 | ATA_DEV_ATA = 1, /* ATA device */ | |
129 | ATA_DEV_ATA_UNSUP = 2, /* ATA device (unsupported) */ | |
130 | ATA_DEV_ATAPI = 3, /* ATAPI device */ | |
131 | ATA_DEV_ATAPI_UNSUP = 4, /* ATAPI device (unsupported) */ | |
132 | ATA_DEV_NONE = 5, /* no device */ | |
133 | ||
134 | /* struct ata_port flags */ | |
135 | ATA_FLAG_SLAVE_POSS = (1 << 1), /* host supports slave dev */ | |
136 | /* (doesn't imply presence) */ | |
137 | ATA_FLAG_PORT_DISABLED = (1 << 2), /* port is disabled, ignore it */ | |
138 | ATA_FLAG_SATA = (1 << 3), | |
139 | ATA_FLAG_NO_LEGACY = (1 << 4), /* no legacy mode check */ | |
c19ba8af | 140 | ATA_FLAG_SRST = (1 << 5), /* (obsolete) use ATA SRST, not E.D.D. */ |
1da177e4 | 141 | ATA_FLAG_MMIO = (1 << 6), /* use MMIO, not PIO */ |
c19ba8af | 142 | ATA_FLAG_SATA_RESET = (1 << 7), /* (obsolete) use COMRESET */ |
1da177e4 | 143 | ATA_FLAG_PIO_DMA = (1 << 8), /* PIO cmds via DMA */ |
c1389503 TH |
144 | ATA_FLAG_NOINTR = (1 << 9), /* FIXME: Remove this once |
145 | * proper HSM is in place. */ | |
2c13b7ce | 146 | ATA_FLAG_DEBUGMSG = (1 << 10), |
50630195 | 147 | ATA_FLAG_NO_ATAPI = (1 << 11), /* No ATAPI support */ |
1da177e4 | 148 | |
9b847548 JA |
149 | ATA_FLAG_SUSPENDED = (1 << 12), /* port is suspended */ |
150 | ||
8d238e01 AC |
151 | ATA_FLAG_PIO_LBA48 = (1 << 13), /* Host DMA engine is LBA28 only */ |
152 | ATA_FLAG_IRQ_MASK = (1 << 14), /* Mask IRQ in PIO xfers */ | |
153 | ||
2e755f68 | 154 | ATA_FLAG_FLUSH_PORT_TASK = (1 << 15), /* Flush port task */ |
c18d06f8 | 155 | ATA_FLAG_IN_EH = (1 << 16), /* EH in progress */ |
dde44589 | 156 | |
1da177e4 LT |
157 | ATA_QCFLAG_ACTIVE = (1 << 1), /* cmd not yet ack'd to scsi lyer */ |
158 | ATA_QCFLAG_SG = (1 << 3), /* have s/g table? */ | |
159 | ATA_QCFLAG_SINGLE = (1 << 4), /* no s/g, just a single buffer */ | |
160 | ATA_QCFLAG_DMAMAP = ATA_QCFLAG_SG | ATA_QCFLAG_SINGLE, | |
341963b9 | 161 | ATA_QCFLAG_EH_SCHEDULED = (1 << 5), /* EH scheduled */ |
1da177e4 | 162 | |
4e5ec5db AC |
163 | /* host set flags */ |
164 | ATA_HOST_SIMPLEX = (1 << 0), /* Host is simplex, one DMA channel per host_set only */ | |
165 | ||
1da177e4 | 166 | /* various lengths of time */ |
1da177e4 | 167 | ATA_TMOUT_PIO = 30 * HZ, |
8d238e01 AC |
168 | ATA_TMOUT_BOOT = 30 * HZ, /* heuristic */ |
169 | ATA_TMOUT_BOOT_QUICK = 7 * HZ, /* heuristic */ | |
1da177e4 LT |
170 | ATA_TMOUT_CDB = 30 * HZ, |
171 | ATA_TMOUT_CDB_QUICK = 5 * HZ, | |
a2a7a662 TH |
172 | ATA_TMOUT_INTERNAL = 30 * HZ, |
173 | ATA_TMOUT_INTERNAL_QUICK = 5 * HZ, | |
1da177e4 LT |
174 | |
175 | /* ATA bus states */ | |
176 | BUS_UNKNOWN = 0, | |
177 | BUS_DMA = 1, | |
178 | BUS_IDLE = 2, | |
179 | BUS_NOINTR = 3, | |
180 | BUS_NODATA = 4, | |
181 | BUS_TIMER = 5, | |
182 | BUS_PIO = 6, | |
183 | BUS_EDD = 7, | |
184 | BUS_IDENTIFY = 8, | |
185 | BUS_PACKET = 9, | |
186 | ||
187 | /* SATA port states */ | |
188 | PORT_UNKNOWN = 0, | |
189 | PORT_ENABLED = 1, | |
190 | PORT_DISABLED = 2, | |
191 | ||
192 | /* encoding various smaller bitmaps into a single | |
1da7b0d0 | 193 | * unsigned int bitmap |
1da177e4 | 194 | */ |
1da7b0d0 TH |
195 | ATA_BITS_PIO = 5, |
196 | ATA_BITS_MWDMA = 3, | |
197 | ATA_BITS_UDMA = 8, | |
198 | ||
199 | ATA_SHIFT_PIO = 0, | |
200 | ATA_SHIFT_MWDMA = ATA_SHIFT_PIO + ATA_BITS_PIO, | |
201 | ATA_SHIFT_UDMA = ATA_SHIFT_MWDMA + ATA_BITS_MWDMA, | |
202 | ||
203 | ATA_MASK_PIO = ((1 << ATA_BITS_PIO) - 1) << ATA_SHIFT_PIO, | |
204 | ATA_MASK_MWDMA = ((1 << ATA_BITS_MWDMA) - 1) << ATA_SHIFT_MWDMA, | |
205 | ATA_MASK_UDMA = ((1 << ATA_BITS_UDMA) - 1) << ATA_SHIFT_UDMA, | |
cedc9a47 JG |
206 | |
207 | /* size of buffer to pad xfers ending on unaligned boundaries */ | |
208 | ATA_DMA_PAD_SZ = 4, | |
209 | ATA_DMA_PAD_BUF_SZ = ATA_DMA_PAD_SZ * ATA_MAX_QUEUE, | |
47a86593 AC |
210 | |
211 | /* Masks for port functions */ | |
212 | ATA_PORT_PRIMARY = (1 << 0), | |
213 | ATA_PORT_SECONDARY = (1 << 1), | |
1da177e4 LT |
214 | }; |
215 | ||
14be71f4 AL |
216 | enum hsm_task_states { |
217 | HSM_ST_UNKNOWN, | |
218 | HSM_ST_IDLE, | |
219 | HSM_ST_POLL, | |
220 | HSM_ST_TMOUT, | |
221 | HSM_ST, | |
222 | HSM_ST_LAST, | |
223 | HSM_ST_LAST_POLL, | |
224 | HSM_ST_ERR, | |
1da177e4 LT |
225 | }; |
226 | ||
a7dac447 | 227 | enum ata_completion_errors { |
11a56d24 TH |
228 | AC_ERR_DEV = (1 << 0), /* device reported error */ |
229 | AC_ERR_HSM = (1 << 1), /* host state machine violation */ | |
230 | AC_ERR_TIMEOUT = (1 << 2), /* timeout */ | |
231 | AC_ERR_MEDIA = (1 << 3), /* media error */ | |
232 | AC_ERR_ATA_BUS = (1 << 4), /* ATA bus error */ | |
233 | AC_ERR_HOST_BUS = (1 << 5), /* host bus error */ | |
234 | AC_ERR_SYSTEM = (1 << 6), /* system error */ | |
235 | AC_ERR_INVALID = (1 << 7), /* invalid argument */ | |
236 | AC_ERR_OTHER = (1 << 8), /* unknown */ | |
a7dac447 JG |
237 | }; |
238 | ||
1da177e4 LT |
239 | /* forward declarations */ |
240 | struct scsi_device; | |
241 | struct ata_port_operations; | |
242 | struct ata_port; | |
243 | struct ata_queued_cmd; | |
244 | ||
245 | /* typedefs */ | |
77853bf2 | 246 | typedef void (*ata_qc_cb_t) (struct ata_queued_cmd *qc); |
7944ea95 | 247 | typedef void (*ata_probeinit_fn_t)(struct ata_port *); |
a62c0fc5 TH |
248 | typedef int (*ata_reset_fn_t)(struct ata_port *, int, unsigned int *); |
249 | typedef void (*ata_postreset_fn_t)(struct ata_port *ap, unsigned int *); | |
1da177e4 LT |
250 | |
251 | struct ata_ioports { | |
252 | unsigned long cmd_addr; | |
253 | unsigned long data_addr; | |
254 | unsigned long error_addr; | |
255 | unsigned long feature_addr; | |
256 | unsigned long nsect_addr; | |
257 | unsigned long lbal_addr; | |
258 | unsigned long lbam_addr; | |
259 | unsigned long lbah_addr; | |
260 | unsigned long device_addr; | |
261 | unsigned long status_addr; | |
262 | unsigned long command_addr; | |
263 | unsigned long altstatus_addr; | |
264 | unsigned long ctl_addr; | |
265 | unsigned long bmdma_addr; | |
266 | unsigned long scr_addr; | |
267 | }; | |
268 | ||
269 | struct ata_probe_ent { | |
270 | struct list_head node; | |
271 | struct device *dev; | |
057ace5e | 272 | const struct ata_port_operations *port_ops; |
193515d5 | 273 | struct scsi_host_template *sht; |
1da177e4 LT |
274 | struct ata_ioports port[ATA_MAX_PORTS]; |
275 | unsigned int n_ports; | |
276 | unsigned int hard_port_no; | |
277 | unsigned int pio_mask; | |
278 | unsigned int mwdma_mask; | |
279 | unsigned int udma_mask; | |
280 | unsigned int legacy_mode; | |
281 | unsigned long irq; | |
282 | unsigned int irq_flags; | |
283 | unsigned long host_flags; | |
4e5ec5db | 284 | unsigned long host_set_flags; |
1da177e4 LT |
285 | void __iomem *mmio_base; |
286 | void *private_data; | |
287 | }; | |
288 | ||
289 | struct ata_host_set { | |
290 | spinlock_t lock; | |
291 | struct device *dev; | |
292 | unsigned long irq; | |
293 | void __iomem *mmio_base; | |
294 | unsigned int n_ports; | |
295 | void *private_data; | |
057ace5e | 296 | const struct ata_port_operations *ops; |
1da177e4 LT |
297 | struct ata_port * ports[0]; |
298 | }; | |
299 | ||
300 | struct ata_queued_cmd { | |
301 | struct ata_port *ap; | |
302 | struct ata_device *dev; | |
303 | ||
304 | struct scsi_cmnd *scsicmd; | |
305 | void (*scsidone)(struct scsi_cmnd *); | |
306 | ||
307 | struct ata_taskfile tf; | |
308 | u8 cdb[ATAPI_CDB_LEN]; | |
309 | ||
310 | unsigned long flags; /* ATA_QCFLAG_xxx */ | |
311 | unsigned int tag; | |
312 | unsigned int n_elem; | |
cedc9a47 | 313 | unsigned int orig_n_elem; |
1da177e4 LT |
314 | |
315 | int dma_dir; | |
316 | ||
cedc9a47 JG |
317 | unsigned int pad_len; |
318 | ||
1da177e4 LT |
319 | unsigned int nsect; |
320 | unsigned int cursect; | |
321 | ||
322 | unsigned int nbytes; | |
323 | unsigned int curbytes; | |
324 | ||
325 | unsigned int cursg; | |
326 | unsigned int cursg_ofs; | |
327 | ||
328 | struct scatterlist sgent; | |
cedc9a47 | 329 | struct scatterlist pad_sgent; |
1da177e4 LT |
330 | void *buf_virt; |
331 | ||
cedc9a47 JG |
332 | /* DO NOT iterate over __sg manually, use ata_for_each_sg() */ |
333 | struct scatterlist *__sg; | |
1da177e4 | 334 | |
a22e2eb0 AL |
335 | unsigned int err_mask; |
336 | ||
1da177e4 LT |
337 | ata_qc_cb_t complete_fn; |
338 | ||
1da177e4 LT |
339 | void *private_data; |
340 | }; | |
341 | ||
342 | struct ata_host_stats { | |
343 | unsigned long unhandled_irq; | |
344 | unsigned long idle_irq; | |
345 | unsigned long rw_reqbuf; | |
346 | }; | |
347 | ||
348 | struct ata_device { | |
349 | u64 n_sectors; /* size of device, if ATA */ | |
350 | unsigned long flags; /* ATA_DFLAG_xxx */ | |
351 | unsigned int class; /* ATA_DEV_xxx */ | |
352 | unsigned int devno; /* 0 or 1 */ | |
d9572b1d | 353 | u16 *id; /* IDENTIFY xxx DEVICE data */ |
1da177e4 LT |
354 | u8 pio_mode; |
355 | u8 dma_mode; | |
356 | u8 xfer_mode; | |
357 | unsigned int xfer_shift; /* ATA_SHIFT_xxx */ | |
358 | ||
8cbd6df1 AL |
359 | unsigned int multi_count; /* sectors count for |
360 | READ/WRITE MULTIPLE */ | |
b00eec1d | 361 | unsigned int max_sectors; /* per-device max sectors */ |
6e7846e9 | 362 | unsigned int cdb_len; |
8bf62ece | 363 | |
acf356b1 TH |
364 | /* per-dev xfer mask */ |
365 | unsigned int pio_mask; | |
366 | unsigned int mwdma_mask; | |
367 | unsigned int udma_mask; | |
368 | ||
8bf62ece AL |
369 | /* for CHS addressing */ |
370 | u16 cylinders; /* Number of cylinders */ | |
371 | u16 heads; /* Number of heads */ | |
372 | u16 sectors; /* Number of sectors per track */ | |
1da177e4 LT |
373 | }; |
374 | ||
375 | struct ata_port { | |
376 | struct Scsi_Host *host; /* our co-allocated scsi host */ | |
057ace5e | 377 | const struct ata_port_operations *ops; |
1da177e4 LT |
378 | unsigned long flags; /* ATA_FLAG_xxx */ |
379 | unsigned int id; /* unique id req'd by scsi midlyr */ | |
380 | unsigned int port_no; /* unique port #; from zero */ | |
381 | unsigned int hard_port_no; /* hardware port #; from zero */ | |
382 | ||
383 | struct ata_prd *prd; /* our SG list */ | |
384 | dma_addr_t prd_dma; /* and its DMA mapping */ | |
385 | ||
cedc9a47 JG |
386 | void *pad; /* array of DMA pad buffers */ |
387 | dma_addr_t pad_dma; | |
388 | ||
1da177e4 LT |
389 | struct ata_ioports ioaddr; /* ATA cmd/ctl/dma register blocks */ |
390 | ||
391 | u8 ctl; /* cache of ATA control register */ | |
392 | u8 last_ctl; /* Cache last written value */ | |
1da177e4 LT |
393 | unsigned int pio_mask; |
394 | unsigned int mwdma_mask; | |
395 | unsigned int udma_mask; | |
396 | unsigned int cbl; /* cable type; ATA_CBL_xxx */ | |
1da177e4 LT |
397 | |
398 | struct ata_device device[ATA_MAX_DEVICES]; | |
399 | ||
400 | struct ata_queued_cmd qcmd[ATA_MAX_QUEUE]; | |
401 | unsigned long qactive; | |
402 | unsigned int active_tag; | |
403 | ||
404 | struct ata_host_stats stats; | |
405 | struct ata_host_set *host_set; | |
2f1f610b | 406 | struct device *dev; |
1da177e4 | 407 | |
86e45b6b TH |
408 | struct work_struct port_task; |
409 | ||
14be71f4 | 410 | unsigned int hsm_task_state; |
1da177e4 LT |
411 | unsigned long pio_task_timeout; |
412 | ||
bfd60579 | 413 | u32 msg_enable; |
a72ec4ce | 414 | struct list_head eh_done_q; |
bfd60579 | 415 | |
1da177e4 LT |
416 | void *private_data; |
417 | }; | |
418 | ||
419 | struct ata_port_operations { | |
420 | void (*port_disable) (struct ata_port *); | |
421 | ||
422 | void (*dev_config) (struct ata_port *, struct ata_device *); | |
423 | ||
424 | void (*set_piomode) (struct ata_port *, struct ata_device *); | |
425 | void (*set_dmamode) (struct ata_port *, struct ata_device *); | |
426 | ||
057ace5e | 427 | void (*tf_load) (struct ata_port *ap, const struct ata_taskfile *tf); |
1da177e4 LT |
428 | void (*tf_read) (struct ata_port *ap, struct ata_taskfile *tf); |
429 | ||
057ace5e | 430 | void (*exec_command)(struct ata_port *ap, const struct ata_taskfile *tf); |
1da177e4 LT |
431 | u8 (*check_status)(struct ata_port *ap); |
432 | u8 (*check_altstatus)(struct ata_port *ap); | |
1da177e4 LT |
433 | void (*dev_select)(struct ata_port *ap, unsigned int device); |
434 | ||
c19ba8af | 435 | void (*phy_reset) (struct ata_port *ap); /* obsolete */ |
e35a9e01 | 436 | void (*set_mode) (struct ata_port *ap); |
c19ba8af TH |
437 | int (*probe_reset) (struct ata_port *ap, unsigned int *classes); |
438 | ||
1da177e4 LT |
439 | void (*post_set_mode) (struct ata_port *ap); |
440 | ||
441 | int (*check_atapi_dma) (struct ata_queued_cmd *qc); | |
442 | ||
443 | void (*bmdma_setup) (struct ata_queued_cmd *qc); | |
444 | void (*bmdma_start) (struct ata_queued_cmd *qc); | |
445 | ||
446 | void (*qc_prep) (struct ata_queued_cmd *qc); | |
9a3d9eb0 | 447 | unsigned int (*qc_issue) (struct ata_queued_cmd *qc); |
1da177e4 LT |
448 | |
449 | void (*eng_timeout) (struct ata_port *ap); | |
450 | ||
451 | irqreturn_t (*irq_handler)(int, void *, struct pt_regs *); | |
452 | void (*irq_clear) (struct ata_port *); | |
453 | ||
454 | u32 (*scr_read) (struct ata_port *ap, unsigned int sc_reg); | |
455 | void (*scr_write) (struct ata_port *ap, unsigned int sc_reg, | |
456 | u32 val); | |
457 | ||
458 | int (*port_start) (struct ata_port *ap); | |
459 | void (*port_stop) (struct ata_port *ap); | |
460 | ||
461 | void (*host_stop) (struct ata_host_set *host_set); | |
462 | ||
b73fc89f | 463 | void (*bmdma_stop) (struct ata_queued_cmd *qc); |
1da177e4 LT |
464 | u8 (*bmdma_status) (struct ata_port *ap); |
465 | }; | |
466 | ||
467 | struct ata_port_info { | |
d0be4a7d | 468 | struct scsi_host_template *sht; |
1da177e4 LT |
469 | unsigned long host_flags; |
470 | unsigned long pio_mask; | |
471 | unsigned long mwdma_mask; | |
472 | unsigned long udma_mask; | |
057ace5e | 473 | const struct ata_port_operations *port_ops; |
e99f8b5e | 474 | void *private_data; |
1da177e4 LT |
475 | }; |
476 | ||
452503f9 AC |
477 | struct ata_timing { |
478 | unsigned short mode; /* ATA mode */ | |
479 | unsigned short setup; /* t1 */ | |
480 | unsigned short act8b; /* t2 for 8-bit I/O */ | |
481 | unsigned short rec8b; /* t2i for 8-bit I/O */ | |
482 | unsigned short cyc8b; /* t0 for 8-bit I/O */ | |
483 | unsigned short active; /* t2 or tD */ | |
484 | unsigned short recover; /* t2i or tK */ | |
485 | unsigned short cycle; /* t0 */ | |
486 | unsigned short udma; /* t2CYCTYP/2 */ | |
487 | }; | |
488 | ||
489 | #define FIT(v,vmin,vmax) max_t(short,min_t(short,v,vmax),vmin) | |
1da177e4 LT |
490 | |
491 | extern void ata_port_probe(struct ata_port *); | |
492 | extern void __sata_phy_reset(struct ata_port *ap); | |
493 | extern void sata_phy_reset(struct ata_port *ap); | |
494 | extern void ata_bus_reset(struct ata_port *ap); | |
a62c0fc5 | 495 | extern int ata_drive_probe_reset(struct ata_port *ap, |
7944ea95 | 496 | ata_probeinit_fn_t probeinit, |
a62c0fc5 TH |
497 | ata_reset_fn_t softreset, ata_reset_fn_t hardreset, |
498 | ata_postreset_fn_t postreset, unsigned int *classes); | |
8a19ac89 | 499 | extern void ata_std_probeinit(struct ata_port *ap); |
c2bd5804 TH |
500 | extern int ata_std_softreset(struct ata_port *ap, int verbose, |
501 | unsigned int *classes); | |
502 | extern int sata_std_hardreset(struct ata_port *ap, int verbose, | |
503 | unsigned int *class); | |
504 | extern void ata_std_postreset(struct ata_port *ap, unsigned int *classes); | |
623a3128 TH |
505 | extern int ata_dev_revalidate(struct ata_port *ap, struct ata_device *dev, |
506 | int post_reset); | |
1da177e4 LT |
507 | extern void ata_port_disable(struct ata_port *); |
508 | extern void ata_std_ports(struct ata_ioports *ioaddr); | |
509 | #ifdef CONFIG_PCI | |
510 | extern int ata_pci_init_one (struct pci_dev *pdev, struct ata_port_info **port_info, | |
511 | unsigned int n_ports); | |
512 | extern void ata_pci_remove_one (struct pci_dev *pdev); | |
9b847548 JA |
513 | extern int ata_pci_device_suspend(struct pci_dev *pdev, pm_message_t state); |
514 | extern int ata_pci_device_resume(struct pci_dev *pdev); | |
17bb34a3 | 515 | extern int ata_pci_clear_simplex(struct pci_dev *pdev); |
1da177e4 | 516 | #endif /* CONFIG_PCI */ |
057ace5e | 517 | extern int ata_device_add(const struct ata_probe_ent *ent); |
17b14451 | 518 | extern void ata_host_set_remove(struct ata_host_set *host_set); |
193515d5 | 519 | extern int ata_scsi_detect(struct scsi_host_template *sht); |
1da177e4 LT |
520 | extern int ata_scsi_ioctl(struct scsi_device *dev, int cmd, void __user *arg); |
521 | extern int ata_scsi_queuecmd(struct scsi_cmnd *cmd, void (*done)(struct scsi_cmnd *)); | |
522 | extern int ata_scsi_error(struct Scsi_Host *host); | |
a72ec4ce TH |
523 | extern void ata_eh_qc_complete(struct ata_queued_cmd *qc); |
524 | extern void ata_eh_qc_retry(struct ata_queued_cmd *qc); | |
1da177e4 LT |
525 | extern int ata_scsi_release(struct Scsi_Host *host); |
526 | extern unsigned int ata_host_intr(struct ata_port *ap, struct ata_queued_cmd *qc); | |
9b847548 | 527 | extern int ata_scsi_device_resume(struct scsi_device *); |
082776e4 | 528 | extern int ata_scsi_device_suspend(struct scsi_device *, pm_message_t state); |
9b847548 | 529 | extern int ata_device_resume(struct ata_port *, struct ata_device *); |
082776e4 | 530 | extern int ata_device_suspend(struct ata_port *, struct ata_device *, pm_message_t state); |
67846b30 | 531 | extern int ata_ratelimit(void); |
6f8b9958 TH |
532 | extern unsigned int ata_busy_sleep(struct ata_port *ap, |
533 | unsigned long timeout_pat, | |
534 | unsigned long timeout); | |
86e45b6b TH |
535 | extern void ata_port_queue_task(struct ata_port *ap, void (*fn)(void *), |
536 | void *data, unsigned long delay); | |
67846b30 | 537 | |
1da177e4 LT |
538 | /* |
539 | * Default driver ops implementations | |
540 | */ | |
057ace5e | 541 | extern void ata_tf_load(struct ata_port *ap, const struct ata_taskfile *tf); |
1da177e4 | 542 | extern void ata_tf_read(struct ata_port *ap, struct ata_taskfile *tf); |
057ace5e JG |
543 | extern void ata_tf_to_fis(const struct ata_taskfile *tf, u8 *fis, u8 pmp); |
544 | extern void ata_tf_from_fis(const u8 *fis, struct ata_taskfile *tf); | |
1da177e4 LT |
545 | extern void ata_noop_dev_select (struct ata_port *ap, unsigned int device); |
546 | extern void ata_std_dev_select (struct ata_port *ap, unsigned int device); | |
547 | extern u8 ata_check_status(struct ata_port *ap); | |
548 | extern u8 ata_altstatus(struct ata_port *ap); | |
057ace5e | 549 | extern void ata_exec_command(struct ata_port *ap, const struct ata_taskfile *tf); |
c2bd5804 | 550 | extern int ata_std_probe_reset(struct ata_port *ap, unsigned int *classes); |
1da177e4 LT |
551 | extern int ata_port_start (struct ata_port *ap); |
552 | extern void ata_port_stop (struct ata_port *ap); | |
aa8f0dc6 | 553 | extern void ata_host_stop (struct ata_host_set *host_set); |
1da177e4 LT |
554 | extern irqreturn_t ata_interrupt (int irq, void *dev_instance, struct pt_regs *regs); |
555 | extern void ata_qc_prep(struct ata_queued_cmd *qc); | |
e46834cd | 556 | extern void ata_noop_qc_prep(struct ata_queued_cmd *qc); |
9a3d9eb0 | 557 | extern unsigned int ata_qc_issue_prot(struct ata_queued_cmd *qc); |
1da177e4 LT |
558 | extern void ata_sg_init_one(struct ata_queued_cmd *qc, void *buf, |
559 | unsigned int buflen); | |
560 | extern void ata_sg_init(struct ata_queued_cmd *qc, struct scatterlist *sg, | |
561 | unsigned int n_elem); | |
057ace5e | 562 | extern unsigned int ata_dev_classify(const struct ata_taskfile *tf); |
6a62a04d TH |
563 | extern void ata_id_string(const u16 *id, unsigned char *s, |
564 | unsigned int ofs, unsigned int len); | |
565 | extern void ata_id_c_string(const u16 *id, unsigned char *s, | |
566 | unsigned int ofs, unsigned int len); | |
1da177e4 LT |
567 | extern void ata_bmdma_setup (struct ata_queued_cmd *qc); |
568 | extern void ata_bmdma_start (struct ata_queued_cmd *qc); | |
b73fc89f | 569 | extern void ata_bmdma_stop(struct ata_queued_cmd *qc); |
1da177e4 LT |
570 | extern u8 ata_bmdma_status(struct ata_port *ap); |
571 | extern void ata_bmdma_irq_clear(struct ata_port *ap); | |
76014427 | 572 | extern void __ata_qc_complete(struct ata_queued_cmd *qc); |
1da177e4 | 573 | extern void ata_eng_timeout(struct ata_port *ap); |
9a3dccc4 TH |
574 | extern void ata_scsi_simulate(struct ata_port *ap, struct ata_device *dev, |
575 | struct scsi_cmnd *cmd, | |
1da177e4 LT |
576 | void (*done)(struct scsi_cmnd *)); |
577 | extern int ata_std_bios_param(struct scsi_device *sdev, | |
578 | struct block_device *bdev, | |
579 | sector_t capacity, int geom[]); | |
580 | extern int ata_scsi_slave_config(struct scsi_device *sdev); | |
ebdfca6e AC |
581 | extern struct ata_device *ata_dev_pair(struct ata_port *ap, |
582 | struct ata_device *adev); | |
1da177e4 | 583 | |
452503f9 AC |
584 | /* |
585 | * Timing helpers | |
586 | */ | |
1bc4ccff AC |
587 | |
588 | extern unsigned int ata_pio_need_iordy(const struct ata_device *); | |
452503f9 AC |
589 | extern int ata_timing_compute(struct ata_device *, unsigned short, |
590 | struct ata_timing *, int, int); | |
591 | extern void ata_timing_merge(const struct ata_timing *, | |
592 | const struct ata_timing *, struct ata_timing *, | |
593 | unsigned int); | |
594 | ||
595 | enum { | |
596 | ATA_TIMING_SETUP = (1 << 0), | |
597 | ATA_TIMING_ACT8B = (1 << 1), | |
598 | ATA_TIMING_REC8B = (1 << 2), | |
599 | ATA_TIMING_CYC8B = (1 << 3), | |
600 | ATA_TIMING_8BIT = ATA_TIMING_ACT8B | ATA_TIMING_REC8B | | |
601 | ATA_TIMING_CYC8B, | |
602 | ATA_TIMING_ACTIVE = (1 << 4), | |
603 | ATA_TIMING_RECOVER = (1 << 5), | |
604 | ATA_TIMING_CYCLE = (1 << 6), | |
605 | ATA_TIMING_UDMA = (1 << 7), | |
606 | ATA_TIMING_ALL = ATA_TIMING_SETUP | ATA_TIMING_ACT8B | | |
607 | ATA_TIMING_REC8B | ATA_TIMING_CYC8B | | |
608 | ATA_TIMING_ACTIVE | ATA_TIMING_RECOVER | | |
609 | ATA_TIMING_CYCLE | ATA_TIMING_UDMA, | |
610 | }; | |
611 | ||
1da177e4 LT |
612 | |
613 | #ifdef CONFIG_PCI | |
614 | struct pci_bits { | |
615 | unsigned int reg; /* PCI config register to read */ | |
616 | unsigned int width; /* 1 (8 bit), 2 (16 bit), 4 (32 bit) */ | |
617 | unsigned long mask; | |
618 | unsigned long val; | |
619 | }; | |
620 | ||
374b1873 | 621 | extern void ata_pci_host_stop (struct ata_host_set *host_set); |
1da177e4 | 622 | extern struct ata_probe_ent * |
47a86593 | 623 | ata_pci_init_native_mode(struct pci_dev *pdev, struct ata_port_info **port, int portmask); |
057ace5e | 624 | extern int pci_test_config_bits(struct pci_dev *pdev, const struct pci_bits *bits); |
17bb34a3 | 625 | extern unsigned long ata_pci_default_filter(const struct ata_port *, struct ata_device *, unsigned long); |
1da177e4 LT |
626 | #endif /* CONFIG_PCI */ |
627 | ||
628 | ||
972c26bd JG |
629 | static inline int |
630 | ata_sg_is_last(struct scatterlist *sg, struct ata_queued_cmd *qc) | |
631 | { | |
632 | if (sg == &qc->pad_sgent) | |
633 | return 1; | |
634 | if (qc->pad_len) | |
635 | return 0; | |
636 | if (((sg - qc->__sg) + 1) == qc->n_elem) | |
637 | return 1; | |
638 | return 0; | |
639 | } | |
640 | ||
cc1887f3 TH |
641 | static inline struct scatterlist * |
642 | ata_qc_first_sg(struct ata_queued_cmd *qc) | |
643 | { | |
644 | if (qc->n_elem) | |
645 | return qc->__sg; | |
646 | if (qc->pad_len) | |
647 | return &qc->pad_sgent; | |
648 | return NULL; | |
649 | } | |
650 | ||
cedc9a47 JG |
651 | static inline struct scatterlist * |
652 | ata_qc_next_sg(struct scatterlist *sg, struct ata_queued_cmd *qc) | |
653 | { | |
654 | if (sg == &qc->pad_sgent) | |
655 | return NULL; | |
656 | if (++sg - qc->__sg < qc->n_elem) | |
657 | return sg; | |
cc1887f3 TH |
658 | if (qc->pad_len) |
659 | return &qc->pad_sgent; | |
660 | return NULL; | |
cedc9a47 JG |
661 | } |
662 | ||
663 | #define ata_for_each_sg(sg, qc) \ | |
cc1887f3 | 664 | for (sg = ata_qc_first_sg(qc); sg; sg = ata_qc_next_sg(sg, qc)) |
cedc9a47 | 665 | |
1da177e4 LT |
666 | static inline unsigned int ata_tag_valid(unsigned int tag) |
667 | { | |
668 | return (tag < ATA_MAX_QUEUE) ? 1 : 0; | |
669 | } | |
670 | ||
597afd21 TH |
671 | static inline unsigned int ata_class_present(unsigned int class) |
672 | { | |
673 | return class == ATA_DEV_ATA || class == ATA_DEV_ATAPI; | |
674 | } | |
675 | ||
057ace5e | 676 | static inline unsigned int ata_dev_present(const struct ata_device *dev) |
1da177e4 | 677 | { |
597afd21 | 678 | return ata_class_present(dev->class); |
1da177e4 LT |
679 | } |
680 | ||
681 | static inline u8 ata_chk_status(struct ata_port *ap) | |
682 | { | |
683 | return ap->ops->check_status(ap); | |
684 | } | |
685 | ||
0baab86b EF |
686 | |
687 | /** | |
688 | * ata_pause - Flush writes and pause 400 nanoseconds. | |
689 | * @ap: Port to wait for. | |
690 | * | |
691 | * LOCKING: | |
692 | * Inherited from caller. | |
693 | */ | |
694 | ||
1da177e4 LT |
695 | static inline void ata_pause(struct ata_port *ap) |
696 | { | |
697 | ata_altstatus(ap); | |
698 | ndelay(400); | |
699 | } | |
700 | ||
0baab86b EF |
701 | |
702 | /** | |
703 | * ata_busy_wait - Wait for a port status register | |
704 | * @ap: Port to wait for. | |
705 | * | |
706 | * Waits up to max*10 microseconds for the selected bits in the port's | |
707 | * status register to be cleared. | |
708 | * Returns final value of status register. | |
709 | * | |
710 | * LOCKING: | |
711 | * Inherited from caller. | |
712 | */ | |
713 | ||
1da177e4 LT |
714 | static inline u8 ata_busy_wait(struct ata_port *ap, unsigned int bits, |
715 | unsigned int max) | |
716 | { | |
717 | u8 status; | |
718 | ||
719 | do { | |
720 | udelay(10); | |
721 | status = ata_chk_status(ap); | |
722 | max--; | |
723 | } while ((status & bits) && (max > 0)); | |
724 | ||
725 | return status; | |
726 | } | |
727 | ||
0baab86b EF |
728 | |
729 | /** | |
730 | * ata_wait_idle - Wait for a port to be idle. | |
731 | * @ap: Port to wait for. | |
732 | * | |
733 | * Waits up to 10ms for port's BUSY and DRQ signals to clear. | |
734 | * Returns final value of status register. | |
735 | * | |
736 | * LOCKING: | |
737 | * Inherited from caller. | |
738 | */ | |
739 | ||
1da177e4 LT |
740 | static inline u8 ata_wait_idle(struct ata_port *ap) |
741 | { | |
742 | u8 status = ata_busy_wait(ap, ATA_BUSY | ATA_DRQ, 1000); | |
743 | ||
744 | if (status & (ATA_BUSY | ATA_DRQ)) { | |
745 | unsigned long l = ap->ioaddr.status_addr; | |
bfd60579 RD |
746 | if (ata_msg_warn(ap)) |
747 | printk(KERN_WARNING "ATA: abnormal status 0x%X on port 0x%lX\n", | |
748 | status, l); | |
1da177e4 LT |
749 | } |
750 | ||
751 | return status; | |
752 | } | |
753 | ||
754 | static inline void ata_qc_set_polling(struct ata_queued_cmd *qc) | |
755 | { | |
756 | qc->tf.ctl |= ATA_NIEN; | |
757 | } | |
758 | ||
759 | static inline struct ata_queued_cmd *ata_qc_from_tag (struct ata_port *ap, | |
760 | unsigned int tag) | |
761 | { | |
762 | if (likely(ata_tag_valid(tag))) | |
763 | return &ap->qcmd[tag]; | |
764 | return NULL; | |
765 | } | |
766 | ||
767 | static inline void ata_tf_init(struct ata_port *ap, struct ata_taskfile *tf, unsigned int device) | |
768 | { | |
769 | memset(tf, 0, sizeof(*tf)); | |
770 | ||
771 | tf->ctl = ap->ctl; | |
772 | if (device == 0) | |
773 | tf->device = ATA_DEVICE_OBS; | |
774 | else | |
775 | tf->device = ATA_DEVICE_OBS | ATA_DEV1; | |
776 | } | |
777 | ||
2c13b7ce JG |
778 | static inline void ata_qc_reinit(struct ata_queued_cmd *qc) |
779 | { | |
780 | qc->__sg = NULL; | |
781 | qc->flags = 0; | |
782 | qc->cursect = qc->cursg = qc->cursg_ofs = 0; | |
783 | qc->nsect = 0; | |
784 | qc->nbytes = qc->curbytes = 0; | |
a22e2eb0 | 785 | qc->err_mask = 0; |
2c13b7ce JG |
786 | |
787 | ata_tf_init(qc->ap, &qc->tf, qc->dev->devno); | |
788 | } | |
789 | ||
76014427 TH |
790 | /** |
791 | * ata_qc_complete - Complete an active ATA command | |
792 | * @qc: Command to complete | |
793 | * @err_mask: ATA Status register contents | |
794 | * | |
795 | * Indicate to the mid and upper layers that an ATA | |
796 | * command has completed, with either an ok or not-ok status. | |
797 | * | |
798 | * LOCKING: | |
799 | * spin_lock_irqsave(host_set lock) | |
800 | */ | |
801 | static inline void ata_qc_complete(struct ata_queued_cmd *qc) | |
802 | { | |
803 | if (unlikely(qc->flags & ATA_QCFLAG_EH_SCHEDULED)) | |
804 | return; | |
805 | ||
806 | __ata_qc_complete(qc); | |
807 | } | |
0baab86b EF |
808 | |
809 | /** | |
810 | * ata_irq_on - Enable interrupts on a port. | |
811 | * @ap: Port on which interrupts are enabled. | |
812 | * | |
813 | * Enable interrupts on a legacy IDE device using MMIO or PIO, | |
814 | * wait for idle, clear any pending interrupts. | |
815 | * | |
816 | * LOCKING: | |
817 | * Inherited from caller. | |
818 | */ | |
819 | ||
1da177e4 LT |
820 | static inline u8 ata_irq_on(struct ata_port *ap) |
821 | { | |
822 | struct ata_ioports *ioaddr = &ap->ioaddr; | |
823 | u8 tmp; | |
824 | ||
825 | ap->ctl &= ~ATA_NIEN; | |
826 | ap->last_ctl = ap->ctl; | |
827 | ||
828 | if (ap->flags & ATA_FLAG_MMIO) | |
829 | writeb(ap->ctl, (void __iomem *) ioaddr->ctl_addr); | |
830 | else | |
831 | outb(ap->ctl, ioaddr->ctl_addr); | |
832 | tmp = ata_wait_idle(ap); | |
833 | ||
834 | ap->ops->irq_clear(ap); | |
835 | ||
836 | return tmp; | |
837 | } | |
838 | ||
0baab86b EF |
839 | |
840 | /** | |
841 | * ata_irq_ack - Acknowledge a device interrupt. | |
842 | * @ap: Port on which interrupts are enabled. | |
843 | * | |
844 | * Wait up to 10 ms for legacy IDE device to become idle (BUSY | |
845 | * or BUSY+DRQ clear). Obtain dma status and port status from | |
846 | * device. Clear the interrupt. Return port status. | |
847 | * | |
848 | * LOCKING: | |
849 | */ | |
850 | ||
1da177e4 LT |
851 | static inline u8 ata_irq_ack(struct ata_port *ap, unsigned int chk_drq) |
852 | { | |
853 | unsigned int bits = chk_drq ? ATA_BUSY | ATA_DRQ : ATA_BUSY; | |
854 | u8 host_stat, post_stat, status; | |
855 | ||
856 | status = ata_busy_wait(ap, bits, 1000); | |
857 | if (status & bits) | |
bfd60579 RD |
858 | if (ata_msg_err(ap)) |
859 | printk(KERN_ERR "abnormal status 0x%X\n", status); | |
1da177e4 LT |
860 | |
861 | /* get controller status; clear intr, err bits */ | |
862 | if (ap->flags & ATA_FLAG_MMIO) { | |
863 | void __iomem *mmio = (void __iomem *) ap->ioaddr.bmdma_addr; | |
864 | host_stat = readb(mmio + ATA_DMA_STATUS); | |
865 | writeb(host_stat | ATA_DMA_INTR | ATA_DMA_ERR, | |
866 | mmio + ATA_DMA_STATUS); | |
867 | ||
868 | post_stat = readb(mmio + ATA_DMA_STATUS); | |
869 | } else { | |
870 | host_stat = inb(ap->ioaddr.bmdma_addr + ATA_DMA_STATUS); | |
871 | outb(host_stat | ATA_DMA_INTR | ATA_DMA_ERR, | |
872 | ap->ioaddr.bmdma_addr + ATA_DMA_STATUS); | |
873 | ||
874 | post_stat = inb(ap->ioaddr.bmdma_addr + ATA_DMA_STATUS); | |
875 | } | |
876 | ||
bfd60579 RD |
877 | if (ata_msg_intr(ap)) |
878 | printk(KERN_INFO "%s: irq ack: host_stat 0x%X, new host_stat 0x%X, drv_stat 0x%X\n", | |
879 | __FUNCTION__, | |
880 | host_stat, post_stat, status); | |
1da177e4 LT |
881 | |
882 | return status; | |
883 | } | |
884 | ||
885 | static inline u32 scr_read(struct ata_port *ap, unsigned int reg) | |
886 | { | |
887 | return ap->ops->scr_read(ap, reg); | |
888 | } | |
889 | ||
890 | static inline void scr_write(struct ata_port *ap, unsigned int reg, u32 val) | |
891 | { | |
892 | ap->ops->scr_write(ap, reg, val); | |
893 | } | |
894 | ||
8a60a071 | 895 | static inline void scr_write_flush(struct ata_port *ap, unsigned int reg, |
cdcca89e BR |
896 | u32 val) |
897 | { | |
898 | ap->ops->scr_write(ap, reg, val); | |
899 | (void) ap->ops->scr_read(ap, reg); | |
900 | } | |
901 | ||
1da177e4 LT |
902 | static inline unsigned int sata_dev_present(struct ata_port *ap) |
903 | { | |
904 | return ((scr_read(ap, SCR_STATUS) & 0xf) == 0x3) ? 1 : 0; | |
905 | } | |
906 | ||
057ace5e | 907 | static inline int ata_try_flush_cache(const struct ata_device *dev) |
1da177e4 LT |
908 | { |
909 | return ata_id_wcache_enabled(dev->id) || | |
910 | ata_id_has_flush(dev->id) || | |
911 | ata_id_has_flush_ext(dev->id); | |
912 | } | |
913 | ||
a7dac447 JG |
914 | static inline unsigned int ac_err_mask(u8 status) |
915 | { | |
916 | if (status & ATA_BUSY) | |
11a56d24 | 917 | return AC_ERR_HSM; |
a7dac447 JG |
918 | if (status & (ATA_ERR | ATA_DF)) |
919 | return AC_ERR_DEV; | |
920 | return 0; | |
921 | } | |
922 | ||
923 | static inline unsigned int __ac_err_mask(u8 status) | |
924 | { | |
925 | unsigned int mask = ac_err_mask(status); | |
926 | if (mask == 0) | |
927 | return AC_ERR_OTHER; | |
928 | return mask; | |
929 | } | |
930 | ||
6037d6bb JG |
931 | static inline int ata_pad_alloc(struct ata_port *ap, struct device *dev) |
932 | { | |
933 | ap->pad_dma = 0; | |
934 | ap->pad = dma_alloc_coherent(dev, ATA_DMA_PAD_BUF_SZ, | |
935 | &ap->pad_dma, GFP_KERNEL); | |
936 | return (ap->pad == NULL) ? -ENOMEM : 0; | |
937 | } | |
938 | ||
939 | static inline void ata_pad_free(struct ata_port *ap, struct device *dev) | |
940 | { | |
941 | dma_free_coherent(dev, ATA_DMA_PAD_BUF_SZ, ap->pad, ap->pad_dma); | |
942 | } | |
943 | ||
1da177e4 | 944 | #endif /* __LINUX_LIBATA_H__ */ |