]>
Commit | Line | Data |
---|---|---|
1da177e4 LT |
1 | /* |
2 | * sma cpu5 watchdog driver | |
3 | * | |
4 | * Copyright (C) 2003 Heiko Ronsdorf <[email protected]> | |
5 | * | |
6 | * This program is free software; you can redistribute it and/or modify | |
7 | * it under the terms of the GNU General Public License as published by | |
8 | * the Free Software Foundation; either version 2 of the License, or | |
9 | * (at your option) any later version. | |
10 | * | |
11 | * This program is distributed in the hope that it will be useful, | |
12 | * but WITHOUT ANY WARRANTY; without even the implied warranty of | |
13 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the | |
14 | * GNU General Public License for more details. | |
15 | * | |
16 | * You should have received a copy of the GNU General Public License | |
17 | * along with this program; if not, write to the Free Software | |
18 | * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA. | |
19 | * | |
20 | */ | |
21 | ||
27c766aa JP |
22 | #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt |
23 | ||
1da177e4 LT |
24 | #include <linux/module.h> |
25 | #include <linux/moduleparam.h> | |
26 | #include <linux/types.h> | |
27 | #include <linux/errno.h> | |
28 | #include <linux/miscdevice.h> | |
29 | #include <linux/fs.h> | |
1da177e4 LT |
30 | #include <linux/ioport.h> |
31 | #include <linux/timer.h> | |
3fe0c277 | 32 | #include <linux/completion.h> |
4e57b681 | 33 | #include <linux/jiffies.h> |
6f932f18 AC |
34 | #include <linux/io.h> |
35 | #include <linux/uaccess.h> | |
1da177e4 LT |
36 | #include <linux/watchdog.h> |
37 | ||
38 | /* adjustable parameters */ | |
39 | ||
6f932f18 | 40 | static int verbose; |
1da177e4 LT |
41 | static int port = 0x91; |
42 | static int ticks = 10000; | |
1334f329 | 43 | static DEFINE_SPINLOCK(cpu5wdt_lock); |
1da177e4 LT |
44 | |
45 | #define PFX "cpu5wdt: " | |
46 | ||
47 | #define CPU5WDT_EXTENT 0x0A | |
48 | ||
49 | #define CPU5WDT_STATUS_REG 0x00 | |
50 | #define CPU5WDT_TIME_A_REG 0x02 | |
51 | #define CPU5WDT_TIME_B_REG 0x03 | |
52 | #define CPU5WDT_MODE_REG 0x04 | |
53 | #define CPU5WDT_TRIGGER_REG 0x07 | |
54 | #define CPU5WDT_ENABLE_REG 0x08 | |
55 | #define CPU5WDT_RESET_REG 0x09 | |
56 | ||
57 | #define CPU5WDT_INTERVAL (HZ/10+1) | |
58 | ||
59 | /* some device data */ | |
60 | ||
61 | static struct { | |
3fe0c277 | 62 | struct completion stop; |
996d62d4 | 63 | int running; |
1da177e4 | 64 | struct timer_list timer; |
996d62d4 | 65 | int queue; |
1da177e4 LT |
66 | int default_ticks; |
67 | unsigned long inuse; | |
68 | } cpu5wdt_device; | |
69 | ||
70 | /* generic helper functions */ | |
71 | ||
e99e88a9 | 72 | static void cpu5wdt_trigger(struct timer_list *unused) |
1da177e4 | 73 | { |
6f932f18 | 74 | if (verbose > 2) |
27c766aa | 75 | pr_debug("trigger at %i ticks\n", ticks); |
1da177e4 | 76 | |
6f932f18 | 77 | if (cpu5wdt_device.running) |
1da177e4 LT |
78 | ticks--; |
79 | ||
6f932f18 | 80 | spin_lock(&cpu5wdt_lock); |
1da177e4 LT |
81 | /* keep watchdog alive */ |
82 | outb(1, port + CPU5WDT_TRIGGER_REG); | |
83 | ||
84 | /* requeue?? */ | |
82eb7c50 JS |
85 | if (cpu5wdt_device.queue && ticks) |
86 | mod_timer(&cpu5wdt_device.timer, jiffies + CPU5WDT_INTERVAL); | |
1da177e4 LT |
87 | else { |
88 | /* ticks doesn't matter anyway */ | |
3fe0c277 | 89 | complete(&cpu5wdt_device.stop); |
1da177e4 | 90 | } |
6f932f18 | 91 | spin_unlock(&cpu5wdt_lock); |
1da177e4 LT |
92 | |
93 | } | |
94 | ||
95 | static void cpu5wdt_reset(void) | |
96 | { | |
97 | ticks = cpu5wdt_device.default_ticks; | |
98 | ||
6f932f18 | 99 | if (verbose) |
27c766aa | 100 | pr_debug("reset (%i ticks)\n", (int) ticks); |
1da177e4 LT |
101 | |
102 | } | |
103 | ||
104 | static void cpu5wdt_start(void) | |
105 | { | |
6f932f18 AC |
106 | unsigned long flags; |
107 | ||
108 | spin_lock_irqsave(&cpu5wdt_lock, flags); | |
109 | if (!cpu5wdt_device.queue) { | |
1da177e4 LT |
110 | cpu5wdt_device.queue = 1; |
111 | outb(0, port + CPU5WDT_TIME_A_REG); | |
112 | outb(0, port + CPU5WDT_TIME_B_REG); | |
113 | outb(1, port + CPU5WDT_MODE_REG); | |
114 | outb(0, port + CPU5WDT_RESET_REG); | |
115 | outb(0, port + CPU5WDT_ENABLE_REG); | |
82eb7c50 | 116 | mod_timer(&cpu5wdt_device.timer, jiffies + CPU5WDT_INTERVAL); |
1da177e4 LT |
117 | } |
118 | /* if process dies, counter is not decremented */ | |
119 | cpu5wdt_device.running++; | |
6f932f18 | 120 | spin_unlock_irqrestore(&cpu5wdt_lock, flags); |
1da177e4 LT |
121 | } |
122 | ||
123 | static int cpu5wdt_stop(void) | |
124 | { | |
6f932f18 | 125 | unsigned long flags; |
1da177e4 | 126 | |
6f932f18 AC |
127 | spin_lock_irqsave(&cpu5wdt_lock, flags); |
128 | if (cpu5wdt_device.running) | |
129 | cpu5wdt_device.running = 0; | |
1da177e4 | 130 | ticks = cpu5wdt_device.default_ticks; |
6f932f18 AC |
131 | spin_unlock_irqrestore(&cpu5wdt_lock, flags); |
132 | if (verbose) | |
27c766aa | 133 | pr_crit("stop not possible\n"); |
1da177e4 LT |
134 | return -EIO; |
135 | } | |
136 | ||
137 | /* filesystem operations */ | |
138 | ||
139 | static int cpu5wdt_open(struct inode *inode, struct file *file) | |
140 | { | |
6f932f18 | 141 | if (test_and_set_bit(0, &cpu5wdt_device.inuse)) |
1da177e4 | 142 | return -EBUSY; |
1da177e4 LT |
143 | return nonseekable_open(inode, file); |
144 | } | |
145 | ||
146 | static int cpu5wdt_release(struct inode *inode, struct file *file) | |
147 | { | |
148 | clear_bit(0, &cpu5wdt_device.inuse); | |
149 | return 0; | |
150 | } | |
151 | ||
6f932f18 AC |
152 | static long cpu5wdt_ioctl(struct file *file, unsigned int cmd, |
153 | unsigned long arg) | |
1da177e4 LT |
154 | { |
155 | void __user *argp = (void __user *)arg; | |
6f932f18 | 156 | int __user *p = argp; |
1da177e4 | 157 | unsigned int value; |
42747d71 | 158 | static const struct watchdog_info ident = { |
1da177e4 LT |
159 | .options = WDIOF_CARDRESET, |
160 | .identity = "CPU5 WDT", | |
161 | }; | |
162 | ||
6f932f18 | 163 | switch (cmd) { |
0c06090c WVS |
164 | case WDIOC_GETSUPPORT: |
165 | if (copy_to_user(argp, &ident, sizeof(ident))) | |
166 | return -EFAULT; | |
6f932f18 AC |
167 | break; |
168 | case WDIOC_GETSTATUS: | |
169 | value = inb(port + CPU5WDT_STATUS_REG); | |
170 | value = (value >> 2) & 1; | |
171 | return put_user(value, p); | |
172 | case WDIOC_GETBOOTSTATUS: | |
173 | return put_user(0, p); | |
6f932f18 AC |
174 | case WDIOC_SETOPTIONS: |
175 | if (get_user(value, p)) | |
176 | return -EFAULT; | |
177 | if (value & WDIOS_ENABLECARD) | |
178 | cpu5wdt_start(); | |
179 | if (value & WDIOS_DISABLECARD) | |
180 | cpu5wdt_stop(); | |
181 | break; | |
0c06090c WVS |
182 | case WDIOC_KEEPALIVE: |
183 | cpu5wdt_reset(); | |
184 | break; | |
6f932f18 AC |
185 | default: |
186 | return -ENOTTY; | |
1da177e4 LT |
187 | } |
188 | return 0; | |
189 | } | |
190 | ||
6f932f18 AC |
191 | static ssize_t cpu5wdt_write(struct file *file, const char __user *buf, |
192 | size_t count, loff_t *ppos) | |
1da177e4 | 193 | { |
6f932f18 | 194 | if (!count) |
1da177e4 | 195 | return -EIO; |
1da177e4 | 196 | cpu5wdt_reset(); |
1da177e4 LT |
197 | return count; |
198 | } | |
199 | ||
62322d25 | 200 | static const struct file_operations cpu5wdt_fops = { |
1da177e4 LT |
201 | .owner = THIS_MODULE, |
202 | .llseek = no_llseek, | |
6f932f18 | 203 | .unlocked_ioctl = cpu5wdt_ioctl, |
1da177e4 LT |
204 | .open = cpu5wdt_open, |
205 | .write = cpu5wdt_write, | |
206 | .release = cpu5wdt_release, | |
207 | }; | |
208 | ||
209 | static struct miscdevice cpu5wdt_misc = { | |
210 | .minor = WATCHDOG_MINOR, | |
211 | .name = "watchdog", | |
212 | .fops = &cpu5wdt_fops, | |
213 | }; | |
214 | ||
215 | /* init/exit function */ | |
216 | ||
2d991a16 | 217 | static int cpu5wdt_init(void) |
1da177e4 LT |
218 | { |
219 | unsigned int val; | |
220 | int err; | |
221 | ||
6f932f18 | 222 | if (verbose) |
27c766aa | 223 | pr_debug("port=0x%x, verbose=%i\n", port, verbose); |
1da177e4 | 224 | |
6f932f18 | 225 | init_completion(&cpu5wdt_device.stop); |
6f932f18 | 226 | cpu5wdt_device.queue = 0; |
e99e88a9 | 227 | timer_setup(&cpu5wdt_device.timer, cpu5wdt_trigger, 0); |
6f932f18 AC |
228 | cpu5wdt_device.default_ticks = ticks; |
229 | ||
230 | if (!request_region(port, CPU5WDT_EXTENT, PFX)) { | |
27c766aa | 231 | pr_err("request_region failed\n"); |
1da177e4 LT |
232 | err = -EBUSY; |
233 | goto no_port; | |
234 | } | |
235 | ||
236 | /* watchdog reboot? */ | |
237 | val = inb(port + CPU5WDT_STATUS_REG); | |
238 | val = (val >> 2) & 1; | |
6f932f18 | 239 | if (!val) |
27c766aa | 240 | pr_info("sorry, was my fault\n"); |
1da177e4 | 241 | |
6f932f18 AC |
242 | err = misc_register(&cpu5wdt_misc); |
243 | if (err < 0) { | |
27c766aa | 244 | pr_err("misc_register failed\n"); |
6f932f18 AC |
245 | goto no_misc; |
246 | } | |
1da177e4 | 247 | |
1da177e4 | 248 | |
27c766aa | 249 | pr_info("init success\n"); |
1da177e4 LT |
250 | return 0; |
251 | ||
1da177e4 | 252 | no_misc: |
fb8f7ba0 AD |
253 | release_region(port, CPU5WDT_EXTENT); |
254 | no_port: | |
1da177e4 LT |
255 | return err; |
256 | } | |
257 | ||
2d991a16 | 258 | static int cpu5wdt_init_module(void) |
1da177e4 LT |
259 | { |
260 | return cpu5wdt_init(); | |
261 | } | |
262 | ||
4b12b896 | 263 | static void cpu5wdt_exit(void) |
1da177e4 | 264 | { |
6f932f18 | 265 | if (cpu5wdt_device.queue) { |
1da177e4 | 266 | cpu5wdt_device.queue = 0; |
3fe0c277 | 267 | wait_for_completion(&cpu5wdt_device.stop); |
e09d9c3e | 268 | del_timer(&cpu5wdt_device.timer); |
1da177e4 LT |
269 | } |
270 | ||
271 | misc_deregister(&cpu5wdt_misc); | |
272 | ||
273 | release_region(port, CPU5WDT_EXTENT); | |
274 | ||
275 | } | |
276 | ||
4b12b896 | 277 | static void cpu5wdt_exit_module(void) |
1da177e4 LT |
278 | { |
279 | cpu5wdt_exit(); | |
280 | } | |
281 | ||
282 | /* module entry points */ | |
283 | ||
284 | module_init(cpu5wdt_init_module); | |
285 | module_exit(cpu5wdt_exit_module); | |
286 | ||
287 | MODULE_AUTHOR("Heiko Ronsdorf <[email protected]>"); | |
288 | MODULE_DESCRIPTION("sma cpu5 watchdog driver"); | |
289 | MODULE_SUPPORTED_DEVICE("sma cpu5 watchdog"); | |
290 | MODULE_LICENSE("GPL"); | |
1da177e4 | 291 | |
5d1c93ce | 292 | module_param_hw(port, int, ioport, 0); |
1da177e4 LT |
293 | MODULE_PARM_DESC(port, "base address of watchdog card, default is 0x91"); |
294 | ||
295 | module_param(verbose, int, 0); | |
296 | MODULE_PARM_DESC(verbose, "be verbose, default is 0 (no)"); | |
297 | ||
298 | module_param(ticks, int, 0); | |
299 | MODULE_PARM_DESC(ticks, "count down ticks, default is 10000"); |