]>
Commit | Line | Data |
---|---|---|
792bc3cb WYG |
1 | /****************************************************************************** |
2 | * | |
3 | * GPL LICENSE SUMMARY | |
4 | * | |
5 | * Copyright(c) 2008 - 2010 Intel Corporation. All rights reserved. | |
6 | * | |
7 | * This program is free software; you can redistribute it and/or modify | |
8 | * it under the terms of version 2 of the GNU General Public License as | |
9 | * published by the Free Software Foundation. | |
10 | * | |
11 | * This program is distributed in the hope that it will be useful, but | |
12 | * WITHOUT ANY WARRANTY; without even the implied warranty of | |
13 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU | |
14 | * General Public License for more details. | |
15 | * | |
16 | * You should have received a copy of the GNU General Public License | |
17 | * along with this program; if not, write to the Free Software | |
18 | * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston, MA 02110, | |
19 | * USA | |
20 | * | |
21 | * The full GNU General Public License is included in this distribution | |
22 | * in the file called LICENSE.GPL. | |
23 | * | |
24 | * Contact Information: | |
25 | * Intel Linux Wireless <[email protected]> | |
26 | * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497 | |
27 | * | |
28 | *****************************************************************************/ | |
29 | ||
30 | #include <linux/kernel.h> | |
31 | #include <linux/module.h> | |
32 | #include <linux/init.h> | |
81b8176e | 33 | #include <linux/sched.h> |
792bc3cb WYG |
34 | |
35 | #include "iwl-dev.h" | |
36 | #include "iwl-core.h" | |
81b8176e | 37 | #include "iwl-io.h" |
741a6266 | 38 | #include "iwl-helpers.h" |
19e6cda0 | 39 | #include "iwl-agn-hw.h" |
741a6266 | 40 | #include "iwl-agn.h" |
0de76736 | 41 | #include "iwl-agn-calib.h" |
741a6266 WYG |
42 | |
43 | static const s8 iwlagn_default_queue_to_tx_fifo[] = { | |
44 | IWL_TX_FIFO_VO, | |
45 | IWL_TX_FIFO_VI, | |
46 | IWL_TX_FIFO_BE, | |
47 | IWL_TX_FIFO_BK, | |
48 | IWLAGN_CMD_FIFO_NUM, | |
49 | IWL_TX_FIFO_UNUSED, | |
50 | IWL_TX_FIFO_UNUSED, | |
51 | IWL_TX_FIFO_UNUSED, | |
52 | IWL_TX_FIFO_UNUSED, | |
53 | IWL_TX_FIFO_UNUSED, | |
54 | }; | |
81b8176e | 55 | |
13bb9483 JB |
56 | static const s8 iwlagn_ipan_queue_to_tx_fifo[] = { |
57 | IWL_TX_FIFO_VO, | |
58 | IWL_TX_FIFO_VI, | |
59 | IWL_TX_FIFO_BE, | |
60 | IWL_TX_FIFO_BK, | |
751ca305 JB |
61 | IWL_TX_FIFO_BK_IPAN, |
62 | IWL_TX_FIFO_BE_IPAN, | |
63 | IWL_TX_FIFO_VI_IPAN, | |
64 | IWL_TX_FIFO_VO_IPAN, | |
65 | IWL_TX_FIFO_BE_IPAN, | |
13bb9483 JB |
66 | IWLAGN_CMD_FIFO_NUM, |
67 | }; | |
68 | ||
f4012413 WYG |
69 | static struct iwl_wimax_coex_event_entry cu_priorities[COEX_NUM_OF_EVENTS] = { |
70 | {COEX_CU_UNASSOC_IDLE_RP, COEX_CU_UNASSOC_IDLE_WP, | |
71 | 0, COEX_UNASSOC_IDLE_FLAGS}, | |
72 | {COEX_CU_UNASSOC_MANUAL_SCAN_RP, COEX_CU_UNASSOC_MANUAL_SCAN_WP, | |
73 | 0, COEX_UNASSOC_MANUAL_SCAN_FLAGS}, | |
74 | {COEX_CU_UNASSOC_AUTO_SCAN_RP, COEX_CU_UNASSOC_AUTO_SCAN_WP, | |
75 | 0, COEX_UNASSOC_AUTO_SCAN_FLAGS}, | |
76 | {COEX_CU_CALIBRATION_RP, COEX_CU_CALIBRATION_WP, | |
77 | 0, COEX_CALIBRATION_FLAGS}, | |
78 | {COEX_CU_PERIODIC_CALIBRATION_RP, COEX_CU_PERIODIC_CALIBRATION_WP, | |
79 | 0, COEX_PERIODIC_CALIBRATION_FLAGS}, | |
80 | {COEX_CU_CONNECTION_ESTAB_RP, COEX_CU_CONNECTION_ESTAB_WP, | |
81 | 0, COEX_CONNECTION_ESTAB_FLAGS}, | |
82 | {COEX_CU_ASSOCIATED_IDLE_RP, COEX_CU_ASSOCIATED_IDLE_WP, | |
83 | 0, COEX_ASSOCIATED_IDLE_FLAGS}, | |
84 | {COEX_CU_ASSOC_MANUAL_SCAN_RP, COEX_CU_ASSOC_MANUAL_SCAN_WP, | |
85 | 0, COEX_ASSOC_MANUAL_SCAN_FLAGS}, | |
86 | {COEX_CU_ASSOC_AUTO_SCAN_RP, COEX_CU_ASSOC_AUTO_SCAN_WP, | |
87 | 0, COEX_ASSOC_AUTO_SCAN_FLAGS}, | |
88 | {COEX_CU_ASSOC_ACTIVE_LEVEL_RP, COEX_CU_ASSOC_ACTIVE_LEVEL_WP, | |
89 | 0, COEX_ASSOC_ACTIVE_LEVEL_FLAGS}, | |
90 | {COEX_CU_RF_ON_RP, COEX_CU_RF_ON_WP, 0, COEX_CU_RF_ON_FLAGS}, | |
91 | {COEX_CU_RF_OFF_RP, COEX_CU_RF_OFF_WP, 0, COEX_RF_OFF_FLAGS}, | |
92 | {COEX_CU_STAND_ALONE_DEBUG_RP, COEX_CU_STAND_ALONE_DEBUG_WP, | |
93 | 0, COEX_STAND_ALONE_DEBUG_FLAGS}, | |
94 | {COEX_CU_IPAN_ASSOC_LEVEL_RP, COEX_CU_IPAN_ASSOC_LEVEL_WP, | |
95 | 0, COEX_IPAN_ASSOC_LEVEL_FLAGS}, | |
96 | {COEX_CU_RSRVD1_RP, COEX_CU_RSRVD1_WP, 0, COEX_RSRVD1_FLAGS}, | |
97 | {COEX_CU_RSRVD2_RP, COEX_CU_RSRVD2_WP, 0, COEX_RSRVD2_FLAGS} | |
98 | }; | |
99 | ||
81b8176e WYG |
100 | /* |
101 | * ucode | |
102 | */ | |
103 | static int iwlagn_load_section(struct iwl_priv *priv, const char *name, | |
104 | struct fw_desc *image, u32 dst_addr) | |
105 | { | |
106 | dma_addr_t phy_addr = image->p_addr; | |
107 | u32 byte_cnt = image->len; | |
108 | int ret; | |
109 | ||
110 | priv->ucode_write_complete = 0; | |
111 | ||
112 | iwl_write_direct32(priv, | |
113 | FH_TCSR_CHNL_TX_CONFIG_REG(FH_SRVC_CHNL), | |
114 | FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_PAUSE); | |
115 | ||
116 | iwl_write_direct32(priv, | |
117 | FH_SRVC_CHNL_SRAM_ADDR_REG(FH_SRVC_CHNL), dst_addr); | |
118 | ||
119 | iwl_write_direct32(priv, | |
120 | FH_TFDIB_CTRL0_REG(FH_SRVC_CHNL), | |
121 | phy_addr & FH_MEM_TFDIB_DRAM_ADDR_LSB_MSK); | |
122 | ||
123 | iwl_write_direct32(priv, | |
124 | FH_TFDIB_CTRL1_REG(FH_SRVC_CHNL), | |
125 | (iwl_get_dma_hi_addr(phy_addr) | |
126 | << FH_MEM_TFDIB_REG1_ADDR_BITSHIFT) | byte_cnt); | |
127 | ||
128 | iwl_write_direct32(priv, | |
129 | FH_TCSR_CHNL_TX_BUF_STS_REG(FH_SRVC_CHNL), | |
130 | 1 << FH_TCSR_CHNL_TX_BUF_STS_REG_POS_TB_NUM | | |
131 | 1 << FH_TCSR_CHNL_TX_BUF_STS_REG_POS_TB_IDX | | |
132 | FH_TCSR_CHNL_TX_BUF_STS_REG_VAL_TFDB_VALID); | |
133 | ||
134 | iwl_write_direct32(priv, | |
135 | FH_TCSR_CHNL_TX_CONFIG_REG(FH_SRVC_CHNL), | |
136 | FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_ENABLE | | |
137 | FH_TCSR_TX_CONFIG_REG_VAL_DMA_CREDIT_DISABLE | | |
138 | FH_TCSR_TX_CONFIG_REG_VAL_CIRQ_HOST_ENDTFD); | |
139 | ||
140 | IWL_DEBUG_INFO(priv, "%s uCode section being loaded...\n", name); | |
141 | ret = wait_event_interruptible_timeout(priv->wait_command_queue, | |
142 | priv->ucode_write_complete, 5 * HZ); | |
143 | if (ret == -ERESTARTSYS) { | |
144 | IWL_ERR(priv, "Could not load the %s uCode section due " | |
145 | "to interrupt\n", name); | |
146 | return ret; | |
147 | } | |
148 | if (!ret) { | |
149 | IWL_ERR(priv, "Could not load the %s uCode section\n", | |
150 | name); | |
151 | return -ETIMEDOUT; | |
152 | } | |
153 | ||
154 | return 0; | |
155 | } | |
156 | ||
157 | static int iwlagn_load_given_ucode(struct iwl_priv *priv, | |
158 | struct fw_desc *inst_image, | |
159 | struct fw_desc *data_image) | |
160 | { | |
161 | int ret = 0; | |
162 | ||
163 | ret = iwlagn_load_section(priv, "INST", inst_image, | |
19e6cda0 | 164 | IWLAGN_RTC_INST_LOWER_BOUND); |
81b8176e WYG |
165 | if (ret) |
166 | return ret; | |
167 | ||
168 | return iwlagn_load_section(priv, "DATA", data_image, | |
19e6cda0 | 169 | IWLAGN_RTC_DATA_LOWER_BOUND); |
81b8176e WYG |
170 | } |
171 | ||
172 | int iwlagn_load_ucode(struct iwl_priv *priv) | |
173 | { | |
174 | int ret = 0; | |
175 | ||
176 | /* check whether init ucode should be loaded, or rather runtime ucode */ | |
177 | if (priv->ucode_init.len && (priv->ucode_type == UCODE_NONE)) { | |
178 | IWL_DEBUG_INFO(priv, "Init ucode found. Loading init ucode...\n"); | |
179 | ret = iwlagn_load_given_ucode(priv, | |
180 | &priv->ucode_init, &priv->ucode_init_data); | |
181 | if (!ret) { | |
182 | IWL_DEBUG_INFO(priv, "Init ucode load complete.\n"); | |
183 | priv->ucode_type = UCODE_INIT; | |
184 | } | |
185 | } else { | |
186 | IWL_DEBUG_INFO(priv, "Init ucode not found, or already loaded. " | |
187 | "Loading runtime ucode...\n"); | |
188 | ret = iwlagn_load_given_ucode(priv, | |
189 | &priv->ucode_code, &priv->ucode_data); | |
190 | if (!ret) { | |
191 | IWL_DEBUG_INFO(priv, "Runtime ucode load complete.\n"); | |
192 | priv->ucode_type = UCODE_RT; | |
193 | } | |
194 | } | |
195 | ||
196 | return ret; | |
197 | } | |
792bc3cb | 198 | |
741a6266 WYG |
199 | /* |
200 | * Calibration | |
201 | */ | |
202 | static int iwlagn_set_Xtal_calib(struct iwl_priv *priv) | |
203 | { | |
204 | struct iwl_calib_xtal_freq_cmd cmd; | |
205 | __le16 *xtal_calib = | |
7944f8e4 | 206 | (__le16 *)iwl_eeprom_query_addr(priv, EEPROM_XTAL); |
741a6266 WYG |
207 | |
208 | cmd.hdr.op_code = IWL_PHY_CALIBRATE_CRYSTAL_FRQ_CMD; | |
209 | cmd.hdr.first_group = 0; | |
210 | cmd.hdr.groups_num = 1; | |
211 | cmd.hdr.data_valid = 1; | |
212 | cmd.cap_pin1 = le16_to_cpu(xtal_calib[0]); | |
213 | cmd.cap_pin2 = le16_to_cpu(xtal_calib[1]); | |
214 | return iwl_calib_set(&priv->calib_results[IWL_CALIB_XTAL], | |
215 | (u8 *)&cmd, sizeof(cmd)); | |
216 | } | |
217 | ||
218 | static int iwlagn_send_calib_cfg(struct iwl_priv *priv) | |
219 | { | |
220 | struct iwl_calib_cfg_cmd calib_cfg_cmd; | |
221 | struct iwl_host_cmd cmd = { | |
222 | .id = CALIBRATION_CFG_CMD, | |
223 | .len = sizeof(struct iwl_calib_cfg_cmd), | |
224 | .data = &calib_cfg_cmd, | |
225 | }; | |
226 | ||
227 | memset(&calib_cfg_cmd, 0, sizeof(calib_cfg_cmd)); | |
228 | calib_cfg_cmd.ucd_calib_cfg.once.is_enable = IWL_CALIB_INIT_CFG_ALL; | |
229 | calib_cfg_cmd.ucd_calib_cfg.once.start = IWL_CALIB_INIT_CFG_ALL; | |
230 | calib_cfg_cmd.ucd_calib_cfg.once.send_res = IWL_CALIB_INIT_CFG_ALL; | |
231 | calib_cfg_cmd.ucd_calib_cfg.flags = IWL_CALIB_INIT_CFG_ALL; | |
232 | ||
233 | return iwl_send_cmd(priv, &cmd); | |
234 | } | |
235 | ||
236 | void iwlagn_rx_calib_result(struct iwl_priv *priv, | |
237 | struct iwl_rx_mem_buffer *rxb) | |
238 | { | |
239 | struct iwl_rx_packet *pkt = rxb_addr(rxb); | |
240 | struct iwl_calib_hdr *hdr = (struct iwl_calib_hdr *)pkt->u.raw; | |
241 | int len = le32_to_cpu(pkt->len_n_flags) & FH_RSCSR_FRAME_SIZE_MSK; | |
242 | int index; | |
243 | ||
244 | /* reduce the size of the length field itself */ | |
245 | len -= 4; | |
246 | ||
247 | /* Define the order in which the results will be sent to the runtime | |
248 | * uCode. iwl_send_calib_results sends them in a row according to | |
249 | * their index. We sort them here | |
250 | */ | |
251 | switch (hdr->op_code) { | |
252 | case IWL_PHY_CALIBRATE_DC_CMD: | |
253 | index = IWL_CALIB_DC; | |
254 | break; | |
255 | case IWL_PHY_CALIBRATE_LO_CMD: | |
256 | index = IWL_CALIB_LO; | |
257 | break; | |
258 | case IWL_PHY_CALIBRATE_TX_IQ_CMD: | |
259 | index = IWL_CALIB_TX_IQ; | |
260 | break; | |
261 | case IWL_PHY_CALIBRATE_TX_IQ_PERD_CMD: | |
262 | index = IWL_CALIB_TX_IQ_PERD; | |
263 | break; | |
264 | case IWL_PHY_CALIBRATE_BASE_BAND_CMD: | |
265 | index = IWL_CALIB_BASE_BAND; | |
266 | break; | |
267 | default: | |
268 | IWL_ERR(priv, "Unknown calibration notification %d\n", | |
269 | hdr->op_code); | |
270 | return; | |
271 | } | |
272 | iwl_calib_set(&priv->calib_results[index], pkt->u.raw, len); | |
273 | } | |
274 | ||
275 | void iwlagn_rx_calib_complete(struct iwl_priv *priv, | |
276 | struct iwl_rx_mem_buffer *rxb) | |
277 | { | |
278 | IWL_DEBUG_INFO(priv, "Init. calibration is completed, restarting fw.\n"); | |
279 | queue_work(priv->workqueue, &priv->restart); | |
280 | } | |
281 | ||
282 | void iwlagn_init_alive_start(struct iwl_priv *priv) | |
283 | { | |
284 | int ret = 0; | |
285 | ||
286 | /* Check alive response for "valid" sign from uCode */ | |
287 | if (priv->card_alive_init.is_valid != UCODE_VALID_OK) { | |
288 | /* We had an error bringing up the hardware, so take it | |
289 | * all the way back down so we can try again */ | |
290 | IWL_DEBUG_INFO(priv, "Initialize Alive failed.\n"); | |
291 | goto restart; | |
292 | } | |
293 | ||
294 | /* initialize uCode was loaded... verify inst image. | |
295 | * This is a paranoid check, because we would not have gotten the | |
296 | * "initialize" alive if code weren't properly loaded. */ | |
297 | if (iwl_verify_ucode(priv)) { | |
298 | /* Runtime instruction load was bad; | |
299 | * take it all the way back down so we can try again */ | |
300 | IWL_DEBUG_INFO(priv, "Bad \"initialize\" uCode load.\n"); | |
301 | goto restart; | |
302 | } | |
303 | ||
304 | ret = priv->cfg->ops->lib->alive_notify(priv); | |
305 | if (ret) { | |
306 | IWL_WARN(priv, | |
307 | "Could not complete ALIVE transition: %d\n", ret); | |
308 | goto restart; | |
309 | } | |
310 | ||
7cb1b088 WYG |
311 | if (priv->cfg->bt_params && |
312 | priv->cfg->bt_params->advanced_bt_coexist) { | |
f7322f8f WYG |
313 | /* |
314 | * Tell uCode we are ready to perform calibration | |
315 | * need to perform this before any calibration | |
316 | * no need to close the envlope since we are going | |
317 | * to load the runtime uCode later. | |
318 | */ | |
319 | iwlagn_send_bt_env(priv, IWL_BT_COEX_ENV_OPEN, | |
320 | BT_COEX_PRIO_TBL_EVT_INIT_CALIB2); | |
321 | ||
322 | } | |
741a6266 WYG |
323 | iwlagn_send_calib_cfg(priv); |
324 | return; | |
325 | ||
326 | restart: | |
327 | /* real restart (first load init_ucode) */ | |
328 | queue_work(priv->workqueue, &priv->restart); | |
329 | } | |
330 | ||
f4012413 WYG |
331 | static int iwlagn_send_wimax_coex(struct iwl_priv *priv) |
332 | { | |
333 | struct iwl_wimax_coex_cmd coex_cmd; | |
334 | ||
7cb1b088 | 335 | if (priv->cfg->base_params->support_wimax_coexist) { |
f4012413 WYG |
336 | /* UnMask wake up src at associated sleep */ |
337 | coex_cmd.flags = COEX_FLAGS_ASSOC_WA_UNMASK_MSK; | |
338 | ||
339 | /* UnMask wake up src at unassociated sleep */ | |
340 | coex_cmd.flags |= COEX_FLAGS_UNASSOC_WA_UNMASK_MSK; | |
341 | memcpy(coex_cmd.sta_prio, cu_priorities, | |
342 | sizeof(struct iwl_wimax_coex_event_entry) * | |
343 | COEX_NUM_OF_EVENTS); | |
344 | ||
345 | /* enabling the coexistence feature */ | |
346 | coex_cmd.flags |= COEX_FLAGS_COEX_ENABLE_MSK; | |
347 | ||
348 | /* enabling the priorities tables */ | |
349 | coex_cmd.flags |= COEX_FLAGS_STA_TABLE_VALID_MSK; | |
350 | } else { | |
351 | /* coexistence is disabled */ | |
352 | memset(&coex_cmd, 0, sizeof(coex_cmd)); | |
353 | } | |
354 | return iwl_send_cmd_pdu(priv, COEX_PRIORITY_TABLE_CMD, | |
355 | sizeof(coex_cmd), &coex_cmd); | |
356 | } | |
357 | ||
aeb4a2ee WYG |
358 | static const u8 iwlagn_bt_prio_tbl[BT_COEX_PRIO_TBL_EVT_MAX] = { |
359 | ((BT_COEX_PRIO_TBL_PRIO_BYPASS << IWL_BT_COEX_PRIO_TBL_PRIO_POS) | | |
360 | (0 << IWL_BT_COEX_PRIO_TBL_SHARED_ANTENNA_POS)), | |
361 | ((BT_COEX_PRIO_TBL_PRIO_BYPASS << IWL_BT_COEX_PRIO_TBL_PRIO_POS) | | |
362 | (1 << IWL_BT_COEX_PRIO_TBL_SHARED_ANTENNA_POS)), | |
363 | ((BT_COEX_PRIO_TBL_PRIO_LOW << IWL_BT_COEX_PRIO_TBL_PRIO_POS) | | |
364 | (0 << IWL_BT_COEX_PRIO_TBL_SHARED_ANTENNA_POS)), | |
365 | ((BT_COEX_PRIO_TBL_PRIO_LOW << IWL_BT_COEX_PRIO_TBL_PRIO_POS) | | |
366 | (1 << IWL_BT_COEX_PRIO_TBL_SHARED_ANTENNA_POS)), | |
367 | ((BT_COEX_PRIO_TBL_PRIO_HIGH << IWL_BT_COEX_PRIO_TBL_PRIO_POS) | | |
368 | (0 << IWL_BT_COEX_PRIO_TBL_SHARED_ANTENNA_POS)), | |
369 | ((BT_COEX_PRIO_TBL_PRIO_HIGH << IWL_BT_COEX_PRIO_TBL_PRIO_POS) | | |
370 | (1 << IWL_BT_COEX_PRIO_TBL_SHARED_ANTENNA_POS)), | |
371 | ((BT_COEX_PRIO_TBL_PRIO_BYPASS << IWL_BT_COEX_PRIO_TBL_PRIO_POS) | | |
372 | (0 << IWL_BT_COEX_PRIO_TBL_SHARED_ANTENNA_POS)), | |
373 | ((BT_COEX_PRIO_TBL_PRIO_COEX_OFF << IWL_BT_COEX_PRIO_TBL_PRIO_POS) | | |
374 | (0 << IWL_BT_COEX_PRIO_TBL_SHARED_ANTENNA_POS)), | |
375 | ((BT_COEX_PRIO_TBL_PRIO_COEX_ON << IWL_BT_COEX_PRIO_TBL_PRIO_POS) | | |
376 | (0 << IWL_BT_COEX_PRIO_TBL_SHARED_ANTENNA_POS)), | |
377 | 0, 0, 0, 0, 0, 0, 0 | |
378 | }; | |
379 | ||
f7322f8f | 380 | void iwlagn_send_prio_tbl(struct iwl_priv *priv) |
aeb4a2ee WYG |
381 | { |
382 | struct iwl_bt_coex_prio_table_cmd prio_tbl_cmd; | |
383 | ||
384 | memcpy(prio_tbl_cmd.prio_tbl, iwlagn_bt_prio_tbl, | |
385 | sizeof(iwlagn_bt_prio_tbl)); | |
386 | if (iwl_send_cmd_pdu(priv, REPLY_BT_COEX_PRIO_TABLE, | |
387 | sizeof(prio_tbl_cmd), &prio_tbl_cmd)) | |
388 | IWL_ERR(priv, "failed to send BT prio tbl command\n"); | |
389 | } | |
390 | ||
f7322f8f | 391 | void iwlagn_send_bt_env(struct iwl_priv *priv, u8 action, u8 type) |
aeb4a2ee WYG |
392 | { |
393 | struct iwl_bt_coex_prot_env_cmd env_cmd; | |
394 | ||
395 | env_cmd.action = action; | |
396 | env_cmd.type = type; | |
397 | if (iwl_send_cmd_pdu(priv, REPLY_BT_COEX_PROT_ENV, | |
398 | sizeof(env_cmd), &env_cmd)) | |
399 | IWL_ERR(priv, "failed to send BT env command\n"); | |
400 | } | |
401 | ||
402 | ||
741a6266 WYG |
403 | int iwlagn_alive_notify(struct iwl_priv *priv) |
404 | { | |
13bb9483 | 405 | const s8 *queues; |
741a6266 WYG |
406 | u32 a; |
407 | unsigned long flags; | |
408 | int i, chan; | |
409 | u32 reg_val; | |
410 | ||
411 | spin_lock_irqsave(&priv->lock, flags); | |
412 | ||
f4388adc WYG |
413 | priv->scd_base_addr = iwl_read_prph(priv, IWLAGN_SCD_SRAM_BASE_ADDR); |
414 | a = priv->scd_base_addr + IWLAGN_SCD_CONTEXT_DATA_OFFSET; | |
415 | for (; a < priv->scd_base_addr + IWLAGN_SCD_TX_STTS_BITMAP_OFFSET; | |
741a6266 WYG |
416 | a += 4) |
417 | iwl_write_targ_mem(priv, a, 0); | |
f4388adc | 418 | for (; a < priv->scd_base_addr + IWLAGN_SCD_TRANSLATE_TBL_OFFSET; |
741a6266 WYG |
419 | a += 4) |
420 | iwl_write_targ_mem(priv, a, 0); | |
421 | for (; a < priv->scd_base_addr + | |
f4388adc | 422 | IWLAGN_SCD_TRANSLATE_TBL_OFFSET_QUEUE(priv->hw_params.max_txq_num); a += 4) |
741a6266 WYG |
423 | iwl_write_targ_mem(priv, a, 0); |
424 | ||
f4388adc | 425 | iwl_write_prph(priv, IWLAGN_SCD_DRAM_BASE_ADDR, |
741a6266 WYG |
426 | priv->scd_bc_tbls.dma >> 10); |
427 | ||
428 | /* Enable DMA channel */ | |
429 | for (chan = 0; chan < FH50_TCSR_CHNL_NUM ; chan++) | |
430 | iwl_write_direct32(priv, FH_TCSR_CHNL_TX_CONFIG_REG(chan), | |
431 | FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_ENABLE | | |
432 | FH_TCSR_TX_CONFIG_REG_VAL_DMA_CREDIT_ENABLE); | |
433 | ||
434 | /* Update FH chicken bits */ | |
435 | reg_val = iwl_read_direct32(priv, FH_TX_CHICKEN_BITS_REG); | |
436 | iwl_write_direct32(priv, FH_TX_CHICKEN_BITS_REG, | |
437 | reg_val | FH_TX_CHICKEN_BITS_SCD_AUTO_RETRY_EN); | |
438 | ||
f4388adc | 439 | iwl_write_prph(priv, IWLAGN_SCD_QUEUECHAIN_SEL, |
13bb9483 | 440 | IWLAGN_SCD_QUEUECHAIN_SEL_ALL(priv)); |
f4388adc | 441 | iwl_write_prph(priv, IWLAGN_SCD_AGGR_SEL, 0); |
741a6266 WYG |
442 | |
443 | /* initiate the queues */ | |
444 | for (i = 0; i < priv->hw_params.max_txq_num; i++) { | |
f4388adc | 445 | iwl_write_prph(priv, IWLAGN_SCD_QUEUE_RDPTR(i), 0); |
741a6266 WYG |
446 | iwl_write_direct32(priv, HBUS_TARG_WRPTR, 0 | (i << 8)); |
447 | iwl_write_targ_mem(priv, priv->scd_base_addr + | |
f4388adc | 448 | IWLAGN_SCD_CONTEXT_QUEUE_OFFSET(i), 0); |
741a6266 | 449 | iwl_write_targ_mem(priv, priv->scd_base_addr + |
f4388adc | 450 | IWLAGN_SCD_CONTEXT_QUEUE_OFFSET(i) + |
741a6266 WYG |
451 | sizeof(u32), |
452 | ((SCD_WIN_SIZE << | |
f4388adc WYG |
453 | IWLAGN_SCD_QUEUE_CTX_REG2_WIN_SIZE_POS) & |
454 | IWLAGN_SCD_QUEUE_CTX_REG2_WIN_SIZE_MSK) | | |
741a6266 | 455 | ((SCD_FRAME_LIMIT << |
f4388adc WYG |
456 | IWLAGN_SCD_QUEUE_CTX_REG2_FRAME_LIMIT_POS) & |
457 | IWLAGN_SCD_QUEUE_CTX_REG2_FRAME_LIMIT_MSK)); | |
741a6266 WYG |
458 | } |
459 | ||
f4388adc | 460 | iwl_write_prph(priv, IWLAGN_SCD_INTERRUPT_MASK, |
741a6266 WYG |
461 | IWL_MASK(0, priv->hw_params.max_txq_num)); |
462 | ||
463 | /* Activate all Tx DMA/FIFO channels */ | |
464 | priv->cfg->ops->lib->txq_set_sched(priv, IWL_MASK(0, 7)); | |
465 | ||
13bb9483 JB |
466 | /* map queues to FIFOs */ |
467 | if (priv->valid_contexts != BIT(IWL_RXON_CTX_BSS)) | |
468 | queues = iwlagn_ipan_queue_to_tx_fifo; | |
469 | else | |
470 | queues = iwlagn_default_queue_to_tx_fifo; | |
471 | ||
472 | iwlagn_set_wr_ptrs(priv, priv->cmd_queue, 0); | |
741a6266 WYG |
473 | |
474 | /* make sure all queue are not stopped */ | |
475 | memset(&priv->queue_stopped[0], 0, sizeof(priv->queue_stopped)); | |
476 | for (i = 0; i < 4; i++) | |
477 | atomic_set(&priv->queue_stop_count[i], 0); | |
478 | ||
479 | /* reset to 0 to enable all the queue first */ | |
480 | priv->txq_ctx_active_msk = 0; | |
13bb9483 | 481 | |
741a6266 | 482 | BUILD_BUG_ON(ARRAY_SIZE(iwlagn_default_queue_to_tx_fifo) != 10); |
13bb9483 | 483 | BUILD_BUG_ON(ARRAY_SIZE(iwlagn_ipan_queue_to_tx_fifo) != 10); |
741a6266 | 484 | |
13bb9483 JB |
485 | for (i = 0; i < 10; i++) { |
486 | int ac = queues[i]; | |
741a6266 WYG |
487 | |
488 | iwl_txq_ctx_activate(priv, i); | |
489 | ||
490 | if (ac == IWL_TX_FIFO_UNUSED) | |
491 | continue; | |
492 | ||
493 | iwlagn_tx_queue_set_status(priv, &priv->txq[i], ac, 0); | |
494 | } | |
495 | ||
496 | spin_unlock_irqrestore(&priv->lock, flags); | |
497 | ||
f4012413 | 498 | iwlagn_send_wimax_coex(priv); |
741a6266 WYG |
499 | |
500 | iwlagn_set_Xtal_calib(priv); | |
501 | iwl_send_calib_results(priv); | |
502 | ||
503 | return 0; | |
504 | } | |
db41dd27 WYG |
505 | |
506 | ||
507 | /** | |
508 | * iwl_verify_inst_sparse - verify runtime uCode image in card vs. host, | |
509 | * using sample data 100 bytes apart. If these sample points are good, | |
510 | * it's a pretty good bet that everything between them is good, too. | |
511 | */ | |
512 | static int iwlcore_verify_inst_sparse(struct iwl_priv *priv, __le32 *image, u32 len) | |
513 | { | |
514 | u32 val; | |
515 | int ret = 0; | |
516 | u32 errcnt = 0; | |
517 | u32 i; | |
518 | ||
519 | IWL_DEBUG_INFO(priv, "ucode inst image size is %u\n", len); | |
520 | ||
521 | for (i = 0; i < len; i += 100, image += 100/sizeof(u32)) { | |
522 | /* read data comes through single port, auto-incr addr */ | |
523 | /* NOTE: Use the debugless read so we don't flood kernel log | |
524 | * if IWL_DL_IO is set */ | |
525 | iwl_write_direct32(priv, HBUS_TARG_MEM_RADDR, | |
526 | i + IWLAGN_RTC_INST_LOWER_BOUND); | |
527 | val = _iwl_read_direct32(priv, HBUS_TARG_MEM_RDAT); | |
528 | if (val != le32_to_cpu(*image)) { | |
529 | ret = -EIO; | |
530 | errcnt++; | |
531 | if (errcnt >= 3) | |
532 | break; | |
533 | } | |
534 | } | |
535 | ||
536 | return ret; | |
537 | } | |
538 | ||
539 | /** | |
540 | * iwlcore_verify_inst_full - verify runtime uCode image in card vs. host, | |
541 | * looking at all data. | |
542 | */ | |
543 | static int iwl_verify_inst_full(struct iwl_priv *priv, __le32 *image, | |
544 | u32 len) | |
545 | { | |
546 | u32 val; | |
547 | u32 save_len = len; | |
548 | int ret = 0; | |
549 | u32 errcnt; | |
550 | ||
551 | IWL_DEBUG_INFO(priv, "ucode inst image size is %u\n", len); | |
552 | ||
553 | iwl_write_direct32(priv, HBUS_TARG_MEM_RADDR, | |
554 | IWLAGN_RTC_INST_LOWER_BOUND); | |
555 | ||
556 | errcnt = 0; | |
557 | for (; len > 0; len -= sizeof(u32), image++) { | |
558 | /* read data comes through single port, auto-incr addr */ | |
559 | /* NOTE: Use the debugless read so we don't flood kernel log | |
560 | * if IWL_DL_IO is set */ | |
561 | val = _iwl_read_direct32(priv, HBUS_TARG_MEM_RDAT); | |
562 | if (val != le32_to_cpu(*image)) { | |
563 | IWL_ERR(priv, "uCode INST section is invalid at " | |
564 | "offset 0x%x, is 0x%x, s/b 0x%x\n", | |
565 | save_len - len, val, le32_to_cpu(*image)); | |
566 | ret = -EIO; | |
567 | errcnt++; | |
568 | if (errcnt >= 20) | |
569 | break; | |
570 | } | |
571 | } | |
572 | ||
573 | if (!errcnt) | |
574 | IWL_DEBUG_INFO(priv, | |
575 | "ucode image in INSTRUCTION memory is good\n"); | |
576 | ||
577 | return ret; | |
578 | } | |
579 | ||
580 | /** | |
581 | * iwl_verify_ucode - determine which instruction image is in SRAM, | |
582 | * and verify its contents | |
583 | */ | |
584 | int iwl_verify_ucode(struct iwl_priv *priv) | |
585 | { | |
586 | __le32 *image; | |
587 | u32 len; | |
588 | int ret; | |
589 | ||
590 | /* Try bootstrap */ | |
591 | image = (__le32 *)priv->ucode_boot.v_addr; | |
592 | len = priv->ucode_boot.len; | |
593 | ret = iwlcore_verify_inst_sparse(priv, image, len); | |
594 | if (!ret) { | |
595 | IWL_DEBUG_INFO(priv, "Bootstrap uCode is good in inst SRAM\n"); | |
596 | return 0; | |
597 | } | |
598 | ||
599 | /* Try initialize */ | |
600 | image = (__le32 *)priv->ucode_init.v_addr; | |
601 | len = priv->ucode_init.len; | |
602 | ret = iwlcore_verify_inst_sparse(priv, image, len); | |
603 | if (!ret) { | |
604 | IWL_DEBUG_INFO(priv, "Initialize uCode is good in inst SRAM\n"); | |
605 | return 0; | |
606 | } | |
607 | ||
608 | /* Try runtime/protocol */ | |
609 | image = (__le32 *)priv->ucode_code.v_addr; | |
610 | len = priv->ucode_code.len; | |
611 | ret = iwlcore_verify_inst_sparse(priv, image, len); | |
612 | if (!ret) { | |
613 | IWL_DEBUG_INFO(priv, "Runtime uCode is good in inst SRAM\n"); | |
614 | return 0; | |
615 | } | |
616 | ||
617 | IWL_ERR(priv, "NO VALID UCODE IMAGE IN INSTRUCTION SRAM!!\n"); | |
618 | ||
619 | /* Since nothing seems to match, show first several data entries in | |
620 | * instruction SRAM, so maybe visual inspection will give a clue. | |
621 | * Selection of bootstrap image (vs. other images) is arbitrary. */ | |
622 | image = (__le32 *)priv->ucode_boot.v_addr; | |
623 | len = priv->ucode_boot.len; | |
624 | ret = iwl_verify_inst_full(priv, image, len); | |
625 | ||
626 | return ret; | |
627 | } |